radeon_drv.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /**
  2. * \file radeon_drv.c
  3. * ATI Radeon driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_drv.h"
  33. #include <drm/drm_pciids.h>
  34. #include <linux/console.h>
  35. #include <linux/module.h>
  36. /*
  37. * KMS wrapper.
  38. * - 2.0.0 - initial interface
  39. * - 2.1.0 - add square tiling interface
  40. * - 2.2.0 - add r6xx/r7xx const buffer support
  41. * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
  42. * - 2.4.0 - add crtc id query
  43. * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
  44. * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
  45. * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
  46. * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
  47. * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
  48. * 2.10.0 - fusion 2D tiling
  49. * 2.11.0 - backend map, initial compute support for the CS checker
  50. * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
  51. * 2.13.0 - virtual memory support, streamout
  52. * 2.14.0 - add evergreen tiling informations
  53. * 2.15.0 - add max_pipes query
  54. * 2.16.0 - fix evergreen 2D tiled surface calculation
  55. * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
  56. * 2.18.0 - r600-eg: allow "invalid" DB formats
  57. * 2.19.0 - r600-eg: MSAA textures
  58. * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
  59. * 2.21.0 - r600-r700: FMASK and CMASK
  60. * 2.22.0 - r600 only: RESOLVE_BOX allowed
  61. * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
  62. * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
  63. * 2.25.0 - eg+: new info request for num SE and num SH
  64. * 2.26.0 - r600-eg: fix htile size computation
  65. * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
  66. * 2.28.0 - r600-eg: Add MEM_WRITE packet support
  67. * 2.29.0 - R500 FP16 color clear registers
  68. * 2.30.0 - fix for FMASK texturing
  69. * 2.31.0 - Add fastfb support for rs690
  70. * 2.32.0 - new info request for rings working
  71. * 2.33.0 - Add SI tiling mode array query
  72. * 2.34.0 - Add CIK tiling mode array query
  73. */
  74. #define KMS_DRIVER_MAJOR 2
  75. #define KMS_DRIVER_MINOR 34
  76. #define KMS_DRIVER_PATCHLEVEL 0
  77. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
  78. int radeon_driver_unload_kms(struct drm_device *dev);
  79. int radeon_driver_firstopen_kms(struct drm_device *dev);
  80. void radeon_driver_lastclose_kms(struct drm_device *dev);
  81. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  82. void radeon_driver_postclose_kms(struct drm_device *dev,
  83. struct drm_file *file_priv);
  84. void radeon_driver_preclose_kms(struct drm_device *dev,
  85. struct drm_file *file_priv);
  86. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  87. int radeon_resume_kms(struct drm_device *dev);
  88. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc);
  89. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc);
  90. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc);
  91. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  92. int *max_error,
  93. struct timeval *vblank_time,
  94. unsigned flags);
  95. void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
  96. int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
  97. void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
  98. irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS);
  99. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  100. struct drm_file *file_priv);
  101. int radeon_gem_object_init(struct drm_gem_object *obj);
  102. void radeon_gem_object_free(struct drm_gem_object *obj);
  103. int radeon_gem_object_open(struct drm_gem_object *obj,
  104. struct drm_file *file_priv);
  105. void radeon_gem_object_close(struct drm_gem_object *obj,
  106. struct drm_file *file_priv);
  107. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
  108. int *vpos, int *hpos);
  109. extern struct drm_ioctl_desc radeon_ioctls_kms[];
  110. extern int radeon_max_kms_ioctl;
  111. int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
  112. int radeon_mode_dumb_mmap(struct drm_file *filp,
  113. struct drm_device *dev,
  114. uint32_t handle, uint64_t *offset_p);
  115. int radeon_mode_dumb_create(struct drm_file *file_priv,
  116. struct drm_device *dev,
  117. struct drm_mode_create_dumb *args);
  118. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  119. struct drm_device *dev,
  120. uint32_t handle);
  121. struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
  122. struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
  123. size_t size,
  124. struct sg_table *sg);
  125. int radeon_gem_prime_pin(struct drm_gem_object *obj);
  126. void radeon_gem_prime_unpin(struct drm_gem_object *obj);
  127. void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
  128. void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  129. extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  130. unsigned long arg);
  131. #if defined(CONFIG_DEBUG_FS)
  132. int radeon_debugfs_init(struct drm_minor *minor);
  133. void radeon_debugfs_cleanup(struct drm_minor *minor);
  134. #endif
  135. /* atpx handler */
  136. #if defined(CONFIG_VGA_SWITCHEROO)
  137. void radeon_register_atpx_handler(void);
  138. void radeon_unregister_atpx_handler(void);
  139. #else
  140. static inline void radeon_register_atpx_handler(void) {}
  141. static inline void radeon_unregister_atpx_handler(void) {}
  142. #endif
  143. int radeon_no_wb;
  144. int radeon_modeset = -1;
  145. int radeon_dynclks = -1;
  146. int radeon_r4xx_atom = 0;
  147. int radeon_agpmode = 0;
  148. int radeon_vram_limit = 0;
  149. int radeon_gart_size = 512; /* default gart size */
  150. int radeon_benchmarking = 0;
  151. int radeon_testing = 0;
  152. int radeon_connector_table = 0;
  153. int radeon_tv = 1;
  154. int radeon_audio = 0;
  155. int radeon_disp_priority = 0;
  156. int radeon_hw_i2c = 0;
  157. int radeon_pcie_gen2 = -1;
  158. int radeon_msi = -1;
  159. int radeon_lockup_timeout = 10000;
  160. int radeon_fastfb = 0;
  161. int radeon_dpm = -1;
  162. int radeon_aspm = -1;
  163. MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
  164. module_param_named(no_wb, radeon_no_wb, int, 0444);
  165. MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
  166. module_param_named(modeset, radeon_modeset, int, 0400);
  167. MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
  168. module_param_named(dynclks, radeon_dynclks, int, 0444);
  169. MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
  170. module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
  171. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing");
  172. module_param_named(vramlimit, radeon_vram_limit, int, 0600);
  173. MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
  174. module_param_named(agpmode, radeon_agpmode, int, 0444);
  175. MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc)");
  176. module_param_named(gartsize, radeon_gart_size, int, 0600);
  177. MODULE_PARM_DESC(benchmark, "Run benchmark");
  178. module_param_named(benchmark, radeon_benchmarking, int, 0444);
  179. MODULE_PARM_DESC(test, "Run tests");
  180. module_param_named(test, radeon_testing, int, 0444);
  181. MODULE_PARM_DESC(connector_table, "Force connector table");
  182. module_param_named(connector_table, radeon_connector_table, int, 0444);
  183. MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
  184. module_param_named(tv, radeon_tv, int, 0444);
  185. MODULE_PARM_DESC(audio, "Audio enable (1 = enable)");
  186. module_param_named(audio, radeon_audio, int, 0444);
  187. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  188. module_param_named(disp_priority, radeon_disp_priority, int, 0444);
  189. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  190. module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
  191. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  192. module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
  193. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  194. module_param_named(msi, radeon_msi, int, 0444);
  195. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
  196. module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
  197. MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
  198. module_param_named(fastfb, radeon_fastfb, int, 0444);
  199. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  200. module_param_named(dpm, radeon_dpm, int, 0444);
  201. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  202. module_param_named(aspm, radeon_aspm, int, 0444);
  203. static struct pci_device_id pciidlist[] = {
  204. radeon_PCI_IDS
  205. };
  206. MODULE_DEVICE_TABLE(pci, pciidlist);
  207. #ifdef CONFIG_DRM_RADEON_UMS
  208. static int radeon_suspend(struct drm_device *dev, pm_message_t state)
  209. {
  210. drm_radeon_private_t *dev_priv = dev->dev_private;
  211. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  212. return 0;
  213. /* Disable *all* interrupts */
  214. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
  215. RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
  216. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  217. return 0;
  218. }
  219. static int radeon_resume(struct drm_device *dev)
  220. {
  221. drm_radeon_private_t *dev_priv = dev->dev_private;
  222. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  223. return 0;
  224. /* Restore interrupt registers */
  225. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
  226. RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
  227. RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
  228. return 0;
  229. }
  230. static const struct file_operations radeon_driver_old_fops = {
  231. .owner = THIS_MODULE,
  232. .open = drm_open,
  233. .release = drm_release,
  234. .unlocked_ioctl = drm_ioctl,
  235. .mmap = drm_mmap,
  236. .poll = drm_poll,
  237. .fasync = drm_fasync,
  238. .read = drm_read,
  239. #ifdef CONFIG_COMPAT
  240. .compat_ioctl = radeon_compat_ioctl,
  241. #endif
  242. .llseek = noop_llseek,
  243. };
  244. static struct drm_driver driver_old = {
  245. .driver_features =
  246. DRIVER_USE_AGP | DRIVER_USE_MTRR | DRIVER_PCI_DMA | DRIVER_SG |
  247. DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED,
  248. .dev_priv_size = sizeof(drm_radeon_buf_priv_t),
  249. .load = radeon_driver_load,
  250. .firstopen = radeon_driver_firstopen,
  251. .open = radeon_driver_open,
  252. .preclose = radeon_driver_preclose,
  253. .postclose = radeon_driver_postclose,
  254. .lastclose = radeon_driver_lastclose,
  255. .unload = radeon_driver_unload,
  256. .suspend = radeon_suspend,
  257. .resume = radeon_resume,
  258. .get_vblank_counter = radeon_get_vblank_counter,
  259. .enable_vblank = radeon_enable_vblank,
  260. .disable_vblank = radeon_disable_vblank,
  261. .master_create = radeon_master_create,
  262. .master_destroy = radeon_master_destroy,
  263. .irq_preinstall = radeon_driver_irq_preinstall,
  264. .irq_postinstall = radeon_driver_irq_postinstall,
  265. .irq_uninstall = radeon_driver_irq_uninstall,
  266. .irq_handler = radeon_driver_irq_handler,
  267. .ioctls = radeon_ioctls,
  268. .dma_ioctl = radeon_cp_buffers,
  269. .fops = &radeon_driver_old_fops,
  270. .name = DRIVER_NAME,
  271. .desc = DRIVER_DESC,
  272. .date = DRIVER_DATE,
  273. .major = DRIVER_MAJOR,
  274. .minor = DRIVER_MINOR,
  275. .patchlevel = DRIVER_PATCHLEVEL,
  276. };
  277. #endif
  278. static struct drm_driver kms_driver;
  279. static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
  280. {
  281. struct apertures_struct *ap;
  282. bool primary = false;
  283. ap = alloc_apertures(1);
  284. if (!ap)
  285. return -ENOMEM;
  286. ap->ranges[0].base = pci_resource_start(pdev, 0);
  287. ap->ranges[0].size = pci_resource_len(pdev, 0);
  288. #ifdef CONFIG_X86
  289. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  290. #endif
  291. remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
  292. kfree(ap);
  293. return 0;
  294. }
  295. static int radeon_pci_probe(struct pci_dev *pdev,
  296. const struct pci_device_id *ent)
  297. {
  298. int ret;
  299. /* Get rid of things like offb */
  300. ret = radeon_kick_out_firmware_fb(pdev);
  301. if (ret)
  302. return ret;
  303. return drm_get_pci_dev(pdev, ent, &kms_driver);
  304. }
  305. static void
  306. radeon_pci_remove(struct pci_dev *pdev)
  307. {
  308. struct drm_device *dev = pci_get_drvdata(pdev);
  309. drm_put_dev(dev);
  310. }
  311. static int
  312. radeon_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  313. {
  314. struct drm_device *dev = pci_get_drvdata(pdev);
  315. return radeon_suspend_kms(dev, state);
  316. }
  317. static int
  318. radeon_pci_resume(struct pci_dev *pdev)
  319. {
  320. struct drm_device *dev = pci_get_drvdata(pdev);
  321. return radeon_resume_kms(dev);
  322. }
  323. static const struct file_operations radeon_driver_kms_fops = {
  324. .owner = THIS_MODULE,
  325. .open = drm_open,
  326. .release = drm_release,
  327. .unlocked_ioctl = drm_ioctl,
  328. .mmap = radeon_mmap,
  329. .poll = drm_poll,
  330. .fasync = drm_fasync,
  331. .read = drm_read,
  332. #ifdef CONFIG_COMPAT
  333. .compat_ioctl = radeon_kms_compat_ioctl,
  334. #endif
  335. };
  336. static struct drm_driver kms_driver = {
  337. .driver_features =
  338. DRIVER_USE_AGP | DRIVER_USE_MTRR | DRIVER_PCI_DMA | DRIVER_SG |
  339. DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED | DRIVER_GEM |
  340. DRIVER_PRIME,
  341. .dev_priv_size = 0,
  342. .load = radeon_driver_load_kms,
  343. .firstopen = radeon_driver_firstopen_kms,
  344. .open = radeon_driver_open_kms,
  345. .preclose = radeon_driver_preclose_kms,
  346. .postclose = radeon_driver_postclose_kms,
  347. .lastclose = radeon_driver_lastclose_kms,
  348. .unload = radeon_driver_unload_kms,
  349. .suspend = radeon_suspend_kms,
  350. .resume = radeon_resume_kms,
  351. .get_vblank_counter = radeon_get_vblank_counter_kms,
  352. .enable_vblank = radeon_enable_vblank_kms,
  353. .disable_vblank = radeon_disable_vblank_kms,
  354. .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
  355. .get_scanout_position = radeon_get_crtc_scanoutpos,
  356. #if defined(CONFIG_DEBUG_FS)
  357. .debugfs_init = radeon_debugfs_init,
  358. .debugfs_cleanup = radeon_debugfs_cleanup,
  359. #endif
  360. .irq_preinstall = radeon_driver_irq_preinstall_kms,
  361. .irq_postinstall = radeon_driver_irq_postinstall_kms,
  362. .irq_uninstall = radeon_driver_irq_uninstall_kms,
  363. .irq_handler = radeon_driver_irq_handler_kms,
  364. .ioctls = radeon_ioctls_kms,
  365. .gem_init_object = radeon_gem_object_init,
  366. .gem_free_object = radeon_gem_object_free,
  367. .gem_open_object = radeon_gem_object_open,
  368. .gem_close_object = radeon_gem_object_close,
  369. .dma_ioctl = radeon_dma_ioctl_kms,
  370. .dumb_create = radeon_mode_dumb_create,
  371. .dumb_map_offset = radeon_mode_dumb_mmap,
  372. .dumb_destroy = radeon_mode_dumb_destroy,
  373. .fops = &radeon_driver_kms_fops,
  374. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  375. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  376. .gem_prime_export = drm_gem_prime_export,
  377. .gem_prime_import = drm_gem_prime_import,
  378. .gem_prime_pin = radeon_gem_prime_pin,
  379. .gem_prime_unpin = radeon_gem_prime_unpin,
  380. .gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
  381. .gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
  382. .gem_prime_vmap = radeon_gem_prime_vmap,
  383. .gem_prime_vunmap = radeon_gem_prime_vunmap,
  384. .name = DRIVER_NAME,
  385. .desc = DRIVER_DESC,
  386. .date = DRIVER_DATE,
  387. .major = KMS_DRIVER_MAJOR,
  388. .minor = KMS_DRIVER_MINOR,
  389. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  390. };
  391. static struct drm_driver *driver;
  392. static struct pci_driver *pdriver;
  393. #ifdef CONFIG_DRM_RADEON_UMS
  394. static struct pci_driver radeon_pci_driver = {
  395. .name = DRIVER_NAME,
  396. .id_table = pciidlist,
  397. };
  398. #endif
  399. static struct pci_driver radeon_kms_pci_driver = {
  400. .name = DRIVER_NAME,
  401. .id_table = pciidlist,
  402. .probe = radeon_pci_probe,
  403. .remove = radeon_pci_remove,
  404. .suspend = radeon_pci_suspend,
  405. .resume = radeon_pci_resume,
  406. };
  407. static int __init radeon_init(void)
  408. {
  409. #ifdef CONFIG_VGA_CONSOLE
  410. if (vgacon_text_force() && radeon_modeset == -1) {
  411. DRM_INFO("VGACON disable radeon kernel modesetting.\n");
  412. radeon_modeset = 0;
  413. }
  414. #endif
  415. /* set to modesetting by default if not nomodeset */
  416. if (radeon_modeset == -1)
  417. radeon_modeset = 1;
  418. if (radeon_modeset == 1) {
  419. DRM_INFO("radeon kernel modesetting enabled.\n");
  420. driver = &kms_driver;
  421. pdriver = &radeon_kms_pci_driver;
  422. driver->driver_features |= DRIVER_MODESET;
  423. driver->num_ioctls = radeon_max_kms_ioctl;
  424. radeon_register_atpx_handler();
  425. } else {
  426. #ifdef CONFIG_DRM_RADEON_UMS
  427. DRM_INFO("radeon userspace modesetting enabled.\n");
  428. driver = &driver_old;
  429. pdriver = &radeon_pci_driver;
  430. driver->driver_features &= ~DRIVER_MODESET;
  431. driver->num_ioctls = radeon_max_ioctl;
  432. #else
  433. DRM_ERROR("No UMS support in radeon module!\n");
  434. return -EINVAL;
  435. #endif
  436. }
  437. /* let modprobe override vga console setting */
  438. return drm_pci_init(driver, pdriver);
  439. }
  440. static void __exit radeon_exit(void)
  441. {
  442. drm_pci_exit(driver, pdriver);
  443. radeon_unregister_atpx_handler();
  444. }
  445. module_init(radeon_init);
  446. module_exit(radeon_exit);
  447. MODULE_AUTHOR(DRIVER_AUTHOR);
  448. MODULE_DESCRIPTION(DRIVER_DESC);
  449. MODULE_LICENSE("GPL and additional rights");