radeon_device.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "ARUBA",
  92. "TAHITI",
  93. "PITCAIRN",
  94. "VERDE",
  95. "OLAND",
  96. "HAINAN",
  97. "BONAIRE",
  98. "KAVERI",
  99. "KABINI",
  100. "LAST",
  101. };
  102. /**
  103. * radeon_program_register_sequence - program an array of registers.
  104. *
  105. * @rdev: radeon_device pointer
  106. * @registers: pointer to the register array
  107. * @array_size: size of the register array
  108. *
  109. * Programs an array or registers with and and or masks.
  110. * This is a helper for setting golden registers.
  111. */
  112. void radeon_program_register_sequence(struct radeon_device *rdev,
  113. const u32 *registers,
  114. const u32 array_size)
  115. {
  116. u32 tmp, reg, and_mask, or_mask;
  117. int i;
  118. if (array_size % 3)
  119. return;
  120. for (i = 0; i < array_size; i +=3) {
  121. reg = registers[i + 0];
  122. and_mask = registers[i + 1];
  123. or_mask = registers[i + 2];
  124. if (and_mask == 0xffffffff) {
  125. tmp = or_mask;
  126. } else {
  127. tmp = RREG32(reg);
  128. tmp &= ~and_mask;
  129. tmp |= or_mask;
  130. }
  131. WREG32(reg, tmp);
  132. }
  133. }
  134. /**
  135. * radeon_surface_init - Clear GPU surface registers.
  136. *
  137. * @rdev: radeon_device pointer
  138. *
  139. * Clear GPU surface registers (r1xx-r5xx).
  140. */
  141. void radeon_surface_init(struct radeon_device *rdev)
  142. {
  143. /* FIXME: check this out */
  144. if (rdev->family < CHIP_R600) {
  145. int i;
  146. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  147. if (rdev->surface_regs[i].bo)
  148. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  149. else
  150. radeon_clear_surface_reg(rdev, i);
  151. }
  152. /* enable surfaces */
  153. WREG32(RADEON_SURFACE_CNTL, 0);
  154. }
  155. }
  156. /*
  157. * GPU scratch registers helpers function.
  158. */
  159. /**
  160. * radeon_scratch_init - Init scratch register driver information.
  161. *
  162. * @rdev: radeon_device pointer
  163. *
  164. * Init CP scratch register driver information (r1xx-r5xx)
  165. */
  166. void radeon_scratch_init(struct radeon_device *rdev)
  167. {
  168. int i;
  169. /* FIXME: check this out */
  170. if (rdev->family < CHIP_R300) {
  171. rdev->scratch.num_reg = 5;
  172. } else {
  173. rdev->scratch.num_reg = 7;
  174. }
  175. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  176. for (i = 0; i < rdev->scratch.num_reg; i++) {
  177. rdev->scratch.free[i] = true;
  178. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  179. }
  180. }
  181. /**
  182. * radeon_scratch_get - Allocate a scratch register
  183. *
  184. * @rdev: radeon_device pointer
  185. * @reg: scratch register mmio offset
  186. *
  187. * Allocate a CP scratch register for use by the driver (all asics).
  188. * Returns 0 on success or -EINVAL on failure.
  189. */
  190. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  191. {
  192. int i;
  193. for (i = 0; i < rdev->scratch.num_reg; i++) {
  194. if (rdev->scratch.free[i]) {
  195. rdev->scratch.free[i] = false;
  196. *reg = rdev->scratch.reg[i];
  197. return 0;
  198. }
  199. }
  200. return -EINVAL;
  201. }
  202. /**
  203. * radeon_scratch_free - Free a scratch register
  204. *
  205. * @rdev: radeon_device pointer
  206. * @reg: scratch register mmio offset
  207. *
  208. * Free a CP scratch register allocated for use by the driver (all asics)
  209. */
  210. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  211. {
  212. int i;
  213. for (i = 0; i < rdev->scratch.num_reg; i++) {
  214. if (rdev->scratch.reg[i] == reg) {
  215. rdev->scratch.free[i] = true;
  216. return;
  217. }
  218. }
  219. }
  220. /*
  221. * GPU doorbell aperture helpers function.
  222. */
  223. /**
  224. * radeon_doorbell_init - Init doorbell driver information.
  225. *
  226. * @rdev: radeon_device pointer
  227. *
  228. * Init doorbell driver information (CIK)
  229. * Returns 0 on success, error on failure.
  230. */
  231. int radeon_doorbell_init(struct radeon_device *rdev)
  232. {
  233. int i;
  234. /* doorbell bar mapping */
  235. rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
  236. rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
  237. /* limit to 4 MB for now */
  238. if (rdev->doorbell.size > (4 * 1024 * 1024))
  239. rdev->doorbell.size = 4 * 1024 * 1024;
  240. rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.size);
  241. if (rdev->doorbell.ptr == NULL) {
  242. return -ENOMEM;
  243. }
  244. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
  245. DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
  246. rdev->doorbell.num_pages = rdev->doorbell.size / PAGE_SIZE;
  247. for (i = 0; i < rdev->doorbell.num_pages; i++) {
  248. rdev->doorbell.free[i] = true;
  249. }
  250. return 0;
  251. }
  252. /**
  253. * radeon_doorbell_fini - Tear down doorbell driver information.
  254. *
  255. * @rdev: radeon_device pointer
  256. *
  257. * Tear down doorbell driver information (CIK)
  258. */
  259. void radeon_doorbell_fini(struct radeon_device *rdev)
  260. {
  261. iounmap(rdev->doorbell.ptr);
  262. rdev->doorbell.ptr = NULL;
  263. }
  264. /**
  265. * radeon_doorbell_get - Allocate a doorbell page
  266. *
  267. * @rdev: radeon_device pointer
  268. * @doorbell: doorbell page number
  269. *
  270. * Allocate a doorbell page for use by the driver (all asics).
  271. * Returns 0 on success or -EINVAL on failure.
  272. */
  273. int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
  274. {
  275. int i;
  276. for (i = 0; i < rdev->doorbell.num_pages; i++) {
  277. if (rdev->doorbell.free[i]) {
  278. rdev->doorbell.free[i] = false;
  279. *doorbell = i;
  280. return 0;
  281. }
  282. }
  283. return -EINVAL;
  284. }
  285. /**
  286. * radeon_doorbell_free - Free a doorbell page
  287. *
  288. * @rdev: radeon_device pointer
  289. * @doorbell: doorbell page number
  290. *
  291. * Free a doorbell page allocated for use by the driver (all asics)
  292. */
  293. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
  294. {
  295. if (doorbell < rdev->doorbell.num_pages)
  296. rdev->doorbell.free[doorbell] = true;
  297. }
  298. /*
  299. * radeon_wb_*()
  300. * Writeback is the the method by which the the GPU updates special pages
  301. * in memory with the status of certain GPU events (fences, ring pointers,
  302. * etc.).
  303. */
  304. /**
  305. * radeon_wb_disable - Disable Writeback
  306. *
  307. * @rdev: radeon_device pointer
  308. *
  309. * Disables Writeback (all asics). Used for suspend.
  310. */
  311. void radeon_wb_disable(struct radeon_device *rdev)
  312. {
  313. rdev->wb.enabled = false;
  314. }
  315. /**
  316. * radeon_wb_fini - Disable Writeback and free memory
  317. *
  318. * @rdev: radeon_device pointer
  319. *
  320. * Disables Writeback and frees the Writeback memory (all asics).
  321. * Used at driver shutdown.
  322. */
  323. void radeon_wb_fini(struct radeon_device *rdev)
  324. {
  325. radeon_wb_disable(rdev);
  326. if (rdev->wb.wb_obj) {
  327. if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
  328. radeon_bo_kunmap(rdev->wb.wb_obj);
  329. radeon_bo_unpin(rdev->wb.wb_obj);
  330. radeon_bo_unreserve(rdev->wb.wb_obj);
  331. }
  332. radeon_bo_unref(&rdev->wb.wb_obj);
  333. rdev->wb.wb = NULL;
  334. rdev->wb.wb_obj = NULL;
  335. }
  336. }
  337. /**
  338. * radeon_wb_init- Init Writeback driver info and allocate memory
  339. *
  340. * @rdev: radeon_device pointer
  341. *
  342. * Disables Writeback and frees the Writeback memory (all asics).
  343. * Used at driver startup.
  344. * Returns 0 on success or an -error on failure.
  345. */
  346. int radeon_wb_init(struct radeon_device *rdev)
  347. {
  348. int r;
  349. if (rdev->wb.wb_obj == NULL) {
  350. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  351. RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
  352. if (r) {
  353. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  354. return r;
  355. }
  356. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  357. if (unlikely(r != 0)) {
  358. radeon_wb_fini(rdev);
  359. return r;
  360. }
  361. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  362. &rdev->wb.gpu_addr);
  363. if (r) {
  364. radeon_bo_unreserve(rdev->wb.wb_obj);
  365. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  366. radeon_wb_fini(rdev);
  367. return r;
  368. }
  369. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  370. radeon_bo_unreserve(rdev->wb.wb_obj);
  371. if (r) {
  372. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  373. radeon_wb_fini(rdev);
  374. return r;
  375. }
  376. }
  377. /* clear wb memory */
  378. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  379. /* disable event_write fences */
  380. rdev->wb.use_event = false;
  381. /* disabled via module param */
  382. if (radeon_no_wb == 1) {
  383. rdev->wb.enabled = false;
  384. } else {
  385. if (rdev->flags & RADEON_IS_AGP) {
  386. /* often unreliable on AGP */
  387. rdev->wb.enabled = false;
  388. } else if (rdev->family < CHIP_R300) {
  389. /* often unreliable on pre-r300 */
  390. rdev->wb.enabled = false;
  391. } else {
  392. rdev->wb.enabled = true;
  393. /* event_write fences are only available on r600+ */
  394. if (rdev->family >= CHIP_R600) {
  395. rdev->wb.use_event = true;
  396. }
  397. }
  398. }
  399. /* always use writeback/events on NI, APUs */
  400. if (rdev->family >= CHIP_PALM) {
  401. rdev->wb.enabled = true;
  402. rdev->wb.use_event = true;
  403. }
  404. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  405. return 0;
  406. }
  407. /**
  408. * radeon_vram_location - try to find VRAM location
  409. * @rdev: radeon device structure holding all necessary informations
  410. * @mc: memory controller structure holding memory informations
  411. * @base: base address at which to put VRAM
  412. *
  413. * Function will place try to place VRAM at base address provided
  414. * as parameter (which is so far either PCI aperture address or
  415. * for IGP TOM base address).
  416. *
  417. * If there is not enough space to fit the unvisible VRAM in the 32bits
  418. * address space then we limit the VRAM size to the aperture.
  419. *
  420. * If we are using AGP and if the AGP aperture doesn't allow us to have
  421. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  422. * size and print a warning.
  423. *
  424. * This function will never fails, worst case are limiting VRAM.
  425. *
  426. * Note: GTT start, end, size should be initialized before calling this
  427. * function on AGP platform.
  428. *
  429. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  430. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  431. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  432. * not IGP.
  433. *
  434. * Note: we use mc_vram_size as on some board we need to program the mc to
  435. * cover the whole aperture even if VRAM size is inferior to aperture size
  436. * Novell bug 204882 + along with lots of ubuntu ones
  437. *
  438. * Note: when limiting vram it's safe to overwritte real_vram_size because
  439. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  440. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  441. * ones)
  442. *
  443. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  444. * explicitly check for that thought.
  445. *
  446. * FIXME: when reducing VRAM size align new size on power of 2.
  447. */
  448. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  449. {
  450. uint64_t limit = (uint64_t)radeon_vram_limit << 20;
  451. mc->vram_start = base;
  452. if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
  453. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  454. mc->real_vram_size = mc->aper_size;
  455. mc->mc_vram_size = mc->aper_size;
  456. }
  457. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  458. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  459. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  460. mc->real_vram_size = mc->aper_size;
  461. mc->mc_vram_size = mc->aper_size;
  462. }
  463. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  464. if (limit && limit < mc->real_vram_size)
  465. mc->real_vram_size = limit;
  466. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  467. mc->mc_vram_size >> 20, mc->vram_start,
  468. mc->vram_end, mc->real_vram_size >> 20);
  469. }
  470. /**
  471. * radeon_gtt_location - try to find GTT location
  472. * @rdev: radeon device structure holding all necessary informations
  473. * @mc: memory controller structure holding memory informations
  474. *
  475. * Function will place try to place GTT before or after VRAM.
  476. *
  477. * If GTT size is bigger than space left then we ajust GTT size.
  478. * Thus function will never fails.
  479. *
  480. * FIXME: when reducing GTT size align new size on power of 2.
  481. */
  482. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  483. {
  484. u64 size_af, size_bf;
  485. size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  486. size_bf = mc->vram_start & ~mc->gtt_base_align;
  487. if (size_bf > size_af) {
  488. if (mc->gtt_size > size_bf) {
  489. dev_warn(rdev->dev, "limiting GTT\n");
  490. mc->gtt_size = size_bf;
  491. }
  492. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  493. } else {
  494. if (mc->gtt_size > size_af) {
  495. dev_warn(rdev->dev, "limiting GTT\n");
  496. mc->gtt_size = size_af;
  497. }
  498. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  499. }
  500. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  501. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  502. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  503. }
  504. /*
  505. * GPU helpers function.
  506. */
  507. /**
  508. * radeon_card_posted - check if the hw has already been initialized
  509. *
  510. * @rdev: radeon_device pointer
  511. *
  512. * Check if the asic has been initialized (all asics).
  513. * Used at driver startup.
  514. * Returns true if initialized or false if not.
  515. */
  516. bool radeon_card_posted(struct radeon_device *rdev)
  517. {
  518. uint32_t reg;
  519. /* required for EFI mode on macbook2,1 which uses an r5xx asic */
  520. if (efi_enabled(EFI_BOOT) &&
  521. (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  522. (rdev->family < CHIP_R600))
  523. return false;
  524. if (ASIC_IS_NODCE(rdev))
  525. goto check_memsize;
  526. /* first check CRTCs */
  527. if (ASIC_IS_DCE4(rdev)) {
  528. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  529. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  530. if (rdev->num_crtc >= 4) {
  531. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  532. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  533. }
  534. if (rdev->num_crtc >= 6) {
  535. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  536. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  537. }
  538. if (reg & EVERGREEN_CRTC_MASTER_EN)
  539. return true;
  540. } else if (ASIC_IS_AVIVO(rdev)) {
  541. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  542. RREG32(AVIVO_D2CRTC_CONTROL);
  543. if (reg & AVIVO_CRTC_EN) {
  544. return true;
  545. }
  546. } else {
  547. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  548. RREG32(RADEON_CRTC2_GEN_CNTL);
  549. if (reg & RADEON_CRTC_EN) {
  550. return true;
  551. }
  552. }
  553. check_memsize:
  554. /* then check MEM_SIZE, in case the crtcs are off */
  555. if (rdev->family >= CHIP_R600)
  556. reg = RREG32(R600_CONFIG_MEMSIZE);
  557. else
  558. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  559. if (reg)
  560. return true;
  561. return false;
  562. }
  563. /**
  564. * radeon_update_bandwidth_info - update display bandwidth params
  565. *
  566. * @rdev: radeon_device pointer
  567. *
  568. * Used when sclk/mclk are switched or display modes are set.
  569. * params are used to calculate display watermarks (all asics)
  570. */
  571. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  572. {
  573. fixed20_12 a;
  574. u32 sclk = rdev->pm.current_sclk;
  575. u32 mclk = rdev->pm.current_mclk;
  576. /* sclk/mclk in Mhz */
  577. a.full = dfixed_const(100);
  578. rdev->pm.sclk.full = dfixed_const(sclk);
  579. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  580. rdev->pm.mclk.full = dfixed_const(mclk);
  581. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  582. if (rdev->flags & RADEON_IS_IGP) {
  583. a.full = dfixed_const(16);
  584. /* core_bandwidth = sclk(Mhz) * 16 */
  585. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  586. }
  587. }
  588. /**
  589. * radeon_boot_test_post_card - check and possibly initialize the hw
  590. *
  591. * @rdev: radeon_device pointer
  592. *
  593. * Check if the asic is initialized and if not, attempt to initialize
  594. * it (all asics).
  595. * Returns true if initialized or false if not.
  596. */
  597. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  598. {
  599. if (radeon_card_posted(rdev))
  600. return true;
  601. if (rdev->bios) {
  602. DRM_INFO("GPU not posted. posting now...\n");
  603. if (rdev->is_atom_bios)
  604. atom_asic_init(rdev->mode_info.atom_context);
  605. else
  606. radeon_combios_asic_init(rdev->ddev);
  607. return true;
  608. } else {
  609. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  610. return false;
  611. }
  612. }
  613. /**
  614. * radeon_dummy_page_init - init dummy page used by the driver
  615. *
  616. * @rdev: radeon_device pointer
  617. *
  618. * Allocate the dummy page used by the driver (all asics).
  619. * This dummy page is used by the driver as a filler for gart entries
  620. * when pages are taken out of the GART
  621. * Returns 0 on sucess, -ENOMEM on failure.
  622. */
  623. int radeon_dummy_page_init(struct radeon_device *rdev)
  624. {
  625. if (rdev->dummy_page.page)
  626. return 0;
  627. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  628. if (rdev->dummy_page.page == NULL)
  629. return -ENOMEM;
  630. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  631. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  632. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  633. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  634. __free_page(rdev->dummy_page.page);
  635. rdev->dummy_page.page = NULL;
  636. return -ENOMEM;
  637. }
  638. return 0;
  639. }
  640. /**
  641. * radeon_dummy_page_fini - free dummy page used by the driver
  642. *
  643. * @rdev: radeon_device pointer
  644. *
  645. * Frees the dummy page used by the driver (all asics).
  646. */
  647. void radeon_dummy_page_fini(struct radeon_device *rdev)
  648. {
  649. if (rdev->dummy_page.page == NULL)
  650. return;
  651. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  652. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  653. __free_page(rdev->dummy_page.page);
  654. rdev->dummy_page.page = NULL;
  655. }
  656. /* ATOM accessor methods */
  657. /*
  658. * ATOM is an interpreted byte code stored in tables in the vbios. The
  659. * driver registers callbacks to access registers and the interpreter
  660. * in the driver parses the tables and executes then to program specific
  661. * actions (set display modes, asic init, etc.). See radeon_atombios.c,
  662. * atombios.h, and atom.c
  663. */
  664. /**
  665. * cail_pll_read - read PLL register
  666. *
  667. * @info: atom card_info pointer
  668. * @reg: PLL register offset
  669. *
  670. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  671. * Returns the value of the PLL register.
  672. */
  673. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  674. {
  675. struct radeon_device *rdev = info->dev->dev_private;
  676. uint32_t r;
  677. r = rdev->pll_rreg(rdev, reg);
  678. return r;
  679. }
  680. /**
  681. * cail_pll_write - write PLL register
  682. *
  683. * @info: atom card_info pointer
  684. * @reg: PLL register offset
  685. * @val: value to write to the pll register
  686. *
  687. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  688. */
  689. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  690. {
  691. struct radeon_device *rdev = info->dev->dev_private;
  692. rdev->pll_wreg(rdev, reg, val);
  693. }
  694. /**
  695. * cail_mc_read - read MC (Memory Controller) register
  696. *
  697. * @info: atom card_info pointer
  698. * @reg: MC register offset
  699. *
  700. * Provides an MC register accessor for the atom interpreter (r4xx+).
  701. * Returns the value of the MC register.
  702. */
  703. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  704. {
  705. struct radeon_device *rdev = info->dev->dev_private;
  706. uint32_t r;
  707. r = rdev->mc_rreg(rdev, reg);
  708. return r;
  709. }
  710. /**
  711. * cail_mc_write - write MC (Memory Controller) register
  712. *
  713. * @info: atom card_info pointer
  714. * @reg: MC register offset
  715. * @val: value to write to the pll register
  716. *
  717. * Provides a MC register accessor for the atom interpreter (r4xx+).
  718. */
  719. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  720. {
  721. struct radeon_device *rdev = info->dev->dev_private;
  722. rdev->mc_wreg(rdev, reg, val);
  723. }
  724. /**
  725. * cail_reg_write - write MMIO register
  726. *
  727. * @info: atom card_info pointer
  728. * @reg: MMIO register offset
  729. * @val: value to write to the pll register
  730. *
  731. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  732. */
  733. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  734. {
  735. struct radeon_device *rdev = info->dev->dev_private;
  736. WREG32(reg*4, val);
  737. }
  738. /**
  739. * cail_reg_read - read MMIO register
  740. *
  741. * @info: atom card_info pointer
  742. * @reg: MMIO register offset
  743. *
  744. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  745. * Returns the value of the MMIO register.
  746. */
  747. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  748. {
  749. struct radeon_device *rdev = info->dev->dev_private;
  750. uint32_t r;
  751. r = RREG32(reg*4);
  752. return r;
  753. }
  754. /**
  755. * cail_ioreg_write - write IO register
  756. *
  757. * @info: atom card_info pointer
  758. * @reg: IO register offset
  759. * @val: value to write to the pll register
  760. *
  761. * Provides a IO register accessor for the atom interpreter (r4xx+).
  762. */
  763. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  764. {
  765. struct radeon_device *rdev = info->dev->dev_private;
  766. WREG32_IO(reg*4, val);
  767. }
  768. /**
  769. * cail_ioreg_read - read IO register
  770. *
  771. * @info: atom card_info pointer
  772. * @reg: IO register offset
  773. *
  774. * Provides an IO register accessor for the atom interpreter (r4xx+).
  775. * Returns the value of the IO register.
  776. */
  777. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  778. {
  779. struct radeon_device *rdev = info->dev->dev_private;
  780. uint32_t r;
  781. r = RREG32_IO(reg*4);
  782. return r;
  783. }
  784. /**
  785. * radeon_atombios_init - init the driver info and callbacks for atombios
  786. *
  787. * @rdev: radeon_device pointer
  788. *
  789. * Initializes the driver info and register access callbacks for the
  790. * ATOM interpreter (r4xx+).
  791. * Returns 0 on sucess, -ENOMEM on failure.
  792. * Called at driver startup.
  793. */
  794. int radeon_atombios_init(struct radeon_device *rdev)
  795. {
  796. struct card_info *atom_card_info =
  797. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  798. if (!atom_card_info)
  799. return -ENOMEM;
  800. rdev->mode_info.atom_card_info = atom_card_info;
  801. atom_card_info->dev = rdev->ddev;
  802. atom_card_info->reg_read = cail_reg_read;
  803. atom_card_info->reg_write = cail_reg_write;
  804. /* needed for iio ops */
  805. if (rdev->rio_mem) {
  806. atom_card_info->ioreg_read = cail_ioreg_read;
  807. atom_card_info->ioreg_write = cail_ioreg_write;
  808. } else {
  809. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  810. atom_card_info->ioreg_read = cail_reg_read;
  811. atom_card_info->ioreg_write = cail_reg_write;
  812. }
  813. atom_card_info->mc_read = cail_mc_read;
  814. atom_card_info->mc_write = cail_mc_write;
  815. atom_card_info->pll_read = cail_pll_read;
  816. atom_card_info->pll_write = cail_pll_write;
  817. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  818. if (!rdev->mode_info.atom_context) {
  819. radeon_atombios_fini(rdev);
  820. return -ENOMEM;
  821. }
  822. mutex_init(&rdev->mode_info.atom_context->mutex);
  823. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  824. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  825. return 0;
  826. }
  827. /**
  828. * radeon_atombios_fini - free the driver info and callbacks for atombios
  829. *
  830. * @rdev: radeon_device pointer
  831. *
  832. * Frees the driver info and register access callbacks for the ATOM
  833. * interpreter (r4xx+).
  834. * Called at driver shutdown.
  835. */
  836. void radeon_atombios_fini(struct radeon_device *rdev)
  837. {
  838. if (rdev->mode_info.atom_context) {
  839. kfree(rdev->mode_info.atom_context->scratch);
  840. }
  841. kfree(rdev->mode_info.atom_context);
  842. rdev->mode_info.atom_context = NULL;
  843. kfree(rdev->mode_info.atom_card_info);
  844. rdev->mode_info.atom_card_info = NULL;
  845. }
  846. /* COMBIOS */
  847. /*
  848. * COMBIOS is the bios format prior to ATOM. It provides
  849. * command tables similar to ATOM, but doesn't have a unified
  850. * parser. See radeon_combios.c
  851. */
  852. /**
  853. * radeon_combios_init - init the driver info for combios
  854. *
  855. * @rdev: radeon_device pointer
  856. *
  857. * Initializes the driver info for combios (r1xx-r3xx).
  858. * Returns 0 on sucess.
  859. * Called at driver startup.
  860. */
  861. int radeon_combios_init(struct radeon_device *rdev)
  862. {
  863. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  864. return 0;
  865. }
  866. /**
  867. * radeon_combios_fini - free the driver info for combios
  868. *
  869. * @rdev: radeon_device pointer
  870. *
  871. * Frees the driver info for combios (r1xx-r3xx).
  872. * Called at driver shutdown.
  873. */
  874. void radeon_combios_fini(struct radeon_device *rdev)
  875. {
  876. }
  877. /* if we get transitioned to only one device, take VGA back */
  878. /**
  879. * radeon_vga_set_decode - enable/disable vga decode
  880. *
  881. * @cookie: radeon_device pointer
  882. * @state: enable/disable vga decode
  883. *
  884. * Enable/disable vga decode (all asics).
  885. * Returns VGA resource flags.
  886. */
  887. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  888. {
  889. struct radeon_device *rdev = cookie;
  890. radeon_vga_set_state(rdev, state);
  891. if (state)
  892. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  893. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  894. else
  895. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  896. }
  897. /**
  898. * radeon_check_pot_argument - check that argument is a power of two
  899. *
  900. * @arg: value to check
  901. *
  902. * Validates that a certain argument is a power of two (all asics).
  903. * Returns true if argument is valid.
  904. */
  905. static bool radeon_check_pot_argument(int arg)
  906. {
  907. return (arg & (arg - 1)) == 0;
  908. }
  909. /**
  910. * radeon_check_arguments - validate module params
  911. *
  912. * @rdev: radeon_device pointer
  913. *
  914. * Validates certain module parameters and updates
  915. * the associated values used by the driver (all asics).
  916. */
  917. static void radeon_check_arguments(struct radeon_device *rdev)
  918. {
  919. /* vramlimit must be a power of two */
  920. if (!radeon_check_pot_argument(radeon_vram_limit)) {
  921. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  922. radeon_vram_limit);
  923. radeon_vram_limit = 0;
  924. }
  925. /* gtt size must be power of two and greater or equal to 32M */
  926. if (radeon_gart_size < 32) {
  927. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  928. radeon_gart_size);
  929. radeon_gart_size = 512;
  930. } else if (!radeon_check_pot_argument(radeon_gart_size)) {
  931. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  932. radeon_gart_size);
  933. radeon_gart_size = 512;
  934. }
  935. rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
  936. /* AGP mode can only be -1, 1, 2, 4, 8 */
  937. switch (radeon_agpmode) {
  938. case -1:
  939. case 0:
  940. case 1:
  941. case 2:
  942. case 4:
  943. case 8:
  944. break;
  945. default:
  946. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  947. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  948. radeon_agpmode = 0;
  949. break;
  950. }
  951. }
  952. /**
  953. * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
  954. * needed for waking up.
  955. *
  956. * @pdev: pci dev pointer
  957. */
  958. static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
  959. {
  960. /* 6600m in a macbook pro */
  961. if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  962. pdev->subsystem_device == 0x00e2) {
  963. printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
  964. return true;
  965. }
  966. return false;
  967. }
  968. /**
  969. * radeon_switcheroo_set_state - set switcheroo state
  970. *
  971. * @pdev: pci dev pointer
  972. * @state: vga switcheroo state
  973. *
  974. * Callback for the switcheroo driver. Suspends or resumes the
  975. * the asics before or after it is powered up using ACPI methods.
  976. */
  977. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  978. {
  979. struct drm_device *dev = pci_get_drvdata(pdev);
  980. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  981. if (state == VGA_SWITCHEROO_ON) {
  982. unsigned d3_delay = dev->pdev->d3_delay;
  983. printk(KERN_INFO "radeon: switched on\n");
  984. /* don't suspend or resume card normally */
  985. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  986. if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
  987. dev->pdev->d3_delay = 20;
  988. radeon_resume_kms(dev);
  989. dev->pdev->d3_delay = d3_delay;
  990. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  991. drm_kms_helper_poll_enable(dev);
  992. } else {
  993. printk(KERN_INFO "radeon: switched off\n");
  994. drm_kms_helper_poll_disable(dev);
  995. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  996. radeon_suspend_kms(dev, pmm);
  997. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  998. }
  999. }
  1000. /**
  1001. * radeon_switcheroo_can_switch - see if switcheroo state can change
  1002. *
  1003. * @pdev: pci dev pointer
  1004. *
  1005. * Callback for the switcheroo driver. Check of the switcheroo
  1006. * state can be changed.
  1007. * Returns true if the state can be changed, false if not.
  1008. */
  1009. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  1010. {
  1011. struct drm_device *dev = pci_get_drvdata(pdev);
  1012. bool can_switch;
  1013. spin_lock(&dev->count_lock);
  1014. can_switch = (dev->open_count == 0);
  1015. spin_unlock(&dev->count_lock);
  1016. return can_switch;
  1017. }
  1018. static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
  1019. .set_gpu_state = radeon_switcheroo_set_state,
  1020. .reprobe = NULL,
  1021. .can_switch = radeon_switcheroo_can_switch,
  1022. };
  1023. /**
  1024. * radeon_device_init - initialize the driver
  1025. *
  1026. * @rdev: radeon_device pointer
  1027. * @pdev: drm dev pointer
  1028. * @pdev: pci dev pointer
  1029. * @flags: driver flags
  1030. *
  1031. * Initializes the driver info and hw (all asics).
  1032. * Returns 0 for success or an error on failure.
  1033. * Called at driver startup.
  1034. */
  1035. int radeon_device_init(struct radeon_device *rdev,
  1036. struct drm_device *ddev,
  1037. struct pci_dev *pdev,
  1038. uint32_t flags)
  1039. {
  1040. int r, i;
  1041. int dma_bits;
  1042. rdev->shutdown = false;
  1043. rdev->dev = &pdev->dev;
  1044. rdev->ddev = ddev;
  1045. rdev->pdev = pdev;
  1046. rdev->flags = flags;
  1047. rdev->family = flags & RADEON_FAMILY_MASK;
  1048. rdev->is_atom_bios = false;
  1049. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  1050. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  1051. rdev->accel_working = false;
  1052. /* set up ring ids */
  1053. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  1054. rdev->ring[i].idx = i;
  1055. }
  1056. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  1057. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  1058. pdev->subsystem_vendor, pdev->subsystem_device);
  1059. /* mutex initialization are all done here so we
  1060. * can recall function without having locking issues */
  1061. mutex_init(&rdev->ring_lock);
  1062. mutex_init(&rdev->dc_hw_i2c_mutex);
  1063. atomic_set(&rdev->ih.lock, 0);
  1064. mutex_init(&rdev->gem.mutex);
  1065. mutex_init(&rdev->pm.mutex);
  1066. mutex_init(&rdev->gpu_clock_mutex);
  1067. init_rwsem(&rdev->pm.mclk_lock);
  1068. init_rwsem(&rdev->exclusive_lock);
  1069. init_waitqueue_head(&rdev->irq.vblank_queue);
  1070. r = radeon_gem_init(rdev);
  1071. if (r)
  1072. return r;
  1073. /* initialize vm here */
  1074. mutex_init(&rdev->vm_manager.lock);
  1075. /* Adjust VM size here.
  1076. * Currently set to 4GB ((1 << 20) 4k pages).
  1077. * Max GPUVM size for cayman and SI is 40 bits.
  1078. */
  1079. rdev->vm_manager.max_pfn = 1 << 20;
  1080. INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
  1081. /* Set asic functions */
  1082. r = radeon_asic_init(rdev);
  1083. if (r)
  1084. return r;
  1085. radeon_check_arguments(rdev);
  1086. /* all of the newer IGP chips have an internal gart
  1087. * However some rs4xx report as AGP, so remove that here.
  1088. */
  1089. if ((rdev->family >= CHIP_RS400) &&
  1090. (rdev->flags & RADEON_IS_IGP)) {
  1091. rdev->flags &= ~RADEON_IS_AGP;
  1092. }
  1093. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  1094. radeon_agp_disable(rdev);
  1095. }
  1096. /* Set the internal MC address mask
  1097. * This is the max address of the GPU's
  1098. * internal address space.
  1099. */
  1100. if (rdev->family >= CHIP_CAYMAN)
  1101. rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  1102. else if (rdev->family >= CHIP_CEDAR)
  1103. rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
  1104. else
  1105. rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
  1106. /* set DMA mask + need_dma32 flags.
  1107. * PCIE - can handle 40-bits.
  1108. * IGP - can handle 40-bits
  1109. * AGP - generally dma32 is safest
  1110. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  1111. */
  1112. rdev->need_dma32 = false;
  1113. if (rdev->flags & RADEON_IS_AGP)
  1114. rdev->need_dma32 = true;
  1115. if ((rdev->flags & RADEON_IS_PCI) &&
  1116. (rdev->family <= CHIP_RS740))
  1117. rdev->need_dma32 = true;
  1118. dma_bits = rdev->need_dma32 ? 32 : 40;
  1119. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1120. if (r) {
  1121. rdev->need_dma32 = true;
  1122. dma_bits = 32;
  1123. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  1124. }
  1125. r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1126. if (r) {
  1127. pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  1128. printk(KERN_WARNING "radeon: No coherent DMA available.\n");
  1129. }
  1130. /* Registers mapping */
  1131. /* TODO: block userspace mapping of io register */
  1132. spin_lock_init(&rdev->mmio_idx_lock);
  1133. if (rdev->family >= CHIP_BONAIRE) {
  1134. rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
  1135. rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
  1136. } else {
  1137. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  1138. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  1139. }
  1140. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  1141. if (rdev->rmmio == NULL) {
  1142. return -ENOMEM;
  1143. }
  1144. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  1145. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  1146. /* doorbell bar mapping */
  1147. if (rdev->family >= CHIP_BONAIRE)
  1148. radeon_doorbell_init(rdev);
  1149. /* io port mapping */
  1150. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1151. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  1152. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  1153. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  1154. break;
  1155. }
  1156. }
  1157. if (rdev->rio_mem == NULL)
  1158. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1159. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1160. /* this will fail for cards that aren't VGA class devices, just
  1161. * ignore it */
  1162. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  1163. vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
  1164. r = radeon_init(rdev);
  1165. if (r)
  1166. return r;
  1167. r = radeon_ib_ring_tests(rdev);
  1168. if (r)
  1169. DRM_ERROR("ib ring test failed (%d).\n", r);
  1170. r = radeon_gem_debugfs_init(rdev);
  1171. if (r) {
  1172. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1173. }
  1174. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  1175. /* Acceleration not working on AGP card try again
  1176. * with fallback to PCI or PCIE GART
  1177. */
  1178. radeon_asic_reset(rdev);
  1179. radeon_fini(rdev);
  1180. radeon_agp_disable(rdev);
  1181. r = radeon_init(rdev);
  1182. if (r)
  1183. return r;
  1184. }
  1185. if ((radeon_testing & 1)) {
  1186. radeon_test_moves(rdev);
  1187. }
  1188. if ((radeon_testing & 2)) {
  1189. radeon_test_syncing(rdev);
  1190. }
  1191. if (radeon_benchmarking) {
  1192. radeon_benchmark(rdev, radeon_benchmarking);
  1193. }
  1194. return 0;
  1195. }
  1196. static void radeon_debugfs_remove_files(struct radeon_device *rdev);
  1197. /**
  1198. * radeon_device_fini - tear down the driver
  1199. *
  1200. * @rdev: radeon_device pointer
  1201. *
  1202. * Tear down the driver info (all asics).
  1203. * Called at driver shutdown.
  1204. */
  1205. void radeon_device_fini(struct radeon_device *rdev)
  1206. {
  1207. DRM_INFO("radeon: finishing device.\n");
  1208. rdev->shutdown = true;
  1209. /* evict vram memory */
  1210. radeon_bo_evict_vram(rdev);
  1211. radeon_fini(rdev);
  1212. vga_switcheroo_unregister_client(rdev->pdev);
  1213. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  1214. if (rdev->rio_mem)
  1215. pci_iounmap(rdev->pdev, rdev->rio_mem);
  1216. rdev->rio_mem = NULL;
  1217. iounmap(rdev->rmmio);
  1218. rdev->rmmio = NULL;
  1219. if (rdev->family >= CHIP_BONAIRE)
  1220. radeon_doorbell_fini(rdev);
  1221. radeon_debugfs_remove_files(rdev);
  1222. }
  1223. /*
  1224. * Suspend & resume.
  1225. */
  1226. /**
  1227. * radeon_suspend_kms - initiate device suspend
  1228. *
  1229. * @pdev: drm dev pointer
  1230. * @state: suspend state
  1231. *
  1232. * Puts the hw in the suspend state (all asics).
  1233. * Returns 0 for success or an error on failure.
  1234. * Called at driver suspend.
  1235. */
  1236. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  1237. {
  1238. struct radeon_device *rdev;
  1239. struct drm_crtc *crtc;
  1240. struct drm_connector *connector;
  1241. int i, r;
  1242. bool force_completion = false;
  1243. if (dev == NULL || dev->dev_private == NULL) {
  1244. return -ENODEV;
  1245. }
  1246. if (state.event == PM_EVENT_PRETHAW) {
  1247. return 0;
  1248. }
  1249. rdev = dev->dev_private;
  1250. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1251. return 0;
  1252. drm_kms_helper_poll_disable(dev);
  1253. /* turn off display hw */
  1254. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1255. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1256. }
  1257. /* unpin the front buffers */
  1258. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1259. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  1260. struct radeon_bo *robj;
  1261. if (rfb == NULL || rfb->obj == NULL) {
  1262. continue;
  1263. }
  1264. robj = gem_to_radeon_bo(rfb->obj);
  1265. /* don't unpin kernel fb objects */
  1266. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  1267. r = radeon_bo_reserve(robj, false);
  1268. if (r == 0) {
  1269. radeon_bo_unpin(robj);
  1270. radeon_bo_unreserve(robj);
  1271. }
  1272. }
  1273. }
  1274. /* evict vram memory */
  1275. radeon_bo_evict_vram(rdev);
  1276. mutex_lock(&rdev->ring_lock);
  1277. /* wait for gpu to finish processing current batch */
  1278. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  1279. r = radeon_fence_wait_empty_locked(rdev, i);
  1280. if (r) {
  1281. /* delay GPU reset to resume */
  1282. force_completion = true;
  1283. }
  1284. }
  1285. if (force_completion) {
  1286. radeon_fence_driver_force_completion(rdev);
  1287. }
  1288. mutex_unlock(&rdev->ring_lock);
  1289. radeon_save_bios_scratch_regs(rdev);
  1290. radeon_pm_suspend(rdev);
  1291. radeon_suspend(rdev);
  1292. radeon_hpd_fini(rdev);
  1293. /* evict remaining vram memory */
  1294. radeon_bo_evict_vram(rdev);
  1295. radeon_agp_suspend(rdev);
  1296. pci_save_state(dev->pdev);
  1297. if (state.event == PM_EVENT_SUSPEND) {
  1298. /* Shut down the device */
  1299. pci_disable_device(dev->pdev);
  1300. pci_set_power_state(dev->pdev, PCI_D3hot);
  1301. }
  1302. console_lock();
  1303. radeon_fbdev_set_suspend(rdev, 1);
  1304. console_unlock();
  1305. return 0;
  1306. }
  1307. /**
  1308. * radeon_resume_kms - initiate device resume
  1309. *
  1310. * @pdev: drm dev pointer
  1311. *
  1312. * Bring the hw back to operating state (all asics).
  1313. * Returns 0 for success or an error on failure.
  1314. * Called at driver resume.
  1315. */
  1316. int radeon_resume_kms(struct drm_device *dev)
  1317. {
  1318. struct drm_connector *connector;
  1319. struct radeon_device *rdev = dev->dev_private;
  1320. int r;
  1321. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1322. return 0;
  1323. console_lock();
  1324. pci_set_power_state(dev->pdev, PCI_D0);
  1325. pci_restore_state(dev->pdev);
  1326. if (pci_enable_device(dev->pdev)) {
  1327. console_unlock();
  1328. return -1;
  1329. }
  1330. /* resume AGP if in use */
  1331. radeon_agp_resume(rdev);
  1332. radeon_resume(rdev);
  1333. r = radeon_ib_ring_tests(rdev);
  1334. if (r)
  1335. DRM_ERROR("ib ring test failed (%d).\n", r);
  1336. radeon_pm_resume(rdev);
  1337. radeon_restore_bios_scratch_regs(rdev);
  1338. radeon_fbdev_set_suspend(rdev, 0);
  1339. console_unlock();
  1340. /* init dig PHYs, disp eng pll */
  1341. if (rdev->is_atom_bios) {
  1342. radeon_atom_encoder_init(rdev);
  1343. radeon_atom_disp_eng_pll_init(rdev);
  1344. /* turn on the BL */
  1345. if (rdev->mode_info.bl_encoder) {
  1346. u8 bl_level = radeon_get_backlight_level(rdev,
  1347. rdev->mode_info.bl_encoder);
  1348. radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
  1349. bl_level);
  1350. }
  1351. }
  1352. /* reset hpd state */
  1353. radeon_hpd_init(rdev);
  1354. /* blat the mode back in */
  1355. drm_helper_resume_force_mode(dev);
  1356. /* turn on display hw */
  1357. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1358. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1359. }
  1360. drm_kms_helper_poll_enable(dev);
  1361. return 0;
  1362. }
  1363. /**
  1364. * radeon_gpu_reset - reset the asic
  1365. *
  1366. * @rdev: radeon device pointer
  1367. *
  1368. * Attempt the reset the GPU if it has hung (all asics).
  1369. * Returns 0 for success or an error on failure.
  1370. */
  1371. int radeon_gpu_reset(struct radeon_device *rdev)
  1372. {
  1373. unsigned ring_sizes[RADEON_NUM_RINGS];
  1374. uint32_t *ring_data[RADEON_NUM_RINGS];
  1375. bool saved = false;
  1376. int i, r;
  1377. int resched;
  1378. down_write(&rdev->exclusive_lock);
  1379. radeon_save_bios_scratch_regs(rdev);
  1380. /* block TTM */
  1381. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1382. radeon_suspend(rdev);
  1383. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1384. ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
  1385. &ring_data[i]);
  1386. if (ring_sizes[i]) {
  1387. saved = true;
  1388. dev_info(rdev->dev, "Saved %d dwords of commands "
  1389. "on ring %d.\n", ring_sizes[i], i);
  1390. }
  1391. }
  1392. retry:
  1393. r = radeon_asic_reset(rdev);
  1394. if (!r) {
  1395. dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
  1396. radeon_resume(rdev);
  1397. }
  1398. radeon_restore_bios_scratch_regs(rdev);
  1399. if (!r) {
  1400. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1401. radeon_ring_restore(rdev, &rdev->ring[i],
  1402. ring_sizes[i], ring_data[i]);
  1403. ring_sizes[i] = 0;
  1404. ring_data[i] = NULL;
  1405. }
  1406. r = radeon_ib_ring_tests(rdev);
  1407. if (r) {
  1408. dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
  1409. if (saved) {
  1410. saved = false;
  1411. radeon_suspend(rdev);
  1412. goto retry;
  1413. }
  1414. }
  1415. } else {
  1416. radeon_fence_driver_force_completion(rdev);
  1417. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1418. kfree(ring_data[i]);
  1419. }
  1420. }
  1421. drm_helper_resume_force_mode(rdev->ddev);
  1422. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1423. if (r) {
  1424. /* bad news, how to tell it to userspace ? */
  1425. dev_info(rdev->dev, "GPU reset failed\n");
  1426. }
  1427. up_write(&rdev->exclusive_lock);
  1428. return r;
  1429. }
  1430. /*
  1431. * Debugfs
  1432. */
  1433. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1434. struct drm_info_list *files,
  1435. unsigned nfiles)
  1436. {
  1437. unsigned i;
  1438. for (i = 0; i < rdev->debugfs_count; i++) {
  1439. if (rdev->debugfs[i].files == files) {
  1440. /* Already registered */
  1441. return 0;
  1442. }
  1443. }
  1444. i = rdev->debugfs_count + 1;
  1445. if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
  1446. DRM_ERROR("Reached maximum number of debugfs components.\n");
  1447. DRM_ERROR("Report so we increase "
  1448. "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
  1449. return -EINVAL;
  1450. }
  1451. rdev->debugfs[rdev->debugfs_count].files = files;
  1452. rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
  1453. rdev->debugfs_count = i;
  1454. #if defined(CONFIG_DEBUG_FS)
  1455. drm_debugfs_create_files(files, nfiles,
  1456. rdev->ddev->control->debugfs_root,
  1457. rdev->ddev->control);
  1458. drm_debugfs_create_files(files, nfiles,
  1459. rdev->ddev->primary->debugfs_root,
  1460. rdev->ddev->primary);
  1461. #endif
  1462. return 0;
  1463. }
  1464. static void radeon_debugfs_remove_files(struct radeon_device *rdev)
  1465. {
  1466. #if defined(CONFIG_DEBUG_FS)
  1467. unsigned i;
  1468. for (i = 0; i < rdev->debugfs_count; i++) {
  1469. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1470. rdev->debugfs[i].num_files,
  1471. rdev->ddev->control);
  1472. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1473. rdev->debugfs[i].num_files,
  1474. rdev->ddev->primary);
  1475. }
  1476. #endif
  1477. }
  1478. #if defined(CONFIG_DEBUG_FS)
  1479. int radeon_debugfs_init(struct drm_minor *minor)
  1480. {
  1481. return 0;
  1482. }
  1483. void radeon_debugfs_cleanup(struct drm_minor *minor)
  1484. {
  1485. }
  1486. #endif