radeon_cursor.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/radeon_drm.h>
  28. #include "radeon.h"
  29. static void radeon_lock_cursor(struct drm_crtc *crtc, bool lock)
  30. {
  31. struct radeon_device *rdev = crtc->dev->dev_private;
  32. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  33. uint32_t cur_lock;
  34. if (ASIC_IS_DCE4(rdev)) {
  35. cur_lock = RREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset);
  36. if (lock)
  37. cur_lock |= EVERGREEN_CURSOR_UPDATE_LOCK;
  38. else
  39. cur_lock &= ~EVERGREEN_CURSOR_UPDATE_LOCK;
  40. WREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
  41. } else if (ASIC_IS_AVIVO(rdev)) {
  42. cur_lock = RREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset);
  43. if (lock)
  44. cur_lock |= AVIVO_D1CURSOR_UPDATE_LOCK;
  45. else
  46. cur_lock &= ~AVIVO_D1CURSOR_UPDATE_LOCK;
  47. WREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
  48. } else {
  49. cur_lock = RREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset);
  50. if (lock)
  51. cur_lock |= RADEON_CUR_LOCK;
  52. else
  53. cur_lock &= ~RADEON_CUR_LOCK;
  54. WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, cur_lock);
  55. }
  56. }
  57. static void radeon_hide_cursor(struct drm_crtc *crtc)
  58. {
  59. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  60. struct radeon_device *rdev = crtc->dev->dev_private;
  61. if (ASIC_IS_DCE4(rdev)) {
  62. WREG32_IDX(EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset,
  63. EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
  64. EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
  65. } else if (ASIC_IS_AVIVO(rdev)) {
  66. WREG32_IDX(AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset,
  67. (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
  68. } else {
  69. u32 reg;
  70. switch (radeon_crtc->crtc_id) {
  71. case 0:
  72. reg = RADEON_CRTC_GEN_CNTL;
  73. break;
  74. case 1:
  75. reg = RADEON_CRTC2_GEN_CNTL;
  76. break;
  77. default:
  78. return;
  79. }
  80. WREG32_IDX(reg, RREG32_IDX(reg) & ~RADEON_CRTC_CUR_EN);
  81. }
  82. }
  83. static void radeon_show_cursor(struct drm_crtc *crtc)
  84. {
  85. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  86. struct radeon_device *rdev = crtc->dev->dev_private;
  87. if (ASIC_IS_DCE4(rdev)) {
  88. WREG32(RADEON_MM_INDEX, EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset);
  89. WREG32(RADEON_MM_DATA, EVERGREEN_CURSOR_EN |
  90. EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
  91. EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
  92. } else if (ASIC_IS_AVIVO(rdev)) {
  93. WREG32(RADEON_MM_INDEX, AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset);
  94. WREG32(RADEON_MM_DATA, AVIVO_D1CURSOR_EN |
  95. (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
  96. } else {
  97. switch (radeon_crtc->crtc_id) {
  98. case 0:
  99. WREG32(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
  100. break;
  101. case 1:
  102. WREG32(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
  103. break;
  104. default:
  105. return;
  106. }
  107. WREG32_P(RADEON_MM_DATA, (RADEON_CRTC_CUR_EN |
  108. (RADEON_CRTC_CUR_MODE_24BPP << RADEON_CRTC_CUR_MODE_SHIFT)),
  109. ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_CUR_MODE_MASK));
  110. }
  111. }
  112. static void radeon_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj,
  113. uint64_t gpu_addr)
  114. {
  115. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  116. struct radeon_device *rdev = crtc->dev->dev_private;
  117. if (ASIC_IS_DCE4(rdev)) {
  118. WREG32(EVERGREEN_CUR_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  119. upper_32_bits(gpu_addr));
  120. WREG32(EVERGREEN_CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  121. gpu_addr & 0xffffffff);
  122. } else if (ASIC_IS_AVIVO(rdev)) {
  123. if (rdev->family >= CHIP_RV770) {
  124. if (radeon_crtc->crtc_id)
  125. WREG32(R700_D2CUR_SURFACE_ADDRESS_HIGH, upper_32_bits(gpu_addr));
  126. else
  127. WREG32(R700_D1CUR_SURFACE_ADDRESS_HIGH, upper_32_bits(gpu_addr));
  128. }
  129. WREG32(AVIVO_D1CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  130. gpu_addr & 0xffffffff);
  131. } else {
  132. radeon_crtc->legacy_cursor_offset = gpu_addr - radeon_crtc->legacy_display_base_addr;
  133. /* offset is from DISP(2)_BASE_ADDRESS */
  134. WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, radeon_crtc->legacy_cursor_offset);
  135. }
  136. }
  137. int radeon_crtc_cursor_set(struct drm_crtc *crtc,
  138. struct drm_file *file_priv,
  139. uint32_t handle,
  140. uint32_t width,
  141. uint32_t height)
  142. {
  143. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  144. struct radeon_device *rdev = crtc->dev->dev_private;
  145. struct drm_gem_object *obj;
  146. struct radeon_bo *robj;
  147. uint64_t gpu_addr;
  148. int ret;
  149. if (!handle) {
  150. /* turn off cursor */
  151. radeon_hide_cursor(crtc);
  152. obj = NULL;
  153. goto unpin;
  154. }
  155. if ((width > radeon_crtc->max_cursor_width) ||
  156. (height > radeon_crtc->max_cursor_height)) {
  157. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  158. return -EINVAL;
  159. }
  160. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  161. if (!obj) {
  162. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, radeon_crtc->crtc_id);
  163. return -ENOENT;
  164. }
  165. robj = gem_to_radeon_bo(obj);
  166. ret = radeon_bo_reserve(robj, false);
  167. if (unlikely(ret != 0))
  168. goto fail;
  169. /* Only 27 bit offset for legacy cursor */
  170. ret = radeon_bo_pin_restricted(robj, RADEON_GEM_DOMAIN_VRAM,
  171. ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27,
  172. &gpu_addr);
  173. radeon_bo_unreserve(robj);
  174. if (ret)
  175. goto fail;
  176. radeon_crtc->cursor_width = width;
  177. radeon_crtc->cursor_height = height;
  178. radeon_lock_cursor(crtc, true);
  179. radeon_set_cursor(crtc, obj, gpu_addr);
  180. radeon_show_cursor(crtc);
  181. radeon_lock_cursor(crtc, false);
  182. unpin:
  183. if (radeon_crtc->cursor_bo) {
  184. robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
  185. ret = radeon_bo_reserve(robj, false);
  186. if (likely(ret == 0)) {
  187. radeon_bo_unpin(robj);
  188. radeon_bo_unreserve(robj);
  189. }
  190. drm_gem_object_unreference_unlocked(radeon_crtc->cursor_bo);
  191. }
  192. radeon_crtc->cursor_bo = obj;
  193. return 0;
  194. fail:
  195. drm_gem_object_unreference_unlocked(obj);
  196. return ret;
  197. }
  198. int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  199. int x, int y)
  200. {
  201. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  202. struct radeon_device *rdev = crtc->dev->dev_private;
  203. int xorigin = 0, yorigin = 0;
  204. int w = radeon_crtc->cursor_width;
  205. if (ASIC_IS_AVIVO(rdev)) {
  206. /* avivo cursor are offset into the total surface */
  207. x += crtc->x;
  208. y += crtc->y;
  209. }
  210. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  211. if (x < 0) {
  212. xorigin = min(-x, radeon_crtc->max_cursor_width - 1);
  213. x = 0;
  214. }
  215. if (y < 0) {
  216. yorigin = min(-y, radeon_crtc->max_cursor_height - 1);
  217. y = 0;
  218. }
  219. /* fixed on DCE6 and newer */
  220. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE6(rdev)) {
  221. int i = 0;
  222. struct drm_crtc *crtc_p;
  223. /*
  224. * avivo cursor image can't end on 128 pixel boundary or
  225. * go past the end of the frame if both crtcs are enabled
  226. *
  227. * NOTE: It is safe to access crtc->enabled of other crtcs
  228. * without holding either the mode_config lock or the other
  229. * crtc's lock as long as write access to this flag _always_
  230. * grabs all locks.
  231. */
  232. list_for_each_entry(crtc_p, &crtc->dev->mode_config.crtc_list, head) {
  233. if (crtc_p->enabled)
  234. i++;
  235. }
  236. if (i > 1) {
  237. int cursor_end, frame_end;
  238. cursor_end = x - xorigin + w;
  239. frame_end = crtc->x + crtc->mode.crtc_hdisplay;
  240. if (cursor_end >= frame_end) {
  241. w = w - (cursor_end - frame_end);
  242. if (!(frame_end & 0x7f))
  243. w--;
  244. } else {
  245. if (!(cursor_end & 0x7f))
  246. w--;
  247. }
  248. if (w <= 0) {
  249. w = 1;
  250. cursor_end = x - xorigin + w;
  251. if (!(cursor_end & 0x7f)) {
  252. x--;
  253. WARN_ON_ONCE(x < 0);
  254. }
  255. }
  256. }
  257. }
  258. radeon_lock_cursor(crtc, true);
  259. if (ASIC_IS_DCE4(rdev)) {
  260. WREG32(EVERGREEN_CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
  261. WREG32(EVERGREEN_CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
  262. WREG32(EVERGREEN_CUR_SIZE + radeon_crtc->crtc_offset,
  263. ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
  264. } else if (ASIC_IS_AVIVO(rdev)) {
  265. WREG32(AVIVO_D1CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
  266. WREG32(AVIVO_D1CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
  267. WREG32(AVIVO_D1CUR_SIZE + radeon_crtc->crtc_offset,
  268. ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
  269. } else {
  270. if (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)
  271. y *= 2;
  272. WREG32(RADEON_CUR_HORZ_VERT_OFF + radeon_crtc->crtc_offset,
  273. (RADEON_CUR_LOCK
  274. | (xorigin << 16)
  275. | yorigin));
  276. WREG32(RADEON_CUR_HORZ_VERT_POSN + radeon_crtc->crtc_offset,
  277. (RADEON_CUR_LOCK
  278. | (x << 16)
  279. | y));
  280. /* offset is from DISP(2)_BASE_ADDRESS */
  281. WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, (radeon_crtc->legacy_cursor_offset +
  282. (yorigin * 256)));
  283. }
  284. radeon_lock_cursor(crtc, false);
  285. return 0;
  286. }