r600_dpm.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "r600d.h"
  27. #include "r600_dpm.h"
  28. #include "atom.h"
  29. const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  30. {
  31. R600_UTC_DFLT_00,
  32. R600_UTC_DFLT_01,
  33. R600_UTC_DFLT_02,
  34. R600_UTC_DFLT_03,
  35. R600_UTC_DFLT_04,
  36. R600_UTC_DFLT_05,
  37. R600_UTC_DFLT_06,
  38. R600_UTC_DFLT_07,
  39. R600_UTC_DFLT_08,
  40. R600_UTC_DFLT_09,
  41. R600_UTC_DFLT_10,
  42. R600_UTC_DFLT_11,
  43. R600_UTC_DFLT_12,
  44. R600_UTC_DFLT_13,
  45. R600_UTC_DFLT_14,
  46. };
  47. const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  48. {
  49. R600_DTC_DFLT_00,
  50. R600_DTC_DFLT_01,
  51. R600_DTC_DFLT_02,
  52. R600_DTC_DFLT_03,
  53. R600_DTC_DFLT_04,
  54. R600_DTC_DFLT_05,
  55. R600_DTC_DFLT_06,
  56. R600_DTC_DFLT_07,
  57. R600_DTC_DFLT_08,
  58. R600_DTC_DFLT_09,
  59. R600_DTC_DFLT_10,
  60. R600_DTC_DFLT_11,
  61. R600_DTC_DFLT_12,
  62. R600_DTC_DFLT_13,
  63. R600_DTC_DFLT_14,
  64. };
  65. void r600_dpm_print_class_info(u32 class, u32 class2)
  66. {
  67. printk("\tui class: ");
  68. switch (class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  69. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  70. default:
  71. printk("none\n");
  72. break;
  73. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  74. printk("battery\n");
  75. break;
  76. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  77. printk("balanced\n");
  78. break;
  79. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  80. printk("performance\n");
  81. break;
  82. }
  83. printk("\tinternal class: ");
  84. if (((class & ~ATOM_PPLIB_CLASSIFICATION_UI_MASK) == 0) &&
  85. (class2 == 0))
  86. printk("none");
  87. else {
  88. if (class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  89. printk("boot ");
  90. if (class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  91. printk("thermal ");
  92. if (class & ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE)
  93. printk("limited_pwr ");
  94. if (class & ATOM_PPLIB_CLASSIFICATION_REST)
  95. printk("rest ");
  96. if (class & ATOM_PPLIB_CLASSIFICATION_FORCED)
  97. printk("forced ");
  98. if (class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  99. printk("3d_perf ");
  100. if (class & ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE)
  101. printk("ovrdrv ");
  102. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  103. printk("uvd ");
  104. if (class & ATOM_PPLIB_CLASSIFICATION_3DLOW)
  105. printk("3d_low ");
  106. if (class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  107. printk("acpi ");
  108. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  109. printk("uvd_hd2 ");
  110. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  111. printk("uvd_hd ");
  112. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  113. printk("uvd_sd ");
  114. if (class2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2)
  115. printk("limited_pwr2 ");
  116. if (class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  117. printk("ulv ");
  118. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  119. printk("uvd_mvc ");
  120. }
  121. printk("\n");
  122. }
  123. void r600_dpm_print_cap_info(u32 caps)
  124. {
  125. printk("\tcaps: ");
  126. if (caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  127. printk("single_disp ");
  128. if (caps & ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK)
  129. printk("video ");
  130. if (caps & ATOM_PPLIB_DISALLOW_ON_DC)
  131. printk("no_dc ");
  132. printk("\n");
  133. }
  134. void r600_dpm_print_ps_status(struct radeon_device *rdev,
  135. struct radeon_ps *rps)
  136. {
  137. printk("\tstatus: ");
  138. if (rps == rdev->pm.dpm.current_ps)
  139. printk("c ");
  140. if (rps == rdev->pm.dpm.requested_ps)
  141. printk("r ");
  142. if (rps == rdev->pm.dpm.boot_ps)
  143. printk("b ");
  144. printk("\n");
  145. }
  146. u32 r600_dpm_get_vblank_time(struct radeon_device *rdev)
  147. {
  148. struct drm_device *dev = rdev->ddev;
  149. struct drm_crtc *crtc;
  150. struct radeon_crtc *radeon_crtc;
  151. u32 line_time_us, vblank_lines;
  152. u32 vblank_time_us = 0xffffffff; /* if the displays are off, vblank time is max */
  153. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  154. radeon_crtc = to_radeon_crtc(crtc);
  155. if (crtc->enabled && radeon_crtc->enabled && radeon_crtc->hw_mode.clock) {
  156. line_time_us = (radeon_crtc->hw_mode.crtc_htotal * 1000) /
  157. radeon_crtc->hw_mode.clock;
  158. vblank_lines = radeon_crtc->hw_mode.crtc_vblank_end -
  159. radeon_crtc->hw_mode.crtc_vdisplay +
  160. (radeon_crtc->v_border * 2);
  161. vblank_time_us = vblank_lines * line_time_us;
  162. break;
  163. }
  164. }
  165. return vblank_time_us;
  166. }
  167. void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  168. u32 *p, u32 *u)
  169. {
  170. u32 b_c = 0;
  171. u32 i_c;
  172. u32 tmp;
  173. i_c = (i * r_c) / 100;
  174. tmp = i_c >> p_b;
  175. while (tmp) {
  176. b_c++;
  177. tmp >>= 1;
  178. }
  179. *u = (b_c + 1) / 2;
  180. *p = i_c / (1 << (2 * (*u)));
  181. }
  182. int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  183. {
  184. u32 k, a, ah, al;
  185. u32 t1;
  186. if ((fl == 0) || (fh == 0) || (fl > fh))
  187. return -EINVAL;
  188. k = (100 * fh) / fl;
  189. t1 = (t * (k - 100));
  190. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  191. a = (a + 5) / 10;
  192. ah = ((a * t) + 5000) / 10000;
  193. al = a - ah;
  194. *th = t - ah;
  195. *tl = t + al;
  196. return 0;
  197. }
  198. void r600_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
  199. {
  200. int i;
  201. if (enable) {
  202. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  203. } else {
  204. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  205. WREG32(CG_RLC_REQ_AND_RSP, 0x2);
  206. for (i = 0; i < rdev->usec_timeout; i++) {
  207. if (((RREG32(CG_RLC_REQ_AND_RSP) & CG_RLC_RSP_TYPE_MASK) >> CG_RLC_RSP_TYPE_SHIFT) == 1)
  208. break;
  209. udelay(1);
  210. }
  211. WREG32(CG_RLC_REQ_AND_RSP, 0x0);
  212. WREG32(GRBM_PWR_CNTL, 0x1);
  213. RREG32(GRBM_PWR_CNTL);
  214. }
  215. }
  216. void r600_dynamicpm_enable(struct radeon_device *rdev, bool enable)
  217. {
  218. if (enable)
  219. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  220. else
  221. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  222. }
  223. void r600_enable_thermal_protection(struct radeon_device *rdev, bool enable)
  224. {
  225. if (enable)
  226. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  227. else
  228. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  229. }
  230. void r600_enable_acpi_pm(struct radeon_device *rdev)
  231. {
  232. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  233. }
  234. void r600_enable_dynamic_pcie_gen2(struct radeon_device *rdev, bool enable)
  235. {
  236. if (enable)
  237. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  238. else
  239. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  240. }
  241. bool r600_dynamicpm_enabled(struct radeon_device *rdev)
  242. {
  243. if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
  244. return true;
  245. else
  246. return false;
  247. }
  248. void r600_enable_sclk_control(struct radeon_device *rdev, bool enable)
  249. {
  250. if (enable)
  251. WREG32_P(GENERAL_PWRMGT, 0, ~SCLK_PWRMGT_OFF);
  252. else
  253. WREG32_P(GENERAL_PWRMGT, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  254. }
  255. void r600_enable_mclk_control(struct radeon_device *rdev, bool enable)
  256. {
  257. if (enable)
  258. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
  259. else
  260. WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
  261. }
  262. void r600_enable_spll_bypass(struct radeon_device *rdev, bool enable)
  263. {
  264. if (enable)
  265. WREG32_P(CG_SPLL_FUNC_CNTL, SPLL_BYPASS_EN, ~SPLL_BYPASS_EN);
  266. else
  267. WREG32_P(CG_SPLL_FUNC_CNTL, 0, ~SPLL_BYPASS_EN);
  268. }
  269. void r600_wait_for_spll_change(struct radeon_device *rdev)
  270. {
  271. int i;
  272. for (i = 0; i < rdev->usec_timeout; i++) {
  273. if (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_CHG_STATUS)
  274. break;
  275. udelay(1);
  276. }
  277. }
  278. void r600_set_bsp(struct radeon_device *rdev, u32 u, u32 p)
  279. {
  280. WREG32(CG_BSP, BSP(p) | BSU(u));
  281. }
  282. void r600_set_at(struct radeon_device *rdev,
  283. u32 l_to_m, u32 m_to_h,
  284. u32 h_to_m, u32 m_to_l)
  285. {
  286. WREG32(CG_RT, FLS(l_to_m) | FMS(m_to_h));
  287. WREG32(CG_LT, FHS(h_to_m) | FMS(m_to_l));
  288. }
  289. void r600_set_tc(struct radeon_device *rdev,
  290. u32 index, u32 u_t, u32 d_t)
  291. {
  292. WREG32(CG_FFCT_0 + (index * 4), UTC_0(u_t) | DTC_0(d_t));
  293. }
  294. void r600_select_td(struct radeon_device *rdev,
  295. enum r600_td td)
  296. {
  297. if (td == R600_TD_AUTO)
  298. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  299. else
  300. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  301. if (td == R600_TD_UP)
  302. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  303. if (td == R600_TD_DOWN)
  304. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  305. }
  306. void r600_set_vrc(struct radeon_device *rdev, u32 vrv)
  307. {
  308. WREG32(CG_FTV, vrv);
  309. }
  310. void r600_set_tpu(struct radeon_device *rdev, u32 u)
  311. {
  312. WREG32_P(CG_TPC, TPU(u), ~TPU_MASK);
  313. }
  314. void r600_set_tpc(struct radeon_device *rdev, u32 c)
  315. {
  316. WREG32_P(CG_TPC, TPCC(c), ~TPCC_MASK);
  317. }
  318. void r600_set_sstu(struct radeon_device *rdev, u32 u)
  319. {
  320. WREG32_P(CG_SSP, CG_SSTU(u), ~CG_SSTU_MASK);
  321. }
  322. void r600_set_sst(struct radeon_device *rdev, u32 t)
  323. {
  324. WREG32_P(CG_SSP, CG_SST(t), ~CG_SST_MASK);
  325. }
  326. void r600_set_git(struct radeon_device *rdev, u32 t)
  327. {
  328. WREG32_P(CG_GIT, CG_GICST(t), ~CG_GICST_MASK);
  329. }
  330. void r600_set_fctu(struct radeon_device *rdev, u32 u)
  331. {
  332. WREG32_P(CG_FC_T, FC_TU(u), ~FC_TU_MASK);
  333. }
  334. void r600_set_fct(struct radeon_device *rdev, u32 t)
  335. {
  336. WREG32_P(CG_FC_T, FC_T(t), ~FC_T_MASK);
  337. }
  338. void r600_set_ctxcgtt3d_rphc(struct radeon_device *rdev, u32 p)
  339. {
  340. WREG32_P(CG_CTX_CGTT3D_R, PHC(p), ~PHC_MASK);
  341. }
  342. void r600_set_ctxcgtt3d_rsdc(struct radeon_device *rdev, u32 s)
  343. {
  344. WREG32_P(CG_CTX_CGTT3D_R, SDC(s), ~SDC_MASK);
  345. }
  346. void r600_set_vddc3d_oorsu(struct radeon_device *rdev, u32 u)
  347. {
  348. WREG32_P(CG_VDDC3D_OOR, SU(u), ~SU_MASK);
  349. }
  350. void r600_set_vddc3d_oorphc(struct radeon_device *rdev, u32 p)
  351. {
  352. WREG32_P(CG_VDDC3D_OOR, PHC(p), ~PHC_MASK);
  353. }
  354. void r600_set_vddc3d_oorsdc(struct radeon_device *rdev, u32 s)
  355. {
  356. WREG32_P(CG_VDDC3D_OOR, SDC(s), ~SDC_MASK);
  357. }
  358. void r600_set_mpll_lock_time(struct radeon_device *rdev, u32 lock_time)
  359. {
  360. WREG32_P(MPLL_TIME, MPLL_LOCK_TIME(lock_time), ~MPLL_LOCK_TIME_MASK);
  361. }
  362. void r600_set_mpll_reset_time(struct radeon_device *rdev, u32 reset_time)
  363. {
  364. WREG32_P(MPLL_TIME, MPLL_RESET_TIME(reset_time), ~MPLL_RESET_TIME_MASK);
  365. }
  366. void r600_engine_clock_entry_enable(struct radeon_device *rdev,
  367. u32 index, bool enable)
  368. {
  369. if (enable)
  370. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  371. STEP_0_SPLL_ENTRY_VALID, ~STEP_0_SPLL_ENTRY_VALID);
  372. else
  373. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  374. 0, ~STEP_0_SPLL_ENTRY_VALID);
  375. }
  376. void r600_engine_clock_entry_enable_pulse_skipping(struct radeon_device *rdev,
  377. u32 index, bool enable)
  378. {
  379. if (enable)
  380. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  381. STEP_0_SPLL_STEP_ENABLE, ~STEP_0_SPLL_STEP_ENABLE);
  382. else
  383. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  384. 0, ~STEP_0_SPLL_STEP_ENABLE);
  385. }
  386. void r600_engine_clock_entry_enable_post_divider(struct radeon_device *rdev,
  387. u32 index, bool enable)
  388. {
  389. if (enable)
  390. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  391. STEP_0_POST_DIV_EN, ~STEP_0_POST_DIV_EN);
  392. else
  393. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
  394. 0, ~STEP_0_POST_DIV_EN);
  395. }
  396. void r600_engine_clock_entry_set_post_divider(struct radeon_device *rdev,
  397. u32 index, u32 divider)
  398. {
  399. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  400. STEP_0_SPLL_POST_DIV(divider), ~STEP_0_SPLL_POST_DIV_MASK);
  401. }
  402. void r600_engine_clock_entry_set_reference_divider(struct radeon_device *rdev,
  403. u32 index, u32 divider)
  404. {
  405. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  406. STEP_0_SPLL_REF_DIV(divider), ~STEP_0_SPLL_REF_DIV_MASK);
  407. }
  408. void r600_engine_clock_entry_set_feedback_divider(struct radeon_device *rdev,
  409. u32 index, u32 divider)
  410. {
  411. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  412. STEP_0_SPLL_FB_DIV(divider), ~STEP_0_SPLL_FB_DIV_MASK);
  413. }
  414. void r600_engine_clock_entry_set_step_time(struct radeon_device *rdev,
  415. u32 index, u32 step_time)
  416. {
  417. WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
  418. STEP_0_SPLL_STEP_TIME(step_time), ~STEP_0_SPLL_STEP_TIME_MASK);
  419. }
  420. void r600_vid_rt_set_ssu(struct radeon_device *rdev, u32 u)
  421. {
  422. WREG32_P(VID_RT, SSTU(u), ~SSTU_MASK);
  423. }
  424. void r600_vid_rt_set_vru(struct radeon_device *rdev, u32 u)
  425. {
  426. WREG32_P(VID_RT, VID_CRTU(u), ~VID_CRTU_MASK);
  427. }
  428. void r600_vid_rt_set_vrt(struct radeon_device *rdev, u32 rt)
  429. {
  430. WREG32_P(VID_RT, VID_CRT(rt), ~VID_CRT_MASK);
  431. }
  432. void r600_voltage_control_enable_pins(struct radeon_device *rdev,
  433. u64 mask)
  434. {
  435. WREG32(LOWER_GPIO_ENABLE, mask & 0xffffffff);
  436. WREG32(UPPER_GPIO_ENABLE, upper_32_bits(mask));
  437. }
  438. void r600_voltage_control_program_voltages(struct radeon_device *rdev,
  439. enum r600_power_level index, u64 pins)
  440. {
  441. u32 tmp, mask;
  442. u32 ix = 3 - (3 & index);
  443. WREG32(CTXSW_VID_LOWER_GPIO_CNTL + (ix * 4), pins & 0xffffffff);
  444. mask = 7 << (3 * ix);
  445. tmp = RREG32(VID_UPPER_GPIO_CNTL);
  446. tmp = (tmp & ~mask) | ((pins >> (32 - (3 * ix))) & mask);
  447. WREG32(VID_UPPER_GPIO_CNTL, tmp);
  448. }
  449. void r600_voltage_control_deactivate_static_control(struct radeon_device *rdev,
  450. u64 mask)
  451. {
  452. u32 gpio;
  453. gpio = RREG32(GPIOPAD_MASK);
  454. gpio &= ~mask;
  455. WREG32(GPIOPAD_MASK, gpio);
  456. gpio = RREG32(GPIOPAD_EN);
  457. gpio &= ~mask;
  458. WREG32(GPIOPAD_EN, gpio);
  459. gpio = RREG32(GPIOPAD_A);
  460. gpio &= ~mask;
  461. WREG32(GPIOPAD_A, gpio);
  462. }
  463. void r600_power_level_enable(struct radeon_device *rdev,
  464. enum r600_power_level index, bool enable)
  465. {
  466. u32 ix = 3 - (3 & index);
  467. if (enable)
  468. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), CTXSW_FREQ_STATE_ENABLE,
  469. ~CTXSW_FREQ_STATE_ENABLE);
  470. else
  471. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), 0,
  472. ~CTXSW_FREQ_STATE_ENABLE);
  473. }
  474. void r600_power_level_set_voltage_index(struct radeon_device *rdev,
  475. enum r600_power_level index, u32 voltage_index)
  476. {
  477. u32 ix = 3 - (3 & index);
  478. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  479. CTXSW_FREQ_VIDS_CFG_INDEX(voltage_index), ~CTXSW_FREQ_VIDS_CFG_INDEX_MASK);
  480. }
  481. void r600_power_level_set_mem_clock_index(struct radeon_device *rdev,
  482. enum r600_power_level index, u32 mem_clock_index)
  483. {
  484. u32 ix = 3 - (3 & index);
  485. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  486. CTXSW_FREQ_MCLK_CFG_INDEX(mem_clock_index), ~CTXSW_FREQ_MCLK_CFG_INDEX_MASK);
  487. }
  488. void r600_power_level_set_eng_clock_index(struct radeon_device *rdev,
  489. enum r600_power_level index, u32 eng_clock_index)
  490. {
  491. u32 ix = 3 - (3 & index);
  492. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
  493. CTXSW_FREQ_SCLK_CFG_INDEX(eng_clock_index), ~CTXSW_FREQ_SCLK_CFG_INDEX_MASK);
  494. }
  495. void r600_power_level_set_watermark_id(struct radeon_device *rdev,
  496. enum r600_power_level index,
  497. enum r600_display_watermark watermark_id)
  498. {
  499. u32 ix = 3 - (3 & index);
  500. u32 tmp = 0;
  501. if (watermark_id == R600_DISPLAY_WATERMARK_HIGH)
  502. tmp = CTXSW_FREQ_DISPLAY_WATERMARK;
  503. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_DISPLAY_WATERMARK);
  504. }
  505. void r600_power_level_set_pcie_gen2(struct radeon_device *rdev,
  506. enum r600_power_level index, bool compatible)
  507. {
  508. u32 ix = 3 - (3 & index);
  509. u32 tmp = 0;
  510. if (compatible)
  511. tmp = CTXSW_FREQ_GEN2PCIE_VOLT;
  512. WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_GEN2PCIE_VOLT);
  513. }
  514. enum r600_power_level r600_power_level_get_current_index(struct radeon_device *rdev)
  515. {
  516. u32 tmp;
  517. tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK;
  518. tmp >>= CURRENT_PROFILE_INDEX_SHIFT;
  519. return tmp;
  520. }
  521. enum r600_power_level r600_power_level_get_target_index(struct radeon_device *rdev)
  522. {
  523. u32 tmp;
  524. tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & TARGET_PROFILE_INDEX_MASK;
  525. tmp >>= TARGET_PROFILE_INDEX_SHIFT;
  526. return tmp;
  527. }
  528. void r600_power_level_set_enter_index(struct radeon_device *rdev,
  529. enum r600_power_level index)
  530. {
  531. WREG32_P(TARGET_AND_CURRENT_PROFILE_INDEX, DYN_PWR_ENTER_INDEX(index),
  532. ~DYN_PWR_ENTER_INDEX_MASK);
  533. }
  534. void r600_wait_for_power_level_unequal(struct radeon_device *rdev,
  535. enum r600_power_level index)
  536. {
  537. int i;
  538. for (i = 0; i < rdev->usec_timeout; i++) {
  539. if (r600_power_level_get_target_index(rdev) != index)
  540. break;
  541. udelay(1);
  542. }
  543. for (i = 0; i < rdev->usec_timeout; i++) {
  544. if (r600_power_level_get_current_index(rdev) != index)
  545. break;
  546. udelay(1);
  547. }
  548. }
  549. void r600_wait_for_power_level(struct radeon_device *rdev,
  550. enum r600_power_level index)
  551. {
  552. int i;
  553. for (i = 0; i < rdev->usec_timeout; i++) {
  554. if (r600_power_level_get_target_index(rdev) == index)
  555. break;
  556. udelay(1);
  557. }
  558. for (i = 0; i < rdev->usec_timeout; i++) {
  559. if (r600_power_level_get_current_index(rdev) == index)
  560. break;
  561. udelay(1);
  562. }
  563. }
  564. void r600_start_dpm(struct radeon_device *rdev)
  565. {
  566. r600_enable_sclk_control(rdev, false);
  567. r600_enable_mclk_control(rdev, false);
  568. r600_dynamicpm_enable(rdev, true);
  569. radeon_wait_for_vblank(rdev, 0);
  570. radeon_wait_for_vblank(rdev, 1);
  571. r600_enable_spll_bypass(rdev, true);
  572. r600_wait_for_spll_change(rdev);
  573. r600_enable_spll_bypass(rdev, false);
  574. r600_wait_for_spll_change(rdev);
  575. r600_enable_spll_bypass(rdev, true);
  576. r600_wait_for_spll_change(rdev);
  577. r600_enable_spll_bypass(rdev, false);
  578. r600_wait_for_spll_change(rdev);
  579. r600_enable_sclk_control(rdev, true);
  580. r600_enable_mclk_control(rdev, true);
  581. }
  582. void r600_stop_dpm(struct radeon_device *rdev)
  583. {
  584. r600_dynamicpm_enable(rdev, false);
  585. }
  586. int r600_dpm_pre_set_power_state(struct radeon_device *rdev)
  587. {
  588. return 0;
  589. }
  590. void r600_dpm_post_set_power_state(struct radeon_device *rdev)
  591. {
  592. }
  593. bool r600_is_uvd_state(u32 class, u32 class2)
  594. {
  595. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  596. return true;
  597. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  598. return true;
  599. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  600. return true;
  601. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  602. return true;
  603. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  604. return true;
  605. return false;
  606. }
  607. int r600_set_thermal_temperature_range(struct radeon_device *rdev,
  608. int min_temp, int max_temp)
  609. {
  610. int low_temp = 0 * 1000;
  611. int high_temp = 255 * 1000;
  612. if (low_temp < min_temp)
  613. low_temp = min_temp;
  614. if (high_temp > max_temp)
  615. high_temp = max_temp;
  616. if (high_temp < low_temp) {
  617. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  618. return -EINVAL;
  619. }
  620. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  621. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  622. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  623. rdev->pm.dpm.thermal.min_temp = low_temp;
  624. rdev->pm.dpm.thermal.max_temp = high_temp;
  625. return 0;
  626. }
  627. bool r600_is_internal_thermal_sensor(enum radeon_int_thermal_type sensor)
  628. {
  629. switch (sensor) {
  630. case THERMAL_TYPE_RV6XX:
  631. case THERMAL_TYPE_RV770:
  632. case THERMAL_TYPE_EVERGREEN:
  633. case THERMAL_TYPE_SUMO:
  634. case THERMAL_TYPE_NI:
  635. case THERMAL_TYPE_SI:
  636. return true;
  637. case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
  638. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  639. return false; /* need special handling */
  640. case THERMAL_TYPE_NONE:
  641. case THERMAL_TYPE_EXTERNAL:
  642. case THERMAL_TYPE_EXTERNAL_GPIO:
  643. default:
  644. return false;
  645. }
  646. }
  647. union power_info {
  648. struct _ATOM_POWERPLAY_INFO info;
  649. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  650. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  651. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  652. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  653. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  654. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  655. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  656. };
  657. union fan_info {
  658. struct _ATOM_PPLIB_FANTABLE fan;
  659. struct _ATOM_PPLIB_FANTABLE2 fan2;
  660. };
  661. static int r600_parse_clk_voltage_dep_table(struct radeon_clock_voltage_dependency_table *radeon_table,
  662. ATOM_PPLIB_Clock_Voltage_Dependency_Table *atom_table)
  663. {
  664. u32 size = atom_table->ucNumEntries *
  665. sizeof(struct radeon_clock_voltage_dependency_entry);
  666. int i;
  667. radeon_table->entries = kzalloc(size, GFP_KERNEL);
  668. if (!radeon_table->entries)
  669. return -ENOMEM;
  670. for (i = 0; i < atom_table->ucNumEntries; i++) {
  671. radeon_table->entries[i].clk = le16_to_cpu(atom_table->entries[i].usClockLow) |
  672. (atom_table->entries[i].ucClockHigh << 16);
  673. radeon_table->entries[i].v = le16_to_cpu(atom_table->entries[i].usVoltage);
  674. }
  675. radeon_table->count = atom_table->ucNumEntries;
  676. return 0;
  677. }
  678. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  679. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  680. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  681. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  682. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  683. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  684. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  685. int r600_parse_extended_power_table(struct radeon_device *rdev)
  686. {
  687. struct radeon_mode_info *mode_info = &rdev->mode_info;
  688. union power_info *power_info;
  689. union fan_info *fan_info;
  690. ATOM_PPLIB_Clock_Voltage_Dependency_Table *dep_table;
  691. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  692. u16 data_offset;
  693. u8 frev, crev;
  694. int ret, i;
  695. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  696. &frev, &crev, &data_offset))
  697. return -EINVAL;
  698. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  699. /* fan table */
  700. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  701. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
  702. if (power_info->pplib3.usFanTableOffset) {
  703. fan_info = (union fan_info *)(mode_info->atom_context->bios + data_offset +
  704. le16_to_cpu(power_info->pplib3.usFanTableOffset));
  705. rdev->pm.dpm.fan.t_hyst = fan_info->fan.ucTHyst;
  706. rdev->pm.dpm.fan.t_min = le16_to_cpu(fan_info->fan.usTMin);
  707. rdev->pm.dpm.fan.t_med = le16_to_cpu(fan_info->fan.usTMed);
  708. rdev->pm.dpm.fan.t_high = le16_to_cpu(fan_info->fan.usTHigh);
  709. rdev->pm.dpm.fan.pwm_min = le16_to_cpu(fan_info->fan.usPWMMin);
  710. rdev->pm.dpm.fan.pwm_med = le16_to_cpu(fan_info->fan.usPWMMed);
  711. rdev->pm.dpm.fan.pwm_high = le16_to_cpu(fan_info->fan.usPWMHigh);
  712. if (fan_info->fan.ucFanTableFormat >= 2)
  713. rdev->pm.dpm.fan.t_max = le16_to_cpu(fan_info->fan2.usTMax);
  714. else
  715. rdev->pm.dpm.fan.t_max = 10900;
  716. rdev->pm.dpm.fan.cycle_delay = 100000;
  717. rdev->pm.dpm.fan.ucode_fan_control = true;
  718. }
  719. }
  720. /* clock dependancy tables, shedding tables */
  721. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  722. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE4)) {
  723. if (power_info->pplib4.usVddcDependencyOnSCLKOffset) {
  724. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  725. (mode_info->atom_context->bios + data_offset +
  726. le16_to_cpu(power_info->pplib4.usVddcDependencyOnSCLKOffset));
  727. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  728. dep_table);
  729. if (ret)
  730. return ret;
  731. }
  732. if (power_info->pplib4.usVddciDependencyOnMCLKOffset) {
  733. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  734. (mode_info->atom_context->bios + data_offset +
  735. le16_to_cpu(power_info->pplib4.usVddciDependencyOnMCLKOffset));
  736. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  737. dep_table);
  738. if (ret) {
  739. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  740. return ret;
  741. }
  742. }
  743. if (power_info->pplib4.usVddcDependencyOnMCLKOffset) {
  744. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  745. (mode_info->atom_context->bios + data_offset +
  746. le16_to_cpu(power_info->pplib4.usVddcDependencyOnMCLKOffset));
  747. ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  748. dep_table);
  749. if (ret) {
  750. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  751. kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
  752. return ret;
  753. }
  754. }
  755. if (power_info->pplib4.usMaxClockVoltageOnDCOffset) {
  756. ATOM_PPLIB_Clock_Voltage_Limit_Table *clk_v =
  757. (ATOM_PPLIB_Clock_Voltage_Limit_Table *)
  758. (mode_info->atom_context->bios + data_offset +
  759. le16_to_cpu(power_info->pplib4.usMaxClockVoltageOnDCOffset));
  760. if (clk_v->ucNumEntries) {
  761. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk =
  762. le16_to_cpu(clk_v->entries[0].usSclkLow) |
  763. (clk_v->entries[0].ucSclkHigh << 16);
  764. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk =
  765. le16_to_cpu(clk_v->entries[0].usMclkLow) |
  766. (clk_v->entries[0].ucMclkHigh << 16);
  767. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc =
  768. le16_to_cpu(clk_v->entries[0].usVddc);
  769. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddci =
  770. le16_to_cpu(clk_v->entries[0].usVddci);
  771. }
  772. }
  773. if (power_info->pplib4.usVddcPhaseShedLimitsTableOffset) {
  774. ATOM_PPLIB_PhaseSheddingLimits_Table *psl =
  775. (ATOM_PPLIB_PhaseSheddingLimits_Table *)
  776. (mode_info->atom_context->bios + data_offset +
  777. le16_to_cpu(power_info->pplib4.usVddcPhaseShedLimitsTableOffset));
  778. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries =
  779. kzalloc(psl->ucNumEntries *
  780. sizeof(struct radeon_phase_shedding_limits_entry),
  781. GFP_KERNEL);
  782. if (!rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries) {
  783. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  784. kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
  785. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries);
  786. return -ENOMEM;
  787. }
  788. for (i = 0; i < psl->ucNumEntries; i++) {
  789. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].sclk =
  790. le16_to_cpu(psl->entries[i].usSclkLow) |
  791. (psl->entries[i].ucSclkHigh << 16);
  792. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].mclk =
  793. le16_to_cpu(psl->entries[i].usMclkLow) |
  794. (psl->entries[i].ucMclkHigh << 16);
  795. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].voltage =
  796. le16_to_cpu(psl->entries[i].usVoltage);
  797. }
  798. rdev->pm.dpm.dyn_state.phase_shedding_limits_table.count =
  799. psl->ucNumEntries;
  800. }
  801. }
  802. /* cac data */
  803. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  804. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE5)) {
  805. rdev->pm.dpm.tdp_limit = le32_to_cpu(power_info->pplib5.ulTDPLimit);
  806. rdev->pm.dpm.near_tdp_limit = le32_to_cpu(power_info->pplib5.ulNearTDPLimit);
  807. rdev->pm.dpm.near_tdp_limit_adjusted = rdev->pm.dpm.near_tdp_limit;
  808. rdev->pm.dpm.tdp_od_limit = le16_to_cpu(power_info->pplib5.usTDPODLimit);
  809. if (rdev->pm.dpm.tdp_od_limit)
  810. rdev->pm.dpm.power_control = true;
  811. else
  812. rdev->pm.dpm.power_control = false;
  813. rdev->pm.dpm.tdp_adjustment = 0;
  814. rdev->pm.dpm.sq_ramping_threshold = le32_to_cpu(power_info->pplib5.ulSQRampingThreshold);
  815. rdev->pm.dpm.cac_leakage = le32_to_cpu(power_info->pplib5.ulCACLeakage);
  816. rdev->pm.dpm.load_line_slope = le16_to_cpu(power_info->pplib5.usLoadLineSlope);
  817. if (power_info->pplib5.usCACLeakageTableOffset) {
  818. ATOM_PPLIB_CAC_Leakage_Table *cac_table =
  819. (ATOM_PPLIB_CAC_Leakage_Table *)
  820. (mode_info->atom_context->bios + data_offset +
  821. le16_to_cpu(power_info->pplib5.usCACLeakageTableOffset));
  822. u32 size = cac_table->ucNumEntries * sizeof(struct radeon_cac_leakage_table);
  823. rdev->pm.dpm.dyn_state.cac_leakage_table.entries = kzalloc(size, GFP_KERNEL);
  824. if (!rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  825. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  826. kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
  827. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries);
  828. return -ENOMEM;
  829. }
  830. for (i = 0; i < cac_table->ucNumEntries; i++) {
  831. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc =
  832. le16_to_cpu(cac_table->entries[i].usVddc);
  833. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage =
  834. le32_to_cpu(cac_table->entries[i].ulLeakageValue);
  835. }
  836. rdev->pm.dpm.dyn_state.cac_leakage_table.count = cac_table->ucNumEntries;
  837. }
  838. }
  839. /* ppm table */
  840. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  841. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
  842. ATOM_PPLIB_EXTENDEDHEADER *ext_hdr = (ATOM_PPLIB_EXTENDEDHEADER *)
  843. (mode_info->atom_context->bios + data_offset +
  844. le16_to_cpu(power_info->pplib3.usExtendendedHeaderOffset));
  845. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5) &&
  846. ext_hdr->usPPMTableOffset) {
  847. ATOM_PPLIB_PPM_Table *ppm = (ATOM_PPLIB_PPM_Table *)
  848. (mode_info->atom_context->bios + data_offset +
  849. le16_to_cpu(ext_hdr->usPPMTableOffset));
  850. rdev->pm.dpm.dyn_state.ppm_table =
  851. kzalloc(sizeof(struct radeon_ppm_table), GFP_KERNEL);
  852. if (!rdev->pm.dpm.dyn_state.ppm_table) {
  853. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  854. kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
  855. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries);
  856. kfree(rdev->pm.dpm.dyn_state.cac_leakage_table.entries);
  857. return -ENOMEM;
  858. }
  859. rdev->pm.dpm.dyn_state.ppm_table->ppm_design = ppm->ucPpmDesign;
  860. rdev->pm.dpm.dyn_state.ppm_table->cpu_core_number =
  861. le16_to_cpu(ppm->usCpuCoreNumber);
  862. rdev->pm.dpm.dyn_state.ppm_table->platform_tdp =
  863. le32_to_cpu(ppm->ulPlatformTDP);
  864. rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdp =
  865. le32_to_cpu(ppm->ulSmallACPlatformTDP);
  866. rdev->pm.dpm.dyn_state.ppm_table->platform_tdc =
  867. le32_to_cpu(ppm->ulPlatformTDC);
  868. rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdc =
  869. le32_to_cpu(ppm->ulSmallACPlatformTDC);
  870. rdev->pm.dpm.dyn_state.ppm_table->apu_tdp =
  871. le32_to_cpu(ppm->ulApuTDP);
  872. rdev->pm.dpm.dyn_state.ppm_table->dgpu_tdp =
  873. le32_to_cpu(ppm->ulDGpuTDP);
  874. rdev->pm.dpm.dyn_state.ppm_table->dgpu_ulv_power =
  875. le32_to_cpu(ppm->ulDGpuUlvPower);
  876. rdev->pm.dpm.dyn_state.ppm_table->tj_max =
  877. le32_to_cpu(ppm->ulTjmax);
  878. }
  879. }
  880. return 0;
  881. }
  882. void r600_free_extended_power_table(struct radeon_device *rdev)
  883. {
  884. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries)
  885. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
  886. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries)
  887. kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
  888. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries)
  889. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries);
  890. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries)
  891. kfree(rdev->pm.dpm.dyn_state.cac_leakage_table.entries);
  892. if (rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries)
  893. kfree(rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries);
  894. if (rdev->pm.dpm.dyn_state.ppm_table)
  895. kfree(rdev->pm.dpm.dyn_state.ppm_table);
  896. }
  897. enum radeon_pcie_gen r600_get_pcie_gen_support(struct radeon_device *rdev,
  898. u32 sys_mask,
  899. enum radeon_pcie_gen asic_gen,
  900. enum radeon_pcie_gen default_gen)
  901. {
  902. switch (asic_gen) {
  903. case RADEON_PCIE_GEN1:
  904. return RADEON_PCIE_GEN1;
  905. case RADEON_PCIE_GEN2:
  906. return RADEON_PCIE_GEN2;
  907. case RADEON_PCIE_GEN3:
  908. return RADEON_PCIE_GEN3;
  909. default:
  910. if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == RADEON_PCIE_GEN3))
  911. return RADEON_PCIE_GEN3;
  912. else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == RADEON_PCIE_GEN2))
  913. return RADEON_PCIE_GEN2;
  914. else
  915. return RADEON_PCIE_GEN1;
  916. }
  917. return RADEON_PCIE_GEN1;
  918. }