r600.c 143 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #include "radeon_ucode.h"
  41. /* Firmware Names */
  42. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  43. MODULE_FIRMWARE("radeon/R600_me.bin");
  44. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV610_me.bin");
  46. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV630_me.bin");
  48. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV620_me.bin");
  50. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV635_me.bin");
  52. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV670_me.bin");
  54. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RS780_me.bin");
  56. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV770_me.bin");
  58. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  62. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  76. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  80. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  91. static const u32 crtc_offsets[2] =
  92. {
  93. 0,
  94. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  95. };
  96. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  97. /* r600,rv610,rv630,rv620,rv635,rv670 */
  98. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  99. static void r600_gpu_init(struct radeon_device *rdev);
  100. void r600_fini(struct radeon_device *rdev);
  101. void r600_irq_disable(struct radeon_device *rdev);
  102. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  103. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  104. /**
  105. * r600_get_xclk - get the xclk
  106. *
  107. * @rdev: radeon_device pointer
  108. *
  109. * Returns the reference clock used by the gfx engine
  110. * (r6xx, IGPs, APUs).
  111. */
  112. u32 r600_get_xclk(struct radeon_device *rdev)
  113. {
  114. return rdev->clock.spll.reference_freq;
  115. }
  116. /* get temperature in millidegrees */
  117. int rv6xx_get_temp(struct radeon_device *rdev)
  118. {
  119. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  120. ASIC_T_SHIFT;
  121. int actual_temp = temp & 0xff;
  122. if (temp & 0x100)
  123. actual_temp -= 256;
  124. return actual_temp * 1000;
  125. }
  126. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  127. {
  128. int i;
  129. rdev->pm.dynpm_can_upclock = true;
  130. rdev->pm.dynpm_can_downclock = true;
  131. /* power state array is low to high, default is first */
  132. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  133. int min_power_state_index = 0;
  134. if (rdev->pm.num_power_states > 2)
  135. min_power_state_index = 1;
  136. switch (rdev->pm.dynpm_planned_action) {
  137. case DYNPM_ACTION_MINIMUM:
  138. rdev->pm.requested_power_state_index = min_power_state_index;
  139. rdev->pm.requested_clock_mode_index = 0;
  140. rdev->pm.dynpm_can_downclock = false;
  141. break;
  142. case DYNPM_ACTION_DOWNCLOCK:
  143. if (rdev->pm.current_power_state_index == min_power_state_index) {
  144. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  145. rdev->pm.dynpm_can_downclock = false;
  146. } else {
  147. if (rdev->pm.active_crtc_count > 1) {
  148. for (i = 0; i < rdev->pm.num_power_states; i++) {
  149. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  150. continue;
  151. else if (i >= rdev->pm.current_power_state_index) {
  152. rdev->pm.requested_power_state_index =
  153. rdev->pm.current_power_state_index;
  154. break;
  155. } else {
  156. rdev->pm.requested_power_state_index = i;
  157. break;
  158. }
  159. }
  160. } else {
  161. if (rdev->pm.current_power_state_index == 0)
  162. rdev->pm.requested_power_state_index =
  163. rdev->pm.num_power_states - 1;
  164. else
  165. rdev->pm.requested_power_state_index =
  166. rdev->pm.current_power_state_index - 1;
  167. }
  168. }
  169. rdev->pm.requested_clock_mode_index = 0;
  170. /* don't use the power state if crtcs are active and no display flag is set */
  171. if ((rdev->pm.active_crtc_count > 0) &&
  172. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  173. clock_info[rdev->pm.requested_clock_mode_index].flags &
  174. RADEON_PM_MODE_NO_DISPLAY)) {
  175. rdev->pm.requested_power_state_index++;
  176. }
  177. break;
  178. case DYNPM_ACTION_UPCLOCK:
  179. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  180. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  181. rdev->pm.dynpm_can_upclock = false;
  182. } else {
  183. if (rdev->pm.active_crtc_count > 1) {
  184. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  185. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  186. continue;
  187. else if (i <= rdev->pm.current_power_state_index) {
  188. rdev->pm.requested_power_state_index =
  189. rdev->pm.current_power_state_index;
  190. break;
  191. } else {
  192. rdev->pm.requested_power_state_index = i;
  193. break;
  194. }
  195. }
  196. } else
  197. rdev->pm.requested_power_state_index =
  198. rdev->pm.current_power_state_index + 1;
  199. }
  200. rdev->pm.requested_clock_mode_index = 0;
  201. break;
  202. case DYNPM_ACTION_DEFAULT:
  203. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  204. rdev->pm.requested_clock_mode_index = 0;
  205. rdev->pm.dynpm_can_upclock = false;
  206. break;
  207. case DYNPM_ACTION_NONE:
  208. default:
  209. DRM_ERROR("Requested mode for not defined action\n");
  210. return;
  211. }
  212. } else {
  213. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  214. /* for now just select the first power state and switch between clock modes */
  215. /* power state array is low to high, default is first (0) */
  216. if (rdev->pm.active_crtc_count > 1) {
  217. rdev->pm.requested_power_state_index = -1;
  218. /* start at 1 as we don't want the default mode */
  219. for (i = 1; i < rdev->pm.num_power_states; i++) {
  220. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  221. continue;
  222. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  223. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  224. rdev->pm.requested_power_state_index = i;
  225. break;
  226. }
  227. }
  228. /* if nothing selected, grab the default state. */
  229. if (rdev->pm.requested_power_state_index == -1)
  230. rdev->pm.requested_power_state_index = 0;
  231. } else
  232. rdev->pm.requested_power_state_index = 1;
  233. switch (rdev->pm.dynpm_planned_action) {
  234. case DYNPM_ACTION_MINIMUM:
  235. rdev->pm.requested_clock_mode_index = 0;
  236. rdev->pm.dynpm_can_downclock = false;
  237. break;
  238. case DYNPM_ACTION_DOWNCLOCK:
  239. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  240. if (rdev->pm.current_clock_mode_index == 0) {
  241. rdev->pm.requested_clock_mode_index = 0;
  242. rdev->pm.dynpm_can_downclock = false;
  243. } else
  244. rdev->pm.requested_clock_mode_index =
  245. rdev->pm.current_clock_mode_index - 1;
  246. } else {
  247. rdev->pm.requested_clock_mode_index = 0;
  248. rdev->pm.dynpm_can_downclock = false;
  249. }
  250. /* don't use the power state if crtcs are active and no display flag is set */
  251. if ((rdev->pm.active_crtc_count > 0) &&
  252. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  253. clock_info[rdev->pm.requested_clock_mode_index].flags &
  254. RADEON_PM_MODE_NO_DISPLAY)) {
  255. rdev->pm.requested_clock_mode_index++;
  256. }
  257. break;
  258. case DYNPM_ACTION_UPCLOCK:
  259. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  260. if (rdev->pm.current_clock_mode_index ==
  261. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  262. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  263. rdev->pm.dynpm_can_upclock = false;
  264. } else
  265. rdev->pm.requested_clock_mode_index =
  266. rdev->pm.current_clock_mode_index + 1;
  267. } else {
  268. rdev->pm.requested_clock_mode_index =
  269. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  270. rdev->pm.dynpm_can_upclock = false;
  271. }
  272. break;
  273. case DYNPM_ACTION_DEFAULT:
  274. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  275. rdev->pm.requested_clock_mode_index = 0;
  276. rdev->pm.dynpm_can_upclock = false;
  277. break;
  278. case DYNPM_ACTION_NONE:
  279. default:
  280. DRM_ERROR("Requested mode for not defined action\n");
  281. return;
  282. }
  283. }
  284. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  285. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  286. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  287. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  288. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  289. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  290. pcie_lanes);
  291. }
  292. void rs780_pm_init_profile(struct radeon_device *rdev)
  293. {
  294. if (rdev->pm.num_power_states == 2) {
  295. /* default */
  296. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  300. /* low sh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  305. /* mid sh */
  306. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  310. /* high sh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  315. /* low mh */
  316. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  320. /* mid mh */
  321. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  325. /* high mh */
  326. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  330. } else if (rdev->pm.num_power_states == 3) {
  331. /* default */
  332. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  333. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  336. /* low sh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  341. /* mid sh */
  342. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  346. /* high sh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  351. /* low mh */
  352. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  356. /* mid mh */
  357. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  360. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  361. /* high mh */
  362. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  366. } else {
  367. /* default */
  368. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  369. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  372. /* low sh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  377. /* mid sh */
  378. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  382. /* high sh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  387. /* low mh */
  388. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  392. /* mid mh */
  393. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  394. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  396. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  397. /* high mh */
  398. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  402. }
  403. }
  404. void r600_pm_init_profile(struct radeon_device *rdev)
  405. {
  406. int idx;
  407. if (rdev->family == CHIP_R600) {
  408. /* XXX */
  409. /* default */
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  414. /* low sh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  419. /* mid sh */
  420. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  424. /* high sh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  429. /* low mh */
  430. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  434. /* mid mh */
  435. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  436. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  437. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  438. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  439. /* high mh */
  440. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  442. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  444. } else {
  445. if (rdev->pm.num_power_states < 4) {
  446. /* default */
  447. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  448. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  449. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  451. /* low sh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  454. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  456. /* mid sh */
  457. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  458. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  459. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  461. /* high sh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  466. /* low mh */
  467. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  469. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  470. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  471. /* low mh */
  472. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  473. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  474. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  475. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  476. /* high mh */
  477. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  479. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  481. } else {
  482. /* default */
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  486. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  487. /* low sh */
  488. if (rdev->flags & RADEON_IS_MOBILITY)
  489. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  490. else
  491. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  493. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  496. /* mid sh */
  497. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  501. /* high sh */
  502. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  503. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  505. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  507. /* low mh */
  508. if (rdev->flags & RADEON_IS_MOBILITY)
  509. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  510. else
  511. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  512. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  513. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  516. /* mid mh */
  517. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  518. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  519. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  521. /* high mh */
  522. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  523. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  524. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  525. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  527. }
  528. }
  529. }
  530. void r600_pm_misc(struct radeon_device *rdev)
  531. {
  532. int req_ps_idx = rdev->pm.requested_power_state_index;
  533. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  534. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  535. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  536. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  537. /* 0xff01 is a flag rather then an actual voltage */
  538. if (voltage->voltage == 0xff01)
  539. return;
  540. if (voltage->voltage != rdev->pm.current_vddc) {
  541. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  542. rdev->pm.current_vddc = voltage->voltage;
  543. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  544. }
  545. }
  546. }
  547. bool r600_gui_idle(struct radeon_device *rdev)
  548. {
  549. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  550. return false;
  551. else
  552. return true;
  553. }
  554. /* hpd for digital panel detect/disconnect */
  555. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  556. {
  557. bool connected = false;
  558. if (ASIC_IS_DCE3(rdev)) {
  559. switch (hpd) {
  560. case RADEON_HPD_1:
  561. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  562. connected = true;
  563. break;
  564. case RADEON_HPD_2:
  565. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  566. connected = true;
  567. break;
  568. case RADEON_HPD_3:
  569. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  570. connected = true;
  571. break;
  572. case RADEON_HPD_4:
  573. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  574. connected = true;
  575. break;
  576. /* DCE 3.2 */
  577. case RADEON_HPD_5:
  578. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  579. connected = true;
  580. break;
  581. case RADEON_HPD_6:
  582. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. default:
  586. break;
  587. }
  588. } else {
  589. switch (hpd) {
  590. case RADEON_HPD_1:
  591. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  592. connected = true;
  593. break;
  594. case RADEON_HPD_2:
  595. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  596. connected = true;
  597. break;
  598. case RADEON_HPD_3:
  599. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  600. connected = true;
  601. break;
  602. default:
  603. break;
  604. }
  605. }
  606. return connected;
  607. }
  608. void r600_hpd_set_polarity(struct radeon_device *rdev,
  609. enum radeon_hpd_id hpd)
  610. {
  611. u32 tmp;
  612. bool connected = r600_hpd_sense(rdev, hpd);
  613. if (ASIC_IS_DCE3(rdev)) {
  614. switch (hpd) {
  615. case RADEON_HPD_1:
  616. tmp = RREG32(DC_HPD1_INT_CONTROL);
  617. if (connected)
  618. tmp &= ~DC_HPDx_INT_POLARITY;
  619. else
  620. tmp |= DC_HPDx_INT_POLARITY;
  621. WREG32(DC_HPD1_INT_CONTROL, tmp);
  622. break;
  623. case RADEON_HPD_2:
  624. tmp = RREG32(DC_HPD2_INT_CONTROL);
  625. if (connected)
  626. tmp &= ~DC_HPDx_INT_POLARITY;
  627. else
  628. tmp |= DC_HPDx_INT_POLARITY;
  629. WREG32(DC_HPD2_INT_CONTROL, tmp);
  630. break;
  631. case RADEON_HPD_3:
  632. tmp = RREG32(DC_HPD3_INT_CONTROL);
  633. if (connected)
  634. tmp &= ~DC_HPDx_INT_POLARITY;
  635. else
  636. tmp |= DC_HPDx_INT_POLARITY;
  637. WREG32(DC_HPD3_INT_CONTROL, tmp);
  638. break;
  639. case RADEON_HPD_4:
  640. tmp = RREG32(DC_HPD4_INT_CONTROL);
  641. if (connected)
  642. tmp &= ~DC_HPDx_INT_POLARITY;
  643. else
  644. tmp |= DC_HPDx_INT_POLARITY;
  645. WREG32(DC_HPD4_INT_CONTROL, tmp);
  646. break;
  647. case RADEON_HPD_5:
  648. tmp = RREG32(DC_HPD5_INT_CONTROL);
  649. if (connected)
  650. tmp &= ~DC_HPDx_INT_POLARITY;
  651. else
  652. tmp |= DC_HPDx_INT_POLARITY;
  653. WREG32(DC_HPD5_INT_CONTROL, tmp);
  654. break;
  655. /* DCE 3.2 */
  656. case RADEON_HPD_6:
  657. tmp = RREG32(DC_HPD6_INT_CONTROL);
  658. if (connected)
  659. tmp &= ~DC_HPDx_INT_POLARITY;
  660. else
  661. tmp |= DC_HPDx_INT_POLARITY;
  662. WREG32(DC_HPD6_INT_CONTROL, tmp);
  663. break;
  664. default:
  665. break;
  666. }
  667. } else {
  668. switch (hpd) {
  669. case RADEON_HPD_1:
  670. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  671. if (connected)
  672. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  673. else
  674. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  675. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  676. break;
  677. case RADEON_HPD_2:
  678. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  679. if (connected)
  680. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  681. else
  682. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  683. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  684. break;
  685. case RADEON_HPD_3:
  686. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  687. if (connected)
  688. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  689. else
  690. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  691. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  692. break;
  693. default:
  694. break;
  695. }
  696. }
  697. }
  698. void r600_hpd_init(struct radeon_device *rdev)
  699. {
  700. struct drm_device *dev = rdev->ddev;
  701. struct drm_connector *connector;
  702. unsigned enable = 0;
  703. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  704. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  705. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  706. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  707. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  708. * aux dp channel on imac and help (but not completely fix)
  709. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  710. */
  711. continue;
  712. }
  713. if (ASIC_IS_DCE3(rdev)) {
  714. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  715. if (ASIC_IS_DCE32(rdev))
  716. tmp |= DC_HPDx_EN;
  717. switch (radeon_connector->hpd.hpd) {
  718. case RADEON_HPD_1:
  719. WREG32(DC_HPD1_CONTROL, tmp);
  720. break;
  721. case RADEON_HPD_2:
  722. WREG32(DC_HPD2_CONTROL, tmp);
  723. break;
  724. case RADEON_HPD_3:
  725. WREG32(DC_HPD3_CONTROL, tmp);
  726. break;
  727. case RADEON_HPD_4:
  728. WREG32(DC_HPD4_CONTROL, tmp);
  729. break;
  730. /* DCE 3.2 */
  731. case RADEON_HPD_5:
  732. WREG32(DC_HPD5_CONTROL, tmp);
  733. break;
  734. case RADEON_HPD_6:
  735. WREG32(DC_HPD6_CONTROL, tmp);
  736. break;
  737. default:
  738. break;
  739. }
  740. } else {
  741. switch (radeon_connector->hpd.hpd) {
  742. case RADEON_HPD_1:
  743. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  744. break;
  745. case RADEON_HPD_2:
  746. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  747. break;
  748. case RADEON_HPD_3:
  749. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  750. break;
  751. default:
  752. break;
  753. }
  754. }
  755. enable |= 1 << radeon_connector->hpd.hpd;
  756. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  757. }
  758. radeon_irq_kms_enable_hpd(rdev, enable);
  759. }
  760. void r600_hpd_fini(struct radeon_device *rdev)
  761. {
  762. struct drm_device *dev = rdev->ddev;
  763. struct drm_connector *connector;
  764. unsigned disable = 0;
  765. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  766. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  767. if (ASIC_IS_DCE3(rdev)) {
  768. switch (radeon_connector->hpd.hpd) {
  769. case RADEON_HPD_1:
  770. WREG32(DC_HPD1_CONTROL, 0);
  771. break;
  772. case RADEON_HPD_2:
  773. WREG32(DC_HPD2_CONTROL, 0);
  774. break;
  775. case RADEON_HPD_3:
  776. WREG32(DC_HPD3_CONTROL, 0);
  777. break;
  778. case RADEON_HPD_4:
  779. WREG32(DC_HPD4_CONTROL, 0);
  780. break;
  781. /* DCE 3.2 */
  782. case RADEON_HPD_5:
  783. WREG32(DC_HPD5_CONTROL, 0);
  784. break;
  785. case RADEON_HPD_6:
  786. WREG32(DC_HPD6_CONTROL, 0);
  787. break;
  788. default:
  789. break;
  790. }
  791. } else {
  792. switch (radeon_connector->hpd.hpd) {
  793. case RADEON_HPD_1:
  794. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  795. break;
  796. case RADEON_HPD_2:
  797. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  798. break;
  799. case RADEON_HPD_3:
  800. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  801. break;
  802. default:
  803. break;
  804. }
  805. }
  806. disable |= 1 << radeon_connector->hpd.hpd;
  807. }
  808. radeon_irq_kms_disable_hpd(rdev, disable);
  809. }
  810. /*
  811. * R600 PCIE GART
  812. */
  813. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  814. {
  815. unsigned i;
  816. u32 tmp;
  817. /* flush hdp cache so updates hit vram */
  818. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  819. !(rdev->flags & RADEON_IS_AGP)) {
  820. void __iomem *ptr = (void *)rdev->gart.ptr;
  821. u32 tmp;
  822. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  823. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  824. * This seems to cause problems on some AGP cards. Just use the old
  825. * method for them.
  826. */
  827. WREG32(HDP_DEBUG1, 0);
  828. tmp = readl((void __iomem *)ptr);
  829. } else
  830. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  831. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  832. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  833. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  834. for (i = 0; i < rdev->usec_timeout; i++) {
  835. /* read MC_STATUS */
  836. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  837. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  838. if (tmp == 2) {
  839. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  840. return;
  841. }
  842. if (tmp) {
  843. return;
  844. }
  845. udelay(1);
  846. }
  847. }
  848. int r600_pcie_gart_init(struct radeon_device *rdev)
  849. {
  850. int r;
  851. if (rdev->gart.robj) {
  852. WARN(1, "R600 PCIE GART already initialized\n");
  853. return 0;
  854. }
  855. /* Initialize common gart structure */
  856. r = radeon_gart_init(rdev);
  857. if (r)
  858. return r;
  859. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  860. return radeon_gart_table_vram_alloc(rdev);
  861. }
  862. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  863. {
  864. u32 tmp;
  865. int r, i;
  866. if (rdev->gart.robj == NULL) {
  867. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  868. return -EINVAL;
  869. }
  870. r = radeon_gart_table_vram_pin(rdev);
  871. if (r)
  872. return r;
  873. radeon_gart_restore(rdev);
  874. /* Setup L2 cache */
  875. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  876. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  877. EFFECTIVE_L2_QUEUE_SIZE(7));
  878. WREG32(VM_L2_CNTL2, 0);
  879. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  880. /* Setup TLB control */
  881. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  882. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  883. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  884. ENABLE_WAIT_L2_QUERY;
  885. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  886. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  887. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  888. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  889. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  890. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  892. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  893. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  898. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  899. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  900. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  901. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  902. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  903. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  904. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  905. (u32)(rdev->dummy_page.addr >> 12));
  906. for (i = 1; i < 7; i++)
  907. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  908. r600_pcie_gart_tlb_flush(rdev);
  909. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  910. (unsigned)(rdev->mc.gtt_size >> 20),
  911. (unsigned long long)rdev->gart.table_addr);
  912. rdev->gart.ready = true;
  913. return 0;
  914. }
  915. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  916. {
  917. u32 tmp;
  918. int i;
  919. /* Disable all tables */
  920. for (i = 0; i < 7; i++)
  921. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  922. /* Disable L2 cache */
  923. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  924. EFFECTIVE_L2_QUEUE_SIZE(7));
  925. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  926. /* Setup L1 TLB control */
  927. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  928. ENABLE_WAIT_L2_QUERY;
  929. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  943. radeon_gart_table_vram_unpin(rdev);
  944. }
  945. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  946. {
  947. radeon_gart_fini(rdev);
  948. r600_pcie_gart_disable(rdev);
  949. radeon_gart_table_vram_free(rdev);
  950. }
  951. static void r600_agp_enable(struct radeon_device *rdev)
  952. {
  953. u32 tmp;
  954. int i;
  955. /* Setup L2 cache */
  956. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  957. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  958. EFFECTIVE_L2_QUEUE_SIZE(7));
  959. WREG32(VM_L2_CNTL2, 0);
  960. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  961. /* Setup TLB control */
  962. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  963. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  964. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  965. ENABLE_WAIT_L2_QUERY;
  966. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  980. for (i = 0; i < 7; i++)
  981. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  982. }
  983. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  984. {
  985. unsigned i;
  986. u32 tmp;
  987. for (i = 0; i < rdev->usec_timeout; i++) {
  988. /* read MC_STATUS */
  989. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  990. if (!tmp)
  991. return 0;
  992. udelay(1);
  993. }
  994. return -1;
  995. }
  996. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  997. {
  998. uint32_t r;
  999. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1000. r = RREG32(R_0028FC_MC_DATA);
  1001. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1002. return r;
  1003. }
  1004. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1005. {
  1006. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1007. S_0028F8_MC_IND_WR_EN(1));
  1008. WREG32(R_0028FC_MC_DATA, v);
  1009. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1010. }
  1011. static void r600_mc_program(struct radeon_device *rdev)
  1012. {
  1013. struct rv515_mc_save save;
  1014. u32 tmp;
  1015. int i, j;
  1016. /* Initialize HDP */
  1017. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1018. WREG32((0x2c14 + j), 0x00000000);
  1019. WREG32((0x2c18 + j), 0x00000000);
  1020. WREG32((0x2c1c + j), 0x00000000);
  1021. WREG32((0x2c20 + j), 0x00000000);
  1022. WREG32((0x2c24 + j), 0x00000000);
  1023. }
  1024. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1025. rv515_mc_stop(rdev, &save);
  1026. if (r600_mc_wait_for_idle(rdev)) {
  1027. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1028. }
  1029. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1030. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1031. /* Update configuration */
  1032. if (rdev->flags & RADEON_IS_AGP) {
  1033. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1034. /* VRAM before AGP */
  1035. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1036. rdev->mc.vram_start >> 12);
  1037. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1038. rdev->mc.gtt_end >> 12);
  1039. } else {
  1040. /* VRAM after AGP */
  1041. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1042. rdev->mc.gtt_start >> 12);
  1043. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1044. rdev->mc.vram_end >> 12);
  1045. }
  1046. } else {
  1047. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1048. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1049. }
  1050. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1051. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1052. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1053. WREG32(MC_VM_FB_LOCATION, tmp);
  1054. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1055. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1056. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1057. if (rdev->flags & RADEON_IS_AGP) {
  1058. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1059. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1060. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1061. } else {
  1062. WREG32(MC_VM_AGP_BASE, 0);
  1063. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1064. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1065. }
  1066. if (r600_mc_wait_for_idle(rdev)) {
  1067. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1068. }
  1069. rv515_mc_resume(rdev, &save);
  1070. /* we need to own VRAM, so turn off the VGA renderer here
  1071. * to stop it overwriting our objects */
  1072. rv515_vga_render_disable(rdev);
  1073. }
  1074. /**
  1075. * r600_vram_gtt_location - try to find VRAM & GTT location
  1076. * @rdev: radeon device structure holding all necessary informations
  1077. * @mc: memory controller structure holding memory informations
  1078. *
  1079. * Function will place try to place VRAM at same place as in CPU (PCI)
  1080. * address space as some GPU seems to have issue when we reprogram at
  1081. * different address space.
  1082. *
  1083. * If there is not enough space to fit the unvisible VRAM after the
  1084. * aperture then we limit the VRAM size to the aperture.
  1085. *
  1086. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1087. * them to be in one from GPU point of view so that we can program GPU to
  1088. * catch access outside them (weird GPU policy see ??).
  1089. *
  1090. * This function will never fails, worst case are limiting VRAM or GTT.
  1091. *
  1092. * Note: GTT start, end, size should be initialized before calling this
  1093. * function on AGP platform.
  1094. */
  1095. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1096. {
  1097. u64 size_bf, size_af;
  1098. if (mc->mc_vram_size > 0xE0000000) {
  1099. /* leave room for at least 512M GTT */
  1100. dev_warn(rdev->dev, "limiting VRAM\n");
  1101. mc->real_vram_size = 0xE0000000;
  1102. mc->mc_vram_size = 0xE0000000;
  1103. }
  1104. if (rdev->flags & RADEON_IS_AGP) {
  1105. size_bf = mc->gtt_start;
  1106. size_af = mc->mc_mask - mc->gtt_end;
  1107. if (size_bf > size_af) {
  1108. if (mc->mc_vram_size > size_bf) {
  1109. dev_warn(rdev->dev, "limiting VRAM\n");
  1110. mc->real_vram_size = size_bf;
  1111. mc->mc_vram_size = size_bf;
  1112. }
  1113. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1114. } else {
  1115. if (mc->mc_vram_size > size_af) {
  1116. dev_warn(rdev->dev, "limiting VRAM\n");
  1117. mc->real_vram_size = size_af;
  1118. mc->mc_vram_size = size_af;
  1119. }
  1120. mc->vram_start = mc->gtt_end + 1;
  1121. }
  1122. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1123. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1124. mc->mc_vram_size >> 20, mc->vram_start,
  1125. mc->vram_end, mc->real_vram_size >> 20);
  1126. } else {
  1127. u64 base = 0;
  1128. if (rdev->flags & RADEON_IS_IGP) {
  1129. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1130. base <<= 24;
  1131. }
  1132. radeon_vram_location(rdev, &rdev->mc, base);
  1133. rdev->mc.gtt_base_align = 0;
  1134. radeon_gtt_location(rdev, mc);
  1135. }
  1136. }
  1137. static int r600_mc_init(struct radeon_device *rdev)
  1138. {
  1139. u32 tmp;
  1140. int chansize, numchan;
  1141. uint32_t h_addr, l_addr;
  1142. unsigned long long k8_addr;
  1143. /* Get VRAM informations */
  1144. rdev->mc.vram_is_ddr = true;
  1145. tmp = RREG32(RAMCFG);
  1146. if (tmp & CHANSIZE_OVERRIDE) {
  1147. chansize = 16;
  1148. } else if (tmp & CHANSIZE_MASK) {
  1149. chansize = 64;
  1150. } else {
  1151. chansize = 32;
  1152. }
  1153. tmp = RREG32(CHMAP);
  1154. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1155. case 0:
  1156. default:
  1157. numchan = 1;
  1158. break;
  1159. case 1:
  1160. numchan = 2;
  1161. break;
  1162. case 2:
  1163. numchan = 4;
  1164. break;
  1165. case 3:
  1166. numchan = 8;
  1167. break;
  1168. }
  1169. rdev->mc.vram_width = numchan * chansize;
  1170. /* Could aper size report 0 ? */
  1171. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1172. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1173. /* Setup GPU memory space */
  1174. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1175. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1176. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1177. r600_vram_gtt_location(rdev, &rdev->mc);
  1178. if (rdev->flags & RADEON_IS_IGP) {
  1179. rs690_pm_info(rdev);
  1180. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1181. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1182. /* Use K8 direct mapping for fast fb access. */
  1183. rdev->fastfb_working = false;
  1184. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1185. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1186. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1187. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1188. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1189. #endif
  1190. {
  1191. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1192. * memory is present.
  1193. */
  1194. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1195. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1196. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1197. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1198. rdev->fastfb_working = true;
  1199. }
  1200. }
  1201. }
  1202. }
  1203. radeon_update_bandwidth_info(rdev);
  1204. return 0;
  1205. }
  1206. int r600_vram_scratch_init(struct radeon_device *rdev)
  1207. {
  1208. int r;
  1209. if (rdev->vram_scratch.robj == NULL) {
  1210. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1211. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1212. NULL, &rdev->vram_scratch.robj);
  1213. if (r) {
  1214. return r;
  1215. }
  1216. }
  1217. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1218. if (unlikely(r != 0))
  1219. return r;
  1220. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1221. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1222. if (r) {
  1223. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1224. return r;
  1225. }
  1226. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1227. (void **)&rdev->vram_scratch.ptr);
  1228. if (r)
  1229. radeon_bo_unpin(rdev->vram_scratch.robj);
  1230. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1231. return r;
  1232. }
  1233. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1234. {
  1235. int r;
  1236. if (rdev->vram_scratch.robj == NULL) {
  1237. return;
  1238. }
  1239. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1240. if (likely(r == 0)) {
  1241. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1242. radeon_bo_unpin(rdev->vram_scratch.robj);
  1243. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1244. }
  1245. radeon_bo_unref(&rdev->vram_scratch.robj);
  1246. }
  1247. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1248. {
  1249. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1250. if (hung)
  1251. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1252. else
  1253. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1254. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1255. }
  1256. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1257. {
  1258. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1259. RREG32(R_008010_GRBM_STATUS));
  1260. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1261. RREG32(R_008014_GRBM_STATUS2));
  1262. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1263. RREG32(R_000E50_SRBM_STATUS));
  1264. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1265. RREG32(CP_STALLED_STAT1));
  1266. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1267. RREG32(CP_STALLED_STAT2));
  1268. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1269. RREG32(CP_BUSY_STAT));
  1270. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1271. RREG32(CP_STAT));
  1272. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1273. RREG32(DMA_STATUS_REG));
  1274. }
  1275. static bool r600_is_display_hung(struct radeon_device *rdev)
  1276. {
  1277. u32 crtc_hung = 0;
  1278. u32 crtc_status[2];
  1279. u32 i, j, tmp;
  1280. for (i = 0; i < rdev->num_crtc; i++) {
  1281. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1282. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1283. crtc_hung |= (1 << i);
  1284. }
  1285. }
  1286. for (j = 0; j < 10; j++) {
  1287. for (i = 0; i < rdev->num_crtc; i++) {
  1288. if (crtc_hung & (1 << i)) {
  1289. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1290. if (tmp != crtc_status[i])
  1291. crtc_hung &= ~(1 << i);
  1292. }
  1293. }
  1294. if (crtc_hung == 0)
  1295. return false;
  1296. udelay(100);
  1297. }
  1298. return true;
  1299. }
  1300. static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1301. {
  1302. u32 reset_mask = 0;
  1303. u32 tmp;
  1304. /* GRBM_STATUS */
  1305. tmp = RREG32(R_008010_GRBM_STATUS);
  1306. if (rdev->family >= CHIP_RV770) {
  1307. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1308. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1309. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1310. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1311. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1312. reset_mask |= RADEON_RESET_GFX;
  1313. } else {
  1314. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1315. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1316. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1317. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1318. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1319. reset_mask |= RADEON_RESET_GFX;
  1320. }
  1321. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1322. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1323. reset_mask |= RADEON_RESET_CP;
  1324. if (G_008010_GRBM_EE_BUSY(tmp))
  1325. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1326. /* DMA_STATUS_REG */
  1327. tmp = RREG32(DMA_STATUS_REG);
  1328. if (!(tmp & DMA_IDLE))
  1329. reset_mask |= RADEON_RESET_DMA;
  1330. /* SRBM_STATUS */
  1331. tmp = RREG32(R_000E50_SRBM_STATUS);
  1332. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1333. reset_mask |= RADEON_RESET_RLC;
  1334. if (G_000E50_IH_BUSY(tmp))
  1335. reset_mask |= RADEON_RESET_IH;
  1336. if (G_000E50_SEM_BUSY(tmp))
  1337. reset_mask |= RADEON_RESET_SEM;
  1338. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1339. reset_mask |= RADEON_RESET_GRBM;
  1340. if (G_000E50_VMC_BUSY(tmp))
  1341. reset_mask |= RADEON_RESET_VMC;
  1342. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1343. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1344. G_000E50_MCDW_BUSY(tmp))
  1345. reset_mask |= RADEON_RESET_MC;
  1346. if (r600_is_display_hung(rdev))
  1347. reset_mask |= RADEON_RESET_DISPLAY;
  1348. /* Skip MC reset as it's mostly likely not hung, just busy */
  1349. if (reset_mask & RADEON_RESET_MC) {
  1350. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1351. reset_mask &= ~RADEON_RESET_MC;
  1352. }
  1353. return reset_mask;
  1354. }
  1355. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1356. {
  1357. struct rv515_mc_save save;
  1358. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1359. u32 tmp;
  1360. if (reset_mask == 0)
  1361. return;
  1362. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1363. r600_print_gpu_status_regs(rdev);
  1364. /* Disable CP parsing/prefetching */
  1365. if (rdev->family >= CHIP_RV770)
  1366. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1367. else
  1368. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1369. /* disable the RLC */
  1370. WREG32(RLC_CNTL, 0);
  1371. if (reset_mask & RADEON_RESET_DMA) {
  1372. /* Disable DMA */
  1373. tmp = RREG32(DMA_RB_CNTL);
  1374. tmp &= ~DMA_RB_ENABLE;
  1375. WREG32(DMA_RB_CNTL, tmp);
  1376. }
  1377. mdelay(50);
  1378. rv515_mc_stop(rdev, &save);
  1379. if (r600_mc_wait_for_idle(rdev)) {
  1380. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1381. }
  1382. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1383. if (rdev->family >= CHIP_RV770)
  1384. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1385. S_008020_SOFT_RESET_CB(1) |
  1386. S_008020_SOFT_RESET_PA(1) |
  1387. S_008020_SOFT_RESET_SC(1) |
  1388. S_008020_SOFT_RESET_SPI(1) |
  1389. S_008020_SOFT_RESET_SX(1) |
  1390. S_008020_SOFT_RESET_SH(1) |
  1391. S_008020_SOFT_RESET_TC(1) |
  1392. S_008020_SOFT_RESET_TA(1) |
  1393. S_008020_SOFT_RESET_VC(1) |
  1394. S_008020_SOFT_RESET_VGT(1);
  1395. else
  1396. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1397. S_008020_SOFT_RESET_DB(1) |
  1398. S_008020_SOFT_RESET_CB(1) |
  1399. S_008020_SOFT_RESET_PA(1) |
  1400. S_008020_SOFT_RESET_SC(1) |
  1401. S_008020_SOFT_RESET_SMX(1) |
  1402. S_008020_SOFT_RESET_SPI(1) |
  1403. S_008020_SOFT_RESET_SX(1) |
  1404. S_008020_SOFT_RESET_SH(1) |
  1405. S_008020_SOFT_RESET_TC(1) |
  1406. S_008020_SOFT_RESET_TA(1) |
  1407. S_008020_SOFT_RESET_VC(1) |
  1408. S_008020_SOFT_RESET_VGT(1);
  1409. }
  1410. if (reset_mask & RADEON_RESET_CP) {
  1411. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1412. S_008020_SOFT_RESET_VGT(1);
  1413. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1414. }
  1415. if (reset_mask & RADEON_RESET_DMA) {
  1416. if (rdev->family >= CHIP_RV770)
  1417. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1418. else
  1419. srbm_soft_reset |= SOFT_RESET_DMA;
  1420. }
  1421. if (reset_mask & RADEON_RESET_RLC)
  1422. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1423. if (reset_mask & RADEON_RESET_SEM)
  1424. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1425. if (reset_mask & RADEON_RESET_IH)
  1426. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1427. if (reset_mask & RADEON_RESET_GRBM)
  1428. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1429. if (!(rdev->flags & RADEON_IS_IGP)) {
  1430. if (reset_mask & RADEON_RESET_MC)
  1431. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1432. }
  1433. if (reset_mask & RADEON_RESET_VMC)
  1434. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1435. if (grbm_soft_reset) {
  1436. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1437. tmp |= grbm_soft_reset;
  1438. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1439. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1440. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1441. udelay(50);
  1442. tmp &= ~grbm_soft_reset;
  1443. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1444. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1445. }
  1446. if (srbm_soft_reset) {
  1447. tmp = RREG32(SRBM_SOFT_RESET);
  1448. tmp |= srbm_soft_reset;
  1449. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1450. WREG32(SRBM_SOFT_RESET, tmp);
  1451. tmp = RREG32(SRBM_SOFT_RESET);
  1452. udelay(50);
  1453. tmp &= ~srbm_soft_reset;
  1454. WREG32(SRBM_SOFT_RESET, tmp);
  1455. tmp = RREG32(SRBM_SOFT_RESET);
  1456. }
  1457. /* Wait a little for things to settle down */
  1458. mdelay(1);
  1459. rv515_mc_resume(rdev, &save);
  1460. udelay(50);
  1461. r600_print_gpu_status_regs(rdev);
  1462. }
  1463. int r600_asic_reset(struct radeon_device *rdev)
  1464. {
  1465. u32 reset_mask;
  1466. reset_mask = r600_gpu_check_soft_reset(rdev);
  1467. if (reset_mask)
  1468. r600_set_bios_scratch_engine_hung(rdev, true);
  1469. r600_gpu_soft_reset(rdev, reset_mask);
  1470. reset_mask = r600_gpu_check_soft_reset(rdev);
  1471. if (!reset_mask)
  1472. r600_set_bios_scratch_engine_hung(rdev, false);
  1473. return 0;
  1474. }
  1475. /**
  1476. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1477. *
  1478. * @rdev: radeon_device pointer
  1479. * @ring: radeon_ring structure holding ring information
  1480. *
  1481. * Check if the GFX engine is locked up.
  1482. * Returns true if the engine appears to be locked up, false if not.
  1483. */
  1484. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1485. {
  1486. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1487. if (!(reset_mask & (RADEON_RESET_GFX |
  1488. RADEON_RESET_COMPUTE |
  1489. RADEON_RESET_CP))) {
  1490. radeon_ring_lockup_update(ring);
  1491. return false;
  1492. }
  1493. /* force CP activities */
  1494. radeon_ring_force_activity(rdev, ring);
  1495. return radeon_ring_test_lockup(rdev, ring);
  1496. }
  1497. /**
  1498. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1499. *
  1500. * @rdev: radeon_device pointer
  1501. * @ring: radeon_ring structure holding ring information
  1502. *
  1503. * Check if the async DMA engine is locked up.
  1504. * Returns true if the engine appears to be locked up, false if not.
  1505. */
  1506. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1507. {
  1508. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1509. if (!(reset_mask & RADEON_RESET_DMA)) {
  1510. radeon_ring_lockup_update(ring);
  1511. return false;
  1512. }
  1513. /* force ring activities */
  1514. radeon_ring_force_activity(rdev, ring);
  1515. return radeon_ring_test_lockup(rdev, ring);
  1516. }
  1517. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1518. u32 tiling_pipe_num,
  1519. u32 max_rb_num,
  1520. u32 total_max_rb_num,
  1521. u32 disabled_rb_mask)
  1522. {
  1523. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1524. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1525. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1526. unsigned i, j;
  1527. /* mask out the RBs that don't exist on that asic */
  1528. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1529. /* make sure at least one RB is available */
  1530. if ((tmp & 0xff) != 0xff)
  1531. disabled_rb_mask = tmp;
  1532. rendering_pipe_num = 1 << tiling_pipe_num;
  1533. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1534. BUG_ON(rendering_pipe_num < req_rb_num);
  1535. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1536. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1537. if (rdev->family <= CHIP_RV740) {
  1538. /* r6xx/r7xx */
  1539. rb_num_width = 2;
  1540. } else {
  1541. /* eg+ */
  1542. rb_num_width = 4;
  1543. }
  1544. for (i = 0; i < max_rb_num; i++) {
  1545. if (!(mask & disabled_rb_mask)) {
  1546. for (j = 0; j < pipe_rb_ratio; j++) {
  1547. data <<= rb_num_width;
  1548. data |= max_rb_num - i - 1;
  1549. }
  1550. if (pipe_rb_remain) {
  1551. data <<= rb_num_width;
  1552. data |= max_rb_num - i - 1;
  1553. pipe_rb_remain--;
  1554. }
  1555. }
  1556. mask >>= 1;
  1557. }
  1558. return data;
  1559. }
  1560. int r600_count_pipe_bits(uint32_t val)
  1561. {
  1562. return hweight32(val);
  1563. }
  1564. static void r600_gpu_init(struct radeon_device *rdev)
  1565. {
  1566. u32 tiling_config;
  1567. u32 ramcfg;
  1568. u32 cc_rb_backend_disable;
  1569. u32 cc_gc_shader_pipe_config;
  1570. u32 tmp;
  1571. int i, j;
  1572. u32 sq_config;
  1573. u32 sq_gpr_resource_mgmt_1 = 0;
  1574. u32 sq_gpr_resource_mgmt_2 = 0;
  1575. u32 sq_thread_resource_mgmt = 0;
  1576. u32 sq_stack_resource_mgmt_1 = 0;
  1577. u32 sq_stack_resource_mgmt_2 = 0;
  1578. u32 disabled_rb_mask;
  1579. rdev->config.r600.tiling_group_size = 256;
  1580. switch (rdev->family) {
  1581. case CHIP_R600:
  1582. rdev->config.r600.max_pipes = 4;
  1583. rdev->config.r600.max_tile_pipes = 8;
  1584. rdev->config.r600.max_simds = 4;
  1585. rdev->config.r600.max_backends = 4;
  1586. rdev->config.r600.max_gprs = 256;
  1587. rdev->config.r600.max_threads = 192;
  1588. rdev->config.r600.max_stack_entries = 256;
  1589. rdev->config.r600.max_hw_contexts = 8;
  1590. rdev->config.r600.max_gs_threads = 16;
  1591. rdev->config.r600.sx_max_export_size = 128;
  1592. rdev->config.r600.sx_max_export_pos_size = 16;
  1593. rdev->config.r600.sx_max_export_smx_size = 128;
  1594. rdev->config.r600.sq_num_cf_insts = 2;
  1595. break;
  1596. case CHIP_RV630:
  1597. case CHIP_RV635:
  1598. rdev->config.r600.max_pipes = 2;
  1599. rdev->config.r600.max_tile_pipes = 2;
  1600. rdev->config.r600.max_simds = 3;
  1601. rdev->config.r600.max_backends = 1;
  1602. rdev->config.r600.max_gprs = 128;
  1603. rdev->config.r600.max_threads = 192;
  1604. rdev->config.r600.max_stack_entries = 128;
  1605. rdev->config.r600.max_hw_contexts = 8;
  1606. rdev->config.r600.max_gs_threads = 4;
  1607. rdev->config.r600.sx_max_export_size = 128;
  1608. rdev->config.r600.sx_max_export_pos_size = 16;
  1609. rdev->config.r600.sx_max_export_smx_size = 128;
  1610. rdev->config.r600.sq_num_cf_insts = 2;
  1611. break;
  1612. case CHIP_RV610:
  1613. case CHIP_RV620:
  1614. case CHIP_RS780:
  1615. case CHIP_RS880:
  1616. rdev->config.r600.max_pipes = 1;
  1617. rdev->config.r600.max_tile_pipes = 1;
  1618. rdev->config.r600.max_simds = 2;
  1619. rdev->config.r600.max_backends = 1;
  1620. rdev->config.r600.max_gprs = 128;
  1621. rdev->config.r600.max_threads = 192;
  1622. rdev->config.r600.max_stack_entries = 128;
  1623. rdev->config.r600.max_hw_contexts = 4;
  1624. rdev->config.r600.max_gs_threads = 4;
  1625. rdev->config.r600.sx_max_export_size = 128;
  1626. rdev->config.r600.sx_max_export_pos_size = 16;
  1627. rdev->config.r600.sx_max_export_smx_size = 128;
  1628. rdev->config.r600.sq_num_cf_insts = 1;
  1629. break;
  1630. case CHIP_RV670:
  1631. rdev->config.r600.max_pipes = 4;
  1632. rdev->config.r600.max_tile_pipes = 4;
  1633. rdev->config.r600.max_simds = 4;
  1634. rdev->config.r600.max_backends = 4;
  1635. rdev->config.r600.max_gprs = 192;
  1636. rdev->config.r600.max_threads = 192;
  1637. rdev->config.r600.max_stack_entries = 256;
  1638. rdev->config.r600.max_hw_contexts = 8;
  1639. rdev->config.r600.max_gs_threads = 16;
  1640. rdev->config.r600.sx_max_export_size = 128;
  1641. rdev->config.r600.sx_max_export_pos_size = 16;
  1642. rdev->config.r600.sx_max_export_smx_size = 128;
  1643. rdev->config.r600.sq_num_cf_insts = 2;
  1644. break;
  1645. default:
  1646. break;
  1647. }
  1648. /* Initialize HDP */
  1649. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1650. WREG32((0x2c14 + j), 0x00000000);
  1651. WREG32((0x2c18 + j), 0x00000000);
  1652. WREG32((0x2c1c + j), 0x00000000);
  1653. WREG32((0x2c20 + j), 0x00000000);
  1654. WREG32((0x2c24 + j), 0x00000000);
  1655. }
  1656. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1657. /* Setup tiling */
  1658. tiling_config = 0;
  1659. ramcfg = RREG32(RAMCFG);
  1660. switch (rdev->config.r600.max_tile_pipes) {
  1661. case 1:
  1662. tiling_config |= PIPE_TILING(0);
  1663. break;
  1664. case 2:
  1665. tiling_config |= PIPE_TILING(1);
  1666. break;
  1667. case 4:
  1668. tiling_config |= PIPE_TILING(2);
  1669. break;
  1670. case 8:
  1671. tiling_config |= PIPE_TILING(3);
  1672. break;
  1673. default:
  1674. break;
  1675. }
  1676. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1677. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1678. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1679. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1680. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1681. if (tmp > 3) {
  1682. tiling_config |= ROW_TILING(3);
  1683. tiling_config |= SAMPLE_SPLIT(3);
  1684. } else {
  1685. tiling_config |= ROW_TILING(tmp);
  1686. tiling_config |= SAMPLE_SPLIT(tmp);
  1687. }
  1688. tiling_config |= BANK_SWAPS(1);
  1689. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1690. tmp = R6XX_MAX_BACKENDS -
  1691. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1692. if (tmp < rdev->config.r600.max_backends) {
  1693. rdev->config.r600.max_backends = tmp;
  1694. }
  1695. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1696. tmp = R6XX_MAX_PIPES -
  1697. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1698. if (tmp < rdev->config.r600.max_pipes) {
  1699. rdev->config.r600.max_pipes = tmp;
  1700. }
  1701. tmp = R6XX_MAX_SIMDS -
  1702. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1703. if (tmp < rdev->config.r600.max_simds) {
  1704. rdev->config.r600.max_simds = tmp;
  1705. }
  1706. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1707. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1708. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1709. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1710. tiling_config |= tmp << 16;
  1711. rdev->config.r600.backend_map = tmp;
  1712. rdev->config.r600.tile_config = tiling_config;
  1713. WREG32(GB_TILING_CONFIG, tiling_config);
  1714. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1715. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1716. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1717. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1718. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1719. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1720. /* Setup some CP states */
  1721. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1722. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1723. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1724. SYNC_WALKER | SYNC_ALIGNER));
  1725. /* Setup various GPU states */
  1726. if (rdev->family == CHIP_RV670)
  1727. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1728. tmp = RREG32(SX_DEBUG_1);
  1729. tmp |= SMX_EVENT_RELEASE;
  1730. if ((rdev->family > CHIP_R600))
  1731. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1732. WREG32(SX_DEBUG_1, tmp);
  1733. if (((rdev->family) == CHIP_R600) ||
  1734. ((rdev->family) == CHIP_RV630) ||
  1735. ((rdev->family) == CHIP_RV610) ||
  1736. ((rdev->family) == CHIP_RV620) ||
  1737. ((rdev->family) == CHIP_RS780) ||
  1738. ((rdev->family) == CHIP_RS880)) {
  1739. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1740. } else {
  1741. WREG32(DB_DEBUG, 0);
  1742. }
  1743. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1744. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1745. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1746. WREG32(VGT_NUM_INSTANCES, 0);
  1747. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1748. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1749. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1750. if (((rdev->family) == CHIP_RV610) ||
  1751. ((rdev->family) == CHIP_RV620) ||
  1752. ((rdev->family) == CHIP_RS780) ||
  1753. ((rdev->family) == CHIP_RS880)) {
  1754. tmp = (CACHE_FIFO_SIZE(0xa) |
  1755. FETCH_FIFO_HIWATER(0xa) |
  1756. DONE_FIFO_HIWATER(0xe0) |
  1757. ALU_UPDATE_FIFO_HIWATER(0x8));
  1758. } else if (((rdev->family) == CHIP_R600) ||
  1759. ((rdev->family) == CHIP_RV630)) {
  1760. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1761. tmp |= DONE_FIFO_HIWATER(0x4);
  1762. }
  1763. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1764. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1765. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1766. */
  1767. sq_config = RREG32(SQ_CONFIG);
  1768. sq_config &= ~(PS_PRIO(3) |
  1769. VS_PRIO(3) |
  1770. GS_PRIO(3) |
  1771. ES_PRIO(3));
  1772. sq_config |= (DX9_CONSTS |
  1773. VC_ENABLE |
  1774. PS_PRIO(0) |
  1775. VS_PRIO(1) |
  1776. GS_PRIO(2) |
  1777. ES_PRIO(3));
  1778. if ((rdev->family) == CHIP_R600) {
  1779. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1780. NUM_VS_GPRS(124) |
  1781. NUM_CLAUSE_TEMP_GPRS(4));
  1782. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1783. NUM_ES_GPRS(0));
  1784. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1785. NUM_VS_THREADS(48) |
  1786. NUM_GS_THREADS(4) |
  1787. NUM_ES_THREADS(4));
  1788. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1789. NUM_VS_STACK_ENTRIES(128));
  1790. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1791. NUM_ES_STACK_ENTRIES(0));
  1792. } else if (((rdev->family) == CHIP_RV610) ||
  1793. ((rdev->family) == CHIP_RV620) ||
  1794. ((rdev->family) == CHIP_RS780) ||
  1795. ((rdev->family) == CHIP_RS880)) {
  1796. /* no vertex cache */
  1797. sq_config &= ~VC_ENABLE;
  1798. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1799. NUM_VS_GPRS(44) |
  1800. NUM_CLAUSE_TEMP_GPRS(2));
  1801. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1802. NUM_ES_GPRS(17));
  1803. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1804. NUM_VS_THREADS(78) |
  1805. NUM_GS_THREADS(4) |
  1806. NUM_ES_THREADS(31));
  1807. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1808. NUM_VS_STACK_ENTRIES(40));
  1809. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1810. NUM_ES_STACK_ENTRIES(16));
  1811. } else if (((rdev->family) == CHIP_RV630) ||
  1812. ((rdev->family) == CHIP_RV635)) {
  1813. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1814. NUM_VS_GPRS(44) |
  1815. NUM_CLAUSE_TEMP_GPRS(2));
  1816. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1817. NUM_ES_GPRS(18));
  1818. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1819. NUM_VS_THREADS(78) |
  1820. NUM_GS_THREADS(4) |
  1821. NUM_ES_THREADS(31));
  1822. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1823. NUM_VS_STACK_ENTRIES(40));
  1824. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1825. NUM_ES_STACK_ENTRIES(16));
  1826. } else if ((rdev->family) == CHIP_RV670) {
  1827. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1828. NUM_VS_GPRS(44) |
  1829. NUM_CLAUSE_TEMP_GPRS(2));
  1830. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1831. NUM_ES_GPRS(17));
  1832. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1833. NUM_VS_THREADS(78) |
  1834. NUM_GS_THREADS(4) |
  1835. NUM_ES_THREADS(31));
  1836. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1837. NUM_VS_STACK_ENTRIES(64));
  1838. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1839. NUM_ES_STACK_ENTRIES(64));
  1840. }
  1841. WREG32(SQ_CONFIG, sq_config);
  1842. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1843. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1844. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1845. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1846. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1847. if (((rdev->family) == CHIP_RV610) ||
  1848. ((rdev->family) == CHIP_RV620) ||
  1849. ((rdev->family) == CHIP_RS780) ||
  1850. ((rdev->family) == CHIP_RS880)) {
  1851. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1852. } else {
  1853. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1854. }
  1855. /* More default values. 2D/3D driver should adjust as needed */
  1856. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1857. S1_X(0x4) | S1_Y(0xc)));
  1858. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1859. S1_X(0x2) | S1_Y(0x2) |
  1860. S2_X(0xa) | S2_Y(0x6) |
  1861. S3_X(0x6) | S3_Y(0xa)));
  1862. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1863. S1_X(0x4) | S1_Y(0xc) |
  1864. S2_X(0x1) | S2_Y(0x6) |
  1865. S3_X(0xa) | S3_Y(0xe)));
  1866. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1867. S5_X(0x0) | S5_Y(0x0) |
  1868. S6_X(0xb) | S6_Y(0x4) |
  1869. S7_X(0x7) | S7_Y(0x8)));
  1870. WREG32(VGT_STRMOUT_EN, 0);
  1871. tmp = rdev->config.r600.max_pipes * 16;
  1872. switch (rdev->family) {
  1873. case CHIP_RV610:
  1874. case CHIP_RV620:
  1875. case CHIP_RS780:
  1876. case CHIP_RS880:
  1877. tmp += 32;
  1878. break;
  1879. case CHIP_RV670:
  1880. tmp += 128;
  1881. break;
  1882. default:
  1883. break;
  1884. }
  1885. if (tmp > 256) {
  1886. tmp = 256;
  1887. }
  1888. WREG32(VGT_ES_PER_GS, 128);
  1889. WREG32(VGT_GS_PER_ES, tmp);
  1890. WREG32(VGT_GS_PER_VS, 2);
  1891. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1892. /* more default values. 2D/3D driver should adjust as needed */
  1893. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1894. WREG32(VGT_STRMOUT_EN, 0);
  1895. WREG32(SX_MISC, 0);
  1896. WREG32(PA_SC_MODE_CNTL, 0);
  1897. WREG32(PA_SC_AA_CONFIG, 0);
  1898. WREG32(PA_SC_LINE_STIPPLE, 0);
  1899. WREG32(SPI_INPUT_Z, 0);
  1900. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1901. WREG32(CB_COLOR7_FRAG, 0);
  1902. /* Clear render buffer base addresses */
  1903. WREG32(CB_COLOR0_BASE, 0);
  1904. WREG32(CB_COLOR1_BASE, 0);
  1905. WREG32(CB_COLOR2_BASE, 0);
  1906. WREG32(CB_COLOR3_BASE, 0);
  1907. WREG32(CB_COLOR4_BASE, 0);
  1908. WREG32(CB_COLOR5_BASE, 0);
  1909. WREG32(CB_COLOR6_BASE, 0);
  1910. WREG32(CB_COLOR7_BASE, 0);
  1911. WREG32(CB_COLOR7_FRAG, 0);
  1912. switch (rdev->family) {
  1913. case CHIP_RV610:
  1914. case CHIP_RV620:
  1915. case CHIP_RS780:
  1916. case CHIP_RS880:
  1917. tmp = TC_L2_SIZE(8);
  1918. break;
  1919. case CHIP_RV630:
  1920. case CHIP_RV635:
  1921. tmp = TC_L2_SIZE(4);
  1922. break;
  1923. case CHIP_R600:
  1924. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1925. break;
  1926. default:
  1927. tmp = TC_L2_SIZE(0);
  1928. break;
  1929. }
  1930. WREG32(TC_CNTL, tmp);
  1931. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1932. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1933. tmp = RREG32(ARB_POP);
  1934. tmp |= ENABLE_TC128;
  1935. WREG32(ARB_POP, tmp);
  1936. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1937. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1938. NUM_CLIP_SEQ(3)));
  1939. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1940. WREG32(VC_ENHANCE, 0);
  1941. }
  1942. /*
  1943. * Indirect registers accessor
  1944. */
  1945. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1946. {
  1947. u32 r;
  1948. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1949. (void)RREG32(PCIE_PORT_INDEX);
  1950. r = RREG32(PCIE_PORT_DATA);
  1951. return r;
  1952. }
  1953. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1954. {
  1955. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1956. (void)RREG32(PCIE_PORT_INDEX);
  1957. WREG32(PCIE_PORT_DATA, (v));
  1958. (void)RREG32(PCIE_PORT_DATA);
  1959. }
  1960. /*
  1961. * CP & Ring
  1962. */
  1963. void r600_cp_stop(struct radeon_device *rdev)
  1964. {
  1965. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1966. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1967. WREG32(SCRATCH_UMSK, 0);
  1968. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1969. }
  1970. int r600_init_microcode(struct radeon_device *rdev)
  1971. {
  1972. const char *chip_name;
  1973. const char *rlc_chip_name;
  1974. const char *smc_chip_name = "RV770";
  1975. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  1976. char fw_name[30];
  1977. int err;
  1978. DRM_DEBUG("\n");
  1979. switch (rdev->family) {
  1980. case CHIP_R600:
  1981. chip_name = "R600";
  1982. rlc_chip_name = "R600";
  1983. break;
  1984. case CHIP_RV610:
  1985. chip_name = "RV610";
  1986. rlc_chip_name = "R600";
  1987. break;
  1988. case CHIP_RV630:
  1989. chip_name = "RV630";
  1990. rlc_chip_name = "R600";
  1991. break;
  1992. case CHIP_RV620:
  1993. chip_name = "RV620";
  1994. rlc_chip_name = "R600";
  1995. break;
  1996. case CHIP_RV635:
  1997. chip_name = "RV635";
  1998. rlc_chip_name = "R600";
  1999. break;
  2000. case CHIP_RV670:
  2001. chip_name = "RV670";
  2002. rlc_chip_name = "R600";
  2003. break;
  2004. case CHIP_RS780:
  2005. case CHIP_RS880:
  2006. chip_name = "RS780";
  2007. rlc_chip_name = "R600";
  2008. break;
  2009. case CHIP_RV770:
  2010. chip_name = "RV770";
  2011. rlc_chip_name = "R700";
  2012. smc_chip_name = "RV770";
  2013. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2014. break;
  2015. case CHIP_RV730:
  2016. chip_name = "RV730";
  2017. rlc_chip_name = "R700";
  2018. smc_chip_name = "RV730";
  2019. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2020. break;
  2021. case CHIP_RV710:
  2022. chip_name = "RV710";
  2023. rlc_chip_name = "R700";
  2024. smc_chip_name = "RV710";
  2025. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2026. break;
  2027. case CHIP_RV740:
  2028. chip_name = "RV730";
  2029. rlc_chip_name = "R700";
  2030. smc_chip_name = "RV740";
  2031. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2032. break;
  2033. case CHIP_CEDAR:
  2034. chip_name = "CEDAR";
  2035. rlc_chip_name = "CEDAR";
  2036. smc_chip_name = "CEDAR";
  2037. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2038. break;
  2039. case CHIP_REDWOOD:
  2040. chip_name = "REDWOOD";
  2041. rlc_chip_name = "REDWOOD";
  2042. smc_chip_name = "REDWOOD";
  2043. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2044. break;
  2045. case CHIP_JUNIPER:
  2046. chip_name = "JUNIPER";
  2047. rlc_chip_name = "JUNIPER";
  2048. smc_chip_name = "JUNIPER";
  2049. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2050. break;
  2051. case CHIP_CYPRESS:
  2052. case CHIP_HEMLOCK:
  2053. chip_name = "CYPRESS";
  2054. rlc_chip_name = "CYPRESS";
  2055. smc_chip_name = "CYPRESS";
  2056. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2057. break;
  2058. case CHIP_PALM:
  2059. chip_name = "PALM";
  2060. rlc_chip_name = "SUMO";
  2061. break;
  2062. case CHIP_SUMO:
  2063. chip_name = "SUMO";
  2064. rlc_chip_name = "SUMO";
  2065. break;
  2066. case CHIP_SUMO2:
  2067. chip_name = "SUMO2";
  2068. rlc_chip_name = "SUMO";
  2069. break;
  2070. default: BUG();
  2071. }
  2072. if (rdev->family >= CHIP_CEDAR) {
  2073. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2074. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2075. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2076. } else if (rdev->family >= CHIP_RV770) {
  2077. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2078. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2079. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2080. } else {
  2081. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2082. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2083. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2084. }
  2085. DRM_INFO("Loading %s Microcode\n", chip_name);
  2086. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2087. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2088. if (err)
  2089. goto out;
  2090. if (rdev->pfp_fw->size != pfp_req_size) {
  2091. printk(KERN_ERR
  2092. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2093. rdev->pfp_fw->size, fw_name);
  2094. err = -EINVAL;
  2095. goto out;
  2096. }
  2097. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2098. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2099. if (err)
  2100. goto out;
  2101. if (rdev->me_fw->size != me_req_size) {
  2102. printk(KERN_ERR
  2103. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2104. rdev->me_fw->size, fw_name);
  2105. err = -EINVAL;
  2106. }
  2107. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2108. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2109. if (err)
  2110. goto out;
  2111. if (rdev->rlc_fw->size != rlc_req_size) {
  2112. printk(KERN_ERR
  2113. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2114. rdev->rlc_fw->size, fw_name);
  2115. err = -EINVAL;
  2116. }
  2117. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2118. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2119. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2120. if (err)
  2121. goto out;
  2122. if (rdev->smc_fw->size != smc_req_size) {
  2123. printk(KERN_ERR
  2124. "smc: Bogus length %zu in firmware \"%s\"\n",
  2125. rdev->smc_fw->size, fw_name);
  2126. err = -EINVAL;
  2127. }
  2128. }
  2129. out:
  2130. if (err) {
  2131. if (err != -EINVAL)
  2132. printk(KERN_ERR
  2133. "r600_cp: Failed to load firmware \"%s\"\n",
  2134. fw_name);
  2135. release_firmware(rdev->pfp_fw);
  2136. rdev->pfp_fw = NULL;
  2137. release_firmware(rdev->me_fw);
  2138. rdev->me_fw = NULL;
  2139. release_firmware(rdev->rlc_fw);
  2140. rdev->rlc_fw = NULL;
  2141. release_firmware(rdev->smc_fw);
  2142. rdev->smc_fw = NULL;
  2143. }
  2144. return err;
  2145. }
  2146. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2147. {
  2148. const __be32 *fw_data;
  2149. int i;
  2150. if (!rdev->me_fw || !rdev->pfp_fw)
  2151. return -EINVAL;
  2152. r600_cp_stop(rdev);
  2153. WREG32(CP_RB_CNTL,
  2154. #ifdef __BIG_ENDIAN
  2155. BUF_SWAP_32BIT |
  2156. #endif
  2157. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2158. /* Reset cp */
  2159. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2160. RREG32(GRBM_SOFT_RESET);
  2161. mdelay(15);
  2162. WREG32(GRBM_SOFT_RESET, 0);
  2163. WREG32(CP_ME_RAM_WADDR, 0);
  2164. fw_data = (const __be32 *)rdev->me_fw->data;
  2165. WREG32(CP_ME_RAM_WADDR, 0);
  2166. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2167. WREG32(CP_ME_RAM_DATA,
  2168. be32_to_cpup(fw_data++));
  2169. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2170. WREG32(CP_PFP_UCODE_ADDR, 0);
  2171. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2172. WREG32(CP_PFP_UCODE_DATA,
  2173. be32_to_cpup(fw_data++));
  2174. WREG32(CP_PFP_UCODE_ADDR, 0);
  2175. WREG32(CP_ME_RAM_WADDR, 0);
  2176. WREG32(CP_ME_RAM_RADDR, 0);
  2177. return 0;
  2178. }
  2179. int r600_cp_start(struct radeon_device *rdev)
  2180. {
  2181. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2182. int r;
  2183. uint32_t cp_me;
  2184. r = radeon_ring_lock(rdev, ring, 7);
  2185. if (r) {
  2186. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2187. return r;
  2188. }
  2189. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2190. radeon_ring_write(ring, 0x1);
  2191. if (rdev->family >= CHIP_RV770) {
  2192. radeon_ring_write(ring, 0x0);
  2193. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2194. } else {
  2195. radeon_ring_write(ring, 0x3);
  2196. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2197. }
  2198. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2199. radeon_ring_write(ring, 0);
  2200. radeon_ring_write(ring, 0);
  2201. radeon_ring_unlock_commit(rdev, ring);
  2202. cp_me = 0xff;
  2203. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2204. return 0;
  2205. }
  2206. int r600_cp_resume(struct radeon_device *rdev)
  2207. {
  2208. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2209. u32 tmp;
  2210. u32 rb_bufsz;
  2211. int r;
  2212. /* Reset cp */
  2213. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2214. RREG32(GRBM_SOFT_RESET);
  2215. mdelay(15);
  2216. WREG32(GRBM_SOFT_RESET, 0);
  2217. /* Set ring buffer size */
  2218. rb_bufsz = drm_order(ring->ring_size / 8);
  2219. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2220. #ifdef __BIG_ENDIAN
  2221. tmp |= BUF_SWAP_32BIT;
  2222. #endif
  2223. WREG32(CP_RB_CNTL, tmp);
  2224. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2225. /* Set the write pointer delay */
  2226. WREG32(CP_RB_WPTR_DELAY, 0);
  2227. /* Initialize the ring buffer's read and write pointers */
  2228. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2229. WREG32(CP_RB_RPTR_WR, 0);
  2230. ring->wptr = 0;
  2231. WREG32(CP_RB_WPTR, ring->wptr);
  2232. /* set the wb address whether it's enabled or not */
  2233. WREG32(CP_RB_RPTR_ADDR,
  2234. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2235. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2236. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2237. if (rdev->wb.enabled)
  2238. WREG32(SCRATCH_UMSK, 0xff);
  2239. else {
  2240. tmp |= RB_NO_UPDATE;
  2241. WREG32(SCRATCH_UMSK, 0);
  2242. }
  2243. mdelay(1);
  2244. WREG32(CP_RB_CNTL, tmp);
  2245. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2246. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2247. ring->rptr = RREG32(CP_RB_RPTR);
  2248. r600_cp_start(rdev);
  2249. ring->ready = true;
  2250. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2251. if (r) {
  2252. ring->ready = false;
  2253. return r;
  2254. }
  2255. return 0;
  2256. }
  2257. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2258. {
  2259. u32 rb_bufsz;
  2260. int r;
  2261. /* Align ring size */
  2262. rb_bufsz = drm_order(ring_size / 8);
  2263. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2264. ring->ring_size = ring_size;
  2265. ring->align_mask = 16 - 1;
  2266. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2267. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2268. if (r) {
  2269. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2270. ring->rptr_save_reg = 0;
  2271. }
  2272. }
  2273. }
  2274. void r600_cp_fini(struct radeon_device *rdev)
  2275. {
  2276. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2277. r600_cp_stop(rdev);
  2278. radeon_ring_fini(rdev, ring);
  2279. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2280. }
  2281. /*
  2282. * DMA
  2283. * Starting with R600, the GPU has an asynchronous
  2284. * DMA engine. The programming model is very similar
  2285. * to the 3D engine (ring buffer, IBs, etc.), but the
  2286. * DMA controller has it's own packet format that is
  2287. * different form the PM4 format used by the 3D engine.
  2288. * It supports copying data, writing embedded data,
  2289. * solid fills, and a number of other things. It also
  2290. * has support for tiling/detiling of buffers.
  2291. */
  2292. /**
  2293. * r600_dma_stop - stop the async dma engine
  2294. *
  2295. * @rdev: radeon_device pointer
  2296. *
  2297. * Stop the async dma engine (r6xx-evergreen).
  2298. */
  2299. void r600_dma_stop(struct radeon_device *rdev)
  2300. {
  2301. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2302. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2303. rb_cntl &= ~DMA_RB_ENABLE;
  2304. WREG32(DMA_RB_CNTL, rb_cntl);
  2305. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2306. }
  2307. /**
  2308. * r600_dma_resume - setup and start the async dma engine
  2309. *
  2310. * @rdev: radeon_device pointer
  2311. *
  2312. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2313. * Returns 0 for success, error for failure.
  2314. */
  2315. int r600_dma_resume(struct radeon_device *rdev)
  2316. {
  2317. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2318. u32 rb_cntl, dma_cntl, ib_cntl;
  2319. u32 rb_bufsz;
  2320. int r;
  2321. /* Reset dma */
  2322. if (rdev->family >= CHIP_RV770)
  2323. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2324. else
  2325. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2326. RREG32(SRBM_SOFT_RESET);
  2327. udelay(50);
  2328. WREG32(SRBM_SOFT_RESET, 0);
  2329. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2330. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2331. /* Set ring buffer size in dwords */
  2332. rb_bufsz = drm_order(ring->ring_size / 4);
  2333. rb_cntl = rb_bufsz << 1;
  2334. #ifdef __BIG_ENDIAN
  2335. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2336. #endif
  2337. WREG32(DMA_RB_CNTL, rb_cntl);
  2338. /* Initialize the ring buffer's read and write pointers */
  2339. WREG32(DMA_RB_RPTR, 0);
  2340. WREG32(DMA_RB_WPTR, 0);
  2341. /* set the wb address whether it's enabled or not */
  2342. WREG32(DMA_RB_RPTR_ADDR_HI,
  2343. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2344. WREG32(DMA_RB_RPTR_ADDR_LO,
  2345. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2346. if (rdev->wb.enabled)
  2347. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2348. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2349. /* enable DMA IBs */
  2350. ib_cntl = DMA_IB_ENABLE;
  2351. #ifdef __BIG_ENDIAN
  2352. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2353. #endif
  2354. WREG32(DMA_IB_CNTL, ib_cntl);
  2355. dma_cntl = RREG32(DMA_CNTL);
  2356. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2357. WREG32(DMA_CNTL, dma_cntl);
  2358. if (rdev->family >= CHIP_RV770)
  2359. WREG32(DMA_MODE, 1);
  2360. ring->wptr = 0;
  2361. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2362. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2363. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2364. ring->ready = true;
  2365. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2366. if (r) {
  2367. ring->ready = false;
  2368. return r;
  2369. }
  2370. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2371. return 0;
  2372. }
  2373. /**
  2374. * r600_dma_fini - tear down the async dma engine
  2375. *
  2376. * @rdev: radeon_device pointer
  2377. *
  2378. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2379. */
  2380. void r600_dma_fini(struct radeon_device *rdev)
  2381. {
  2382. r600_dma_stop(rdev);
  2383. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2384. }
  2385. /*
  2386. * UVD
  2387. */
  2388. int r600_uvd_rbc_start(struct radeon_device *rdev)
  2389. {
  2390. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2391. uint64_t rptr_addr;
  2392. uint32_t rb_bufsz, tmp;
  2393. int r;
  2394. rptr_addr = rdev->wb.gpu_addr + R600_WB_UVD_RPTR_OFFSET;
  2395. if (upper_32_bits(rptr_addr) != upper_32_bits(ring->gpu_addr)) {
  2396. DRM_ERROR("UVD ring and rptr not in the same 4GB segment!\n");
  2397. return -EINVAL;
  2398. }
  2399. /* force RBC into idle state */
  2400. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2401. /* Set the write pointer delay */
  2402. WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
  2403. /* set the wb address */
  2404. WREG32(UVD_RBC_RB_RPTR_ADDR, rptr_addr >> 2);
  2405. /* programm the 4GB memory segment for rptr and ring buffer */
  2406. WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(rptr_addr) |
  2407. (0x7 << 16) | (0x1 << 31));
  2408. /* Initialize the ring buffer's read and write pointers */
  2409. WREG32(UVD_RBC_RB_RPTR, 0x0);
  2410. ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
  2411. WREG32(UVD_RBC_RB_WPTR, ring->wptr);
  2412. /* set the ring address */
  2413. WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
  2414. /* Set ring buffer size */
  2415. rb_bufsz = drm_order(ring->ring_size);
  2416. rb_bufsz = (0x1 << 8) | rb_bufsz;
  2417. WREG32(UVD_RBC_RB_CNTL, rb_bufsz);
  2418. ring->ready = true;
  2419. r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
  2420. if (r) {
  2421. ring->ready = false;
  2422. return r;
  2423. }
  2424. r = radeon_ring_lock(rdev, ring, 10);
  2425. if (r) {
  2426. DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
  2427. return r;
  2428. }
  2429. tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  2430. radeon_ring_write(ring, tmp);
  2431. radeon_ring_write(ring, 0xFFFFF);
  2432. tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  2433. radeon_ring_write(ring, tmp);
  2434. radeon_ring_write(ring, 0xFFFFF);
  2435. tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  2436. radeon_ring_write(ring, tmp);
  2437. radeon_ring_write(ring, 0xFFFFF);
  2438. /* Clear timeout status bits */
  2439. radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
  2440. radeon_ring_write(ring, 0x8);
  2441. radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
  2442. radeon_ring_write(ring, 3);
  2443. radeon_ring_unlock_commit(rdev, ring);
  2444. return 0;
  2445. }
  2446. void r600_uvd_rbc_stop(struct radeon_device *rdev)
  2447. {
  2448. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2449. /* force RBC into idle state */
  2450. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2451. ring->ready = false;
  2452. }
  2453. int r600_uvd_init(struct radeon_device *rdev)
  2454. {
  2455. int i, j, r;
  2456. /* disable byte swapping */
  2457. u32 lmi_swap_cntl = 0;
  2458. u32 mp_swap_cntl = 0;
  2459. /* raise clocks while booting up the VCPU */
  2460. radeon_set_uvd_clocks(rdev, 53300, 40000);
  2461. /* disable clock gating */
  2462. WREG32(UVD_CGC_GATE, 0);
  2463. /* disable interupt */
  2464. WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
  2465. /* put LMI, VCPU, RBC etc... into reset */
  2466. WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
  2467. LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
  2468. CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
  2469. mdelay(5);
  2470. /* take UVD block out of reset */
  2471. WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
  2472. mdelay(5);
  2473. /* initialize UVD memory controller */
  2474. WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  2475. (1 << 21) | (1 << 9) | (1 << 20));
  2476. #ifdef __BIG_ENDIAN
  2477. /* swap (8 in 32) RB and IB */
  2478. lmi_swap_cntl = 0xa;
  2479. mp_swap_cntl = 0;
  2480. #endif
  2481. WREG32(UVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  2482. WREG32(UVD_MP_SWAP_CNTL, mp_swap_cntl);
  2483. WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
  2484. WREG32(UVD_MPC_SET_MUXA1, 0x0);
  2485. WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
  2486. WREG32(UVD_MPC_SET_MUXB1, 0x0);
  2487. WREG32(UVD_MPC_SET_ALU, 0);
  2488. WREG32(UVD_MPC_SET_MUX, 0x88);
  2489. /* Stall UMC */
  2490. WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  2491. WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
  2492. /* take all subblocks out of reset, except VCPU */
  2493. WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
  2494. mdelay(5);
  2495. /* enable VCPU clock */
  2496. WREG32(UVD_VCPU_CNTL, 1 << 9);
  2497. /* enable UMC */
  2498. WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
  2499. /* boot up the VCPU */
  2500. WREG32(UVD_SOFT_RESET, 0);
  2501. mdelay(10);
  2502. WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
  2503. for (i = 0; i < 10; ++i) {
  2504. uint32_t status;
  2505. for (j = 0; j < 100; ++j) {
  2506. status = RREG32(UVD_STATUS);
  2507. if (status & 2)
  2508. break;
  2509. mdelay(10);
  2510. }
  2511. r = 0;
  2512. if (status & 2)
  2513. break;
  2514. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  2515. WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
  2516. mdelay(10);
  2517. WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
  2518. mdelay(10);
  2519. r = -1;
  2520. }
  2521. if (r) {
  2522. DRM_ERROR("UVD not responding, giving up!!!\n");
  2523. radeon_set_uvd_clocks(rdev, 0, 0);
  2524. return r;
  2525. }
  2526. /* enable interupt */
  2527. WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
  2528. r = r600_uvd_rbc_start(rdev);
  2529. if (!r)
  2530. DRM_INFO("UVD initialized successfully.\n");
  2531. /* lower clocks again */
  2532. radeon_set_uvd_clocks(rdev, 0, 0);
  2533. return r;
  2534. }
  2535. /*
  2536. * GPU scratch registers helpers function.
  2537. */
  2538. void r600_scratch_init(struct radeon_device *rdev)
  2539. {
  2540. int i;
  2541. rdev->scratch.num_reg = 7;
  2542. rdev->scratch.reg_base = SCRATCH_REG0;
  2543. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2544. rdev->scratch.free[i] = true;
  2545. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2546. }
  2547. }
  2548. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2549. {
  2550. uint32_t scratch;
  2551. uint32_t tmp = 0;
  2552. unsigned i;
  2553. int r;
  2554. r = radeon_scratch_get(rdev, &scratch);
  2555. if (r) {
  2556. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2557. return r;
  2558. }
  2559. WREG32(scratch, 0xCAFEDEAD);
  2560. r = radeon_ring_lock(rdev, ring, 3);
  2561. if (r) {
  2562. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2563. radeon_scratch_free(rdev, scratch);
  2564. return r;
  2565. }
  2566. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2567. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2568. radeon_ring_write(ring, 0xDEADBEEF);
  2569. radeon_ring_unlock_commit(rdev, ring);
  2570. for (i = 0; i < rdev->usec_timeout; i++) {
  2571. tmp = RREG32(scratch);
  2572. if (tmp == 0xDEADBEEF)
  2573. break;
  2574. DRM_UDELAY(1);
  2575. }
  2576. if (i < rdev->usec_timeout) {
  2577. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2578. } else {
  2579. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2580. ring->idx, scratch, tmp);
  2581. r = -EINVAL;
  2582. }
  2583. radeon_scratch_free(rdev, scratch);
  2584. return r;
  2585. }
  2586. /**
  2587. * r600_dma_ring_test - simple async dma engine test
  2588. *
  2589. * @rdev: radeon_device pointer
  2590. * @ring: radeon_ring structure holding ring information
  2591. *
  2592. * Test the DMA engine by writing using it to write an
  2593. * value to memory. (r6xx-SI).
  2594. * Returns 0 for success, error for failure.
  2595. */
  2596. int r600_dma_ring_test(struct radeon_device *rdev,
  2597. struct radeon_ring *ring)
  2598. {
  2599. unsigned i;
  2600. int r;
  2601. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2602. u32 tmp;
  2603. if (!ptr) {
  2604. DRM_ERROR("invalid vram scratch pointer\n");
  2605. return -EINVAL;
  2606. }
  2607. tmp = 0xCAFEDEAD;
  2608. writel(tmp, ptr);
  2609. r = radeon_ring_lock(rdev, ring, 4);
  2610. if (r) {
  2611. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2612. return r;
  2613. }
  2614. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2615. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2616. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2617. radeon_ring_write(ring, 0xDEADBEEF);
  2618. radeon_ring_unlock_commit(rdev, ring);
  2619. for (i = 0; i < rdev->usec_timeout; i++) {
  2620. tmp = readl(ptr);
  2621. if (tmp == 0xDEADBEEF)
  2622. break;
  2623. DRM_UDELAY(1);
  2624. }
  2625. if (i < rdev->usec_timeout) {
  2626. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2627. } else {
  2628. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2629. ring->idx, tmp);
  2630. r = -EINVAL;
  2631. }
  2632. return r;
  2633. }
  2634. int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2635. {
  2636. uint32_t tmp = 0;
  2637. unsigned i;
  2638. int r;
  2639. WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
  2640. r = radeon_ring_lock(rdev, ring, 3);
  2641. if (r) {
  2642. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
  2643. ring->idx, r);
  2644. return r;
  2645. }
  2646. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2647. radeon_ring_write(ring, 0xDEADBEEF);
  2648. radeon_ring_unlock_commit(rdev, ring);
  2649. for (i = 0; i < rdev->usec_timeout; i++) {
  2650. tmp = RREG32(UVD_CONTEXT_ID);
  2651. if (tmp == 0xDEADBEEF)
  2652. break;
  2653. DRM_UDELAY(1);
  2654. }
  2655. if (i < rdev->usec_timeout) {
  2656. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  2657. ring->idx, i);
  2658. } else {
  2659. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2660. ring->idx, tmp);
  2661. r = -EINVAL;
  2662. }
  2663. return r;
  2664. }
  2665. /*
  2666. * CP fences/semaphores
  2667. */
  2668. void r600_fence_ring_emit(struct radeon_device *rdev,
  2669. struct radeon_fence *fence)
  2670. {
  2671. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2672. if (rdev->wb.use_event) {
  2673. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2674. /* flush read cache over gart */
  2675. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2676. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2677. PACKET3_VC_ACTION_ENA |
  2678. PACKET3_SH_ACTION_ENA);
  2679. radeon_ring_write(ring, 0xFFFFFFFF);
  2680. radeon_ring_write(ring, 0);
  2681. radeon_ring_write(ring, 10); /* poll interval */
  2682. /* EVENT_WRITE_EOP - flush caches, send int */
  2683. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2684. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2685. radeon_ring_write(ring, addr & 0xffffffff);
  2686. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2687. radeon_ring_write(ring, fence->seq);
  2688. radeon_ring_write(ring, 0);
  2689. } else {
  2690. /* flush read cache over gart */
  2691. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2692. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2693. PACKET3_VC_ACTION_ENA |
  2694. PACKET3_SH_ACTION_ENA);
  2695. radeon_ring_write(ring, 0xFFFFFFFF);
  2696. radeon_ring_write(ring, 0);
  2697. radeon_ring_write(ring, 10); /* poll interval */
  2698. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2699. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2700. /* wait for 3D idle clean */
  2701. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2702. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2703. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2704. /* Emit fence sequence & fire IRQ */
  2705. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2706. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2707. radeon_ring_write(ring, fence->seq);
  2708. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2709. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2710. radeon_ring_write(ring, RB_INT_STAT);
  2711. }
  2712. }
  2713. void r600_uvd_fence_emit(struct radeon_device *rdev,
  2714. struct radeon_fence *fence)
  2715. {
  2716. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2717. uint64_t addr = rdev->fence_drv[fence->ring].gpu_addr;
  2718. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2719. radeon_ring_write(ring, fence->seq);
  2720. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2721. radeon_ring_write(ring, addr & 0xffffffff);
  2722. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2723. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2724. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2725. radeon_ring_write(ring, 0);
  2726. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2727. radeon_ring_write(ring, 0);
  2728. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2729. radeon_ring_write(ring, 0);
  2730. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2731. radeon_ring_write(ring, 2);
  2732. return;
  2733. }
  2734. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2735. struct radeon_ring *ring,
  2736. struct radeon_semaphore *semaphore,
  2737. bool emit_wait)
  2738. {
  2739. uint64_t addr = semaphore->gpu_addr;
  2740. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2741. if (rdev->family < CHIP_CAYMAN)
  2742. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2743. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2744. radeon_ring_write(ring, addr & 0xffffffff);
  2745. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2746. }
  2747. /*
  2748. * DMA fences/semaphores
  2749. */
  2750. /**
  2751. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2752. *
  2753. * @rdev: radeon_device pointer
  2754. * @fence: radeon fence object
  2755. *
  2756. * Add a DMA fence packet to the ring to write
  2757. * the fence seq number and DMA trap packet to generate
  2758. * an interrupt if needed (r6xx-r7xx).
  2759. */
  2760. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2761. struct radeon_fence *fence)
  2762. {
  2763. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2764. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2765. /* write the fence */
  2766. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2767. radeon_ring_write(ring, addr & 0xfffffffc);
  2768. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2769. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2770. /* generate an interrupt */
  2771. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2772. }
  2773. /**
  2774. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2775. *
  2776. * @rdev: radeon_device pointer
  2777. * @ring: radeon_ring structure holding ring information
  2778. * @semaphore: radeon semaphore object
  2779. * @emit_wait: wait or signal semaphore
  2780. *
  2781. * Add a DMA semaphore packet to the ring wait on or signal
  2782. * other rings (r6xx-SI).
  2783. */
  2784. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2785. struct radeon_ring *ring,
  2786. struct radeon_semaphore *semaphore,
  2787. bool emit_wait)
  2788. {
  2789. u64 addr = semaphore->gpu_addr;
  2790. u32 s = emit_wait ? 0 : 1;
  2791. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2792. radeon_ring_write(ring, addr & 0xfffffffc);
  2793. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2794. }
  2795. void r600_uvd_semaphore_emit(struct radeon_device *rdev,
  2796. struct radeon_ring *ring,
  2797. struct radeon_semaphore *semaphore,
  2798. bool emit_wait)
  2799. {
  2800. uint64_t addr = semaphore->gpu_addr;
  2801. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  2802. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  2803. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  2804. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  2805. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  2806. radeon_ring_write(ring, emit_wait ? 1 : 0);
  2807. }
  2808. int r600_copy_blit(struct radeon_device *rdev,
  2809. uint64_t src_offset,
  2810. uint64_t dst_offset,
  2811. unsigned num_gpu_pages,
  2812. struct radeon_fence **fence)
  2813. {
  2814. struct radeon_semaphore *sem = NULL;
  2815. struct radeon_sa_bo *vb = NULL;
  2816. int r;
  2817. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2818. if (r) {
  2819. return r;
  2820. }
  2821. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2822. r600_blit_done_copy(rdev, fence, vb, sem);
  2823. return 0;
  2824. }
  2825. /**
  2826. * r600_copy_cpdma - copy pages using the CP DMA engine
  2827. *
  2828. * @rdev: radeon_device pointer
  2829. * @src_offset: src GPU address
  2830. * @dst_offset: dst GPU address
  2831. * @num_gpu_pages: number of GPU pages to xfer
  2832. * @fence: radeon fence object
  2833. *
  2834. * Copy GPU paging using the CP DMA engine (r6xx+).
  2835. * Used by the radeon ttm implementation to move pages if
  2836. * registered as the asic copy callback.
  2837. */
  2838. int r600_copy_cpdma(struct radeon_device *rdev,
  2839. uint64_t src_offset, uint64_t dst_offset,
  2840. unsigned num_gpu_pages,
  2841. struct radeon_fence **fence)
  2842. {
  2843. struct radeon_semaphore *sem = NULL;
  2844. int ring_index = rdev->asic->copy.blit_ring_index;
  2845. struct radeon_ring *ring = &rdev->ring[ring_index];
  2846. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2847. int i, num_loops;
  2848. int r = 0;
  2849. r = radeon_semaphore_create(rdev, &sem);
  2850. if (r) {
  2851. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2852. return r;
  2853. }
  2854. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2855. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2856. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 21);
  2857. if (r) {
  2858. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2859. radeon_semaphore_free(rdev, &sem, NULL);
  2860. return r;
  2861. }
  2862. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2863. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2864. ring->idx);
  2865. radeon_fence_note_sync(*fence, ring->idx);
  2866. } else {
  2867. radeon_semaphore_free(rdev, &sem, NULL);
  2868. }
  2869. for (i = 0; i < num_loops; i++) {
  2870. cur_size_in_bytes = size_in_bytes;
  2871. if (cur_size_in_bytes > 0x1fffff)
  2872. cur_size_in_bytes = 0x1fffff;
  2873. size_in_bytes -= cur_size_in_bytes;
  2874. tmp = upper_32_bits(src_offset) & 0xff;
  2875. if (size_in_bytes == 0)
  2876. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2877. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2878. radeon_ring_write(ring, src_offset & 0xffffffff);
  2879. radeon_ring_write(ring, tmp);
  2880. radeon_ring_write(ring, dst_offset & 0xffffffff);
  2881. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2882. radeon_ring_write(ring, cur_size_in_bytes);
  2883. src_offset += cur_size_in_bytes;
  2884. dst_offset += cur_size_in_bytes;
  2885. }
  2886. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2887. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2888. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2889. r = radeon_fence_emit(rdev, fence, ring->idx);
  2890. if (r) {
  2891. radeon_ring_unlock_undo(rdev, ring);
  2892. return r;
  2893. }
  2894. radeon_ring_unlock_commit(rdev, ring);
  2895. radeon_semaphore_free(rdev, &sem, *fence);
  2896. return r;
  2897. }
  2898. /**
  2899. * r600_copy_dma - copy pages using the DMA engine
  2900. *
  2901. * @rdev: radeon_device pointer
  2902. * @src_offset: src GPU address
  2903. * @dst_offset: dst GPU address
  2904. * @num_gpu_pages: number of GPU pages to xfer
  2905. * @fence: radeon fence object
  2906. *
  2907. * Copy GPU paging using the DMA engine (r6xx).
  2908. * Used by the radeon ttm implementation to move pages if
  2909. * registered as the asic copy callback.
  2910. */
  2911. int r600_copy_dma(struct radeon_device *rdev,
  2912. uint64_t src_offset, uint64_t dst_offset,
  2913. unsigned num_gpu_pages,
  2914. struct radeon_fence **fence)
  2915. {
  2916. struct radeon_semaphore *sem = NULL;
  2917. int ring_index = rdev->asic->copy.dma_ring_index;
  2918. struct radeon_ring *ring = &rdev->ring[ring_index];
  2919. u32 size_in_dw, cur_size_in_dw;
  2920. int i, num_loops;
  2921. int r = 0;
  2922. r = radeon_semaphore_create(rdev, &sem);
  2923. if (r) {
  2924. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2925. return r;
  2926. }
  2927. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2928. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2929. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2930. if (r) {
  2931. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2932. radeon_semaphore_free(rdev, &sem, NULL);
  2933. return r;
  2934. }
  2935. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2936. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2937. ring->idx);
  2938. radeon_fence_note_sync(*fence, ring->idx);
  2939. } else {
  2940. radeon_semaphore_free(rdev, &sem, NULL);
  2941. }
  2942. for (i = 0; i < num_loops; i++) {
  2943. cur_size_in_dw = size_in_dw;
  2944. if (cur_size_in_dw > 0xFFFE)
  2945. cur_size_in_dw = 0xFFFE;
  2946. size_in_dw -= cur_size_in_dw;
  2947. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2948. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2949. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2950. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2951. (upper_32_bits(src_offset) & 0xff)));
  2952. src_offset += cur_size_in_dw * 4;
  2953. dst_offset += cur_size_in_dw * 4;
  2954. }
  2955. r = radeon_fence_emit(rdev, fence, ring->idx);
  2956. if (r) {
  2957. radeon_ring_unlock_undo(rdev, ring);
  2958. return r;
  2959. }
  2960. radeon_ring_unlock_commit(rdev, ring);
  2961. radeon_semaphore_free(rdev, &sem, *fence);
  2962. return r;
  2963. }
  2964. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2965. uint32_t tiling_flags, uint32_t pitch,
  2966. uint32_t offset, uint32_t obj_size)
  2967. {
  2968. /* FIXME: implement */
  2969. return 0;
  2970. }
  2971. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2972. {
  2973. /* FIXME: implement */
  2974. }
  2975. static int r600_startup(struct radeon_device *rdev)
  2976. {
  2977. struct radeon_ring *ring;
  2978. int r;
  2979. /* enable pcie gen2 link */
  2980. r600_pcie_gen2_enable(rdev);
  2981. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2982. r = r600_init_microcode(rdev);
  2983. if (r) {
  2984. DRM_ERROR("Failed to load firmware!\n");
  2985. return r;
  2986. }
  2987. }
  2988. r = r600_vram_scratch_init(rdev);
  2989. if (r)
  2990. return r;
  2991. r600_mc_program(rdev);
  2992. if (rdev->flags & RADEON_IS_AGP) {
  2993. r600_agp_enable(rdev);
  2994. } else {
  2995. r = r600_pcie_gart_enable(rdev);
  2996. if (r)
  2997. return r;
  2998. }
  2999. r600_gpu_init(rdev);
  3000. r = r600_blit_init(rdev);
  3001. if (r) {
  3002. r600_blit_fini(rdev);
  3003. rdev->asic->copy.copy = NULL;
  3004. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3005. }
  3006. /* allocate wb buffer */
  3007. r = radeon_wb_init(rdev);
  3008. if (r)
  3009. return r;
  3010. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3011. if (r) {
  3012. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3013. return r;
  3014. }
  3015. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3016. if (r) {
  3017. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3018. return r;
  3019. }
  3020. /* Enable IRQ */
  3021. if (!rdev->irq.installed) {
  3022. r = radeon_irq_kms_init(rdev);
  3023. if (r)
  3024. return r;
  3025. }
  3026. r = r600_irq_init(rdev);
  3027. if (r) {
  3028. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3029. radeon_irq_kms_fini(rdev);
  3030. return r;
  3031. }
  3032. r600_irq_set(rdev);
  3033. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3034. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3035. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  3036. 0, 0xfffff, RADEON_CP_PACKET2);
  3037. if (r)
  3038. return r;
  3039. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3040. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3041. DMA_RB_RPTR, DMA_RB_WPTR,
  3042. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3043. if (r)
  3044. return r;
  3045. r = r600_cp_load_microcode(rdev);
  3046. if (r)
  3047. return r;
  3048. r = r600_cp_resume(rdev);
  3049. if (r)
  3050. return r;
  3051. r = r600_dma_resume(rdev);
  3052. if (r)
  3053. return r;
  3054. r = radeon_ib_pool_init(rdev);
  3055. if (r) {
  3056. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3057. return r;
  3058. }
  3059. r = r600_audio_init(rdev);
  3060. if (r) {
  3061. DRM_ERROR("radeon: audio init failed\n");
  3062. return r;
  3063. }
  3064. return 0;
  3065. }
  3066. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  3067. {
  3068. uint32_t temp;
  3069. temp = RREG32(CONFIG_CNTL);
  3070. if (state == false) {
  3071. temp &= ~(1<<0);
  3072. temp |= (1<<1);
  3073. } else {
  3074. temp &= ~(1<<1);
  3075. }
  3076. WREG32(CONFIG_CNTL, temp);
  3077. }
  3078. int r600_resume(struct radeon_device *rdev)
  3079. {
  3080. int r;
  3081. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  3082. * posting will perform necessary task to bring back GPU into good
  3083. * shape.
  3084. */
  3085. /* post card */
  3086. atom_asic_init(rdev->mode_info.atom_context);
  3087. rdev->accel_working = true;
  3088. r = r600_startup(rdev);
  3089. if (r) {
  3090. DRM_ERROR("r600 startup failed on resume\n");
  3091. rdev->accel_working = false;
  3092. return r;
  3093. }
  3094. return r;
  3095. }
  3096. int r600_suspend(struct radeon_device *rdev)
  3097. {
  3098. r600_audio_fini(rdev);
  3099. r600_cp_stop(rdev);
  3100. r600_dma_stop(rdev);
  3101. r600_irq_suspend(rdev);
  3102. radeon_wb_disable(rdev);
  3103. r600_pcie_gart_disable(rdev);
  3104. return 0;
  3105. }
  3106. /* Plan is to move initialization in that function and use
  3107. * helper function so that radeon_device_init pretty much
  3108. * do nothing more than calling asic specific function. This
  3109. * should also allow to remove a bunch of callback function
  3110. * like vram_info.
  3111. */
  3112. int r600_init(struct radeon_device *rdev)
  3113. {
  3114. int r;
  3115. if (r600_debugfs_mc_info_init(rdev)) {
  3116. DRM_ERROR("Failed to register debugfs file for mc !\n");
  3117. }
  3118. /* Read BIOS */
  3119. if (!radeon_get_bios(rdev)) {
  3120. if (ASIC_IS_AVIVO(rdev))
  3121. return -EINVAL;
  3122. }
  3123. /* Must be an ATOMBIOS */
  3124. if (!rdev->is_atom_bios) {
  3125. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  3126. return -EINVAL;
  3127. }
  3128. r = radeon_atombios_init(rdev);
  3129. if (r)
  3130. return r;
  3131. /* Post card if necessary */
  3132. if (!radeon_card_posted(rdev)) {
  3133. if (!rdev->bios) {
  3134. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3135. return -EINVAL;
  3136. }
  3137. DRM_INFO("GPU not posted. posting now...\n");
  3138. atom_asic_init(rdev->mode_info.atom_context);
  3139. }
  3140. /* Initialize scratch registers */
  3141. r600_scratch_init(rdev);
  3142. /* Initialize surface registers */
  3143. radeon_surface_init(rdev);
  3144. /* Initialize clocks */
  3145. radeon_get_clock_info(rdev->ddev);
  3146. /* Fence driver */
  3147. r = radeon_fence_driver_init(rdev);
  3148. if (r)
  3149. return r;
  3150. if (rdev->flags & RADEON_IS_AGP) {
  3151. r = radeon_agp_init(rdev);
  3152. if (r)
  3153. radeon_agp_disable(rdev);
  3154. }
  3155. r = r600_mc_init(rdev);
  3156. if (r)
  3157. return r;
  3158. /* Memory manager */
  3159. r = radeon_bo_init(rdev);
  3160. if (r)
  3161. return r;
  3162. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3163. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3164. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3165. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3166. rdev->ih.ring_obj = NULL;
  3167. r600_ih_ring_init(rdev, 64 * 1024);
  3168. r = r600_pcie_gart_init(rdev);
  3169. if (r)
  3170. return r;
  3171. rdev->accel_working = true;
  3172. r = r600_startup(rdev);
  3173. if (r) {
  3174. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3175. r600_cp_fini(rdev);
  3176. r600_dma_fini(rdev);
  3177. r600_irq_fini(rdev);
  3178. radeon_wb_fini(rdev);
  3179. radeon_ib_pool_fini(rdev);
  3180. radeon_irq_kms_fini(rdev);
  3181. r600_pcie_gart_fini(rdev);
  3182. rdev->accel_working = false;
  3183. }
  3184. return 0;
  3185. }
  3186. void r600_fini(struct radeon_device *rdev)
  3187. {
  3188. r600_audio_fini(rdev);
  3189. r600_blit_fini(rdev);
  3190. r600_cp_fini(rdev);
  3191. r600_dma_fini(rdev);
  3192. r600_irq_fini(rdev);
  3193. radeon_wb_fini(rdev);
  3194. radeon_ib_pool_fini(rdev);
  3195. radeon_irq_kms_fini(rdev);
  3196. r600_pcie_gart_fini(rdev);
  3197. r600_vram_scratch_fini(rdev);
  3198. radeon_agp_fini(rdev);
  3199. radeon_gem_fini(rdev);
  3200. radeon_fence_driver_fini(rdev);
  3201. radeon_bo_fini(rdev);
  3202. radeon_atombios_fini(rdev);
  3203. kfree(rdev->bios);
  3204. rdev->bios = NULL;
  3205. }
  3206. /*
  3207. * CS stuff
  3208. */
  3209. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3210. {
  3211. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3212. u32 next_rptr;
  3213. if (ring->rptr_save_reg) {
  3214. next_rptr = ring->wptr + 3 + 4;
  3215. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3216. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3217. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  3218. radeon_ring_write(ring, next_rptr);
  3219. } else if (rdev->wb.enabled) {
  3220. next_rptr = ring->wptr + 5 + 4;
  3221. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  3222. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3223. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  3224. radeon_ring_write(ring, next_rptr);
  3225. radeon_ring_write(ring, 0);
  3226. }
  3227. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3228. radeon_ring_write(ring,
  3229. #ifdef __BIG_ENDIAN
  3230. (2 << 0) |
  3231. #endif
  3232. (ib->gpu_addr & 0xFFFFFFFC));
  3233. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  3234. radeon_ring_write(ring, ib->length_dw);
  3235. }
  3236. void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3237. {
  3238. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3239. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
  3240. radeon_ring_write(ring, ib->gpu_addr);
  3241. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
  3242. radeon_ring_write(ring, ib->length_dw);
  3243. }
  3244. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3245. {
  3246. struct radeon_ib ib;
  3247. uint32_t scratch;
  3248. uint32_t tmp = 0;
  3249. unsigned i;
  3250. int r;
  3251. r = radeon_scratch_get(rdev, &scratch);
  3252. if (r) {
  3253. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3254. return r;
  3255. }
  3256. WREG32(scratch, 0xCAFEDEAD);
  3257. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3258. if (r) {
  3259. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3260. goto free_scratch;
  3261. }
  3262. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  3263. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  3264. ib.ptr[2] = 0xDEADBEEF;
  3265. ib.length_dw = 3;
  3266. r = radeon_ib_schedule(rdev, &ib, NULL);
  3267. if (r) {
  3268. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3269. goto free_ib;
  3270. }
  3271. r = radeon_fence_wait(ib.fence, false);
  3272. if (r) {
  3273. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3274. goto free_ib;
  3275. }
  3276. for (i = 0; i < rdev->usec_timeout; i++) {
  3277. tmp = RREG32(scratch);
  3278. if (tmp == 0xDEADBEEF)
  3279. break;
  3280. DRM_UDELAY(1);
  3281. }
  3282. if (i < rdev->usec_timeout) {
  3283. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3284. } else {
  3285. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3286. scratch, tmp);
  3287. r = -EINVAL;
  3288. }
  3289. free_ib:
  3290. radeon_ib_free(rdev, &ib);
  3291. free_scratch:
  3292. radeon_scratch_free(rdev, scratch);
  3293. return r;
  3294. }
  3295. /**
  3296. * r600_dma_ib_test - test an IB on the DMA engine
  3297. *
  3298. * @rdev: radeon_device pointer
  3299. * @ring: radeon_ring structure holding ring information
  3300. *
  3301. * Test a simple IB in the DMA ring (r6xx-SI).
  3302. * Returns 0 on success, error on failure.
  3303. */
  3304. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3305. {
  3306. struct radeon_ib ib;
  3307. unsigned i;
  3308. int r;
  3309. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3310. u32 tmp = 0;
  3311. if (!ptr) {
  3312. DRM_ERROR("invalid vram scratch pointer\n");
  3313. return -EINVAL;
  3314. }
  3315. tmp = 0xCAFEDEAD;
  3316. writel(tmp, ptr);
  3317. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3318. if (r) {
  3319. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3320. return r;
  3321. }
  3322. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  3323. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  3324. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  3325. ib.ptr[3] = 0xDEADBEEF;
  3326. ib.length_dw = 4;
  3327. r = radeon_ib_schedule(rdev, &ib, NULL);
  3328. if (r) {
  3329. radeon_ib_free(rdev, &ib);
  3330. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3331. return r;
  3332. }
  3333. r = radeon_fence_wait(ib.fence, false);
  3334. if (r) {
  3335. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3336. return r;
  3337. }
  3338. for (i = 0; i < rdev->usec_timeout; i++) {
  3339. tmp = readl(ptr);
  3340. if (tmp == 0xDEADBEEF)
  3341. break;
  3342. DRM_UDELAY(1);
  3343. }
  3344. if (i < rdev->usec_timeout) {
  3345. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3346. } else {
  3347. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  3348. r = -EINVAL;
  3349. }
  3350. radeon_ib_free(rdev, &ib);
  3351. return r;
  3352. }
  3353. int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3354. {
  3355. struct radeon_fence *fence = NULL;
  3356. int r;
  3357. r = radeon_set_uvd_clocks(rdev, 53300, 40000);
  3358. if (r) {
  3359. DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
  3360. return r;
  3361. }
  3362. r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
  3363. if (r) {
  3364. DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
  3365. goto error;
  3366. }
  3367. r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
  3368. if (r) {
  3369. DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
  3370. goto error;
  3371. }
  3372. r = radeon_fence_wait(fence, false);
  3373. if (r) {
  3374. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3375. goto error;
  3376. }
  3377. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  3378. error:
  3379. radeon_fence_unref(&fence);
  3380. radeon_set_uvd_clocks(rdev, 0, 0);
  3381. return r;
  3382. }
  3383. /**
  3384. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  3385. *
  3386. * @rdev: radeon_device pointer
  3387. * @ib: IB object to schedule
  3388. *
  3389. * Schedule an IB in the DMA ring (r6xx-r7xx).
  3390. */
  3391. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3392. {
  3393. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3394. if (rdev->wb.enabled) {
  3395. u32 next_rptr = ring->wptr + 4;
  3396. while ((next_rptr & 7) != 5)
  3397. next_rptr++;
  3398. next_rptr += 3;
  3399. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  3400. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3401. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3402. radeon_ring_write(ring, next_rptr);
  3403. }
  3404. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3405. * Pad as necessary with NOPs.
  3406. */
  3407. while ((ring->wptr & 7) != 5)
  3408. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3409. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  3410. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3411. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3412. }
  3413. /*
  3414. * Interrupts
  3415. *
  3416. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3417. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3418. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3419. * and host consumes. As the host irq handler processes interrupts, it
  3420. * increments the rptr. When the rptr catches up with the wptr, all the
  3421. * current interrupts have been processed.
  3422. */
  3423. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3424. {
  3425. u32 rb_bufsz;
  3426. /* Align ring size */
  3427. rb_bufsz = drm_order(ring_size / 4);
  3428. ring_size = (1 << rb_bufsz) * 4;
  3429. rdev->ih.ring_size = ring_size;
  3430. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3431. rdev->ih.rptr = 0;
  3432. }
  3433. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3434. {
  3435. int r;
  3436. /* Allocate ring buffer */
  3437. if (rdev->ih.ring_obj == NULL) {
  3438. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3439. PAGE_SIZE, true,
  3440. RADEON_GEM_DOMAIN_GTT,
  3441. NULL, &rdev->ih.ring_obj);
  3442. if (r) {
  3443. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3444. return r;
  3445. }
  3446. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3447. if (unlikely(r != 0))
  3448. return r;
  3449. r = radeon_bo_pin(rdev->ih.ring_obj,
  3450. RADEON_GEM_DOMAIN_GTT,
  3451. &rdev->ih.gpu_addr);
  3452. if (r) {
  3453. radeon_bo_unreserve(rdev->ih.ring_obj);
  3454. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3455. return r;
  3456. }
  3457. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3458. (void **)&rdev->ih.ring);
  3459. radeon_bo_unreserve(rdev->ih.ring_obj);
  3460. if (r) {
  3461. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3462. return r;
  3463. }
  3464. }
  3465. return 0;
  3466. }
  3467. void r600_ih_ring_fini(struct radeon_device *rdev)
  3468. {
  3469. int r;
  3470. if (rdev->ih.ring_obj) {
  3471. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3472. if (likely(r == 0)) {
  3473. radeon_bo_kunmap(rdev->ih.ring_obj);
  3474. radeon_bo_unpin(rdev->ih.ring_obj);
  3475. radeon_bo_unreserve(rdev->ih.ring_obj);
  3476. }
  3477. radeon_bo_unref(&rdev->ih.ring_obj);
  3478. rdev->ih.ring = NULL;
  3479. rdev->ih.ring_obj = NULL;
  3480. }
  3481. }
  3482. void r600_rlc_stop(struct radeon_device *rdev)
  3483. {
  3484. if ((rdev->family >= CHIP_RV770) &&
  3485. (rdev->family <= CHIP_RV740)) {
  3486. /* r7xx asics need to soft reset RLC before halting */
  3487. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3488. RREG32(SRBM_SOFT_RESET);
  3489. mdelay(15);
  3490. WREG32(SRBM_SOFT_RESET, 0);
  3491. RREG32(SRBM_SOFT_RESET);
  3492. }
  3493. WREG32(RLC_CNTL, 0);
  3494. }
  3495. static void r600_rlc_start(struct radeon_device *rdev)
  3496. {
  3497. WREG32(RLC_CNTL, RLC_ENABLE);
  3498. }
  3499. static int r600_rlc_resume(struct radeon_device *rdev)
  3500. {
  3501. u32 i;
  3502. const __be32 *fw_data;
  3503. if (!rdev->rlc_fw)
  3504. return -EINVAL;
  3505. r600_rlc_stop(rdev);
  3506. WREG32(RLC_HB_CNTL, 0);
  3507. WREG32(RLC_HB_BASE, 0);
  3508. WREG32(RLC_HB_RPTR, 0);
  3509. WREG32(RLC_HB_WPTR, 0);
  3510. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3511. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3512. WREG32(RLC_MC_CNTL, 0);
  3513. WREG32(RLC_UCODE_CNTL, 0);
  3514. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3515. if (rdev->family >= CHIP_RV770) {
  3516. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3517. WREG32(RLC_UCODE_ADDR, i);
  3518. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3519. }
  3520. } else {
  3521. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  3522. WREG32(RLC_UCODE_ADDR, i);
  3523. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3524. }
  3525. }
  3526. WREG32(RLC_UCODE_ADDR, 0);
  3527. r600_rlc_start(rdev);
  3528. return 0;
  3529. }
  3530. static void r600_enable_interrupts(struct radeon_device *rdev)
  3531. {
  3532. u32 ih_cntl = RREG32(IH_CNTL);
  3533. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3534. ih_cntl |= ENABLE_INTR;
  3535. ih_rb_cntl |= IH_RB_ENABLE;
  3536. WREG32(IH_CNTL, ih_cntl);
  3537. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3538. rdev->ih.enabled = true;
  3539. }
  3540. void r600_disable_interrupts(struct radeon_device *rdev)
  3541. {
  3542. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3543. u32 ih_cntl = RREG32(IH_CNTL);
  3544. ih_rb_cntl &= ~IH_RB_ENABLE;
  3545. ih_cntl &= ~ENABLE_INTR;
  3546. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3547. WREG32(IH_CNTL, ih_cntl);
  3548. /* set rptr, wptr to 0 */
  3549. WREG32(IH_RB_RPTR, 0);
  3550. WREG32(IH_RB_WPTR, 0);
  3551. rdev->ih.enabled = false;
  3552. rdev->ih.rptr = 0;
  3553. }
  3554. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3555. {
  3556. u32 tmp;
  3557. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3558. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3559. WREG32(DMA_CNTL, tmp);
  3560. WREG32(GRBM_INT_CNTL, 0);
  3561. WREG32(DxMODE_INT_MASK, 0);
  3562. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3563. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3564. if (ASIC_IS_DCE3(rdev)) {
  3565. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3566. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3567. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3568. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3569. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3570. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3571. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3572. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3573. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3574. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3575. if (ASIC_IS_DCE32(rdev)) {
  3576. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3577. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3578. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3579. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3580. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3581. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3582. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3583. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3584. } else {
  3585. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3586. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3587. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3588. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3589. }
  3590. } else {
  3591. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3592. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3593. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3594. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3595. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3596. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3597. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3598. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3599. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3600. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3601. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3602. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3603. }
  3604. }
  3605. int r600_irq_init(struct radeon_device *rdev)
  3606. {
  3607. int ret = 0;
  3608. int rb_bufsz;
  3609. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3610. /* allocate ring */
  3611. ret = r600_ih_ring_alloc(rdev);
  3612. if (ret)
  3613. return ret;
  3614. /* disable irqs */
  3615. r600_disable_interrupts(rdev);
  3616. /* init rlc */
  3617. if (rdev->family >= CHIP_CEDAR)
  3618. ret = evergreen_rlc_resume(rdev);
  3619. else
  3620. ret = r600_rlc_resume(rdev);
  3621. if (ret) {
  3622. r600_ih_ring_fini(rdev);
  3623. return ret;
  3624. }
  3625. /* setup interrupt control */
  3626. /* set dummy read address to ring address */
  3627. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3628. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3629. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3630. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3631. */
  3632. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3633. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3634. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3635. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3636. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3637. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3638. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3639. IH_WPTR_OVERFLOW_CLEAR |
  3640. (rb_bufsz << 1));
  3641. if (rdev->wb.enabled)
  3642. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3643. /* set the writeback address whether it's enabled or not */
  3644. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3645. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3646. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3647. /* set rptr, wptr to 0 */
  3648. WREG32(IH_RB_RPTR, 0);
  3649. WREG32(IH_RB_WPTR, 0);
  3650. /* Default settings for IH_CNTL (disabled at first) */
  3651. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3652. /* RPTR_REARM only works if msi's are enabled */
  3653. if (rdev->msi_enabled)
  3654. ih_cntl |= RPTR_REARM;
  3655. WREG32(IH_CNTL, ih_cntl);
  3656. /* force the active interrupt state to all disabled */
  3657. if (rdev->family >= CHIP_CEDAR)
  3658. evergreen_disable_interrupt_state(rdev);
  3659. else
  3660. r600_disable_interrupt_state(rdev);
  3661. /* at this point everything should be setup correctly to enable master */
  3662. pci_set_master(rdev->pdev);
  3663. /* enable irqs */
  3664. r600_enable_interrupts(rdev);
  3665. return ret;
  3666. }
  3667. void r600_irq_suspend(struct radeon_device *rdev)
  3668. {
  3669. r600_irq_disable(rdev);
  3670. r600_rlc_stop(rdev);
  3671. }
  3672. void r600_irq_fini(struct radeon_device *rdev)
  3673. {
  3674. r600_irq_suspend(rdev);
  3675. r600_ih_ring_fini(rdev);
  3676. }
  3677. int r600_irq_set(struct radeon_device *rdev)
  3678. {
  3679. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3680. u32 mode_int = 0;
  3681. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3682. u32 grbm_int_cntl = 0;
  3683. u32 hdmi0, hdmi1;
  3684. u32 d1grph = 0, d2grph = 0;
  3685. u32 dma_cntl;
  3686. u32 thermal_int = 0;
  3687. if (!rdev->irq.installed) {
  3688. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3689. return -EINVAL;
  3690. }
  3691. /* don't enable anything if the ih is disabled */
  3692. if (!rdev->ih.enabled) {
  3693. r600_disable_interrupts(rdev);
  3694. /* force the active interrupt state to all disabled */
  3695. r600_disable_interrupt_state(rdev);
  3696. return 0;
  3697. }
  3698. if (ASIC_IS_DCE3(rdev)) {
  3699. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3700. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3701. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3702. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3703. if (ASIC_IS_DCE32(rdev)) {
  3704. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3705. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3706. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3707. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3708. } else {
  3709. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3710. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3711. }
  3712. } else {
  3713. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3714. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3715. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3716. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3717. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3718. }
  3719. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3720. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3721. thermal_int = RREG32(CG_THERMAL_INT) &
  3722. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3723. } else if (rdev->family >= CHIP_RV770) {
  3724. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3725. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3726. }
  3727. if (rdev->irq.dpm_thermal) {
  3728. DRM_DEBUG("dpm thermal\n");
  3729. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3730. }
  3731. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3732. DRM_DEBUG("r600_irq_set: sw int\n");
  3733. cp_int_cntl |= RB_INT_ENABLE;
  3734. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3735. }
  3736. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3737. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3738. dma_cntl |= TRAP_ENABLE;
  3739. }
  3740. if (rdev->irq.crtc_vblank_int[0] ||
  3741. atomic_read(&rdev->irq.pflip[0])) {
  3742. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3743. mode_int |= D1MODE_VBLANK_INT_MASK;
  3744. }
  3745. if (rdev->irq.crtc_vblank_int[1] ||
  3746. atomic_read(&rdev->irq.pflip[1])) {
  3747. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3748. mode_int |= D2MODE_VBLANK_INT_MASK;
  3749. }
  3750. if (rdev->irq.hpd[0]) {
  3751. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3752. hpd1 |= DC_HPDx_INT_EN;
  3753. }
  3754. if (rdev->irq.hpd[1]) {
  3755. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3756. hpd2 |= DC_HPDx_INT_EN;
  3757. }
  3758. if (rdev->irq.hpd[2]) {
  3759. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3760. hpd3 |= DC_HPDx_INT_EN;
  3761. }
  3762. if (rdev->irq.hpd[3]) {
  3763. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3764. hpd4 |= DC_HPDx_INT_EN;
  3765. }
  3766. if (rdev->irq.hpd[4]) {
  3767. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3768. hpd5 |= DC_HPDx_INT_EN;
  3769. }
  3770. if (rdev->irq.hpd[5]) {
  3771. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3772. hpd6 |= DC_HPDx_INT_EN;
  3773. }
  3774. if (rdev->irq.afmt[0]) {
  3775. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3776. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3777. }
  3778. if (rdev->irq.afmt[1]) {
  3779. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3780. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3781. }
  3782. WREG32(CP_INT_CNTL, cp_int_cntl);
  3783. WREG32(DMA_CNTL, dma_cntl);
  3784. WREG32(DxMODE_INT_MASK, mode_int);
  3785. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3786. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3787. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3788. if (ASIC_IS_DCE3(rdev)) {
  3789. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3790. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3791. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3792. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3793. if (ASIC_IS_DCE32(rdev)) {
  3794. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3795. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3796. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3797. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3798. } else {
  3799. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3800. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3801. }
  3802. } else {
  3803. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3804. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3805. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3806. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3807. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3808. }
  3809. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3810. WREG32(CG_THERMAL_INT, thermal_int);
  3811. } else if (rdev->family >= CHIP_RV770) {
  3812. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3813. }
  3814. return 0;
  3815. }
  3816. static void r600_irq_ack(struct radeon_device *rdev)
  3817. {
  3818. u32 tmp;
  3819. if (ASIC_IS_DCE3(rdev)) {
  3820. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3821. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3822. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3823. if (ASIC_IS_DCE32(rdev)) {
  3824. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3825. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3826. } else {
  3827. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3828. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3829. }
  3830. } else {
  3831. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3832. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3833. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3834. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3835. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3836. }
  3837. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3838. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3839. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3840. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3841. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3842. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3843. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3844. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3845. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3846. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3847. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3848. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3849. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3850. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3851. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3852. if (ASIC_IS_DCE3(rdev)) {
  3853. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3854. tmp |= DC_HPDx_INT_ACK;
  3855. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3856. } else {
  3857. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3858. tmp |= DC_HPDx_INT_ACK;
  3859. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3860. }
  3861. }
  3862. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3863. if (ASIC_IS_DCE3(rdev)) {
  3864. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3865. tmp |= DC_HPDx_INT_ACK;
  3866. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3867. } else {
  3868. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3869. tmp |= DC_HPDx_INT_ACK;
  3870. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3871. }
  3872. }
  3873. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3874. if (ASIC_IS_DCE3(rdev)) {
  3875. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3876. tmp |= DC_HPDx_INT_ACK;
  3877. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3878. } else {
  3879. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3880. tmp |= DC_HPDx_INT_ACK;
  3881. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3882. }
  3883. }
  3884. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3885. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3886. tmp |= DC_HPDx_INT_ACK;
  3887. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3888. }
  3889. if (ASIC_IS_DCE32(rdev)) {
  3890. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3891. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3892. tmp |= DC_HPDx_INT_ACK;
  3893. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3894. }
  3895. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3896. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3897. tmp |= DC_HPDx_INT_ACK;
  3898. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3899. }
  3900. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3901. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3902. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3903. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3904. }
  3905. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3906. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3907. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3908. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3909. }
  3910. } else {
  3911. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3912. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3913. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3914. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3915. }
  3916. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3917. if (ASIC_IS_DCE3(rdev)) {
  3918. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3919. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3920. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3921. } else {
  3922. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3923. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3924. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3925. }
  3926. }
  3927. }
  3928. }
  3929. void r600_irq_disable(struct radeon_device *rdev)
  3930. {
  3931. r600_disable_interrupts(rdev);
  3932. /* Wait and acknowledge irq */
  3933. mdelay(1);
  3934. r600_irq_ack(rdev);
  3935. r600_disable_interrupt_state(rdev);
  3936. }
  3937. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3938. {
  3939. u32 wptr, tmp;
  3940. if (rdev->wb.enabled)
  3941. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3942. else
  3943. wptr = RREG32(IH_RB_WPTR);
  3944. if (wptr & RB_OVERFLOW) {
  3945. /* When a ring buffer overflow happen start parsing interrupt
  3946. * from the last not overwritten vector (wptr + 16). Hopefully
  3947. * this should allow us to catchup.
  3948. */
  3949. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3950. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3951. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3952. tmp = RREG32(IH_RB_CNTL);
  3953. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3954. WREG32(IH_RB_CNTL, tmp);
  3955. }
  3956. return (wptr & rdev->ih.ptr_mask);
  3957. }
  3958. /* r600 IV Ring
  3959. * Each IV ring entry is 128 bits:
  3960. * [7:0] - interrupt source id
  3961. * [31:8] - reserved
  3962. * [59:32] - interrupt source data
  3963. * [127:60] - reserved
  3964. *
  3965. * The basic interrupt vector entries
  3966. * are decoded as follows:
  3967. * src_id src_data description
  3968. * 1 0 D1 Vblank
  3969. * 1 1 D1 Vline
  3970. * 5 0 D2 Vblank
  3971. * 5 1 D2 Vline
  3972. * 19 0 FP Hot plug detection A
  3973. * 19 1 FP Hot plug detection B
  3974. * 19 2 DAC A auto-detection
  3975. * 19 3 DAC B auto-detection
  3976. * 21 4 HDMI block A
  3977. * 21 5 HDMI block B
  3978. * 176 - CP_INT RB
  3979. * 177 - CP_INT IB1
  3980. * 178 - CP_INT IB2
  3981. * 181 - EOP Interrupt
  3982. * 233 - GUI Idle
  3983. *
  3984. * Note, these are based on r600 and may need to be
  3985. * adjusted or added to on newer asics
  3986. */
  3987. int r600_irq_process(struct radeon_device *rdev)
  3988. {
  3989. u32 wptr;
  3990. u32 rptr;
  3991. u32 src_id, src_data;
  3992. u32 ring_index;
  3993. bool queue_hotplug = false;
  3994. bool queue_hdmi = false;
  3995. bool queue_thermal = false;
  3996. if (!rdev->ih.enabled || rdev->shutdown)
  3997. return IRQ_NONE;
  3998. /* No MSIs, need a dummy read to flush PCI DMAs */
  3999. if (!rdev->msi_enabled)
  4000. RREG32(IH_RB_WPTR);
  4001. wptr = r600_get_ih_wptr(rdev);
  4002. restart_ih:
  4003. /* is somebody else already processing irqs? */
  4004. if (atomic_xchg(&rdev->ih.lock, 1))
  4005. return IRQ_NONE;
  4006. rptr = rdev->ih.rptr;
  4007. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  4008. /* Order reading of wptr vs. reading of IH ring data */
  4009. rmb();
  4010. /* display interrupts */
  4011. r600_irq_ack(rdev);
  4012. while (rptr != wptr) {
  4013. /* wptr/rptr are in bytes! */
  4014. ring_index = rptr / 4;
  4015. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  4016. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  4017. switch (src_id) {
  4018. case 1: /* D1 vblank/vline */
  4019. switch (src_data) {
  4020. case 0: /* D1 vblank */
  4021. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  4022. if (rdev->irq.crtc_vblank_int[0]) {
  4023. drm_handle_vblank(rdev->ddev, 0);
  4024. rdev->pm.vblank_sync = true;
  4025. wake_up(&rdev->irq.vblank_queue);
  4026. }
  4027. if (atomic_read(&rdev->irq.pflip[0]))
  4028. radeon_crtc_handle_flip(rdev, 0);
  4029. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  4030. DRM_DEBUG("IH: D1 vblank\n");
  4031. }
  4032. break;
  4033. case 1: /* D1 vline */
  4034. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  4035. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  4036. DRM_DEBUG("IH: D1 vline\n");
  4037. }
  4038. break;
  4039. default:
  4040. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4041. break;
  4042. }
  4043. break;
  4044. case 5: /* D2 vblank/vline */
  4045. switch (src_data) {
  4046. case 0: /* D2 vblank */
  4047. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  4048. if (rdev->irq.crtc_vblank_int[1]) {
  4049. drm_handle_vblank(rdev->ddev, 1);
  4050. rdev->pm.vblank_sync = true;
  4051. wake_up(&rdev->irq.vblank_queue);
  4052. }
  4053. if (atomic_read(&rdev->irq.pflip[1]))
  4054. radeon_crtc_handle_flip(rdev, 1);
  4055. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  4056. DRM_DEBUG("IH: D2 vblank\n");
  4057. }
  4058. break;
  4059. case 1: /* D1 vline */
  4060. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  4061. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  4062. DRM_DEBUG("IH: D2 vline\n");
  4063. }
  4064. break;
  4065. default:
  4066. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4067. break;
  4068. }
  4069. break;
  4070. case 19: /* HPD/DAC hotplug */
  4071. switch (src_data) {
  4072. case 0:
  4073. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  4074. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  4075. queue_hotplug = true;
  4076. DRM_DEBUG("IH: HPD1\n");
  4077. }
  4078. break;
  4079. case 1:
  4080. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  4081. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  4082. queue_hotplug = true;
  4083. DRM_DEBUG("IH: HPD2\n");
  4084. }
  4085. break;
  4086. case 4:
  4087. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  4088. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  4089. queue_hotplug = true;
  4090. DRM_DEBUG("IH: HPD3\n");
  4091. }
  4092. break;
  4093. case 5:
  4094. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  4095. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  4096. queue_hotplug = true;
  4097. DRM_DEBUG("IH: HPD4\n");
  4098. }
  4099. break;
  4100. case 10:
  4101. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  4102. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  4103. queue_hotplug = true;
  4104. DRM_DEBUG("IH: HPD5\n");
  4105. }
  4106. break;
  4107. case 12:
  4108. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  4109. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  4110. queue_hotplug = true;
  4111. DRM_DEBUG("IH: HPD6\n");
  4112. }
  4113. break;
  4114. default:
  4115. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4116. break;
  4117. }
  4118. break;
  4119. case 21: /* hdmi */
  4120. switch (src_data) {
  4121. case 4:
  4122. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  4123. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4124. queue_hdmi = true;
  4125. DRM_DEBUG("IH: HDMI0\n");
  4126. }
  4127. break;
  4128. case 5:
  4129. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  4130. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4131. queue_hdmi = true;
  4132. DRM_DEBUG("IH: HDMI1\n");
  4133. }
  4134. break;
  4135. default:
  4136. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  4137. break;
  4138. }
  4139. break;
  4140. case 176: /* CP_INT in ring buffer */
  4141. case 177: /* CP_INT in IB1 */
  4142. case 178: /* CP_INT in IB2 */
  4143. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  4144. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4145. break;
  4146. case 181: /* CP EOP event */
  4147. DRM_DEBUG("IH: CP EOP\n");
  4148. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4149. break;
  4150. case 224: /* DMA trap event */
  4151. DRM_DEBUG("IH: DMA trap\n");
  4152. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  4153. break;
  4154. case 230: /* thermal low to high */
  4155. DRM_DEBUG("IH: thermal low to high\n");
  4156. rdev->pm.dpm.thermal.high_to_low = false;
  4157. queue_thermal = true;
  4158. break;
  4159. case 231: /* thermal high to low */
  4160. DRM_DEBUG("IH: thermal high to low\n");
  4161. rdev->pm.dpm.thermal.high_to_low = true;
  4162. queue_thermal = true;
  4163. break;
  4164. case 233: /* GUI IDLE */
  4165. DRM_DEBUG("IH: GUI idle\n");
  4166. break;
  4167. default:
  4168. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4169. break;
  4170. }
  4171. /* wptr/rptr are in bytes! */
  4172. rptr += 16;
  4173. rptr &= rdev->ih.ptr_mask;
  4174. }
  4175. if (queue_hotplug)
  4176. schedule_work(&rdev->hotplug_work);
  4177. if (queue_hdmi)
  4178. schedule_work(&rdev->audio_work);
  4179. if (queue_thermal && rdev->pm.dpm_enabled)
  4180. schedule_work(&rdev->pm.dpm.thermal.work);
  4181. rdev->ih.rptr = rptr;
  4182. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  4183. atomic_set(&rdev->ih.lock, 0);
  4184. /* make sure wptr hasn't changed while processing */
  4185. wptr = r600_get_ih_wptr(rdev);
  4186. if (wptr != rptr)
  4187. goto restart_ih;
  4188. return IRQ_HANDLED;
  4189. }
  4190. /*
  4191. * Debugfs info
  4192. */
  4193. #if defined(CONFIG_DEBUG_FS)
  4194. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  4195. {
  4196. struct drm_info_node *node = (struct drm_info_node *) m->private;
  4197. struct drm_device *dev = node->minor->dev;
  4198. struct radeon_device *rdev = dev->dev_private;
  4199. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  4200. DREG32_SYS(m, rdev, VM_L2_STATUS);
  4201. return 0;
  4202. }
  4203. static struct drm_info_list r600_mc_info_list[] = {
  4204. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  4205. };
  4206. #endif
  4207. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  4208. {
  4209. #if defined(CONFIG_DEBUG_FS)
  4210. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  4211. #else
  4212. return 0;
  4213. #endif
  4214. }
  4215. /**
  4216. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  4217. * rdev: radeon device structure
  4218. * bo: buffer object struct which userspace is waiting for idle
  4219. *
  4220. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  4221. * through ring buffer, this leads to corruption in rendering, see
  4222. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  4223. * directly perform HDP flush by writing register through MMIO.
  4224. */
  4225. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  4226. {
  4227. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  4228. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  4229. * This seems to cause problems on some AGP cards. Just use the old
  4230. * method for them.
  4231. */
  4232. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  4233. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  4234. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  4235. u32 tmp;
  4236. WREG32(HDP_DEBUG1, 0);
  4237. tmp = readl((void __iomem *)ptr);
  4238. } else
  4239. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  4240. }
  4241. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  4242. {
  4243. u32 link_width_cntl, mask;
  4244. if (rdev->flags & RADEON_IS_IGP)
  4245. return;
  4246. if (!(rdev->flags & RADEON_IS_PCIE))
  4247. return;
  4248. /* x2 cards have a special sequence */
  4249. if (ASIC_IS_X2(rdev))
  4250. return;
  4251. radeon_gui_idle(rdev);
  4252. switch (lanes) {
  4253. case 0:
  4254. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  4255. break;
  4256. case 1:
  4257. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  4258. break;
  4259. case 2:
  4260. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  4261. break;
  4262. case 4:
  4263. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  4264. break;
  4265. case 8:
  4266. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  4267. break;
  4268. case 12:
  4269. /* not actually supported */
  4270. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  4271. break;
  4272. case 16:
  4273. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  4274. break;
  4275. default:
  4276. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  4277. return;
  4278. }
  4279. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4280. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  4281. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  4282. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  4283. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  4284. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4285. }
  4286. int r600_get_pcie_lanes(struct radeon_device *rdev)
  4287. {
  4288. u32 link_width_cntl;
  4289. if (rdev->flags & RADEON_IS_IGP)
  4290. return 0;
  4291. if (!(rdev->flags & RADEON_IS_PCIE))
  4292. return 0;
  4293. /* x2 cards have a special sequence */
  4294. if (ASIC_IS_X2(rdev))
  4295. return 0;
  4296. radeon_gui_idle(rdev);
  4297. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4298. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  4299. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4300. return 1;
  4301. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4302. return 2;
  4303. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4304. return 4;
  4305. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4306. return 8;
  4307. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4308. /* not actually supported */
  4309. return 12;
  4310. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4311. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4312. default:
  4313. return 16;
  4314. }
  4315. }
  4316. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  4317. {
  4318. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  4319. u16 link_cntl2;
  4320. if (radeon_pcie_gen2 == 0)
  4321. return;
  4322. if (rdev->flags & RADEON_IS_IGP)
  4323. return;
  4324. if (!(rdev->flags & RADEON_IS_PCIE))
  4325. return;
  4326. /* x2 cards have a special sequence */
  4327. if (ASIC_IS_X2(rdev))
  4328. return;
  4329. /* only RV6xx+ chips are supported */
  4330. if (rdev->family <= CHIP_R600)
  4331. return;
  4332. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  4333. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  4334. return;
  4335. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4336. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  4337. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  4338. return;
  4339. }
  4340. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  4341. /* 55 nm r6xx asics */
  4342. if ((rdev->family == CHIP_RV670) ||
  4343. (rdev->family == CHIP_RV620) ||
  4344. (rdev->family == CHIP_RV635)) {
  4345. /* advertise upconfig capability */
  4346. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4347. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4348. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4349. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4350. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  4351. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  4352. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  4353. LC_RECONFIG_ARC_MISSING_ESCAPE);
  4354. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  4355. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4356. } else {
  4357. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4358. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4359. }
  4360. }
  4361. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4362. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  4363. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  4364. /* 55 nm r6xx asics */
  4365. if ((rdev->family == CHIP_RV670) ||
  4366. (rdev->family == CHIP_RV620) ||
  4367. (rdev->family == CHIP_RV635)) {
  4368. WREG32(MM_CFGREGS_CNTL, 0x8);
  4369. link_cntl2 = RREG32(0x4088);
  4370. WREG32(MM_CFGREGS_CNTL, 0);
  4371. /* not supported yet */
  4372. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  4373. return;
  4374. }
  4375. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  4376. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  4377. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  4378. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  4379. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  4380. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4381. tmp = RREG32(0x541c);
  4382. WREG32(0x541c, tmp | 0x8);
  4383. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  4384. link_cntl2 = RREG16(0x4088);
  4385. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  4386. link_cntl2 |= 0x2;
  4387. WREG16(0x4088, link_cntl2);
  4388. WREG32(MM_CFGREGS_CNTL, 0);
  4389. if ((rdev->family == CHIP_RV670) ||
  4390. (rdev->family == CHIP_RV620) ||
  4391. (rdev->family == CHIP_RV635)) {
  4392. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  4393. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4394. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  4395. } else {
  4396. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4397. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4398. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4399. }
  4400. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4401. speed_cntl |= LC_GEN2_EN_STRAP;
  4402. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4403. } else {
  4404. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4405. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4406. if (1)
  4407. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4408. else
  4409. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4410. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4411. }
  4412. }
  4413. /**
  4414. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  4415. *
  4416. * @rdev: radeon_device pointer
  4417. *
  4418. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4419. * Returns the 64 bit clock counter snapshot.
  4420. */
  4421. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  4422. {
  4423. uint64_t clock;
  4424. mutex_lock(&rdev->gpu_clock_mutex);
  4425. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4426. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4427. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4428. mutex_unlock(&rdev->gpu_clock_mutex);
  4429. return clock;
  4430. }