r100.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "r100d.h"
  36. #include "rs100d.h"
  37. #include "rv200d.h"
  38. #include "rv250d.h"
  39. #include "atom.h"
  40. #include <linux/firmware.h>
  41. #include <linux/module.h>
  42. #include "r100_reg_safe.h"
  43. #include "rn50_reg_safe.h"
  44. /* Firmware Names */
  45. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  46. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  47. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  48. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  49. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  50. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  51. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  52. MODULE_FIRMWARE(FIRMWARE_R100);
  53. MODULE_FIRMWARE(FIRMWARE_R200);
  54. MODULE_FIRMWARE(FIRMWARE_R300);
  55. MODULE_FIRMWARE(FIRMWARE_R420);
  56. MODULE_FIRMWARE(FIRMWARE_RS690);
  57. MODULE_FIRMWARE(FIRMWARE_RS600);
  58. MODULE_FIRMWARE(FIRMWARE_R520);
  59. #include "r100_track.h"
  60. /* This files gather functions specifics to:
  61. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  62. * and others in some cases.
  63. */
  64. static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
  65. {
  66. if (crtc == 0) {
  67. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  68. return true;
  69. else
  70. return false;
  71. } else {
  72. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  73. return true;
  74. else
  75. return false;
  76. }
  77. }
  78. static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
  79. {
  80. u32 vline1, vline2;
  81. if (crtc == 0) {
  82. vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  83. vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  84. } else {
  85. vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  86. vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  87. }
  88. if (vline1 != vline2)
  89. return true;
  90. else
  91. return false;
  92. }
  93. /**
  94. * r100_wait_for_vblank - vblank wait asic callback.
  95. *
  96. * @rdev: radeon_device pointer
  97. * @crtc: crtc to wait for vblank on
  98. *
  99. * Wait for vblank on the requested crtc (r1xx-r4xx).
  100. */
  101. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  102. {
  103. unsigned i = 0;
  104. if (crtc >= rdev->num_crtc)
  105. return;
  106. if (crtc == 0) {
  107. if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
  108. return;
  109. } else {
  110. if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
  111. return;
  112. }
  113. /* depending on when we hit vblank, we may be close to active; if so,
  114. * wait for another frame.
  115. */
  116. while (r100_is_in_vblank(rdev, crtc)) {
  117. if (i++ % 100 == 0) {
  118. if (!r100_is_counter_moving(rdev, crtc))
  119. break;
  120. }
  121. }
  122. while (!r100_is_in_vblank(rdev, crtc)) {
  123. if (i++ % 100 == 0) {
  124. if (!r100_is_counter_moving(rdev, crtc))
  125. break;
  126. }
  127. }
  128. }
  129. /**
  130. * r100_pre_page_flip - pre-pageflip callback.
  131. *
  132. * @rdev: radeon_device pointer
  133. * @crtc: crtc to prepare for pageflip on
  134. *
  135. * Pre-pageflip callback (r1xx-r4xx).
  136. * Enables the pageflip irq (vblank irq).
  137. */
  138. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  139. {
  140. /* enable the pflip int */
  141. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  142. }
  143. /**
  144. * r100_post_page_flip - pos-pageflip callback.
  145. *
  146. * @rdev: radeon_device pointer
  147. * @crtc: crtc to cleanup pageflip on
  148. *
  149. * Post-pageflip callback (r1xx-r4xx).
  150. * Disables the pageflip irq (vblank irq).
  151. */
  152. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  153. {
  154. /* disable the pflip int */
  155. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  156. }
  157. /**
  158. * r100_page_flip - pageflip callback.
  159. *
  160. * @rdev: radeon_device pointer
  161. * @crtc_id: crtc to cleanup pageflip on
  162. * @crtc_base: new address of the crtc (GPU MC address)
  163. *
  164. * Does the actual pageflip (r1xx-r4xx).
  165. * During vblank we take the crtc lock and wait for the update_pending
  166. * bit to go high, when it does, we release the lock, and allow the
  167. * double buffered update to take place.
  168. * Returns the current update pending status.
  169. */
  170. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  171. {
  172. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  173. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  174. int i;
  175. /* Lock the graphics update lock */
  176. /* update the scanout addresses */
  177. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  178. /* Wait for update_pending to go high. */
  179. for (i = 0; i < rdev->usec_timeout; i++) {
  180. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  181. break;
  182. udelay(1);
  183. }
  184. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  185. /* Unlock the lock, so double-buffering can take place inside vblank */
  186. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  187. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  188. /* Return current update_pending status: */
  189. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  190. }
  191. /**
  192. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  193. *
  194. * @rdev: radeon_device pointer
  195. *
  196. * Look up the optimal power state based on the
  197. * current state of the GPU (r1xx-r5xx).
  198. * Used for dynpm only.
  199. */
  200. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  201. {
  202. int i;
  203. rdev->pm.dynpm_can_upclock = true;
  204. rdev->pm.dynpm_can_downclock = true;
  205. switch (rdev->pm.dynpm_planned_action) {
  206. case DYNPM_ACTION_MINIMUM:
  207. rdev->pm.requested_power_state_index = 0;
  208. rdev->pm.dynpm_can_downclock = false;
  209. break;
  210. case DYNPM_ACTION_DOWNCLOCK:
  211. if (rdev->pm.current_power_state_index == 0) {
  212. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  213. rdev->pm.dynpm_can_downclock = false;
  214. } else {
  215. if (rdev->pm.active_crtc_count > 1) {
  216. for (i = 0; i < rdev->pm.num_power_states; i++) {
  217. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  218. continue;
  219. else if (i >= rdev->pm.current_power_state_index) {
  220. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  221. break;
  222. } else {
  223. rdev->pm.requested_power_state_index = i;
  224. break;
  225. }
  226. }
  227. } else
  228. rdev->pm.requested_power_state_index =
  229. rdev->pm.current_power_state_index - 1;
  230. }
  231. /* don't use the power state if crtcs are active and no display flag is set */
  232. if ((rdev->pm.active_crtc_count > 0) &&
  233. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  234. RADEON_PM_MODE_NO_DISPLAY)) {
  235. rdev->pm.requested_power_state_index++;
  236. }
  237. break;
  238. case DYNPM_ACTION_UPCLOCK:
  239. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  240. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  241. rdev->pm.dynpm_can_upclock = false;
  242. } else {
  243. if (rdev->pm.active_crtc_count > 1) {
  244. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  245. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  246. continue;
  247. else if (i <= rdev->pm.current_power_state_index) {
  248. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  249. break;
  250. } else {
  251. rdev->pm.requested_power_state_index = i;
  252. break;
  253. }
  254. }
  255. } else
  256. rdev->pm.requested_power_state_index =
  257. rdev->pm.current_power_state_index + 1;
  258. }
  259. break;
  260. case DYNPM_ACTION_DEFAULT:
  261. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  262. rdev->pm.dynpm_can_upclock = false;
  263. break;
  264. case DYNPM_ACTION_NONE:
  265. default:
  266. DRM_ERROR("Requested mode for not defined action\n");
  267. return;
  268. }
  269. /* only one clock mode per power state */
  270. rdev->pm.requested_clock_mode_index = 0;
  271. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  274. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  275. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  276. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  277. pcie_lanes);
  278. }
  279. /**
  280. * r100_pm_init_profile - Initialize power profiles callback.
  281. *
  282. * @rdev: radeon_device pointer
  283. *
  284. * Initialize the power states used in profile mode
  285. * (r1xx-r3xx).
  286. * Used for profile mode only.
  287. */
  288. void r100_pm_init_profile(struct radeon_device *rdev)
  289. {
  290. /* default */
  291. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  292. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  293. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  295. /* low sh */
  296. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  300. /* mid sh */
  301. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  305. /* high sh */
  306. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  310. /* low mh */
  311. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  313. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  315. /* mid mh */
  316. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  318. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  320. /* high mh */
  321. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  323. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  325. }
  326. /**
  327. * r100_pm_misc - set additional pm hw parameters callback.
  328. *
  329. * @rdev: radeon_device pointer
  330. *
  331. * Set non-clock parameters associated with a power state
  332. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  333. */
  334. void r100_pm_misc(struct radeon_device *rdev)
  335. {
  336. int requested_index = rdev->pm.requested_power_state_index;
  337. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  338. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  339. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  340. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  341. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  342. tmp = RREG32(voltage->gpio.reg);
  343. if (voltage->active_high)
  344. tmp |= voltage->gpio.mask;
  345. else
  346. tmp &= ~(voltage->gpio.mask);
  347. WREG32(voltage->gpio.reg, tmp);
  348. if (voltage->delay)
  349. udelay(voltage->delay);
  350. } else {
  351. tmp = RREG32(voltage->gpio.reg);
  352. if (voltage->active_high)
  353. tmp &= ~voltage->gpio.mask;
  354. else
  355. tmp |= voltage->gpio.mask;
  356. WREG32(voltage->gpio.reg, tmp);
  357. if (voltage->delay)
  358. udelay(voltage->delay);
  359. }
  360. }
  361. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  362. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  363. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  364. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  365. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  366. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  367. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  368. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  369. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  370. else
  371. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  372. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  373. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  374. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  375. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  376. } else
  377. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  378. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  379. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  380. if (voltage->delay) {
  381. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  382. switch (voltage->delay) {
  383. case 33:
  384. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  385. break;
  386. case 66:
  387. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  388. break;
  389. case 99:
  390. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  391. break;
  392. case 132:
  393. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  394. break;
  395. }
  396. } else
  397. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  398. } else
  399. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  400. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  401. sclk_cntl &= ~FORCE_HDP;
  402. else
  403. sclk_cntl |= FORCE_HDP;
  404. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  405. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  406. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  407. /* set pcie lanes */
  408. if ((rdev->flags & RADEON_IS_PCIE) &&
  409. !(rdev->flags & RADEON_IS_IGP) &&
  410. rdev->asic->pm.set_pcie_lanes &&
  411. (ps->pcie_lanes !=
  412. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  413. radeon_set_pcie_lanes(rdev,
  414. ps->pcie_lanes);
  415. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  416. }
  417. }
  418. /**
  419. * r100_pm_prepare - pre-power state change callback.
  420. *
  421. * @rdev: radeon_device pointer
  422. *
  423. * Prepare for a power state change (r1xx-r4xx).
  424. */
  425. void r100_pm_prepare(struct radeon_device *rdev)
  426. {
  427. struct drm_device *ddev = rdev->ddev;
  428. struct drm_crtc *crtc;
  429. struct radeon_crtc *radeon_crtc;
  430. u32 tmp;
  431. /* disable any active CRTCs */
  432. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  433. radeon_crtc = to_radeon_crtc(crtc);
  434. if (radeon_crtc->enabled) {
  435. if (radeon_crtc->crtc_id) {
  436. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  437. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  438. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  439. } else {
  440. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  441. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  442. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  443. }
  444. }
  445. }
  446. }
  447. /**
  448. * r100_pm_finish - post-power state change callback.
  449. *
  450. * @rdev: radeon_device pointer
  451. *
  452. * Clean up after a power state change (r1xx-r4xx).
  453. */
  454. void r100_pm_finish(struct radeon_device *rdev)
  455. {
  456. struct drm_device *ddev = rdev->ddev;
  457. struct drm_crtc *crtc;
  458. struct radeon_crtc *radeon_crtc;
  459. u32 tmp;
  460. /* enable any active CRTCs */
  461. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  462. radeon_crtc = to_radeon_crtc(crtc);
  463. if (radeon_crtc->enabled) {
  464. if (radeon_crtc->crtc_id) {
  465. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  466. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  467. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  468. } else {
  469. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  470. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  471. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  472. }
  473. }
  474. }
  475. }
  476. /**
  477. * r100_gui_idle - gui idle callback.
  478. *
  479. * @rdev: radeon_device pointer
  480. *
  481. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  482. * Returns true if idle, false if not.
  483. */
  484. bool r100_gui_idle(struct radeon_device *rdev)
  485. {
  486. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  487. return false;
  488. else
  489. return true;
  490. }
  491. /* hpd for digital panel detect/disconnect */
  492. /**
  493. * r100_hpd_sense - hpd sense callback.
  494. *
  495. * @rdev: radeon_device pointer
  496. * @hpd: hpd (hotplug detect) pin
  497. *
  498. * Checks if a digital monitor is connected (r1xx-r4xx).
  499. * Returns true if connected, false if not connected.
  500. */
  501. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  502. {
  503. bool connected = false;
  504. switch (hpd) {
  505. case RADEON_HPD_1:
  506. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  507. connected = true;
  508. break;
  509. case RADEON_HPD_2:
  510. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  511. connected = true;
  512. break;
  513. default:
  514. break;
  515. }
  516. return connected;
  517. }
  518. /**
  519. * r100_hpd_set_polarity - hpd set polarity callback.
  520. *
  521. * @rdev: radeon_device pointer
  522. * @hpd: hpd (hotplug detect) pin
  523. *
  524. * Set the polarity of the hpd pin (r1xx-r4xx).
  525. */
  526. void r100_hpd_set_polarity(struct radeon_device *rdev,
  527. enum radeon_hpd_id hpd)
  528. {
  529. u32 tmp;
  530. bool connected = r100_hpd_sense(rdev, hpd);
  531. switch (hpd) {
  532. case RADEON_HPD_1:
  533. tmp = RREG32(RADEON_FP_GEN_CNTL);
  534. if (connected)
  535. tmp &= ~RADEON_FP_DETECT_INT_POL;
  536. else
  537. tmp |= RADEON_FP_DETECT_INT_POL;
  538. WREG32(RADEON_FP_GEN_CNTL, tmp);
  539. break;
  540. case RADEON_HPD_2:
  541. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  542. if (connected)
  543. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  544. else
  545. tmp |= RADEON_FP2_DETECT_INT_POL;
  546. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  547. break;
  548. default:
  549. break;
  550. }
  551. }
  552. /**
  553. * r100_hpd_init - hpd setup callback.
  554. *
  555. * @rdev: radeon_device pointer
  556. *
  557. * Setup the hpd pins used by the card (r1xx-r4xx).
  558. * Set the polarity, and enable the hpd interrupts.
  559. */
  560. void r100_hpd_init(struct radeon_device *rdev)
  561. {
  562. struct drm_device *dev = rdev->ddev;
  563. struct drm_connector *connector;
  564. unsigned enable = 0;
  565. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  566. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  567. enable |= 1 << radeon_connector->hpd.hpd;
  568. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  569. }
  570. radeon_irq_kms_enable_hpd(rdev, enable);
  571. }
  572. /**
  573. * r100_hpd_fini - hpd tear down callback.
  574. *
  575. * @rdev: radeon_device pointer
  576. *
  577. * Tear down the hpd pins used by the card (r1xx-r4xx).
  578. * Disable the hpd interrupts.
  579. */
  580. void r100_hpd_fini(struct radeon_device *rdev)
  581. {
  582. struct drm_device *dev = rdev->ddev;
  583. struct drm_connector *connector;
  584. unsigned disable = 0;
  585. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  586. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  587. disable |= 1 << radeon_connector->hpd.hpd;
  588. }
  589. radeon_irq_kms_disable_hpd(rdev, disable);
  590. }
  591. /*
  592. * PCI GART
  593. */
  594. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  595. {
  596. /* TODO: can we do somethings here ? */
  597. /* It seems hw only cache one entry so we should discard this
  598. * entry otherwise if first GPU GART read hit this entry it
  599. * could end up in wrong address. */
  600. }
  601. int r100_pci_gart_init(struct radeon_device *rdev)
  602. {
  603. int r;
  604. if (rdev->gart.ptr) {
  605. WARN(1, "R100 PCI GART already initialized\n");
  606. return 0;
  607. }
  608. /* Initialize common gart structure */
  609. r = radeon_gart_init(rdev);
  610. if (r)
  611. return r;
  612. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  613. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  614. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  615. return radeon_gart_table_ram_alloc(rdev);
  616. }
  617. int r100_pci_gart_enable(struct radeon_device *rdev)
  618. {
  619. uint32_t tmp;
  620. radeon_gart_restore(rdev);
  621. /* discard memory request outside of configured range */
  622. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  623. WREG32(RADEON_AIC_CNTL, tmp);
  624. /* set address range for PCI address translate */
  625. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  626. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  627. /* set PCI GART page-table base address */
  628. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  629. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  630. WREG32(RADEON_AIC_CNTL, tmp);
  631. r100_pci_gart_tlb_flush(rdev);
  632. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  633. (unsigned)(rdev->mc.gtt_size >> 20),
  634. (unsigned long long)rdev->gart.table_addr);
  635. rdev->gart.ready = true;
  636. return 0;
  637. }
  638. void r100_pci_gart_disable(struct radeon_device *rdev)
  639. {
  640. uint32_t tmp;
  641. /* discard memory request outside of configured range */
  642. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  643. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  644. WREG32(RADEON_AIC_LO_ADDR, 0);
  645. WREG32(RADEON_AIC_HI_ADDR, 0);
  646. }
  647. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  648. {
  649. u32 *gtt = rdev->gart.ptr;
  650. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  651. return -EINVAL;
  652. }
  653. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  654. return 0;
  655. }
  656. void r100_pci_gart_fini(struct radeon_device *rdev)
  657. {
  658. radeon_gart_fini(rdev);
  659. r100_pci_gart_disable(rdev);
  660. radeon_gart_table_ram_free(rdev);
  661. }
  662. int r100_irq_set(struct radeon_device *rdev)
  663. {
  664. uint32_t tmp = 0;
  665. if (!rdev->irq.installed) {
  666. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  667. WREG32(R_000040_GEN_INT_CNTL, 0);
  668. return -EINVAL;
  669. }
  670. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  671. tmp |= RADEON_SW_INT_ENABLE;
  672. }
  673. if (rdev->irq.crtc_vblank_int[0] ||
  674. atomic_read(&rdev->irq.pflip[0])) {
  675. tmp |= RADEON_CRTC_VBLANK_MASK;
  676. }
  677. if (rdev->irq.crtc_vblank_int[1] ||
  678. atomic_read(&rdev->irq.pflip[1])) {
  679. tmp |= RADEON_CRTC2_VBLANK_MASK;
  680. }
  681. if (rdev->irq.hpd[0]) {
  682. tmp |= RADEON_FP_DETECT_MASK;
  683. }
  684. if (rdev->irq.hpd[1]) {
  685. tmp |= RADEON_FP2_DETECT_MASK;
  686. }
  687. WREG32(RADEON_GEN_INT_CNTL, tmp);
  688. return 0;
  689. }
  690. void r100_irq_disable(struct radeon_device *rdev)
  691. {
  692. u32 tmp;
  693. WREG32(R_000040_GEN_INT_CNTL, 0);
  694. /* Wait and acknowledge irq */
  695. mdelay(1);
  696. tmp = RREG32(R_000044_GEN_INT_STATUS);
  697. WREG32(R_000044_GEN_INT_STATUS, tmp);
  698. }
  699. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  700. {
  701. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  702. uint32_t irq_mask = RADEON_SW_INT_TEST |
  703. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  704. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  705. if (irqs) {
  706. WREG32(RADEON_GEN_INT_STATUS, irqs);
  707. }
  708. return irqs & irq_mask;
  709. }
  710. int r100_irq_process(struct radeon_device *rdev)
  711. {
  712. uint32_t status, msi_rearm;
  713. bool queue_hotplug = false;
  714. status = r100_irq_ack(rdev);
  715. if (!status) {
  716. return IRQ_NONE;
  717. }
  718. if (rdev->shutdown) {
  719. return IRQ_NONE;
  720. }
  721. while (status) {
  722. /* SW interrupt */
  723. if (status & RADEON_SW_INT_TEST) {
  724. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  725. }
  726. /* Vertical blank interrupts */
  727. if (status & RADEON_CRTC_VBLANK_STAT) {
  728. if (rdev->irq.crtc_vblank_int[0]) {
  729. drm_handle_vblank(rdev->ddev, 0);
  730. rdev->pm.vblank_sync = true;
  731. wake_up(&rdev->irq.vblank_queue);
  732. }
  733. if (atomic_read(&rdev->irq.pflip[0]))
  734. radeon_crtc_handle_flip(rdev, 0);
  735. }
  736. if (status & RADEON_CRTC2_VBLANK_STAT) {
  737. if (rdev->irq.crtc_vblank_int[1]) {
  738. drm_handle_vblank(rdev->ddev, 1);
  739. rdev->pm.vblank_sync = true;
  740. wake_up(&rdev->irq.vblank_queue);
  741. }
  742. if (atomic_read(&rdev->irq.pflip[1]))
  743. radeon_crtc_handle_flip(rdev, 1);
  744. }
  745. if (status & RADEON_FP_DETECT_STAT) {
  746. queue_hotplug = true;
  747. DRM_DEBUG("HPD1\n");
  748. }
  749. if (status & RADEON_FP2_DETECT_STAT) {
  750. queue_hotplug = true;
  751. DRM_DEBUG("HPD2\n");
  752. }
  753. status = r100_irq_ack(rdev);
  754. }
  755. if (queue_hotplug)
  756. schedule_work(&rdev->hotplug_work);
  757. if (rdev->msi_enabled) {
  758. switch (rdev->family) {
  759. case CHIP_RS400:
  760. case CHIP_RS480:
  761. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  762. WREG32(RADEON_AIC_CNTL, msi_rearm);
  763. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  764. break;
  765. default:
  766. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  767. break;
  768. }
  769. }
  770. return IRQ_HANDLED;
  771. }
  772. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  773. {
  774. if (crtc == 0)
  775. return RREG32(RADEON_CRTC_CRNT_FRAME);
  776. else
  777. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  778. }
  779. /* Who ever call radeon_fence_emit should call ring_lock and ask
  780. * for enough space (today caller are ib schedule and buffer move) */
  781. void r100_fence_ring_emit(struct radeon_device *rdev,
  782. struct radeon_fence *fence)
  783. {
  784. struct radeon_ring *ring = &rdev->ring[fence->ring];
  785. /* We have to make sure that caches are flushed before
  786. * CPU might read something from VRAM. */
  787. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  788. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  789. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  790. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  791. /* Wait until IDLE & CLEAN */
  792. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  793. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  794. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  795. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  796. RADEON_HDP_READ_BUFFER_INVALIDATE);
  797. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  798. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  799. /* Emit fence sequence & fire IRQ */
  800. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  801. radeon_ring_write(ring, fence->seq);
  802. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  803. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  804. }
  805. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  806. struct radeon_ring *ring,
  807. struct radeon_semaphore *semaphore,
  808. bool emit_wait)
  809. {
  810. /* Unused on older asics, since we don't have semaphores or multiple rings */
  811. BUG();
  812. }
  813. int r100_copy_blit(struct radeon_device *rdev,
  814. uint64_t src_offset,
  815. uint64_t dst_offset,
  816. unsigned num_gpu_pages,
  817. struct radeon_fence **fence)
  818. {
  819. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  820. uint32_t cur_pages;
  821. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  822. uint32_t pitch;
  823. uint32_t stride_pixels;
  824. unsigned ndw;
  825. int num_loops;
  826. int r = 0;
  827. /* radeon limited to 16k stride */
  828. stride_bytes &= 0x3fff;
  829. /* radeon pitch is /64 */
  830. pitch = stride_bytes / 64;
  831. stride_pixels = stride_bytes / 4;
  832. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  833. /* Ask for enough room for blit + flush + fence */
  834. ndw = 64 + (10 * num_loops);
  835. r = radeon_ring_lock(rdev, ring, ndw);
  836. if (r) {
  837. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  838. return -EINVAL;
  839. }
  840. while (num_gpu_pages > 0) {
  841. cur_pages = num_gpu_pages;
  842. if (cur_pages > 8191) {
  843. cur_pages = 8191;
  844. }
  845. num_gpu_pages -= cur_pages;
  846. /* pages are in Y direction - height
  847. page width in X direction - width */
  848. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  849. radeon_ring_write(ring,
  850. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  851. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  852. RADEON_GMC_SRC_CLIPPING |
  853. RADEON_GMC_DST_CLIPPING |
  854. RADEON_GMC_BRUSH_NONE |
  855. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  856. RADEON_GMC_SRC_DATATYPE_COLOR |
  857. RADEON_ROP3_S |
  858. RADEON_DP_SRC_SOURCE_MEMORY |
  859. RADEON_GMC_CLR_CMP_CNTL_DIS |
  860. RADEON_GMC_WR_MSK_DIS);
  861. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  862. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  863. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  864. radeon_ring_write(ring, 0);
  865. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  866. radeon_ring_write(ring, num_gpu_pages);
  867. radeon_ring_write(ring, num_gpu_pages);
  868. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  869. }
  870. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  871. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  872. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  873. radeon_ring_write(ring,
  874. RADEON_WAIT_2D_IDLECLEAN |
  875. RADEON_WAIT_HOST_IDLECLEAN |
  876. RADEON_WAIT_DMA_GUI_IDLE);
  877. if (fence) {
  878. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  879. }
  880. radeon_ring_unlock_commit(rdev, ring);
  881. return r;
  882. }
  883. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  884. {
  885. unsigned i;
  886. u32 tmp;
  887. for (i = 0; i < rdev->usec_timeout; i++) {
  888. tmp = RREG32(R_000E40_RBBM_STATUS);
  889. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  890. return 0;
  891. }
  892. udelay(1);
  893. }
  894. return -1;
  895. }
  896. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  897. {
  898. int r;
  899. r = radeon_ring_lock(rdev, ring, 2);
  900. if (r) {
  901. return;
  902. }
  903. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  904. radeon_ring_write(ring,
  905. RADEON_ISYNC_ANY2D_IDLE3D |
  906. RADEON_ISYNC_ANY3D_IDLE2D |
  907. RADEON_ISYNC_WAIT_IDLEGUI |
  908. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  909. radeon_ring_unlock_commit(rdev, ring);
  910. }
  911. /* Load the microcode for the CP */
  912. static int r100_cp_init_microcode(struct radeon_device *rdev)
  913. {
  914. const char *fw_name = NULL;
  915. int err;
  916. DRM_DEBUG_KMS("\n");
  917. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  918. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  919. (rdev->family == CHIP_RS200)) {
  920. DRM_INFO("Loading R100 Microcode\n");
  921. fw_name = FIRMWARE_R100;
  922. } else if ((rdev->family == CHIP_R200) ||
  923. (rdev->family == CHIP_RV250) ||
  924. (rdev->family == CHIP_RV280) ||
  925. (rdev->family == CHIP_RS300)) {
  926. DRM_INFO("Loading R200 Microcode\n");
  927. fw_name = FIRMWARE_R200;
  928. } else if ((rdev->family == CHIP_R300) ||
  929. (rdev->family == CHIP_R350) ||
  930. (rdev->family == CHIP_RV350) ||
  931. (rdev->family == CHIP_RV380) ||
  932. (rdev->family == CHIP_RS400) ||
  933. (rdev->family == CHIP_RS480)) {
  934. DRM_INFO("Loading R300 Microcode\n");
  935. fw_name = FIRMWARE_R300;
  936. } else if ((rdev->family == CHIP_R420) ||
  937. (rdev->family == CHIP_R423) ||
  938. (rdev->family == CHIP_RV410)) {
  939. DRM_INFO("Loading R400 Microcode\n");
  940. fw_name = FIRMWARE_R420;
  941. } else if ((rdev->family == CHIP_RS690) ||
  942. (rdev->family == CHIP_RS740)) {
  943. DRM_INFO("Loading RS690/RS740 Microcode\n");
  944. fw_name = FIRMWARE_RS690;
  945. } else if (rdev->family == CHIP_RS600) {
  946. DRM_INFO("Loading RS600 Microcode\n");
  947. fw_name = FIRMWARE_RS600;
  948. } else if ((rdev->family == CHIP_RV515) ||
  949. (rdev->family == CHIP_R520) ||
  950. (rdev->family == CHIP_RV530) ||
  951. (rdev->family == CHIP_R580) ||
  952. (rdev->family == CHIP_RV560) ||
  953. (rdev->family == CHIP_RV570)) {
  954. DRM_INFO("Loading R500 Microcode\n");
  955. fw_name = FIRMWARE_R520;
  956. }
  957. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  958. if (err) {
  959. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  960. fw_name);
  961. } else if (rdev->me_fw->size % 8) {
  962. printk(KERN_ERR
  963. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  964. rdev->me_fw->size, fw_name);
  965. err = -EINVAL;
  966. release_firmware(rdev->me_fw);
  967. rdev->me_fw = NULL;
  968. }
  969. return err;
  970. }
  971. static void r100_cp_load_microcode(struct radeon_device *rdev)
  972. {
  973. const __be32 *fw_data;
  974. int i, size;
  975. if (r100_gui_wait_for_idle(rdev)) {
  976. printk(KERN_WARNING "Failed to wait GUI idle while "
  977. "programming pipes. Bad things might happen.\n");
  978. }
  979. if (rdev->me_fw) {
  980. size = rdev->me_fw->size / 4;
  981. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  982. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  983. for (i = 0; i < size; i += 2) {
  984. WREG32(RADEON_CP_ME_RAM_DATAH,
  985. be32_to_cpup(&fw_data[i]));
  986. WREG32(RADEON_CP_ME_RAM_DATAL,
  987. be32_to_cpup(&fw_data[i + 1]));
  988. }
  989. }
  990. }
  991. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  992. {
  993. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  994. unsigned rb_bufsz;
  995. unsigned rb_blksz;
  996. unsigned max_fetch;
  997. unsigned pre_write_timer;
  998. unsigned pre_write_limit;
  999. unsigned indirect2_start;
  1000. unsigned indirect1_start;
  1001. uint32_t tmp;
  1002. int r;
  1003. if (r100_debugfs_cp_init(rdev)) {
  1004. DRM_ERROR("Failed to register debugfs file for CP !\n");
  1005. }
  1006. if (!rdev->me_fw) {
  1007. r = r100_cp_init_microcode(rdev);
  1008. if (r) {
  1009. DRM_ERROR("Failed to load firmware!\n");
  1010. return r;
  1011. }
  1012. }
  1013. /* Align ring size */
  1014. rb_bufsz = drm_order(ring_size / 8);
  1015. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1016. r100_cp_load_microcode(rdev);
  1017. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1018. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1019. 0, 0x7fffff, RADEON_CP_PACKET2);
  1020. if (r) {
  1021. return r;
  1022. }
  1023. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1024. * the rptr copy in system ram */
  1025. rb_blksz = 9;
  1026. /* cp will read 128bytes at a time (4 dwords) */
  1027. max_fetch = 1;
  1028. ring->align_mask = 16 - 1;
  1029. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1030. pre_write_timer = 64;
  1031. /* Force CP_RB_WPTR write if written more than one time before the
  1032. * delay expire
  1033. */
  1034. pre_write_limit = 0;
  1035. /* Setup the cp cache like this (cache size is 96 dwords) :
  1036. * RING 0 to 15
  1037. * INDIRECT1 16 to 79
  1038. * INDIRECT2 80 to 95
  1039. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1040. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1041. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1042. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1043. * so it gets the bigger cache.
  1044. */
  1045. indirect2_start = 80;
  1046. indirect1_start = 16;
  1047. /* cp setup */
  1048. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1049. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1050. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1051. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1052. #ifdef __BIG_ENDIAN
  1053. tmp |= RADEON_BUF_SWAP_32BIT;
  1054. #endif
  1055. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1056. /* Set ring address */
  1057. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1058. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1059. /* Force read & write ptr to 0 */
  1060. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1061. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1062. ring->wptr = 0;
  1063. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1064. /* set the wb address whether it's enabled or not */
  1065. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1066. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1067. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1068. if (rdev->wb.enabled)
  1069. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1070. else {
  1071. tmp |= RADEON_RB_NO_UPDATE;
  1072. WREG32(R_000770_SCRATCH_UMSK, 0);
  1073. }
  1074. WREG32(RADEON_CP_RB_CNTL, tmp);
  1075. udelay(10);
  1076. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1077. /* Set cp mode to bus mastering & enable cp*/
  1078. WREG32(RADEON_CP_CSQ_MODE,
  1079. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1080. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1081. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1082. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1083. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1084. /* at this point everything should be setup correctly to enable master */
  1085. pci_set_master(rdev->pdev);
  1086. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1087. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1088. if (r) {
  1089. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1090. return r;
  1091. }
  1092. ring->ready = true;
  1093. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1094. if (!ring->rptr_save_reg /* not resuming from suspend */
  1095. && radeon_ring_supports_scratch_reg(rdev, ring)) {
  1096. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1097. if (r) {
  1098. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1099. ring->rptr_save_reg = 0;
  1100. }
  1101. }
  1102. return 0;
  1103. }
  1104. void r100_cp_fini(struct radeon_device *rdev)
  1105. {
  1106. if (r100_cp_wait_for_idle(rdev)) {
  1107. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1108. }
  1109. /* Disable ring */
  1110. r100_cp_disable(rdev);
  1111. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1112. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1113. DRM_INFO("radeon: cp finalized\n");
  1114. }
  1115. void r100_cp_disable(struct radeon_device *rdev)
  1116. {
  1117. /* Disable ring */
  1118. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1119. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1120. WREG32(RADEON_CP_CSQ_MODE, 0);
  1121. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1122. WREG32(R_000770_SCRATCH_UMSK, 0);
  1123. if (r100_gui_wait_for_idle(rdev)) {
  1124. printk(KERN_WARNING "Failed to wait GUI idle while "
  1125. "programming pipes. Bad things might happen.\n");
  1126. }
  1127. }
  1128. /*
  1129. * CS functions
  1130. */
  1131. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1132. struct radeon_cs_packet *pkt,
  1133. unsigned idx,
  1134. unsigned reg)
  1135. {
  1136. int r;
  1137. u32 tile_flags = 0;
  1138. u32 tmp;
  1139. struct radeon_cs_reloc *reloc;
  1140. u32 value;
  1141. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1142. if (r) {
  1143. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1144. idx, reg);
  1145. radeon_cs_dump_packet(p, pkt);
  1146. return r;
  1147. }
  1148. value = radeon_get_ib_value(p, idx);
  1149. tmp = value & 0x003fffff;
  1150. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  1151. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1152. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1153. tile_flags |= RADEON_DST_TILE_MACRO;
  1154. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1155. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1156. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1157. radeon_cs_dump_packet(p, pkt);
  1158. return -EINVAL;
  1159. }
  1160. tile_flags |= RADEON_DST_TILE_MICRO;
  1161. }
  1162. tmp |= tile_flags;
  1163. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1164. } else
  1165. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1166. return 0;
  1167. }
  1168. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1169. struct radeon_cs_packet *pkt,
  1170. int idx)
  1171. {
  1172. unsigned c, i;
  1173. struct radeon_cs_reloc *reloc;
  1174. struct r100_cs_track *track;
  1175. int r = 0;
  1176. volatile uint32_t *ib;
  1177. u32 idx_value;
  1178. ib = p->ib.ptr;
  1179. track = (struct r100_cs_track *)p->track;
  1180. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1181. if (c > 16) {
  1182. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1183. pkt->opcode);
  1184. radeon_cs_dump_packet(p, pkt);
  1185. return -EINVAL;
  1186. }
  1187. track->num_arrays = c;
  1188. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1189. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1190. if (r) {
  1191. DRM_ERROR("No reloc for packet3 %d\n",
  1192. pkt->opcode);
  1193. radeon_cs_dump_packet(p, pkt);
  1194. return r;
  1195. }
  1196. idx_value = radeon_get_ib_value(p, idx);
  1197. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1198. track->arrays[i + 0].esize = idx_value >> 8;
  1199. track->arrays[i + 0].robj = reloc->robj;
  1200. track->arrays[i + 0].esize &= 0x7F;
  1201. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1202. if (r) {
  1203. DRM_ERROR("No reloc for packet3 %d\n",
  1204. pkt->opcode);
  1205. radeon_cs_dump_packet(p, pkt);
  1206. return r;
  1207. }
  1208. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  1209. track->arrays[i + 1].robj = reloc->robj;
  1210. track->arrays[i + 1].esize = idx_value >> 24;
  1211. track->arrays[i + 1].esize &= 0x7F;
  1212. }
  1213. if (c & 1) {
  1214. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1215. if (r) {
  1216. DRM_ERROR("No reloc for packet3 %d\n",
  1217. pkt->opcode);
  1218. radeon_cs_dump_packet(p, pkt);
  1219. return r;
  1220. }
  1221. idx_value = radeon_get_ib_value(p, idx);
  1222. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1223. track->arrays[i + 0].robj = reloc->robj;
  1224. track->arrays[i + 0].esize = idx_value >> 8;
  1225. track->arrays[i + 0].esize &= 0x7F;
  1226. }
  1227. return r;
  1228. }
  1229. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1230. struct radeon_cs_packet *pkt,
  1231. const unsigned *auth, unsigned n,
  1232. radeon_packet0_check_t check)
  1233. {
  1234. unsigned reg;
  1235. unsigned i, j, m;
  1236. unsigned idx;
  1237. int r;
  1238. idx = pkt->idx + 1;
  1239. reg = pkt->reg;
  1240. /* Check that register fall into register range
  1241. * determined by the number of entry (n) in the
  1242. * safe register bitmap.
  1243. */
  1244. if (pkt->one_reg_wr) {
  1245. if ((reg >> 7) > n) {
  1246. return -EINVAL;
  1247. }
  1248. } else {
  1249. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1250. return -EINVAL;
  1251. }
  1252. }
  1253. for (i = 0; i <= pkt->count; i++, idx++) {
  1254. j = (reg >> 7);
  1255. m = 1 << ((reg >> 2) & 31);
  1256. if (auth[j] & m) {
  1257. r = check(p, pkt, idx, reg);
  1258. if (r) {
  1259. return r;
  1260. }
  1261. }
  1262. if (pkt->one_reg_wr) {
  1263. if (!(auth[j] & m)) {
  1264. break;
  1265. }
  1266. } else {
  1267. reg += 4;
  1268. }
  1269. }
  1270. return 0;
  1271. }
  1272. /**
  1273. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1274. * @parser: parser structure holding parsing context.
  1275. *
  1276. * Userspace sends a special sequence for VLINE waits.
  1277. * PACKET0 - VLINE_START_END + value
  1278. * PACKET0 - WAIT_UNTIL +_value
  1279. * RELOC (P3) - crtc_id in reloc.
  1280. *
  1281. * This function parses this and relocates the VLINE START END
  1282. * and WAIT UNTIL packets to the correct crtc.
  1283. * It also detects a switched off crtc and nulls out the
  1284. * wait in that case.
  1285. */
  1286. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1287. {
  1288. struct drm_mode_object *obj;
  1289. struct drm_crtc *crtc;
  1290. struct radeon_crtc *radeon_crtc;
  1291. struct radeon_cs_packet p3reloc, waitreloc;
  1292. int crtc_id;
  1293. int r;
  1294. uint32_t header, h_idx, reg;
  1295. volatile uint32_t *ib;
  1296. ib = p->ib.ptr;
  1297. /* parse the wait until */
  1298. r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
  1299. if (r)
  1300. return r;
  1301. /* check its a wait until and only 1 count */
  1302. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1303. waitreloc.count != 0) {
  1304. DRM_ERROR("vline wait had illegal wait until segment\n");
  1305. return -EINVAL;
  1306. }
  1307. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1308. DRM_ERROR("vline wait had illegal wait until\n");
  1309. return -EINVAL;
  1310. }
  1311. /* jump over the NOP */
  1312. r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1313. if (r)
  1314. return r;
  1315. h_idx = p->idx - 2;
  1316. p->idx += waitreloc.count + 2;
  1317. p->idx += p3reloc.count + 2;
  1318. header = radeon_get_ib_value(p, h_idx);
  1319. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1320. reg = R100_CP_PACKET0_GET_REG(header);
  1321. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1322. if (!obj) {
  1323. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1324. return -EINVAL;
  1325. }
  1326. crtc = obj_to_crtc(obj);
  1327. radeon_crtc = to_radeon_crtc(crtc);
  1328. crtc_id = radeon_crtc->crtc_id;
  1329. if (!crtc->enabled) {
  1330. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1331. ib[h_idx + 2] = PACKET2(0);
  1332. ib[h_idx + 3] = PACKET2(0);
  1333. } else if (crtc_id == 1) {
  1334. switch (reg) {
  1335. case AVIVO_D1MODE_VLINE_START_END:
  1336. header &= ~R300_CP_PACKET0_REG_MASK;
  1337. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1338. break;
  1339. case RADEON_CRTC_GUI_TRIG_VLINE:
  1340. header &= ~R300_CP_PACKET0_REG_MASK;
  1341. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1342. break;
  1343. default:
  1344. DRM_ERROR("unknown crtc reloc\n");
  1345. return -EINVAL;
  1346. }
  1347. ib[h_idx] = header;
  1348. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1349. }
  1350. return 0;
  1351. }
  1352. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1353. {
  1354. int vtx_size;
  1355. vtx_size = 2;
  1356. /* ordered according to bits in spec */
  1357. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1358. vtx_size++;
  1359. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1360. vtx_size += 3;
  1361. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1362. vtx_size++;
  1363. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1364. vtx_size++;
  1365. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1366. vtx_size += 3;
  1367. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1368. vtx_size++;
  1369. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1370. vtx_size++;
  1371. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1372. vtx_size += 2;
  1373. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1374. vtx_size += 2;
  1375. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1376. vtx_size++;
  1377. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1378. vtx_size += 2;
  1379. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1380. vtx_size++;
  1381. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1382. vtx_size += 2;
  1383. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1384. vtx_size++;
  1385. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1386. vtx_size++;
  1387. /* blend weight */
  1388. if (vtx_fmt & (0x7 << 15))
  1389. vtx_size += (vtx_fmt >> 15) & 0x7;
  1390. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1391. vtx_size += 3;
  1392. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1393. vtx_size += 2;
  1394. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1395. vtx_size++;
  1396. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1397. vtx_size++;
  1398. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1399. vtx_size++;
  1400. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1401. vtx_size++;
  1402. return vtx_size;
  1403. }
  1404. static int r100_packet0_check(struct radeon_cs_parser *p,
  1405. struct radeon_cs_packet *pkt,
  1406. unsigned idx, unsigned reg)
  1407. {
  1408. struct radeon_cs_reloc *reloc;
  1409. struct r100_cs_track *track;
  1410. volatile uint32_t *ib;
  1411. uint32_t tmp;
  1412. int r;
  1413. int i, face;
  1414. u32 tile_flags = 0;
  1415. u32 idx_value;
  1416. ib = p->ib.ptr;
  1417. track = (struct r100_cs_track *)p->track;
  1418. idx_value = radeon_get_ib_value(p, idx);
  1419. switch (reg) {
  1420. case RADEON_CRTC_GUI_TRIG_VLINE:
  1421. r = r100_cs_packet_parse_vline(p);
  1422. if (r) {
  1423. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1424. idx, reg);
  1425. radeon_cs_dump_packet(p, pkt);
  1426. return r;
  1427. }
  1428. break;
  1429. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1430. * range access */
  1431. case RADEON_DST_PITCH_OFFSET:
  1432. case RADEON_SRC_PITCH_OFFSET:
  1433. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1434. if (r)
  1435. return r;
  1436. break;
  1437. case RADEON_RB3D_DEPTHOFFSET:
  1438. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1439. if (r) {
  1440. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1441. idx, reg);
  1442. radeon_cs_dump_packet(p, pkt);
  1443. return r;
  1444. }
  1445. track->zb.robj = reloc->robj;
  1446. track->zb.offset = idx_value;
  1447. track->zb_dirty = true;
  1448. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1449. break;
  1450. case RADEON_RB3D_COLOROFFSET:
  1451. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1452. if (r) {
  1453. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1454. idx, reg);
  1455. radeon_cs_dump_packet(p, pkt);
  1456. return r;
  1457. }
  1458. track->cb[0].robj = reloc->robj;
  1459. track->cb[0].offset = idx_value;
  1460. track->cb_dirty = true;
  1461. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1462. break;
  1463. case RADEON_PP_TXOFFSET_0:
  1464. case RADEON_PP_TXOFFSET_1:
  1465. case RADEON_PP_TXOFFSET_2:
  1466. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1467. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1468. if (r) {
  1469. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1470. idx, reg);
  1471. radeon_cs_dump_packet(p, pkt);
  1472. return r;
  1473. }
  1474. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1475. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1476. tile_flags |= RADEON_TXO_MACRO_TILE;
  1477. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1478. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1479. tmp = idx_value & ~(0x7 << 2);
  1480. tmp |= tile_flags;
  1481. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1482. } else
  1483. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1484. track->textures[i].robj = reloc->robj;
  1485. track->tex_dirty = true;
  1486. break;
  1487. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1488. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1489. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1490. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1491. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1492. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1493. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1494. if (r) {
  1495. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1496. idx, reg);
  1497. radeon_cs_dump_packet(p, pkt);
  1498. return r;
  1499. }
  1500. track->textures[0].cube_info[i].offset = idx_value;
  1501. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1502. track->textures[0].cube_info[i].robj = reloc->robj;
  1503. track->tex_dirty = true;
  1504. break;
  1505. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1506. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1507. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1508. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1509. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1510. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1511. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1512. if (r) {
  1513. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1514. idx, reg);
  1515. radeon_cs_dump_packet(p, pkt);
  1516. return r;
  1517. }
  1518. track->textures[1].cube_info[i].offset = idx_value;
  1519. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1520. track->textures[1].cube_info[i].robj = reloc->robj;
  1521. track->tex_dirty = true;
  1522. break;
  1523. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1524. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1525. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1526. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1527. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1528. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1529. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1530. if (r) {
  1531. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1532. idx, reg);
  1533. radeon_cs_dump_packet(p, pkt);
  1534. return r;
  1535. }
  1536. track->textures[2].cube_info[i].offset = idx_value;
  1537. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1538. track->textures[2].cube_info[i].robj = reloc->robj;
  1539. track->tex_dirty = true;
  1540. break;
  1541. case RADEON_RE_WIDTH_HEIGHT:
  1542. track->maxy = ((idx_value >> 16) & 0x7FF);
  1543. track->cb_dirty = true;
  1544. track->zb_dirty = true;
  1545. break;
  1546. case RADEON_RB3D_COLORPITCH:
  1547. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1548. if (r) {
  1549. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1550. idx, reg);
  1551. radeon_cs_dump_packet(p, pkt);
  1552. return r;
  1553. }
  1554. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1555. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1556. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1557. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1558. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1559. tmp = idx_value & ~(0x7 << 16);
  1560. tmp |= tile_flags;
  1561. ib[idx] = tmp;
  1562. } else
  1563. ib[idx] = idx_value;
  1564. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1565. track->cb_dirty = true;
  1566. break;
  1567. case RADEON_RB3D_DEPTHPITCH:
  1568. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1569. track->zb_dirty = true;
  1570. break;
  1571. case RADEON_RB3D_CNTL:
  1572. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1573. case 7:
  1574. case 8:
  1575. case 9:
  1576. case 11:
  1577. case 12:
  1578. track->cb[0].cpp = 1;
  1579. break;
  1580. case 3:
  1581. case 4:
  1582. case 15:
  1583. track->cb[0].cpp = 2;
  1584. break;
  1585. case 6:
  1586. track->cb[0].cpp = 4;
  1587. break;
  1588. default:
  1589. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1590. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1591. return -EINVAL;
  1592. }
  1593. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1594. track->cb_dirty = true;
  1595. track->zb_dirty = true;
  1596. break;
  1597. case RADEON_RB3D_ZSTENCILCNTL:
  1598. switch (idx_value & 0xf) {
  1599. case 0:
  1600. track->zb.cpp = 2;
  1601. break;
  1602. case 2:
  1603. case 3:
  1604. case 4:
  1605. case 5:
  1606. case 9:
  1607. case 11:
  1608. track->zb.cpp = 4;
  1609. break;
  1610. default:
  1611. break;
  1612. }
  1613. track->zb_dirty = true;
  1614. break;
  1615. case RADEON_RB3D_ZPASS_ADDR:
  1616. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1617. if (r) {
  1618. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1619. idx, reg);
  1620. radeon_cs_dump_packet(p, pkt);
  1621. return r;
  1622. }
  1623. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1624. break;
  1625. case RADEON_PP_CNTL:
  1626. {
  1627. uint32_t temp = idx_value >> 4;
  1628. for (i = 0; i < track->num_texture; i++)
  1629. track->textures[i].enabled = !!(temp & (1 << i));
  1630. track->tex_dirty = true;
  1631. }
  1632. break;
  1633. case RADEON_SE_VF_CNTL:
  1634. track->vap_vf_cntl = idx_value;
  1635. break;
  1636. case RADEON_SE_VTX_FMT:
  1637. track->vtx_size = r100_get_vtx_size(idx_value);
  1638. break;
  1639. case RADEON_PP_TEX_SIZE_0:
  1640. case RADEON_PP_TEX_SIZE_1:
  1641. case RADEON_PP_TEX_SIZE_2:
  1642. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1643. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1644. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1645. track->tex_dirty = true;
  1646. break;
  1647. case RADEON_PP_TEX_PITCH_0:
  1648. case RADEON_PP_TEX_PITCH_1:
  1649. case RADEON_PP_TEX_PITCH_2:
  1650. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1651. track->textures[i].pitch = idx_value + 32;
  1652. track->tex_dirty = true;
  1653. break;
  1654. case RADEON_PP_TXFILTER_0:
  1655. case RADEON_PP_TXFILTER_1:
  1656. case RADEON_PP_TXFILTER_2:
  1657. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1658. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1659. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1660. tmp = (idx_value >> 23) & 0x7;
  1661. if (tmp == 2 || tmp == 6)
  1662. track->textures[i].roundup_w = false;
  1663. tmp = (idx_value >> 27) & 0x7;
  1664. if (tmp == 2 || tmp == 6)
  1665. track->textures[i].roundup_h = false;
  1666. track->tex_dirty = true;
  1667. break;
  1668. case RADEON_PP_TXFORMAT_0:
  1669. case RADEON_PP_TXFORMAT_1:
  1670. case RADEON_PP_TXFORMAT_2:
  1671. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1672. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1673. track->textures[i].use_pitch = 1;
  1674. } else {
  1675. track->textures[i].use_pitch = 0;
  1676. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1677. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1678. }
  1679. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1680. track->textures[i].tex_coord_type = 2;
  1681. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1682. case RADEON_TXFORMAT_I8:
  1683. case RADEON_TXFORMAT_RGB332:
  1684. case RADEON_TXFORMAT_Y8:
  1685. track->textures[i].cpp = 1;
  1686. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1687. break;
  1688. case RADEON_TXFORMAT_AI88:
  1689. case RADEON_TXFORMAT_ARGB1555:
  1690. case RADEON_TXFORMAT_RGB565:
  1691. case RADEON_TXFORMAT_ARGB4444:
  1692. case RADEON_TXFORMAT_VYUY422:
  1693. case RADEON_TXFORMAT_YVYU422:
  1694. case RADEON_TXFORMAT_SHADOW16:
  1695. case RADEON_TXFORMAT_LDUDV655:
  1696. case RADEON_TXFORMAT_DUDV88:
  1697. track->textures[i].cpp = 2;
  1698. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1699. break;
  1700. case RADEON_TXFORMAT_ARGB8888:
  1701. case RADEON_TXFORMAT_RGBA8888:
  1702. case RADEON_TXFORMAT_SHADOW32:
  1703. case RADEON_TXFORMAT_LDUDUV8888:
  1704. track->textures[i].cpp = 4;
  1705. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1706. break;
  1707. case RADEON_TXFORMAT_DXT1:
  1708. track->textures[i].cpp = 1;
  1709. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1710. break;
  1711. case RADEON_TXFORMAT_DXT23:
  1712. case RADEON_TXFORMAT_DXT45:
  1713. track->textures[i].cpp = 1;
  1714. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1715. break;
  1716. }
  1717. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1718. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1719. track->tex_dirty = true;
  1720. break;
  1721. case RADEON_PP_CUBIC_FACES_0:
  1722. case RADEON_PP_CUBIC_FACES_1:
  1723. case RADEON_PP_CUBIC_FACES_2:
  1724. tmp = idx_value;
  1725. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1726. for (face = 0; face < 4; face++) {
  1727. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1728. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1729. }
  1730. track->tex_dirty = true;
  1731. break;
  1732. default:
  1733. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1734. reg, idx);
  1735. return -EINVAL;
  1736. }
  1737. return 0;
  1738. }
  1739. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1740. struct radeon_cs_packet *pkt,
  1741. struct radeon_bo *robj)
  1742. {
  1743. unsigned idx;
  1744. u32 value;
  1745. idx = pkt->idx + 1;
  1746. value = radeon_get_ib_value(p, idx + 2);
  1747. if ((value + 1) > radeon_bo_size(robj)) {
  1748. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1749. "(need %u have %lu) !\n",
  1750. value + 1,
  1751. radeon_bo_size(robj));
  1752. return -EINVAL;
  1753. }
  1754. return 0;
  1755. }
  1756. static int r100_packet3_check(struct radeon_cs_parser *p,
  1757. struct radeon_cs_packet *pkt)
  1758. {
  1759. struct radeon_cs_reloc *reloc;
  1760. struct r100_cs_track *track;
  1761. unsigned idx;
  1762. volatile uint32_t *ib;
  1763. int r;
  1764. ib = p->ib.ptr;
  1765. idx = pkt->idx + 1;
  1766. track = (struct r100_cs_track *)p->track;
  1767. switch (pkt->opcode) {
  1768. case PACKET3_3D_LOAD_VBPNTR:
  1769. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1770. if (r)
  1771. return r;
  1772. break;
  1773. case PACKET3_INDX_BUFFER:
  1774. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1775. if (r) {
  1776. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1777. radeon_cs_dump_packet(p, pkt);
  1778. return r;
  1779. }
  1780. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1781. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1782. if (r) {
  1783. return r;
  1784. }
  1785. break;
  1786. case 0x23:
  1787. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1788. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1789. if (r) {
  1790. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1791. radeon_cs_dump_packet(p, pkt);
  1792. return r;
  1793. }
  1794. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1795. track->num_arrays = 1;
  1796. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1797. track->arrays[0].robj = reloc->robj;
  1798. track->arrays[0].esize = track->vtx_size;
  1799. track->max_indx = radeon_get_ib_value(p, idx+1);
  1800. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1801. track->immd_dwords = pkt->count - 1;
  1802. r = r100_cs_track_check(p->rdev, track);
  1803. if (r)
  1804. return r;
  1805. break;
  1806. case PACKET3_3D_DRAW_IMMD:
  1807. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1808. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1809. return -EINVAL;
  1810. }
  1811. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1812. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1813. track->immd_dwords = pkt->count - 1;
  1814. r = r100_cs_track_check(p->rdev, track);
  1815. if (r)
  1816. return r;
  1817. break;
  1818. /* triggers drawing using in-packet vertex data */
  1819. case PACKET3_3D_DRAW_IMMD_2:
  1820. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1821. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1822. return -EINVAL;
  1823. }
  1824. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1825. track->immd_dwords = pkt->count;
  1826. r = r100_cs_track_check(p->rdev, track);
  1827. if (r)
  1828. return r;
  1829. break;
  1830. /* triggers drawing using in-packet vertex data */
  1831. case PACKET3_3D_DRAW_VBUF_2:
  1832. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1833. r = r100_cs_track_check(p->rdev, track);
  1834. if (r)
  1835. return r;
  1836. break;
  1837. /* triggers drawing of vertex buffers setup elsewhere */
  1838. case PACKET3_3D_DRAW_INDX_2:
  1839. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1840. r = r100_cs_track_check(p->rdev, track);
  1841. if (r)
  1842. return r;
  1843. break;
  1844. /* triggers drawing using indices to vertex buffer */
  1845. case PACKET3_3D_DRAW_VBUF:
  1846. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1847. r = r100_cs_track_check(p->rdev, track);
  1848. if (r)
  1849. return r;
  1850. break;
  1851. /* triggers drawing of vertex buffers setup elsewhere */
  1852. case PACKET3_3D_DRAW_INDX:
  1853. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1854. r = r100_cs_track_check(p->rdev, track);
  1855. if (r)
  1856. return r;
  1857. break;
  1858. /* triggers drawing using indices to vertex buffer */
  1859. case PACKET3_3D_CLEAR_HIZ:
  1860. case PACKET3_3D_CLEAR_ZMASK:
  1861. if (p->rdev->hyperz_filp != p->filp)
  1862. return -EINVAL;
  1863. break;
  1864. case PACKET3_NOP:
  1865. break;
  1866. default:
  1867. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1868. return -EINVAL;
  1869. }
  1870. return 0;
  1871. }
  1872. int r100_cs_parse(struct radeon_cs_parser *p)
  1873. {
  1874. struct radeon_cs_packet pkt;
  1875. struct r100_cs_track *track;
  1876. int r;
  1877. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1878. if (!track)
  1879. return -ENOMEM;
  1880. r100_cs_track_clear(p->rdev, track);
  1881. p->track = track;
  1882. do {
  1883. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1884. if (r) {
  1885. return r;
  1886. }
  1887. p->idx += pkt.count + 2;
  1888. switch (pkt.type) {
  1889. case RADEON_PACKET_TYPE0:
  1890. if (p->rdev->family >= CHIP_R200)
  1891. r = r100_cs_parse_packet0(p, &pkt,
  1892. p->rdev->config.r100.reg_safe_bm,
  1893. p->rdev->config.r100.reg_safe_bm_size,
  1894. &r200_packet0_check);
  1895. else
  1896. r = r100_cs_parse_packet0(p, &pkt,
  1897. p->rdev->config.r100.reg_safe_bm,
  1898. p->rdev->config.r100.reg_safe_bm_size,
  1899. &r100_packet0_check);
  1900. break;
  1901. case RADEON_PACKET_TYPE2:
  1902. break;
  1903. case RADEON_PACKET_TYPE3:
  1904. r = r100_packet3_check(p, &pkt);
  1905. break;
  1906. default:
  1907. DRM_ERROR("Unknown packet type %d !\n",
  1908. pkt.type);
  1909. return -EINVAL;
  1910. }
  1911. if (r)
  1912. return r;
  1913. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1914. return 0;
  1915. }
  1916. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  1917. {
  1918. DRM_ERROR("pitch %d\n", t->pitch);
  1919. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  1920. DRM_ERROR("width %d\n", t->width);
  1921. DRM_ERROR("width_11 %d\n", t->width_11);
  1922. DRM_ERROR("height %d\n", t->height);
  1923. DRM_ERROR("height_11 %d\n", t->height_11);
  1924. DRM_ERROR("num levels %d\n", t->num_levels);
  1925. DRM_ERROR("depth %d\n", t->txdepth);
  1926. DRM_ERROR("bpp %d\n", t->cpp);
  1927. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  1928. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  1929. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  1930. DRM_ERROR("compress format %d\n", t->compress_format);
  1931. }
  1932. static int r100_track_compress_size(int compress_format, int w, int h)
  1933. {
  1934. int block_width, block_height, block_bytes;
  1935. int wblocks, hblocks;
  1936. int min_wblocks;
  1937. int sz;
  1938. block_width = 4;
  1939. block_height = 4;
  1940. switch (compress_format) {
  1941. case R100_TRACK_COMP_DXT1:
  1942. block_bytes = 8;
  1943. min_wblocks = 4;
  1944. break;
  1945. default:
  1946. case R100_TRACK_COMP_DXT35:
  1947. block_bytes = 16;
  1948. min_wblocks = 2;
  1949. break;
  1950. }
  1951. hblocks = (h + block_height - 1) / block_height;
  1952. wblocks = (w + block_width - 1) / block_width;
  1953. if (wblocks < min_wblocks)
  1954. wblocks = min_wblocks;
  1955. sz = wblocks * hblocks * block_bytes;
  1956. return sz;
  1957. }
  1958. static int r100_cs_track_cube(struct radeon_device *rdev,
  1959. struct r100_cs_track *track, unsigned idx)
  1960. {
  1961. unsigned face, w, h;
  1962. struct radeon_bo *cube_robj;
  1963. unsigned long size;
  1964. unsigned compress_format = track->textures[idx].compress_format;
  1965. for (face = 0; face < 5; face++) {
  1966. cube_robj = track->textures[idx].cube_info[face].robj;
  1967. w = track->textures[idx].cube_info[face].width;
  1968. h = track->textures[idx].cube_info[face].height;
  1969. if (compress_format) {
  1970. size = r100_track_compress_size(compress_format, w, h);
  1971. } else
  1972. size = w * h;
  1973. size *= track->textures[idx].cpp;
  1974. size += track->textures[idx].cube_info[face].offset;
  1975. if (size > radeon_bo_size(cube_robj)) {
  1976. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  1977. size, radeon_bo_size(cube_robj));
  1978. r100_cs_track_texture_print(&track->textures[idx]);
  1979. return -1;
  1980. }
  1981. }
  1982. return 0;
  1983. }
  1984. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  1985. struct r100_cs_track *track)
  1986. {
  1987. struct radeon_bo *robj;
  1988. unsigned long size;
  1989. unsigned u, i, w, h, d;
  1990. int ret;
  1991. for (u = 0; u < track->num_texture; u++) {
  1992. if (!track->textures[u].enabled)
  1993. continue;
  1994. if (track->textures[u].lookup_disable)
  1995. continue;
  1996. robj = track->textures[u].robj;
  1997. if (robj == NULL) {
  1998. DRM_ERROR("No texture bound to unit %u\n", u);
  1999. return -EINVAL;
  2000. }
  2001. size = 0;
  2002. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2003. if (track->textures[u].use_pitch) {
  2004. if (rdev->family < CHIP_R300)
  2005. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2006. else
  2007. w = track->textures[u].pitch / (1 << i);
  2008. } else {
  2009. w = track->textures[u].width;
  2010. if (rdev->family >= CHIP_RV515)
  2011. w |= track->textures[u].width_11;
  2012. w = w / (1 << i);
  2013. if (track->textures[u].roundup_w)
  2014. w = roundup_pow_of_two(w);
  2015. }
  2016. h = track->textures[u].height;
  2017. if (rdev->family >= CHIP_RV515)
  2018. h |= track->textures[u].height_11;
  2019. h = h / (1 << i);
  2020. if (track->textures[u].roundup_h)
  2021. h = roundup_pow_of_two(h);
  2022. if (track->textures[u].tex_coord_type == 1) {
  2023. d = (1 << track->textures[u].txdepth) / (1 << i);
  2024. if (!d)
  2025. d = 1;
  2026. } else {
  2027. d = 1;
  2028. }
  2029. if (track->textures[u].compress_format) {
  2030. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2031. /* compressed textures are block based */
  2032. } else
  2033. size += w * h * d;
  2034. }
  2035. size *= track->textures[u].cpp;
  2036. switch (track->textures[u].tex_coord_type) {
  2037. case 0:
  2038. case 1:
  2039. break;
  2040. case 2:
  2041. if (track->separate_cube) {
  2042. ret = r100_cs_track_cube(rdev, track, u);
  2043. if (ret)
  2044. return ret;
  2045. } else
  2046. size *= 6;
  2047. break;
  2048. default:
  2049. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2050. "%u\n", track->textures[u].tex_coord_type, u);
  2051. return -EINVAL;
  2052. }
  2053. if (size > radeon_bo_size(robj)) {
  2054. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2055. "%lu\n", u, size, radeon_bo_size(robj));
  2056. r100_cs_track_texture_print(&track->textures[u]);
  2057. return -EINVAL;
  2058. }
  2059. }
  2060. return 0;
  2061. }
  2062. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2063. {
  2064. unsigned i;
  2065. unsigned long size;
  2066. unsigned prim_walk;
  2067. unsigned nverts;
  2068. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2069. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2070. !track->blend_read_enable)
  2071. num_cb = 0;
  2072. for (i = 0; i < num_cb; i++) {
  2073. if (track->cb[i].robj == NULL) {
  2074. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2075. return -EINVAL;
  2076. }
  2077. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2078. size += track->cb[i].offset;
  2079. if (size > radeon_bo_size(track->cb[i].robj)) {
  2080. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2081. "(need %lu have %lu) !\n", i, size,
  2082. radeon_bo_size(track->cb[i].robj));
  2083. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2084. i, track->cb[i].pitch, track->cb[i].cpp,
  2085. track->cb[i].offset, track->maxy);
  2086. return -EINVAL;
  2087. }
  2088. }
  2089. track->cb_dirty = false;
  2090. if (track->zb_dirty && track->z_enabled) {
  2091. if (track->zb.robj == NULL) {
  2092. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2093. return -EINVAL;
  2094. }
  2095. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2096. size += track->zb.offset;
  2097. if (size > radeon_bo_size(track->zb.robj)) {
  2098. DRM_ERROR("[drm] Buffer too small for z buffer "
  2099. "(need %lu have %lu) !\n", size,
  2100. radeon_bo_size(track->zb.robj));
  2101. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2102. track->zb.pitch, track->zb.cpp,
  2103. track->zb.offset, track->maxy);
  2104. return -EINVAL;
  2105. }
  2106. }
  2107. track->zb_dirty = false;
  2108. if (track->aa_dirty && track->aaresolve) {
  2109. if (track->aa.robj == NULL) {
  2110. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2111. return -EINVAL;
  2112. }
  2113. /* I believe the format comes from colorbuffer0. */
  2114. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2115. size += track->aa.offset;
  2116. if (size > radeon_bo_size(track->aa.robj)) {
  2117. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2118. "(need %lu have %lu) !\n", i, size,
  2119. radeon_bo_size(track->aa.robj));
  2120. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2121. i, track->aa.pitch, track->cb[0].cpp,
  2122. track->aa.offset, track->maxy);
  2123. return -EINVAL;
  2124. }
  2125. }
  2126. track->aa_dirty = false;
  2127. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2128. if (track->vap_vf_cntl & (1 << 14)) {
  2129. nverts = track->vap_alt_nverts;
  2130. } else {
  2131. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2132. }
  2133. switch (prim_walk) {
  2134. case 1:
  2135. for (i = 0; i < track->num_arrays; i++) {
  2136. size = track->arrays[i].esize * track->max_indx * 4;
  2137. if (track->arrays[i].robj == NULL) {
  2138. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2139. "bound\n", prim_walk, i);
  2140. return -EINVAL;
  2141. }
  2142. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2143. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2144. "need %lu dwords have %lu dwords\n",
  2145. prim_walk, i, size >> 2,
  2146. radeon_bo_size(track->arrays[i].robj)
  2147. >> 2);
  2148. DRM_ERROR("Max indices %u\n", track->max_indx);
  2149. return -EINVAL;
  2150. }
  2151. }
  2152. break;
  2153. case 2:
  2154. for (i = 0; i < track->num_arrays; i++) {
  2155. size = track->arrays[i].esize * (nverts - 1) * 4;
  2156. if (track->arrays[i].robj == NULL) {
  2157. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2158. "bound\n", prim_walk, i);
  2159. return -EINVAL;
  2160. }
  2161. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2162. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2163. "need %lu dwords have %lu dwords\n",
  2164. prim_walk, i, size >> 2,
  2165. radeon_bo_size(track->arrays[i].robj)
  2166. >> 2);
  2167. return -EINVAL;
  2168. }
  2169. }
  2170. break;
  2171. case 3:
  2172. size = track->vtx_size * nverts;
  2173. if (size != track->immd_dwords) {
  2174. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2175. track->immd_dwords, size);
  2176. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2177. nverts, track->vtx_size);
  2178. return -EINVAL;
  2179. }
  2180. break;
  2181. default:
  2182. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2183. prim_walk);
  2184. return -EINVAL;
  2185. }
  2186. if (track->tex_dirty) {
  2187. track->tex_dirty = false;
  2188. return r100_cs_track_texture_check(rdev, track);
  2189. }
  2190. return 0;
  2191. }
  2192. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2193. {
  2194. unsigned i, face;
  2195. track->cb_dirty = true;
  2196. track->zb_dirty = true;
  2197. track->tex_dirty = true;
  2198. track->aa_dirty = true;
  2199. if (rdev->family < CHIP_R300) {
  2200. track->num_cb = 1;
  2201. if (rdev->family <= CHIP_RS200)
  2202. track->num_texture = 3;
  2203. else
  2204. track->num_texture = 6;
  2205. track->maxy = 2048;
  2206. track->separate_cube = 1;
  2207. } else {
  2208. track->num_cb = 4;
  2209. track->num_texture = 16;
  2210. track->maxy = 4096;
  2211. track->separate_cube = 0;
  2212. track->aaresolve = false;
  2213. track->aa.robj = NULL;
  2214. }
  2215. for (i = 0; i < track->num_cb; i++) {
  2216. track->cb[i].robj = NULL;
  2217. track->cb[i].pitch = 8192;
  2218. track->cb[i].cpp = 16;
  2219. track->cb[i].offset = 0;
  2220. }
  2221. track->z_enabled = true;
  2222. track->zb.robj = NULL;
  2223. track->zb.pitch = 8192;
  2224. track->zb.cpp = 4;
  2225. track->zb.offset = 0;
  2226. track->vtx_size = 0x7F;
  2227. track->immd_dwords = 0xFFFFFFFFUL;
  2228. track->num_arrays = 11;
  2229. track->max_indx = 0x00FFFFFFUL;
  2230. for (i = 0; i < track->num_arrays; i++) {
  2231. track->arrays[i].robj = NULL;
  2232. track->arrays[i].esize = 0x7F;
  2233. }
  2234. for (i = 0; i < track->num_texture; i++) {
  2235. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2236. track->textures[i].pitch = 16536;
  2237. track->textures[i].width = 16536;
  2238. track->textures[i].height = 16536;
  2239. track->textures[i].width_11 = 1 << 11;
  2240. track->textures[i].height_11 = 1 << 11;
  2241. track->textures[i].num_levels = 12;
  2242. if (rdev->family <= CHIP_RS200) {
  2243. track->textures[i].tex_coord_type = 0;
  2244. track->textures[i].txdepth = 0;
  2245. } else {
  2246. track->textures[i].txdepth = 16;
  2247. track->textures[i].tex_coord_type = 1;
  2248. }
  2249. track->textures[i].cpp = 64;
  2250. track->textures[i].robj = NULL;
  2251. /* CS IB emission code makes sure texture unit are disabled */
  2252. track->textures[i].enabled = false;
  2253. track->textures[i].lookup_disable = false;
  2254. track->textures[i].roundup_w = true;
  2255. track->textures[i].roundup_h = true;
  2256. if (track->separate_cube)
  2257. for (face = 0; face < 5; face++) {
  2258. track->textures[i].cube_info[face].robj = NULL;
  2259. track->textures[i].cube_info[face].width = 16536;
  2260. track->textures[i].cube_info[face].height = 16536;
  2261. track->textures[i].cube_info[face].offset = 0;
  2262. }
  2263. }
  2264. }
  2265. /*
  2266. * Global GPU functions
  2267. */
  2268. static void r100_errata(struct radeon_device *rdev)
  2269. {
  2270. rdev->pll_errata = 0;
  2271. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2272. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2273. }
  2274. if (rdev->family == CHIP_RV100 ||
  2275. rdev->family == CHIP_RS100 ||
  2276. rdev->family == CHIP_RS200) {
  2277. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2278. }
  2279. }
  2280. static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2281. {
  2282. unsigned i;
  2283. uint32_t tmp;
  2284. for (i = 0; i < rdev->usec_timeout; i++) {
  2285. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2286. if (tmp >= n) {
  2287. return 0;
  2288. }
  2289. DRM_UDELAY(1);
  2290. }
  2291. return -1;
  2292. }
  2293. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2294. {
  2295. unsigned i;
  2296. uint32_t tmp;
  2297. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2298. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2299. " Bad things might happen.\n");
  2300. }
  2301. for (i = 0; i < rdev->usec_timeout; i++) {
  2302. tmp = RREG32(RADEON_RBBM_STATUS);
  2303. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2304. return 0;
  2305. }
  2306. DRM_UDELAY(1);
  2307. }
  2308. return -1;
  2309. }
  2310. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2311. {
  2312. unsigned i;
  2313. uint32_t tmp;
  2314. for (i = 0; i < rdev->usec_timeout; i++) {
  2315. /* read MC_STATUS */
  2316. tmp = RREG32(RADEON_MC_STATUS);
  2317. if (tmp & RADEON_MC_IDLE) {
  2318. return 0;
  2319. }
  2320. DRM_UDELAY(1);
  2321. }
  2322. return -1;
  2323. }
  2324. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2325. {
  2326. u32 rbbm_status;
  2327. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2328. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2329. radeon_ring_lockup_update(ring);
  2330. return false;
  2331. }
  2332. /* force CP activities */
  2333. radeon_ring_force_activity(rdev, ring);
  2334. return radeon_ring_test_lockup(rdev, ring);
  2335. }
  2336. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2337. void r100_enable_bm(struct radeon_device *rdev)
  2338. {
  2339. uint32_t tmp;
  2340. /* Enable bus mastering */
  2341. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2342. WREG32(RADEON_BUS_CNTL, tmp);
  2343. }
  2344. void r100_bm_disable(struct radeon_device *rdev)
  2345. {
  2346. u32 tmp;
  2347. /* disable bus mastering */
  2348. tmp = RREG32(R_000030_BUS_CNTL);
  2349. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2350. mdelay(1);
  2351. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2352. mdelay(1);
  2353. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2354. tmp = RREG32(RADEON_BUS_CNTL);
  2355. mdelay(1);
  2356. pci_clear_master(rdev->pdev);
  2357. mdelay(1);
  2358. }
  2359. int r100_asic_reset(struct radeon_device *rdev)
  2360. {
  2361. struct r100_mc_save save;
  2362. u32 status, tmp;
  2363. int ret = 0;
  2364. status = RREG32(R_000E40_RBBM_STATUS);
  2365. if (!G_000E40_GUI_ACTIVE(status)) {
  2366. return 0;
  2367. }
  2368. r100_mc_stop(rdev, &save);
  2369. status = RREG32(R_000E40_RBBM_STATUS);
  2370. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2371. /* stop CP */
  2372. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2373. tmp = RREG32(RADEON_CP_RB_CNTL);
  2374. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2375. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2376. WREG32(RADEON_CP_RB_WPTR, 0);
  2377. WREG32(RADEON_CP_RB_CNTL, tmp);
  2378. /* save PCI state */
  2379. pci_save_state(rdev->pdev);
  2380. /* disable bus mastering */
  2381. r100_bm_disable(rdev);
  2382. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2383. S_0000F0_SOFT_RESET_RE(1) |
  2384. S_0000F0_SOFT_RESET_PP(1) |
  2385. S_0000F0_SOFT_RESET_RB(1));
  2386. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2387. mdelay(500);
  2388. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2389. mdelay(1);
  2390. status = RREG32(R_000E40_RBBM_STATUS);
  2391. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2392. /* reset CP */
  2393. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2394. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2395. mdelay(500);
  2396. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2397. mdelay(1);
  2398. status = RREG32(R_000E40_RBBM_STATUS);
  2399. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2400. /* restore PCI & busmastering */
  2401. pci_restore_state(rdev->pdev);
  2402. r100_enable_bm(rdev);
  2403. /* Check if GPU is idle */
  2404. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2405. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2406. dev_err(rdev->dev, "failed to reset GPU\n");
  2407. ret = -1;
  2408. } else
  2409. dev_info(rdev->dev, "GPU reset succeed\n");
  2410. r100_mc_resume(rdev, &save);
  2411. return ret;
  2412. }
  2413. void r100_set_common_regs(struct radeon_device *rdev)
  2414. {
  2415. struct drm_device *dev = rdev->ddev;
  2416. bool force_dac2 = false;
  2417. u32 tmp;
  2418. /* set these so they don't interfere with anything */
  2419. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2420. WREG32(RADEON_SUBPIC_CNTL, 0);
  2421. WREG32(RADEON_VIPH_CONTROL, 0);
  2422. WREG32(RADEON_I2C_CNTL_1, 0);
  2423. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2424. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2425. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2426. /* always set up dac2 on rn50 and some rv100 as lots
  2427. * of servers seem to wire it up to a VGA port but
  2428. * don't report it in the bios connector
  2429. * table.
  2430. */
  2431. switch (dev->pdev->device) {
  2432. /* RN50 */
  2433. case 0x515e:
  2434. case 0x5969:
  2435. force_dac2 = true;
  2436. break;
  2437. /* RV100*/
  2438. case 0x5159:
  2439. case 0x515a:
  2440. /* DELL triple head servers */
  2441. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2442. ((dev->pdev->subsystem_device == 0x016c) ||
  2443. (dev->pdev->subsystem_device == 0x016d) ||
  2444. (dev->pdev->subsystem_device == 0x016e) ||
  2445. (dev->pdev->subsystem_device == 0x016f) ||
  2446. (dev->pdev->subsystem_device == 0x0170) ||
  2447. (dev->pdev->subsystem_device == 0x017d) ||
  2448. (dev->pdev->subsystem_device == 0x017e) ||
  2449. (dev->pdev->subsystem_device == 0x0183) ||
  2450. (dev->pdev->subsystem_device == 0x018a) ||
  2451. (dev->pdev->subsystem_device == 0x019a)))
  2452. force_dac2 = true;
  2453. break;
  2454. }
  2455. if (force_dac2) {
  2456. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2457. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2458. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2459. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2460. enable it, even it's detected.
  2461. */
  2462. /* force it to crtc0 */
  2463. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2464. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2465. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2466. /* set up the TV DAC */
  2467. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2468. RADEON_TV_DAC_STD_MASK |
  2469. RADEON_TV_DAC_RDACPD |
  2470. RADEON_TV_DAC_GDACPD |
  2471. RADEON_TV_DAC_BDACPD |
  2472. RADEON_TV_DAC_BGADJ_MASK |
  2473. RADEON_TV_DAC_DACADJ_MASK);
  2474. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2475. RADEON_TV_DAC_NHOLD |
  2476. RADEON_TV_DAC_STD_PS2 |
  2477. (0x58 << 16));
  2478. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2479. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2480. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2481. }
  2482. /* switch PM block to ACPI mode */
  2483. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2484. tmp &= ~RADEON_PM_MODE_SEL;
  2485. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2486. }
  2487. /*
  2488. * VRAM info
  2489. */
  2490. static void r100_vram_get_type(struct radeon_device *rdev)
  2491. {
  2492. uint32_t tmp;
  2493. rdev->mc.vram_is_ddr = false;
  2494. if (rdev->flags & RADEON_IS_IGP)
  2495. rdev->mc.vram_is_ddr = true;
  2496. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2497. rdev->mc.vram_is_ddr = true;
  2498. if ((rdev->family == CHIP_RV100) ||
  2499. (rdev->family == CHIP_RS100) ||
  2500. (rdev->family == CHIP_RS200)) {
  2501. tmp = RREG32(RADEON_MEM_CNTL);
  2502. if (tmp & RV100_HALF_MODE) {
  2503. rdev->mc.vram_width = 32;
  2504. } else {
  2505. rdev->mc.vram_width = 64;
  2506. }
  2507. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2508. rdev->mc.vram_width /= 4;
  2509. rdev->mc.vram_is_ddr = true;
  2510. }
  2511. } else if (rdev->family <= CHIP_RV280) {
  2512. tmp = RREG32(RADEON_MEM_CNTL);
  2513. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2514. rdev->mc.vram_width = 128;
  2515. } else {
  2516. rdev->mc.vram_width = 64;
  2517. }
  2518. } else {
  2519. /* newer IGPs */
  2520. rdev->mc.vram_width = 128;
  2521. }
  2522. }
  2523. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2524. {
  2525. u32 aper_size;
  2526. u8 byte;
  2527. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2528. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2529. * that is has the 2nd generation multifunction PCI interface
  2530. */
  2531. if (rdev->family == CHIP_RV280 ||
  2532. rdev->family >= CHIP_RV350) {
  2533. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2534. ~RADEON_HDP_APER_CNTL);
  2535. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2536. return aper_size * 2;
  2537. }
  2538. /* Older cards have all sorts of funny issues to deal with. First
  2539. * check if it's a multifunction card by reading the PCI config
  2540. * header type... Limit those to one aperture size
  2541. */
  2542. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2543. if (byte & 0x80) {
  2544. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2545. DRM_INFO("Limiting VRAM to one aperture\n");
  2546. return aper_size;
  2547. }
  2548. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2549. * have set it up. We don't write this as it's broken on some ASICs but
  2550. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2551. */
  2552. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2553. return aper_size * 2;
  2554. return aper_size;
  2555. }
  2556. void r100_vram_init_sizes(struct radeon_device *rdev)
  2557. {
  2558. u64 config_aper_size;
  2559. /* work out accessible VRAM */
  2560. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2561. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2562. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2563. /* FIXME we don't use the second aperture yet when we could use it */
  2564. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2565. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2566. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2567. if (rdev->flags & RADEON_IS_IGP) {
  2568. uint32_t tom;
  2569. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2570. tom = RREG32(RADEON_NB_TOM);
  2571. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2572. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2573. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2574. } else {
  2575. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2576. /* Some production boards of m6 will report 0
  2577. * if it's 8 MB
  2578. */
  2579. if (rdev->mc.real_vram_size == 0) {
  2580. rdev->mc.real_vram_size = 8192 * 1024;
  2581. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2582. }
  2583. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2584. * Novell bug 204882 + along with lots of ubuntu ones
  2585. */
  2586. if (rdev->mc.aper_size > config_aper_size)
  2587. config_aper_size = rdev->mc.aper_size;
  2588. if (config_aper_size > rdev->mc.real_vram_size)
  2589. rdev->mc.mc_vram_size = config_aper_size;
  2590. else
  2591. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2592. }
  2593. }
  2594. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2595. {
  2596. uint32_t temp;
  2597. temp = RREG32(RADEON_CONFIG_CNTL);
  2598. if (state == false) {
  2599. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2600. temp |= RADEON_CFG_VGA_IO_DIS;
  2601. } else {
  2602. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2603. }
  2604. WREG32(RADEON_CONFIG_CNTL, temp);
  2605. }
  2606. static void r100_mc_init(struct radeon_device *rdev)
  2607. {
  2608. u64 base;
  2609. r100_vram_get_type(rdev);
  2610. r100_vram_init_sizes(rdev);
  2611. base = rdev->mc.aper_base;
  2612. if (rdev->flags & RADEON_IS_IGP)
  2613. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2614. radeon_vram_location(rdev, &rdev->mc, base);
  2615. rdev->mc.gtt_base_align = 0;
  2616. if (!(rdev->flags & RADEON_IS_AGP))
  2617. radeon_gtt_location(rdev, &rdev->mc);
  2618. radeon_update_bandwidth_info(rdev);
  2619. }
  2620. /*
  2621. * Indirect registers accessor
  2622. */
  2623. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2624. {
  2625. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2626. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2627. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2628. }
  2629. }
  2630. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2631. {
  2632. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2633. * or the chip could hang on a subsequent access
  2634. */
  2635. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2636. mdelay(5);
  2637. }
  2638. /* This function is required to workaround a hardware bug in some (all?)
  2639. * revisions of the R300. This workaround should be called after every
  2640. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2641. * may not be correct.
  2642. */
  2643. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2644. uint32_t save, tmp;
  2645. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2646. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2647. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2648. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2649. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2650. }
  2651. }
  2652. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2653. {
  2654. uint32_t data;
  2655. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2656. r100_pll_errata_after_index(rdev);
  2657. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2658. r100_pll_errata_after_data(rdev);
  2659. return data;
  2660. }
  2661. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2662. {
  2663. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2664. r100_pll_errata_after_index(rdev);
  2665. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2666. r100_pll_errata_after_data(rdev);
  2667. }
  2668. static void r100_set_safe_registers(struct radeon_device *rdev)
  2669. {
  2670. if (ASIC_IS_RN50(rdev)) {
  2671. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2672. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2673. } else if (rdev->family < CHIP_R200) {
  2674. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2675. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2676. } else {
  2677. r200_set_safe_registers(rdev);
  2678. }
  2679. }
  2680. /*
  2681. * Debugfs info
  2682. */
  2683. #if defined(CONFIG_DEBUG_FS)
  2684. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2685. {
  2686. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2687. struct drm_device *dev = node->minor->dev;
  2688. struct radeon_device *rdev = dev->dev_private;
  2689. uint32_t reg, value;
  2690. unsigned i;
  2691. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2692. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2693. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2694. for (i = 0; i < 64; i++) {
  2695. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2696. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2697. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2698. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2699. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2700. }
  2701. return 0;
  2702. }
  2703. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2704. {
  2705. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2706. struct drm_device *dev = node->minor->dev;
  2707. struct radeon_device *rdev = dev->dev_private;
  2708. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2709. uint32_t rdp, wdp;
  2710. unsigned count, i, j;
  2711. radeon_ring_free_size(rdev, ring);
  2712. rdp = RREG32(RADEON_CP_RB_RPTR);
  2713. wdp = RREG32(RADEON_CP_RB_WPTR);
  2714. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2715. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2716. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2717. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2718. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2719. seq_printf(m, "%u dwords in ring\n", count);
  2720. for (j = 0; j <= count; j++) {
  2721. i = (rdp + j) & ring->ptr_mask;
  2722. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2723. }
  2724. return 0;
  2725. }
  2726. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2727. {
  2728. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2729. struct drm_device *dev = node->minor->dev;
  2730. struct radeon_device *rdev = dev->dev_private;
  2731. uint32_t csq_stat, csq2_stat, tmp;
  2732. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2733. unsigned i;
  2734. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2735. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2736. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2737. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2738. r_rptr = (csq_stat >> 0) & 0x3ff;
  2739. r_wptr = (csq_stat >> 10) & 0x3ff;
  2740. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2741. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2742. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2743. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2744. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2745. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2746. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2747. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2748. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2749. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2750. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2751. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2752. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2753. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2754. seq_printf(m, "Ring fifo:\n");
  2755. for (i = 0; i < 256; i++) {
  2756. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2757. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2758. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2759. }
  2760. seq_printf(m, "Indirect1 fifo:\n");
  2761. for (i = 256; i <= 512; i++) {
  2762. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2763. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2764. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2765. }
  2766. seq_printf(m, "Indirect2 fifo:\n");
  2767. for (i = 640; i < ib1_wptr; i++) {
  2768. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2769. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2770. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2771. }
  2772. return 0;
  2773. }
  2774. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2775. {
  2776. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2777. struct drm_device *dev = node->minor->dev;
  2778. struct radeon_device *rdev = dev->dev_private;
  2779. uint32_t tmp;
  2780. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2781. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2782. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2783. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2784. tmp = RREG32(RADEON_BUS_CNTL);
  2785. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2786. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2787. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2788. tmp = RREG32(RADEON_AGP_BASE);
  2789. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2790. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2791. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2792. tmp = RREG32(0x01D0);
  2793. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2794. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2795. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2796. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2797. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2798. tmp = RREG32(0x01E4);
  2799. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2800. return 0;
  2801. }
  2802. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2803. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2804. };
  2805. static struct drm_info_list r100_debugfs_cp_list[] = {
  2806. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2807. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2808. };
  2809. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2810. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2811. };
  2812. #endif
  2813. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2814. {
  2815. #if defined(CONFIG_DEBUG_FS)
  2816. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2817. #else
  2818. return 0;
  2819. #endif
  2820. }
  2821. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2822. {
  2823. #if defined(CONFIG_DEBUG_FS)
  2824. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2825. #else
  2826. return 0;
  2827. #endif
  2828. }
  2829. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2830. {
  2831. #if defined(CONFIG_DEBUG_FS)
  2832. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2833. #else
  2834. return 0;
  2835. #endif
  2836. }
  2837. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2838. uint32_t tiling_flags, uint32_t pitch,
  2839. uint32_t offset, uint32_t obj_size)
  2840. {
  2841. int surf_index = reg * 16;
  2842. int flags = 0;
  2843. if (rdev->family <= CHIP_RS200) {
  2844. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2845. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2846. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2847. if (tiling_flags & RADEON_TILING_MACRO)
  2848. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2849. /* setting pitch to 0 disables tiling */
  2850. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2851. == 0)
  2852. pitch = 0;
  2853. } else if (rdev->family <= CHIP_RV280) {
  2854. if (tiling_flags & (RADEON_TILING_MACRO))
  2855. flags |= R200_SURF_TILE_COLOR_MACRO;
  2856. if (tiling_flags & RADEON_TILING_MICRO)
  2857. flags |= R200_SURF_TILE_COLOR_MICRO;
  2858. } else {
  2859. if (tiling_flags & RADEON_TILING_MACRO)
  2860. flags |= R300_SURF_TILE_MACRO;
  2861. if (tiling_flags & RADEON_TILING_MICRO)
  2862. flags |= R300_SURF_TILE_MICRO;
  2863. }
  2864. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2865. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2866. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2867. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2868. /* r100/r200 divide by 16 */
  2869. if (rdev->family < CHIP_R300)
  2870. flags |= pitch / 16;
  2871. else
  2872. flags |= pitch / 8;
  2873. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2874. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2875. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2876. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2877. return 0;
  2878. }
  2879. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2880. {
  2881. int surf_index = reg * 16;
  2882. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2883. }
  2884. void r100_bandwidth_update(struct radeon_device *rdev)
  2885. {
  2886. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2887. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2888. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2889. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2890. fixed20_12 memtcas_ff[8] = {
  2891. dfixed_init(1),
  2892. dfixed_init(2),
  2893. dfixed_init(3),
  2894. dfixed_init(0),
  2895. dfixed_init_half(1),
  2896. dfixed_init_half(2),
  2897. dfixed_init(0),
  2898. };
  2899. fixed20_12 memtcas_rs480_ff[8] = {
  2900. dfixed_init(0),
  2901. dfixed_init(1),
  2902. dfixed_init(2),
  2903. dfixed_init(3),
  2904. dfixed_init(0),
  2905. dfixed_init_half(1),
  2906. dfixed_init_half(2),
  2907. dfixed_init_half(3),
  2908. };
  2909. fixed20_12 memtcas2_ff[8] = {
  2910. dfixed_init(0),
  2911. dfixed_init(1),
  2912. dfixed_init(2),
  2913. dfixed_init(3),
  2914. dfixed_init(4),
  2915. dfixed_init(5),
  2916. dfixed_init(6),
  2917. dfixed_init(7),
  2918. };
  2919. fixed20_12 memtrbs[8] = {
  2920. dfixed_init(1),
  2921. dfixed_init_half(1),
  2922. dfixed_init(2),
  2923. dfixed_init_half(2),
  2924. dfixed_init(3),
  2925. dfixed_init_half(3),
  2926. dfixed_init(4),
  2927. dfixed_init_half(4)
  2928. };
  2929. fixed20_12 memtrbs_r4xx[8] = {
  2930. dfixed_init(4),
  2931. dfixed_init(5),
  2932. dfixed_init(6),
  2933. dfixed_init(7),
  2934. dfixed_init(8),
  2935. dfixed_init(9),
  2936. dfixed_init(10),
  2937. dfixed_init(11)
  2938. };
  2939. fixed20_12 min_mem_eff;
  2940. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2941. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2942. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2943. disp_drain_rate2, read_return_rate;
  2944. fixed20_12 time_disp1_drop_priority;
  2945. int c;
  2946. int cur_size = 16; /* in octawords */
  2947. int critical_point = 0, critical_point2;
  2948. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2949. int stop_req, max_stop_req;
  2950. struct drm_display_mode *mode1 = NULL;
  2951. struct drm_display_mode *mode2 = NULL;
  2952. uint32_t pixel_bytes1 = 0;
  2953. uint32_t pixel_bytes2 = 0;
  2954. radeon_update_display_priority(rdev);
  2955. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2956. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2957. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2958. }
  2959. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2960. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2961. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2962. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2963. }
  2964. }
  2965. min_mem_eff.full = dfixed_const_8(0);
  2966. /* get modes */
  2967. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2968. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2969. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2970. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2971. /* check crtc enables */
  2972. if (mode2)
  2973. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2974. if (mode1)
  2975. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2976. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2977. }
  2978. /*
  2979. * determine is there is enough bw for current mode
  2980. */
  2981. sclk_ff = rdev->pm.sclk;
  2982. mclk_ff = rdev->pm.mclk;
  2983. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2984. temp_ff.full = dfixed_const(temp);
  2985. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2986. pix_clk.full = 0;
  2987. pix_clk2.full = 0;
  2988. peak_disp_bw.full = 0;
  2989. if (mode1) {
  2990. temp_ff.full = dfixed_const(1000);
  2991. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2992. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2993. temp_ff.full = dfixed_const(pixel_bytes1);
  2994. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2995. }
  2996. if (mode2) {
  2997. temp_ff.full = dfixed_const(1000);
  2998. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2999. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  3000. temp_ff.full = dfixed_const(pixel_bytes2);
  3001. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  3002. }
  3003. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  3004. if (peak_disp_bw.full >= mem_bw.full) {
  3005. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  3006. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  3007. }
  3008. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  3009. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  3010. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  3011. mem_trcd = ((temp >> 2) & 0x3) + 1;
  3012. mem_trp = ((temp & 0x3)) + 1;
  3013. mem_tras = ((temp & 0x70) >> 4) + 1;
  3014. } else if (rdev->family == CHIP_R300 ||
  3015. rdev->family == CHIP_R350) { /* r300, r350 */
  3016. mem_trcd = (temp & 0x7) + 1;
  3017. mem_trp = ((temp >> 8) & 0x7) + 1;
  3018. mem_tras = ((temp >> 11) & 0xf) + 4;
  3019. } else if (rdev->family == CHIP_RV350 ||
  3020. rdev->family <= CHIP_RV380) {
  3021. /* rv3x0 */
  3022. mem_trcd = (temp & 0x7) + 3;
  3023. mem_trp = ((temp >> 8) & 0x7) + 3;
  3024. mem_tras = ((temp >> 11) & 0xf) + 6;
  3025. } else if (rdev->family == CHIP_R420 ||
  3026. rdev->family == CHIP_R423 ||
  3027. rdev->family == CHIP_RV410) {
  3028. /* r4xx */
  3029. mem_trcd = (temp & 0xf) + 3;
  3030. if (mem_trcd > 15)
  3031. mem_trcd = 15;
  3032. mem_trp = ((temp >> 8) & 0xf) + 3;
  3033. if (mem_trp > 15)
  3034. mem_trp = 15;
  3035. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3036. if (mem_tras > 31)
  3037. mem_tras = 31;
  3038. } else { /* RV200, R200 */
  3039. mem_trcd = (temp & 0x7) + 1;
  3040. mem_trp = ((temp >> 8) & 0x7) + 1;
  3041. mem_tras = ((temp >> 12) & 0xf) + 4;
  3042. }
  3043. /* convert to FF */
  3044. trcd_ff.full = dfixed_const(mem_trcd);
  3045. trp_ff.full = dfixed_const(mem_trp);
  3046. tras_ff.full = dfixed_const(mem_tras);
  3047. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3048. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3049. data = (temp & (7 << 20)) >> 20;
  3050. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3051. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3052. tcas_ff = memtcas_rs480_ff[data];
  3053. else
  3054. tcas_ff = memtcas_ff[data];
  3055. } else
  3056. tcas_ff = memtcas2_ff[data];
  3057. if (rdev->family == CHIP_RS400 ||
  3058. rdev->family == CHIP_RS480) {
  3059. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3060. data = (temp >> 23) & 0x7;
  3061. if (data < 5)
  3062. tcas_ff.full += dfixed_const(data);
  3063. }
  3064. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3065. /* on the R300, Tcas is included in Trbs.
  3066. */
  3067. temp = RREG32(RADEON_MEM_CNTL);
  3068. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3069. if (data == 1) {
  3070. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3071. temp = RREG32(R300_MC_IND_INDEX);
  3072. temp &= ~R300_MC_IND_ADDR_MASK;
  3073. temp |= R300_MC_READ_CNTL_CD_mcind;
  3074. WREG32(R300_MC_IND_INDEX, temp);
  3075. temp = RREG32(R300_MC_IND_DATA);
  3076. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3077. } else {
  3078. temp = RREG32(R300_MC_READ_CNTL_AB);
  3079. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3080. }
  3081. } else {
  3082. temp = RREG32(R300_MC_READ_CNTL_AB);
  3083. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3084. }
  3085. if (rdev->family == CHIP_RV410 ||
  3086. rdev->family == CHIP_R420 ||
  3087. rdev->family == CHIP_R423)
  3088. trbs_ff = memtrbs_r4xx[data];
  3089. else
  3090. trbs_ff = memtrbs[data];
  3091. tcas_ff.full += trbs_ff.full;
  3092. }
  3093. sclk_eff_ff.full = sclk_ff.full;
  3094. if (rdev->flags & RADEON_IS_AGP) {
  3095. fixed20_12 agpmode_ff;
  3096. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3097. temp_ff.full = dfixed_const_666(16);
  3098. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3099. }
  3100. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3101. if (ASIC_IS_R300(rdev)) {
  3102. sclk_delay_ff.full = dfixed_const(250);
  3103. } else {
  3104. if ((rdev->family == CHIP_RV100) ||
  3105. rdev->flags & RADEON_IS_IGP) {
  3106. if (rdev->mc.vram_is_ddr)
  3107. sclk_delay_ff.full = dfixed_const(41);
  3108. else
  3109. sclk_delay_ff.full = dfixed_const(33);
  3110. } else {
  3111. if (rdev->mc.vram_width == 128)
  3112. sclk_delay_ff.full = dfixed_const(57);
  3113. else
  3114. sclk_delay_ff.full = dfixed_const(41);
  3115. }
  3116. }
  3117. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3118. if (rdev->mc.vram_is_ddr) {
  3119. if (rdev->mc.vram_width == 32) {
  3120. k1.full = dfixed_const(40);
  3121. c = 3;
  3122. } else {
  3123. k1.full = dfixed_const(20);
  3124. c = 1;
  3125. }
  3126. } else {
  3127. k1.full = dfixed_const(40);
  3128. c = 3;
  3129. }
  3130. temp_ff.full = dfixed_const(2);
  3131. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3132. temp_ff.full = dfixed_const(c);
  3133. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3134. temp_ff.full = dfixed_const(4);
  3135. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3136. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3137. mc_latency_mclk.full += k1.full;
  3138. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3139. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3140. /*
  3141. HW cursor time assuming worst case of full size colour cursor.
  3142. */
  3143. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3144. temp_ff.full += trcd_ff.full;
  3145. if (temp_ff.full < tras_ff.full)
  3146. temp_ff.full = tras_ff.full;
  3147. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3148. temp_ff.full = dfixed_const(cur_size);
  3149. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3150. /*
  3151. Find the total latency for the display data.
  3152. */
  3153. disp_latency_overhead.full = dfixed_const(8);
  3154. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3155. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3156. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3157. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3158. disp_latency.full = mc_latency_mclk.full;
  3159. else
  3160. disp_latency.full = mc_latency_sclk.full;
  3161. /* setup Max GRPH_STOP_REQ default value */
  3162. if (ASIC_IS_RV100(rdev))
  3163. max_stop_req = 0x5c;
  3164. else
  3165. max_stop_req = 0x7c;
  3166. if (mode1) {
  3167. /* CRTC1
  3168. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3169. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3170. */
  3171. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3172. if (stop_req > max_stop_req)
  3173. stop_req = max_stop_req;
  3174. /*
  3175. Find the drain rate of the display buffer.
  3176. */
  3177. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3178. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3179. /*
  3180. Find the critical point of the display buffer.
  3181. */
  3182. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3183. crit_point_ff.full += dfixed_const_half(0);
  3184. critical_point = dfixed_trunc(crit_point_ff);
  3185. if (rdev->disp_priority == 2) {
  3186. critical_point = 0;
  3187. }
  3188. /*
  3189. The critical point should never be above max_stop_req-4. Setting
  3190. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3191. */
  3192. if (max_stop_req - critical_point < 4)
  3193. critical_point = 0;
  3194. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3195. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3196. critical_point = 0x10;
  3197. }
  3198. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3199. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3200. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3201. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3202. if ((rdev->family == CHIP_R350) &&
  3203. (stop_req > 0x15)) {
  3204. stop_req -= 0x10;
  3205. }
  3206. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3207. temp |= RADEON_GRPH_BUFFER_SIZE;
  3208. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3209. RADEON_GRPH_CRITICAL_AT_SOF |
  3210. RADEON_GRPH_STOP_CNTL);
  3211. /*
  3212. Write the result into the register.
  3213. */
  3214. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3215. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3216. #if 0
  3217. if ((rdev->family == CHIP_RS400) ||
  3218. (rdev->family == CHIP_RS480)) {
  3219. /* attempt to program RS400 disp regs correctly ??? */
  3220. temp = RREG32(RS400_DISP1_REG_CNTL);
  3221. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3222. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3223. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3224. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3225. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3226. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3227. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3228. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3229. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3230. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3231. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3232. }
  3233. #endif
  3234. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3235. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3236. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3237. }
  3238. if (mode2) {
  3239. u32 grph2_cntl;
  3240. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3241. if (stop_req > max_stop_req)
  3242. stop_req = max_stop_req;
  3243. /*
  3244. Find the drain rate of the display buffer.
  3245. */
  3246. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3247. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3248. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3249. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3250. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3251. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3252. if ((rdev->family == CHIP_R350) &&
  3253. (stop_req > 0x15)) {
  3254. stop_req -= 0x10;
  3255. }
  3256. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3257. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3258. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3259. RADEON_GRPH_CRITICAL_AT_SOF |
  3260. RADEON_GRPH_STOP_CNTL);
  3261. if ((rdev->family == CHIP_RS100) ||
  3262. (rdev->family == CHIP_RS200))
  3263. critical_point2 = 0;
  3264. else {
  3265. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3266. temp_ff.full = dfixed_const(temp);
  3267. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3268. if (sclk_ff.full < temp_ff.full)
  3269. temp_ff.full = sclk_ff.full;
  3270. read_return_rate.full = temp_ff.full;
  3271. if (mode1) {
  3272. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3273. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3274. } else {
  3275. time_disp1_drop_priority.full = 0;
  3276. }
  3277. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3278. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3279. crit_point_ff.full += dfixed_const_half(0);
  3280. critical_point2 = dfixed_trunc(crit_point_ff);
  3281. if (rdev->disp_priority == 2) {
  3282. critical_point2 = 0;
  3283. }
  3284. if (max_stop_req - critical_point2 < 4)
  3285. critical_point2 = 0;
  3286. }
  3287. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3288. /* some R300 cards have problem with this set to 0 */
  3289. critical_point2 = 0x10;
  3290. }
  3291. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3292. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3293. if ((rdev->family == CHIP_RS400) ||
  3294. (rdev->family == CHIP_RS480)) {
  3295. #if 0
  3296. /* attempt to program RS400 disp2 regs correctly ??? */
  3297. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3298. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3299. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3300. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3301. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3302. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3303. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3304. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3305. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3306. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3307. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3308. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3309. #endif
  3310. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3311. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3312. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3313. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3314. }
  3315. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3316. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3317. }
  3318. }
  3319. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3320. {
  3321. uint32_t scratch;
  3322. uint32_t tmp = 0;
  3323. unsigned i;
  3324. int r;
  3325. r = radeon_scratch_get(rdev, &scratch);
  3326. if (r) {
  3327. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3328. return r;
  3329. }
  3330. WREG32(scratch, 0xCAFEDEAD);
  3331. r = radeon_ring_lock(rdev, ring, 2);
  3332. if (r) {
  3333. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3334. radeon_scratch_free(rdev, scratch);
  3335. return r;
  3336. }
  3337. radeon_ring_write(ring, PACKET0(scratch, 0));
  3338. radeon_ring_write(ring, 0xDEADBEEF);
  3339. radeon_ring_unlock_commit(rdev, ring);
  3340. for (i = 0; i < rdev->usec_timeout; i++) {
  3341. tmp = RREG32(scratch);
  3342. if (tmp == 0xDEADBEEF) {
  3343. break;
  3344. }
  3345. DRM_UDELAY(1);
  3346. }
  3347. if (i < rdev->usec_timeout) {
  3348. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3349. } else {
  3350. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3351. scratch, tmp);
  3352. r = -EINVAL;
  3353. }
  3354. radeon_scratch_free(rdev, scratch);
  3355. return r;
  3356. }
  3357. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3358. {
  3359. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3360. if (ring->rptr_save_reg) {
  3361. u32 next_rptr = ring->wptr + 2 + 3;
  3362. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3363. radeon_ring_write(ring, next_rptr);
  3364. }
  3365. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3366. radeon_ring_write(ring, ib->gpu_addr);
  3367. radeon_ring_write(ring, ib->length_dw);
  3368. }
  3369. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3370. {
  3371. struct radeon_ib ib;
  3372. uint32_t scratch;
  3373. uint32_t tmp = 0;
  3374. unsigned i;
  3375. int r;
  3376. r = radeon_scratch_get(rdev, &scratch);
  3377. if (r) {
  3378. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3379. return r;
  3380. }
  3381. WREG32(scratch, 0xCAFEDEAD);
  3382. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
  3383. if (r) {
  3384. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3385. goto free_scratch;
  3386. }
  3387. ib.ptr[0] = PACKET0(scratch, 0);
  3388. ib.ptr[1] = 0xDEADBEEF;
  3389. ib.ptr[2] = PACKET2(0);
  3390. ib.ptr[3] = PACKET2(0);
  3391. ib.ptr[4] = PACKET2(0);
  3392. ib.ptr[5] = PACKET2(0);
  3393. ib.ptr[6] = PACKET2(0);
  3394. ib.ptr[7] = PACKET2(0);
  3395. ib.length_dw = 8;
  3396. r = radeon_ib_schedule(rdev, &ib, NULL);
  3397. if (r) {
  3398. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3399. goto free_ib;
  3400. }
  3401. r = radeon_fence_wait(ib.fence, false);
  3402. if (r) {
  3403. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3404. goto free_ib;
  3405. }
  3406. for (i = 0; i < rdev->usec_timeout; i++) {
  3407. tmp = RREG32(scratch);
  3408. if (tmp == 0xDEADBEEF) {
  3409. break;
  3410. }
  3411. DRM_UDELAY(1);
  3412. }
  3413. if (i < rdev->usec_timeout) {
  3414. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3415. } else {
  3416. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3417. scratch, tmp);
  3418. r = -EINVAL;
  3419. }
  3420. free_ib:
  3421. radeon_ib_free(rdev, &ib);
  3422. free_scratch:
  3423. radeon_scratch_free(rdev, scratch);
  3424. return r;
  3425. }
  3426. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3427. {
  3428. /* Shutdown CP we shouldn't need to do that but better be safe than
  3429. * sorry
  3430. */
  3431. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3432. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3433. /* Save few CRTC registers */
  3434. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3435. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3436. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3437. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3438. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3439. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3440. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3441. }
  3442. /* Disable VGA aperture access */
  3443. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3444. /* Disable cursor, overlay, crtc */
  3445. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3446. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3447. S_000054_CRTC_DISPLAY_DIS(1));
  3448. WREG32(R_000050_CRTC_GEN_CNTL,
  3449. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3450. S_000050_CRTC_DISP_REQ_EN_B(1));
  3451. WREG32(R_000420_OV0_SCALE_CNTL,
  3452. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3453. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3454. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3455. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3456. S_000360_CUR2_LOCK(1));
  3457. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3458. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3459. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3460. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3461. WREG32(R_000360_CUR2_OFFSET,
  3462. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3463. }
  3464. }
  3465. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3466. {
  3467. /* Update base address for crtc */
  3468. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3469. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3470. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3471. }
  3472. /* Restore CRTC registers */
  3473. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3474. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3475. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3476. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3477. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3478. }
  3479. }
  3480. void r100_vga_render_disable(struct radeon_device *rdev)
  3481. {
  3482. u32 tmp;
  3483. tmp = RREG8(R_0003C2_GENMO_WT);
  3484. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3485. }
  3486. static void r100_debugfs(struct radeon_device *rdev)
  3487. {
  3488. int r;
  3489. r = r100_debugfs_mc_info_init(rdev);
  3490. if (r)
  3491. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3492. }
  3493. static void r100_mc_program(struct radeon_device *rdev)
  3494. {
  3495. struct r100_mc_save save;
  3496. /* Stops all mc clients */
  3497. r100_mc_stop(rdev, &save);
  3498. if (rdev->flags & RADEON_IS_AGP) {
  3499. WREG32(R_00014C_MC_AGP_LOCATION,
  3500. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3501. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3502. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3503. if (rdev->family > CHIP_RV200)
  3504. WREG32(R_00015C_AGP_BASE_2,
  3505. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3506. } else {
  3507. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3508. WREG32(R_000170_AGP_BASE, 0);
  3509. if (rdev->family > CHIP_RV200)
  3510. WREG32(R_00015C_AGP_BASE_2, 0);
  3511. }
  3512. /* Wait for mc idle */
  3513. if (r100_mc_wait_for_idle(rdev))
  3514. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3515. /* Program MC, should be a 32bits limited address space */
  3516. WREG32(R_000148_MC_FB_LOCATION,
  3517. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3518. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3519. r100_mc_resume(rdev, &save);
  3520. }
  3521. static void r100_clock_startup(struct radeon_device *rdev)
  3522. {
  3523. u32 tmp;
  3524. if (radeon_dynclks != -1 && radeon_dynclks)
  3525. radeon_legacy_set_clock_gating(rdev, 1);
  3526. /* We need to force on some of the block */
  3527. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3528. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3529. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3530. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3531. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3532. }
  3533. static int r100_startup(struct radeon_device *rdev)
  3534. {
  3535. int r;
  3536. /* set common regs */
  3537. r100_set_common_regs(rdev);
  3538. /* program mc */
  3539. r100_mc_program(rdev);
  3540. /* Resume clock */
  3541. r100_clock_startup(rdev);
  3542. /* Initialize GART (initialize after TTM so we can allocate
  3543. * memory through TTM but finalize after TTM) */
  3544. r100_enable_bm(rdev);
  3545. if (rdev->flags & RADEON_IS_PCI) {
  3546. r = r100_pci_gart_enable(rdev);
  3547. if (r)
  3548. return r;
  3549. }
  3550. /* allocate wb buffer */
  3551. r = radeon_wb_init(rdev);
  3552. if (r)
  3553. return r;
  3554. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3555. if (r) {
  3556. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3557. return r;
  3558. }
  3559. /* Enable IRQ */
  3560. if (!rdev->irq.installed) {
  3561. r = radeon_irq_kms_init(rdev);
  3562. if (r)
  3563. return r;
  3564. }
  3565. r100_irq_set(rdev);
  3566. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3567. /* 1M ring buffer */
  3568. r = r100_cp_init(rdev, 1024 * 1024);
  3569. if (r) {
  3570. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3571. return r;
  3572. }
  3573. r = radeon_ib_pool_init(rdev);
  3574. if (r) {
  3575. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3576. return r;
  3577. }
  3578. return 0;
  3579. }
  3580. int r100_resume(struct radeon_device *rdev)
  3581. {
  3582. int r;
  3583. /* Make sur GART are not working */
  3584. if (rdev->flags & RADEON_IS_PCI)
  3585. r100_pci_gart_disable(rdev);
  3586. /* Resume clock before doing reset */
  3587. r100_clock_startup(rdev);
  3588. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3589. if (radeon_asic_reset(rdev)) {
  3590. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3591. RREG32(R_000E40_RBBM_STATUS),
  3592. RREG32(R_0007C0_CP_STAT));
  3593. }
  3594. /* post */
  3595. radeon_combios_asic_init(rdev->ddev);
  3596. /* Resume clock after posting */
  3597. r100_clock_startup(rdev);
  3598. /* Initialize surface registers */
  3599. radeon_surface_init(rdev);
  3600. rdev->accel_working = true;
  3601. r = r100_startup(rdev);
  3602. if (r) {
  3603. rdev->accel_working = false;
  3604. }
  3605. return r;
  3606. }
  3607. int r100_suspend(struct radeon_device *rdev)
  3608. {
  3609. r100_cp_disable(rdev);
  3610. radeon_wb_disable(rdev);
  3611. r100_irq_disable(rdev);
  3612. if (rdev->flags & RADEON_IS_PCI)
  3613. r100_pci_gart_disable(rdev);
  3614. return 0;
  3615. }
  3616. void r100_fini(struct radeon_device *rdev)
  3617. {
  3618. r100_cp_fini(rdev);
  3619. radeon_wb_fini(rdev);
  3620. radeon_ib_pool_fini(rdev);
  3621. radeon_gem_fini(rdev);
  3622. if (rdev->flags & RADEON_IS_PCI)
  3623. r100_pci_gart_fini(rdev);
  3624. radeon_agp_fini(rdev);
  3625. radeon_irq_kms_fini(rdev);
  3626. radeon_fence_driver_fini(rdev);
  3627. radeon_bo_fini(rdev);
  3628. radeon_atombios_fini(rdev);
  3629. kfree(rdev->bios);
  3630. rdev->bios = NULL;
  3631. }
  3632. /*
  3633. * Due to how kexec works, it can leave the hw fully initialised when it
  3634. * boots the new kernel. However doing our init sequence with the CP and
  3635. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3636. * do some quick sanity checks and restore sane values to avoid this
  3637. * problem.
  3638. */
  3639. void r100_restore_sanity(struct radeon_device *rdev)
  3640. {
  3641. u32 tmp;
  3642. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3643. if (tmp) {
  3644. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3645. }
  3646. tmp = RREG32(RADEON_CP_RB_CNTL);
  3647. if (tmp) {
  3648. WREG32(RADEON_CP_RB_CNTL, 0);
  3649. }
  3650. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3651. if (tmp) {
  3652. WREG32(RADEON_SCRATCH_UMSK, 0);
  3653. }
  3654. }
  3655. int r100_init(struct radeon_device *rdev)
  3656. {
  3657. int r;
  3658. /* Register debugfs file specific to this group of asics */
  3659. r100_debugfs(rdev);
  3660. /* Disable VGA */
  3661. r100_vga_render_disable(rdev);
  3662. /* Initialize scratch registers */
  3663. radeon_scratch_init(rdev);
  3664. /* Initialize surface registers */
  3665. radeon_surface_init(rdev);
  3666. /* sanity check some register to avoid hangs like after kexec */
  3667. r100_restore_sanity(rdev);
  3668. /* TODO: disable VGA need to use VGA request */
  3669. /* BIOS*/
  3670. if (!radeon_get_bios(rdev)) {
  3671. if (ASIC_IS_AVIVO(rdev))
  3672. return -EINVAL;
  3673. }
  3674. if (rdev->is_atom_bios) {
  3675. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3676. return -EINVAL;
  3677. } else {
  3678. r = radeon_combios_init(rdev);
  3679. if (r)
  3680. return r;
  3681. }
  3682. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3683. if (radeon_asic_reset(rdev)) {
  3684. dev_warn(rdev->dev,
  3685. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3686. RREG32(R_000E40_RBBM_STATUS),
  3687. RREG32(R_0007C0_CP_STAT));
  3688. }
  3689. /* check if cards are posted or not */
  3690. if (radeon_boot_test_post_card(rdev) == false)
  3691. return -EINVAL;
  3692. /* Set asic errata */
  3693. r100_errata(rdev);
  3694. /* Initialize clocks */
  3695. radeon_get_clock_info(rdev->ddev);
  3696. /* initialize AGP */
  3697. if (rdev->flags & RADEON_IS_AGP) {
  3698. r = radeon_agp_init(rdev);
  3699. if (r) {
  3700. radeon_agp_disable(rdev);
  3701. }
  3702. }
  3703. /* initialize VRAM */
  3704. r100_mc_init(rdev);
  3705. /* Fence driver */
  3706. r = radeon_fence_driver_init(rdev);
  3707. if (r)
  3708. return r;
  3709. /* Memory manager */
  3710. r = radeon_bo_init(rdev);
  3711. if (r)
  3712. return r;
  3713. if (rdev->flags & RADEON_IS_PCI) {
  3714. r = r100_pci_gart_init(rdev);
  3715. if (r)
  3716. return r;
  3717. }
  3718. r100_set_safe_registers(rdev);
  3719. rdev->accel_working = true;
  3720. r = r100_startup(rdev);
  3721. if (r) {
  3722. /* Somethings want wront with the accel init stop accel */
  3723. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3724. r100_cp_fini(rdev);
  3725. radeon_wb_fini(rdev);
  3726. radeon_ib_pool_fini(rdev);
  3727. radeon_irq_kms_fini(rdev);
  3728. if (rdev->flags & RADEON_IS_PCI)
  3729. r100_pci_gart_fini(rdev);
  3730. rdev->accel_working = false;
  3731. }
  3732. return 0;
  3733. }
  3734. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  3735. bool always_indirect)
  3736. {
  3737. if (reg < rdev->rmmio_size && !always_indirect)
  3738. return readl(((void __iomem *)rdev->rmmio) + reg);
  3739. else {
  3740. unsigned long flags;
  3741. uint32_t ret;
  3742. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3743. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3744. ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3745. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3746. return ret;
  3747. }
  3748. }
  3749. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  3750. bool always_indirect)
  3751. {
  3752. if (reg < rdev->rmmio_size && !always_indirect)
  3753. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3754. else {
  3755. unsigned long flags;
  3756. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3757. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3758. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3759. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3760. }
  3761. }
  3762. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3763. {
  3764. if (reg < rdev->rio_mem_size)
  3765. return ioread32(rdev->rio_mem + reg);
  3766. else {
  3767. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3768. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3769. }
  3770. }
  3771. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3772. {
  3773. if (reg < rdev->rio_mem_size)
  3774. iowrite32(v, rdev->rio_mem + reg);
  3775. else {
  3776. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3777. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3778. }
  3779. }