ppsmc.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef PP_SMC_H
  24. #define PP_SMC_H
  25. #pragma pack(push, 1)
  26. #define PPSMC_SWSTATE_FLAG_DC 0x01
  27. #define PPSMC_SWSTATE_FLAG_UVD 0x02
  28. #define PPSMC_SWSTATE_FLAG_VCE 0x04
  29. #define PPSMC_SWSTATE_FLAG_PCIE_X1 0x08
  30. #define PPSMC_THERMAL_PROTECT_TYPE_INTERNAL 0x00
  31. #define PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL 0x01
  32. #define PPSMC_THERMAL_PROTECT_TYPE_NONE 0xff
  33. #define PPSMC_SYSTEMFLAG_GPIO_DC 0x01
  34. #define PPSMC_SYSTEMFLAG_STEPVDDC 0x02
  35. #define PPSMC_SYSTEMFLAG_GDDR5 0x04
  36. #define PPSMC_SYSTEMFLAG_DISABLE_BABYSTEP 0x08
  37. #define PPSMC_SYSTEMFLAG_REGULATOR_HOT 0x10
  38. #define PPSMC_SYSTEMFLAG_REGULATOR_HOT_ANALOG 0x20
  39. #define PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO 0x40
  40. #define PPSMC_EXTRAFLAGS_AC2DC_ACTION_MASK 0x07
  41. #define PPSMC_EXTRAFLAGS_AC2DC_DONT_WAIT_FOR_VBLANK 0x08
  42. #define PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTODPMLOWSTATE 0x00
  43. #define PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTOINITIALSTATE 0x01
  44. #define PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH 0x02
  45. #define PPSMC_DISPLAY_WATERMARK_LOW 0
  46. #define PPSMC_DISPLAY_WATERMARK_HIGH 1
  47. #define PPSMC_STATEFLAG_AUTO_PULSE_SKIP 0x01
  48. #define PPSMC_STATEFLAG_POWERBOOST 0x02
  49. #define PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE 0x20
  50. #define PPSMC_STATEFLAG_DEEPSLEEP_BYPASS 0x40
  51. #define PPSMC_Result_OK ((uint8_t)0x01)
  52. #define PPSMC_Result_Failed ((uint8_t)0xFF)
  53. typedef uint8_t PPSMC_Result;
  54. #define PPSMC_MSG_Halt ((uint8_t)0x10)
  55. #define PPSMC_MSG_Resume ((uint8_t)0x11)
  56. #define PPSMC_MSG_ZeroLevelsDisabled ((uint8_t)0x13)
  57. #define PPSMC_MSG_OneLevelsDisabled ((uint8_t)0x14)
  58. #define PPSMC_MSG_TwoLevelsDisabled ((uint8_t)0x15)
  59. #define PPSMC_MSG_EnableThermalInterrupt ((uint8_t)0x16)
  60. #define PPSMC_MSG_RunningOnAC ((uint8_t)0x17)
  61. #define PPSMC_MSG_SwitchToSwState ((uint8_t)0x20)
  62. #define PPSMC_MSG_SwitchToInitialState ((uint8_t)0x40)
  63. #define PPSMC_MSG_NoForcedLevel ((uint8_t)0x41)
  64. #define PPSMC_MSG_ForceHigh ((uint8_t)0x42)
  65. #define PPSMC_MSG_ForceMediumOrHigh ((uint8_t)0x43)
  66. #define PPSMC_MSG_SwitchToMinimumPower ((uint8_t)0x51)
  67. #define PPSMC_MSG_ResumeFromMinimumPower ((uint8_t)0x52)
  68. #define PPSMC_MSG_EnableCac ((uint8_t)0x53)
  69. #define PPSMC_MSG_DisableCac ((uint8_t)0x54)
  70. #define PPSMC_TDPClampingActive ((uint8_t)0x59)
  71. #define PPSMC_TDPClampingInactive ((uint8_t)0x5A)
  72. #define PPSMC_MSG_NoDisplay ((uint8_t)0x5D)
  73. #define PPSMC_MSG_HasDisplay ((uint8_t)0x5E)
  74. #define PPSMC_MSG_UVDPowerOFF ((uint8_t)0x60)
  75. #define PPSMC_MSG_UVDPowerON ((uint8_t)0x61)
  76. #define PPSMC_MSG_EnableULV ((uint8_t)0x62)
  77. #define PPSMC_MSG_DisableULV ((uint8_t)0x63)
  78. #define PPSMC_MSG_EnterULV ((uint8_t)0x64)
  79. #define PPSMC_MSG_ExitULV ((uint8_t)0x65)
  80. #define PPSMC_CACLongTermAvgEnable ((uint8_t)0x6E)
  81. #define PPSMC_CACLongTermAvgDisable ((uint8_t)0x6F)
  82. #define PPSMC_MSG_CollectCAC_PowerCorreln ((uint8_t)0x7A)
  83. #define PPSMC_FlushDataCache ((uint8_t)0x80)
  84. #define PPSMC_MSG_SetEnabledLevels ((uint8_t)0x82)
  85. #define PPSMC_MSG_SetForcedLevels ((uint8_t)0x83)
  86. #define PPSMC_MSG_ResetToDefaults ((uint8_t)0x84)
  87. #define PPSMC_MSG_EnableDTE ((uint8_t)0x87)
  88. #define PPSMC_MSG_DisableDTE ((uint8_t)0x88)
  89. #define PPSMC_MSG_ThrottleOVRDSCLKDS ((uint8_t)0x96)
  90. #define PPSMC_MSG_CancelThrottleOVRDSCLKDS ((uint8_t)0x97)
  91. /* TN */
  92. #define PPSMC_MSG_DPM_Config ((uint32_t) 0x102)
  93. #define PPSMC_MSG_DPM_ForceState ((uint32_t) 0x104)
  94. #define PPSMC_MSG_PG_SIMD_Config ((uint32_t) 0x108)
  95. #define PPSMC_MSG_DPM_N_LevelsDisabled ((uint32_t) 0x112)
  96. #define PPSMC_MSG_DCE_RemoveVoltageAdjustment ((uint32_t) 0x11d)
  97. #define PPSMC_MSG_DCE_AllowVoltageAdjustment ((uint32_t) 0x11e)
  98. #define PPSMC_MSG_UVD_DPM_Config ((uint32_t) 0x124)
  99. typedef uint16_t PPSMC_Msg;
  100. #pragma pack(pop)
  101. #endif