nid.h 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef NI_H
  25. #define NI_H
  26. #define CAYMAN_MAX_SH_GPRS 256
  27. #define CAYMAN_MAX_TEMP_GPRS 16
  28. #define CAYMAN_MAX_SH_THREADS 256
  29. #define CAYMAN_MAX_SH_STACK_ENTRIES 4096
  30. #define CAYMAN_MAX_FRC_EOV_CNT 16384
  31. #define CAYMAN_MAX_BACKENDS 8
  32. #define CAYMAN_MAX_BACKENDS_MASK 0xFF
  33. #define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
  34. #define CAYMAN_MAX_SIMDS 16
  35. #define CAYMAN_MAX_SIMDS_MASK 0xFFFF
  36. #define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
  37. #define CAYMAN_MAX_PIPES 8
  38. #define CAYMAN_MAX_PIPES_MASK 0xFF
  39. #define CAYMAN_MAX_LDS_NUM 0xFFFF
  40. #define CAYMAN_MAX_TCC 16
  41. #define CAYMAN_MAX_TCC_MASK 0xFF
  42. #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
  43. #define ARUBA_GB_ADDR_CONFIG_GOLDEN 0x12010001
  44. #define DMIF_ADDR_CONFIG 0xBD4
  45. /* DCE6 only */
  46. #define DMIF_ADDR_CALC 0xC00
  47. #define SRBM_GFX_CNTL 0x0E44
  48. #define RINGID(x) (((x) & 0x3) << 0)
  49. #define VMID(x) (((x) & 0x7) << 0)
  50. #define SRBM_STATUS 0x0E50
  51. #define RLC_RQ_PENDING (1 << 3)
  52. #define GRBM_RQ_PENDING (1 << 5)
  53. #define VMC_BUSY (1 << 8)
  54. #define MCB_BUSY (1 << 9)
  55. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  56. #define MCC_BUSY (1 << 11)
  57. #define MCD_BUSY (1 << 12)
  58. #define SEM_BUSY (1 << 14)
  59. #define RLC_BUSY (1 << 15)
  60. #define IH_BUSY (1 << 17)
  61. #define SRBM_SOFT_RESET 0x0E60
  62. #define SOFT_RESET_BIF (1 << 1)
  63. #define SOFT_RESET_CG (1 << 2)
  64. #define SOFT_RESET_DC (1 << 5)
  65. #define SOFT_RESET_DMA1 (1 << 6)
  66. #define SOFT_RESET_GRBM (1 << 8)
  67. #define SOFT_RESET_HDP (1 << 9)
  68. #define SOFT_RESET_IH (1 << 10)
  69. #define SOFT_RESET_MC (1 << 11)
  70. #define SOFT_RESET_RLC (1 << 13)
  71. #define SOFT_RESET_ROM (1 << 14)
  72. #define SOFT_RESET_SEM (1 << 15)
  73. #define SOFT_RESET_VMC (1 << 17)
  74. #define SOFT_RESET_DMA (1 << 20)
  75. #define SOFT_RESET_TST (1 << 21)
  76. #define SOFT_RESET_REGBB (1 << 22)
  77. #define SOFT_RESET_ORB (1 << 23)
  78. #define SRBM_STATUS2 0x0EC4
  79. #define DMA_BUSY (1 << 5)
  80. #define DMA1_BUSY (1 << 6)
  81. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  82. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  83. #define RESPONSE_TYPE_MASK 0x000000F0
  84. #define RESPONSE_TYPE_SHIFT 4
  85. #define VM_L2_CNTL 0x1400
  86. #define ENABLE_L2_CACHE (1 << 0)
  87. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  88. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  89. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  90. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  91. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18)
  92. /* CONTEXT1_IDENTITY_ACCESS_MODE
  93. * 0 physical = logical
  94. * 1 logical via context1 page table
  95. * 2 inside identity aperture use translation, outside physical = logical
  96. * 3 inside identity aperture physical = logical, outside use translation
  97. */
  98. #define VM_L2_CNTL2 0x1404
  99. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  100. #define INVALIDATE_L2_CACHE (1 << 1)
  101. #define VM_L2_CNTL3 0x1408
  102. #define BANK_SELECT(x) ((x) << 0)
  103. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  104. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  105. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  106. #define VM_L2_STATUS 0x140C
  107. #define L2_BUSY (1 << 0)
  108. #define VM_CONTEXT0_CNTL 0x1410
  109. #define ENABLE_CONTEXT (1 << 0)
  110. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  111. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  112. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  113. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  114. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  115. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  116. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  117. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  118. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  119. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  120. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  121. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  122. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  123. #define VM_CONTEXT1_CNTL 0x1414
  124. #define VM_CONTEXT0_CNTL2 0x1430
  125. #define VM_CONTEXT1_CNTL2 0x1434
  126. #define VM_INVALIDATE_REQUEST 0x1478
  127. #define VM_INVALIDATE_RESPONSE 0x147c
  128. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  129. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  130. #define PROTECTIONS_MASK (0xf << 0)
  131. #define PROTECTIONS_SHIFT 0
  132. /* bit 0: range
  133. * bit 2: pde0
  134. * bit 3: valid
  135. * bit 4: read
  136. * bit 5: write
  137. */
  138. #define MEMORY_CLIENT_ID_MASK (0xff << 12)
  139. #define MEMORY_CLIENT_ID_SHIFT 12
  140. #define MEMORY_CLIENT_RW_MASK (1 << 24)
  141. #define MEMORY_CLIENT_RW_SHIFT 24
  142. #define FAULT_VMID_MASK (0x7 << 25)
  143. #define FAULT_VMID_SHIFT 25
  144. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  145. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  146. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  147. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  148. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  149. #define MC_SHARED_CHMAP 0x2004
  150. #define NOOFCHAN_SHIFT 12
  151. #define NOOFCHAN_MASK 0x00003000
  152. #define MC_SHARED_CHREMAP 0x2008
  153. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  154. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  155. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  156. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  157. #define ENABLE_L1_TLB (1 << 0)
  158. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  159. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  160. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  161. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  162. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  163. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  164. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  165. #define FUS_MC_VM_FB_OFFSET 0x2068
  166. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  167. #define MC_ARB_RAMCFG 0x2760
  168. #define NOOFBANK_SHIFT 0
  169. #define NOOFBANK_MASK 0x00000003
  170. #define NOOFRANK_SHIFT 2
  171. #define NOOFRANK_MASK 0x00000004
  172. #define NOOFROWS_SHIFT 3
  173. #define NOOFROWS_MASK 0x00000038
  174. #define NOOFCOLS_SHIFT 6
  175. #define NOOFCOLS_MASK 0x000000C0
  176. #define CHANSIZE_SHIFT 8
  177. #define CHANSIZE_MASK 0x00000100
  178. #define BURSTLENGTH_SHIFT 9
  179. #define BURSTLENGTH_MASK 0x00000200
  180. #define CHANSIZE_OVERRIDE (1 << 11)
  181. #define MC_SEQ_SUP_CNTL 0x28c8
  182. #define RUN_MASK (1 << 0)
  183. #define MC_SEQ_SUP_PGM 0x28cc
  184. #define MC_IO_PAD_CNTL_D0 0x29d0
  185. #define MEM_FALL_OUT_CMD (1 << 8)
  186. #define MC_SEQ_MISC0 0x2a00
  187. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  188. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  189. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  190. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  191. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  192. #define HDP_HOST_PATH_CNTL 0x2C00
  193. #define HDP_NONSURFACE_BASE 0x2C04
  194. #define HDP_NONSURFACE_INFO 0x2C08
  195. #define HDP_NONSURFACE_SIZE 0x2C0C
  196. #define HDP_ADDR_CONFIG 0x2F48
  197. #define HDP_MISC_CNTL 0x2F4C
  198. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  199. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  200. #define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C
  201. #define CGTS_SYS_TCC_DISABLE 0x3F90
  202. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  203. #define RLC_GFX_INDEX 0x3FC4
  204. #define CONFIG_MEMSIZE 0x5428
  205. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  206. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  207. #define GRBM_CNTL 0x8000
  208. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  209. #define GRBM_STATUS 0x8010
  210. #define CMDFIFO_AVAIL_MASK 0x0000000F
  211. #define RING2_RQ_PENDING (1 << 4)
  212. #define SRBM_RQ_PENDING (1 << 5)
  213. #define RING1_RQ_PENDING (1 << 6)
  214. #define CF_RQ_PENDING (1 << 7)
  215. #define PF_RQ_PENDING (1 << 8)
  216. #define GDS_DMA_RQ_PENDING (1 << 9)
  217. #define GRBM_EE_BUSY (1 << 10)
  218. #define SX_CLEAN (1 << 11)
  219. #define DB_CLEAN (1 << 12)
  220. #define CB_CLEAN (1 << 13)
  221. #define TA_BUSY (1 << 14)
  222. #define GDS_BUSY (1 << 15)
  223. #define VGT_BUSY_NO_DMA (1 << 16)
  224. #define VGT_BUSY (1 << 17)
  225. #define IA_BUSY_NO_DMA (1 << 18)
  226. #define IA_BUSY (1 << 19)
  227. #define SX_BUSY (1 << 20)
  228. #define SH_BUSY (1 << 21)
  229. #define SPI_BUSY (1 << 22)
  230. #define SC_BUSY (1 << 24)
  231. #define PA_BUSY (1 << 25)
  232. #define DB_BUSY (1 << 26)
  233. #define CP_COHERENCY_BUSY (1 << 28)
  234. #define CP_BUSY (1 << 29)
  235. #define CB_BUSY (1 << 30)
  236. #define GUI_ACTIVE (1 << 31)
  237. #define GRBM_STATUS_SE0 0x8014
  238. #define GRBM_STATUS_SE1 0x8018
  239. #define SE_SX_CLEAN (1 << 0)
  240. #define SE_DB_CLEAN (1 << 1)
  241. #define SE_CB_CLEAN (1 << 2)
  242. #define SE_VGT_BUSY (1 << 23)
  243. #define SE_PA_BUSY (1 << 24)
  244. #define SE_TA_BUSY (1 << 25)
  245. #define SE_SX_BUSY (1 << 26)
  246. #define SE_SPI_BUSY (1 << 27)
  247. #define SE_SH_BUSY (1 << 28)
  248. #define SE_SC_BUSY (1 << 29)
  249. #define SE_DB_BUSY (1 << 30)
  250. #define SE_CB_BUSY (1 << 31)
  251. #define GRBM_SOFT_RESET 0x8020
  252. #define SOFT_RESET_CP (1 << 0)
  253. #define SOFT_RESET_CB (1 << 1)
  254. #define SOFT_RESET_DB (1 << 3)
  255. #define SOFT_RESET_GDS (1 << 4)
  256. #define SOFT_RESET_PA (1 << 5)
  257. #define SOFT_RESET_SC (1 << 6)
  258. #define SOFT_RESET_SPI (1 << 8)
  259. #define SOFT_RESET_SH (1 << 9)
  260. #define SOFT_RESET_SX (1 << 10)
  261. #define SOFT_RESET_TC (1 << 11)
  262. #define SOFT_RESET_TA (1 << 12)
  263. #define SOFT_RESET_VGT (1 << 14)
  264. #define SOFT_RESET_IA (1 << 15)
  265. #define GRBM_GFX_INDEX 0x802C
  266. #define INSTANCE_INDEX(x) ((x) << 0)
  267. #define SE_INDEX(x) ((x) << 16)
  268. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  269. #define SE_BROADCAST_WRITES (1 << 31)
  270. #define SCRATCH_REG0 0x8500
  271. #define SCRATCH_REG1 0x8504
  272. #define SCRATCH_REG2 0x8508
  273. #define SCRATCH_REG3 0x850C
  274. #define SCRATCH_REG4 0x8510
  275. #define SCRATCH_REG5 0x8514
  276. #define SCRATCH_REG6 0x8518
  277. #define SCRATCH_REG7 0x851C
  278. #define SCRATCH_UMSK 0x8540
  279. #define SCRATCH_ADDR 0x8544
  280. #define CP_SEM_WAIT_TIMER 0x85BC
  281. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  282. #define CP_COHER_CNTL2 0x85E8
  283. #define CP_STALLED_STAT1 0x8674
  284. #define CP_STALLED_STAT2 0x8678
  285. #define CP_BUSY_STAT 0x867C
  286. #define CP_STAT 0x8680
  287. #define CP_ME_CNTL 0x86D8
  288. #define CP_ME_HALT (1 << 28)
  289. #define CP_PFP_HALT (1 << 26)
  290. #define CP_RB2_RPTR 0x86f8
  291. #define CP_RB1_RPTR 0x86fc
  292. #define CP_RB0_RPTR 0x8700
  293. #define CP_RB_WPTR_DELAY 0x8704
  294. #define CP_MEQ_THRESHOLDS 0x8764
  295. #define MEQ1_START(x) ((x) << 0)
  296. #define MEQ2_START(x) ((x) << 8)
  297. #define CP_PERFMON_CNTL 0x87FC
  298. #define VGT_CACHE_INVALIDATION 0x88C4
  299. #define CACHE_INVALIDATION(x) ((x) << 0)
  300. #define VC_ONLY 0
  301. #define TC_ONLY 1
  302. #define VC_AND_TC 2
  303. #define AUTO_INVLD_EN(x) ((x) << 6)
  304. #define NO_AUTO 0
  305. #define ES_AUTO 1
  306. #define GS_AUTO 2
  307. #define ES_AND_GS_AUTO 3
  308. #define VGT_GS_VERTEX_REUSE 0x88D4
  309. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  310. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  311. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  312. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  313. #define INACTIVE_QD_PIPES_SHIFT 8
  314. #define INACTIVE_SIMDS(x) ((x) << 16)
  315. #define INACTIVE_SIMDS_MASK 0xFFFF0000
  316. #define INACTIVE_SIMDS_SHIFT 16
  317. #define VGT_PRIMITIVE_TYPE 0x8958
  318. #define VGT_NUM_INSTANCES 0x8974
  319. #define VGT_TF_RING_SIZE 0x8988
  320. #define VGT_OFFCHIP_LDS_BASE 0x89b4
  321. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  322. #define PA_CL_ENHANCE 0x8A14
  323. #define CLIP_VTX_REORDER_ENA (1 << 0)
  324. #define NUM_CLIP_SEQ(x) ((x) << 1)
  325. #define PA_SC_FIFO_SIZE 0x8BCC
  326. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  327. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  328. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  329. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  330. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  331. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  332. #define SQ_CONFIG 0x8C00
  333. #define VC_ENABLE (1 << 0)
  334. #define EXPORT_SRC_C (1 << 1)
  335. #define GFX_PRIO(x) ((x) << 2)
  336. #define CS1_PRIO(x) ((x) << 4)
  337. #define CS2_PRIO(x) ((x) << 6)
  338. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  339. #define NUM_PS_GPRS(x) ((x) << 0)
  340. #define NUM_VS_GPRS(x) ((x) << 16)
  341. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  342. #define SQ_ESGS_RING_SIZE 0x8c44
  343. #define SQ_GSVS_RING_SIZE 0x8c4c
  344. #define SQ_ESTMP_RING_BASE 0x8c50
  345. #define SQ_ESTMP_RING_SIZE 0x8c54
  346. #define SQ_GSTMP_RING_BASE 0x8c58
  347. #define SQ_GSTMP_RING_SIZE 0x8c5c
  348. #define SQ_VSTMP_RING_BASE 0x8c60
  349. #define SQ_VSTMP_RING_SIZE 0x8c64
  350. #define SQ_PSTMP_RING_BASE 0x8c68
  351. #define SQ_PSTMP_RING_SIZE 0x8c6c
  352. #define SQ_MS_FIFO_SIZES 0x8CF0
  353. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  354. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  355. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  356. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  357. #define SQ_LSTMP_RING_BASE 0x8e10
  358. #define SQ_LSTMP_RING_SIZE 0x8e14
  359. #define SQ_HSTMP_RING_BASE 0x8e18
  360. #define SQ_HSTMP_RING_SIZE 0x8e1c
  361. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  362. #define DYN_GPR_ENABLE (1 << 8)
  363. #define SQ_CONST_MEM_BASE 0x8df8
  364. #define SX_EXPORT_BUFFER_SIZES 0x900C
  365. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  366. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  367. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  368. #define SX_DEBUG_1 0x9058
  369. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  370. #define SPI_CONFIG_CNTL 0x9100
  371. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  372. #define SPI_CONFIG_CNTL_1 0x913C
  373. #define VTX_DONE_DELAY(x) ((x) << 0)
  374. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  375. #define CRC_SIMD_ID_WADDR_DISABLE (1 << 8)
  376. #define CGTS_TCC_DISABLE 0x9148
  377. #define CGTS_USER_TCC_DISABLE 0x914C
  378. #define TCC_DISABLE_MASK 0xFFFF0000
  379. #define TCC_DISABLE_SHIFT 16
  380. #define CGTS_SM_CTRL_REG 0x9150
  381. #define OVERRIDE (1 << 21)
  382. #define TA_CNTL_AUX 0x9508
  383. #define DISABLE_CUBE_WRAP (1 << 0)
  384. #define DISABLE_CUBE_ANISO (1 << 1)
  385. #define TCP_CHAN_STEER_LO 0x960c
  386. #define TCP_CHAN_STEER_HI 0x9610
  387. #define CC_RB_BACKEND_DISABLE 0x98F4
  388. #define BACKEND_DISABLE(x) ((x) << 16)
  389. #define GB_ADDR_CONFIG 0x98F8
  390. #define NUM_PIPES(x) ((x) << 0)
  391. #define NUM_PIPES_MASK 0x00000007
  392. #define NUM_PIPES_SHIFT 0
  393. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  394. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  395. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  396. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  397. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  398. #define NUM_SHADER_ENGINES_MASK 0x00003000
  399. #define NUM_SHADER_ENGINES_SHIFT 12
  400. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  401. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  402. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  403. #define NUM_GPUS(x) ((x) << 20)
  404. #define NUM_GPUS_MASK 0x00700000
  405. #define NUM_GPUS_SHIFT 20
  406. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  407. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  408. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  409. #define ROW_SIZE(x) ((x) << 28)
  410. #define ROW_SIZE_MASK 0x30000000
  411. #define ROW_SIZE_SHIFT 28
  412. #define NUM_LOWER_PIPES(x) ((x) << 30)
  413. #define NUM_LOWER_PIPES_MASK 0x40000000
  414. #define NUM_LOWER_PIPES_SHIFT 30
  415. #define GB_BACKEND_MAP 0x98FC
  416. #define CB_PERF_CTR0_SEL_0 0x9A20
  417. #define CB_PERF_CTR0_SEL_1 0x9A24
  418. #define CB_PERF_CTR1_SEL_0 0x9A28
  419. #define CB_PERF_CTR1_SEL_1 0x9A2C
  420. #define CB_PERF_CTR2_SEL_0 0x9A30
  421. #define CB_PERF_CTR2_SEL_1 0x9A34
  422. #define CB_PERF_CTR3_SEL_0 0x9A38
  423. #define CB_PERF_CTR3_SEL_1 0x9A3C
  424. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  425. #define BACKEND_DISABLE_MASK 0x00FF0000
  426. #define BACKEND_DISABLE_SHIFT 16
  427. #define SMX_DC_CTL0 0xA020
  428. #define USE_HASH_FUNCTION (1 << 0)
  429. #define NUMBER_OF_SETS(x) ((x) << 1)
  430. #define FLUSH_ALL_ON_EVENT (1 << 10)
  431. #define STALL_ON_EVENT (1 << 11)
  432. #define SMX_EVENT_CTL 0xA02C
  433. #define ES_FLUSH_CTL(x) ((x) << 0)
  434. #define GS_FLUSH_CTL(x) ((x) << 3)
  435. #define ACK_FLUSH_CTL(x) ((x) << 6)
  436. #define SYNC_FLUSH_CTL (1 << 8)
  437. #define CP_RB0_BASE 0xC100
  438. #define CP_RB0_CNTL 0xC104
  439. #define RB_BUFSZ(x) ((x) << 0)
  440. #define RB_BLKSZ(x) ((x) << 8)
  441. #define RB_NO_UPDATE (1 << 27)
  442. #define RB_RPTR_WR_ENA (1 << 31)
  443. #define BUF_SWAP_32BIT (2 << 16)
  444. #define CP_RB0_RPTR_ADDR 0xC10C
  445. #define CP_RB0_RPTR_ADDR_HI 0xC110
  446. #define CP_RB0_WPTR 0xC114
  447. #define CP_INT_CNTL 0xC124
  448. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  449. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  450. # define TIME_STAMP_INT_ENABLE (1 << 26)
  451. #define CP_RB1_BASE 0xC180
  452. #define CP_RB1_CNTL 0xC184
  453. #define CP_RB1_RPTR_ADDR 0xC188
  454. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  455. #define CP_RB1_WPTR 0xC190
  456. #define CP_RB2_BASE 0xC194
  457. #define CP_RB2_CNTL 0xC198
  458. #define CP_RB2_RPTR_ADDR 0xC19C
  459. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  460. #define CP_RB2_WPTR 0xC1A4
  461. #define CP_PFP_UCODE_ADDR 0xC150
  462. #define CP_PFP_UCODE_DATA 0xC154
  463. #define CP_ME_RAM_RADDR 0xC158
  464. #define CP_ME_RAM_WADDR 0xC15C
  465. #define CP_ME_RAM_DATA 0xC160
  466. #define CP_DEBUG 0xC1FC
  467. #define VGT_EVENT_INITIATOR 0x28a90
  468. # define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0)
  469. # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
  470. /* TN SMU registers */
  471. #define TN_CURRENT_GNB_TEMP 0x1F390
  472. /* pm registers */
  473. #define SMC_MSG 0x20c
  474. #define HOST_SMC_MSG(x) ((x) << 0)
  475. #define HOST_SMC_MSG_MASK (0xff << 0)
  476. #define HOST_SMC_MSG_SHIFT 0
  477. #define HOST_SMC_RESP(x) ((x) << 8)
  478. #define HOST_SMC_RESP_MASK (0xff << 8)
  479. #define HOST_SMC_RESP_SHIFT 8
  480. #define SMC_HOST_MSG(x) ((x) << 16)
  481. #define SMC_HOST_MSG_MASK (0xff << 16)
  482. #define SMC_HOST_MSG_SHIFT 16
  483. #define SMC_HOST_RESP(x) ((x) << 24)
  484. #define SMC_HOST_RESP_MASK (0xff << 24)
  485. #define SMC_HOST_RESP_SHIFT 24
  486. #define CG_SPLL_FUNC_CNTL 0x600
  487. #define SPLL_RESET (1 << 0)
  488. #define SPLL_SLEEP (1 << 1)
  489. #define SPLL_BYPASS_EN (1 << 3)
  490. #define SPLL_REF_DIV(x) ((x) << 4)
  491. #define SPLL_REF_DIV_MASK (0x3f << 4)
  492. #define SPLL_PDIV_A(x) ((x) << 20)
  493. #define SPLL_PDIV_A_MASK (0x7f << 20)
  494. #define SPLL_PDIV_A_SHIFT 20
  495. #define CG_SPLL_FUNC_CNTL_2 0x604
  496. #define SCLK_MUX_SEL(x) ((x) << 0)
  497. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  498. #define CG_SPLL_FUNC_CNTL_3 0x608
  499. #define SPLL_FB_DIV(x) ((x) << 0)
  500. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  501. #define SPLL_FB_DIV_SHIFT 0
  502. #define SPLL_DITHEN (1 << 28)
  503. #define MPLL_CNTL_MODE 0x61c
  504. # define SS_SSEN (1 << 24)
  505. # define SS_DSMODE_EN (1 << 25)
  506. #define MPLL_AD_FUNC_CNTL 0x624
  507. #define CLKF(x) ((x) << 0)
  508. #define CLKF_MASK (0x7f << 0)
  509. #define CLKR(x) ((x) << 7)
  510. #define CLKR_MASK (0x1f << 7)
  511. #define CLKFRAC(x) ((x) << 12)
  512. #define CLKFRAC_MASK (0x1f << 12)
  513. #define YCLK_POST_DIV(x) ((x) << 17)
  514. #define YCLK_POST_DIV_MASK (3 << 17)
  515. #define IBIAS(x) ((x) << 20)
  516. #define IBIAS_MASK (0x3ff << 20)
  517. #define RESET (1 << 30)
  518. #define PDNB (1 << 31)
  519. #define MPLL_AD_FUNC_CNTL_2 0x628
  520. #define BYPASS (1 << 19)
  521. #define BIAS_GEN_PDNB (1 << 24)
  522. #define RESET_EN (1 << 25)
  523. #define VCO_MODE (1 << 29)
  524. #define MPLL_DQ_FUNC_CNTL 0x62c
  525. #define MPLL_DQ_FUNC_CNTL_2 0x630
  526. #define GENERAL_PWRMGT 0x63c
  527. # define GLOBAL_PWRMGT_EN (1 << 0)
  528. # define STATIC_PM_EN (1 << 1)
  529. # define THERMAL_PROTECTION_DIS (1 << 2)
  530. # define THERMAL_PROTECTION_TYPE (1 << 3)
  531. # define ENABLE_GEN2PCIE (1 << 4)
  532. # define ENABLE_GEN2XSP (1 << 5)
  533. # define SW_SMIO_INDEX(x) ((x) << 6)
  534. # define SW_SMIO_INDEX_MASK (3 << 6)
  535. # define SW_SMIO_INDEX_SHIFT 6
  536. # define LOW_VOLT_D2_ACPI (1 << 8)
  537. # define LOW_VOLT_D3_ACPI (1 << 9)
  538. # define VOLT_PWRMGT_EN (1 << 10)
  539. # define BACKBIAS_PAD_EN (1 << 18)
  540. # define BACKBIAS_VALUE (1 << 19)
  541. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  542. # define AC_DC_SW (1 << 24)
  543. #define SCLK_PWRMGT_CNTL 0x644
  544. # define SCLK_PWRMGT_OFF (1 << 0)
  545. # define SCLK_LOW_D1 (1 << 1)
  546. # define FIR_RESET (1 << 4)
  547. # define FIR_FORCE_TREND_SEL (1 << 5)
  548. # define FIR_TREND_MODE (1 << 6)
  549. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  550. # define GFX_CLK_FORCE_ON (1 << 8)
  551. # define GFX_CLK_REQUEST_OFF (1 << 9)
  552. # define GFX_CLK_FORCE_OFF (1 << 10)
  553. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  554. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  555. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  556. # define DYN_LIGHT_SLEEP_EN (1 << 14)
  557. #define MCLK_PWRMGT_CNTL 0x648
  558. # define DLL_SPEED(x) ((x) << 0)
  559. # define DLL_SPEED_MASK (0x1f << 0)
  560. # define MPLL_PWRMGT_OFF (1 << 5)
  561. # define DLL_READY (1 << 6)
  562. # define MC_INT_CNTL (1 << 7)
  563. # define MRDCKA0_PDNB (1 << 8)
  564. # define MRDCKA1_PDNB (1 << 9)
  565. # define MRDCKB0_PDNB (1 << 10)
  566. # define MRDCKB1_PDNB (1 << 11)
  567. # define MRDCKC0_PDNB (1 << 12)
  568. # define MRDCKC1_PDNB (1 << 13)
  569. # define MRDCKD0_PDNB (1 << 14)
  570. # define MRDCKD1_PDNB (1 << 15)
  571. # define MRDCKA0_RESET (1 << 16)
  572. # define MRDCKA1_RESET (1 << 17)
  573. # define MRDCKB0_RESET (1 << 18)
  574. # define MRDCKB1_RESET (1 << 19)
  575. # define MRDCKC0_RESET (1 << 20)
  576. # define MRDCKC1_RESET (1 << 21)
  577. # define MRDCKD0_RESET (1 << 22)
  578. # define MRDCKD1_RESET (1 << 23)
  579. # define DLL_READY_READ (1 << 24)
  580. # define USE_DISPLAY_GAP (1 << 25)
  581. # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
  582. # define MPLL_TURNOFF_D2 (1 << 28)
  583. #define DLL_CNTL 0x64c
  584. # define MRDCKA0_BYPASS (1 << 24)
  585. # define MRDCKA1_BYPASS (1 << 25)
  586. # define MRDCKB0_BYPASS (1 << 26)
  587. # define MRDCKB1_BYPASS (1 << 27)
  588. # define MRDCKC0_BYPASS (1 << 28)
  589. # define MRDCKC1_BYPASS (1 << 29)
  590. # define MRDCKD0_BYPASS (1 << 30)
  591. # define MRDCKD1_BYPASS (1 << 31)
  592. #define TARGET_AND_CURRENT_PROFILE_INDEX 0x66c
  593. # define CURRENT_STATE_INDEX_MASK (0xf << 4)
  594. # define CURRENT_STATE_INDEX_SHIFT 4
  595. #define CG_AT 0x6d4
  596. # define CG_R(x) ((x) << 0)
  597. # define CG_R_MASK (0xffff << 0)
  598. # define CG_L(x) ((x) << 16)
  599. # define CG_L_MASK (0xffff << 16)
  600. #define CG_BIF_REQ_AND_RSP 0x7f4
  601. #define CG_CLIENT_REQ(x) ((x) << 0)
  602. #define CG_CLIENT_REQ_MASK (0xff << 0)
  603. #define CG_CLIENT_REQ_SHIFT 0
  604. #define CG_CLIENT_RESP(x) ((x) << 8)
  605. #define CG_CLIENT_RESP_MASK (0xff << 8)
  606. #define CG_CLIENT_RESP_SHIFT 8
  607. #define CLIENT_CG_REQ(x) ((x) << 16)
  608. #define CLIENT_CG_REQ_MASK (0xff << 16)
  609. #define CLIENT_CG_REQ_SHIFT 16
  610. #define CLIENT_CG_RESP(x) ((x) << 24)
  611. #define CLIENT_CG_RESP_MASK (0xff << 24)
  612. #define CLIENT_CG_RESP_SHIFT 24
  613. #define CG_SPLL_SPREAD_SPECTRUM 0x790
  614. #define SSEN (1 << 0)
  615. #define CLK_S(x) ((x) << 4)
  616. #define CLK_S_MASK (0xfff << 4)
  617. #define CLK_S_SHIFT 4
  618. #define CG_SPLL_SPREAD_SPECTRUM_2 0x794
  619. #define CLK_V(x) ((x) << 0)
  620. #define CLK_V_MASK (0x3ffffff << 0)
  621. #define CLK_V_SHIFT 0
  622. #define SMC_SCRATCH0 0x81c
  623. #define CG_SPLL_FUNC_CNTL_4 0x850
  624. #define MPLL_SS1 0x85c
  625. #define CLKV(x) ((x) << 0)
  626. #define CLKV_MASK (0x3ffffff << 0)
  627. #define MPLL_SS2 0x860
  628. #define CLKS(x) ((x) << 0)
  629. #define CLKS_MASK (0xfff << 0)
  630. #define CG_CAC_CTRL 0x88c
  631. #define TID_CNT(x) ((x) << 0)
  632. #define TID_CNT_MASK (0x3fff << 0)
  633. #define TID_UNIT(x) ((x) << 14)
  634. #define TID_UNIT_MASK (0xf << 14)
  635. #define CG_IND_ADDR 0x8f8
  636. #define CG_IND_DATA 0x8fc
  637. /* CGIND regs */
  638. #define CG_CGTT_LOCAL_0 0x00
  639. #define CG_CGTT_LOCAL_1 0x01
  640. #define MC_CG_CONFIG 0x25bc
  641. #define MCDW_WR_ENABLE (1 << 0)
  642. #define MCDX_WR_ENABLE (1 << 1)
  643. #define MCDY_WR_ENABLE (1 << 2)
  644. #define MCDZ_WR_ENABLE (1 << 3)
  645. #define MC_RD_ENABLE(x) ((x) << 4)
  646. #define MC_RD_ENABLE_MASK (3 << 4)
  647. #define INDEX(x) ((x) << 6)
  648. #define INDEX_MASK (0xfff << 6)
  649. #define INDEX_SHIFT 6
  650. #define MC_ARB_CAC_CNTL 0x2750
  651. #define ENABLE (1 << 0)
  652. #define READ_WEIGHT(x) ((x) << 1)
  653. #define READ_WEIGHT_MASK (0x3f << 1)
  654. #define READ_WEIGHT_SHIFT 1
  655. #define WRITE_WEIGHT(x) ((x) << 7)
  656. #define WRITE_WEIGHT_MASK (0x3f << 7)
  657. #define WRITE_WEIGHT_SHIFT 7
  658. #define ALLOW_OVERFLOW (1 << 13)
  659. #define MC_ARB_DRAM_TIMING 0x2774
  660. #define MC_ARB_DRAM_TIMING2 0x2778
  661. #define MC_ARB_RFSH_RATE 0x27b0
  662. #define POWERMODE0(x) ((x) << 0)
  663. #define POWERMODE0_MASK (0xff << 0)
  664. #define POWERMODE0_SHIFT 0
  665. #define POWERMODE1(x) ((x) << 8)
  666. #define POWERMODE1_MASK (0xff << 8)
  667. #define POWERMODE1_SHIFT 8
  668. #define POWERMODE2(x) ((x) << 16)
  669. #define POWERMODE2_MASK (0xff << 16)
  670. #define POWERMODE2_SHIFT 16
  671. #define POWERMODE3(x) ((x) << 24)
  672. #define POWERMODE3_MASK (0xff << 24)
  673. #define POWERMODE3_SHIFT 24
  674. #define MC_ARB_CG 0x27e8
  675. #define CG_ARB_REQ(x) ((x) << 0)
  676. #define CG_ARB_REQ_MASK (0xff << 0)
  677. #define CG_ARB_REQ_SHIFT 0
  678. #define CG_ARB_RESP(x) ((x) << 8)
  679. #define CG_ARB_RESP_MASK (0xff << 8)
  680. #define CG_ARB_RESP_SHIFT 8
  681. #define ARB_CG_REQ(x) ((x) << 16)
  682. #define ARB_CG_REQ_MASK (0xff << 16)
  683. #define ARB_CG_REQ_SHIFT 16
  684. #define ARB_CG_RESP(x) ((x) << 24)
  685. #define ARB_CG_RESP_MASK (0xff << 24)
  686. #define ARB_CG_RESP_SHIFT 24
  687. #define MC_ARB_DRAM_TIMING_1 0x27f0
  688. #define MC_ARB_DRAM_TIMING_2 0x27f4
  689. #define MC_ARB_DRAM_TIMING_3 0x27f8
  690. #define MC_ARB_DRAM_TIMING2_1 0x27fc
  691. #define MC_ARB_DRAM_TIMING2_2 0x2800
  692. #define MC_ARB_DRAM_TIMING2_3 0x2804
  693. #define MC_ARB_BURST_TIME 0x2808
  694. #define STATE0(x) ((x) << 0)
  695. #define STATE0_MASK (0x1f << 0)
  696. #define STATE0_SHIFT 0
  697. #define STATE1(x) ((x) << 5)
  698. #define STATE1_MASK (0x1f << 5)
  699. #define STATE1_SHIFT 5
  700. #define STATE2(x) ((x) << 10)
  701. #define STATE2_MASK (0x1f << 10)
  702. #define STATE2_SHIFT 10
  703. #define STATE3(x) ((x) << 15)
  704. #define STATE3_MASK (0x1f << 15)
  705. #define STATE3_SHIFT 15
  706. #define MC_CG_DATAPORT 0x2884
  707. #define MC_SEQ_RAS_TIMING 0x28a0
  708. #define MC_SEQ_CAS_TIMING 0x28a4
  709. #define MC_SEQ_MISC_TIMING 0x28a8
  710. #define MC_SEQ_MISC_TIMING2 0x28ac
  711. #define MC_SEQ_PMG_TIMING 0x28b0
  712. #define MC_SEQ_RD_CTL_D0 0x28b4
  713. #define MC_SEQ_RD_CTL_D1 0x28b8
  714. #define MC_SEQ_WR_CTL_D0 0x28bc
  715. #define MC_SEQ_WR_CTL_D1 0x28c0
  716. #define MC_SEQ_MISC0 0x2a00
  717. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  718. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  719. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  720. #define MC_SEQ_MISC1 0x2a04
  721. #define MC_SEQ_RESERVE_M 0x2a08
  722. #define MC_PMG_CMD_EMRS 0x2a0c
  723. #define MC_SEQ_MISC3 0x2a2c
  724. #define MC_SEQ_MISC5 0x2a54
  725. #define MC_SEQ_MISC6 0x2a58
  726. #define MC_SEQ_MISC7 0x2a64
  727. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  728. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  729. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  730. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  731. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  732. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  733. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  734. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  735. #define MC_PMG_CMD_MRS 0x2aac
  736. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  737. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  738. #define MC_PMG_CMD_MRS1 0x2b44
  739. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  740. #define MC_SEQ_PMG_TIMING_LP 0x2b4c
  741. #define MC_PMG_CMD_MRS2 0x2b5c
  742. #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
  743. #define LB_SYNC_RESET_SEL 0x6b28
  744. #define LB_SYNC_RESET_SEL_MASK (3 << 0)
  745. #define LB_SYNC_RESET_SEL_SHIFT 0
  746. #define DC_STUTTER_CNTL 0x6b30
  747. #define DC_STUTTER_ENABLE_A (1 << 0)
  748. #define DC_STUTTER_ENABLE_B (1 << 1)
  749. #define SQ_CAC_THRESHOLD 0x8e4c
  750. #define VSP(x) ((x) << 0)
  751. #define VSP_MASK (0xff << 0)
  752. #define VSP_SHIFT 0
  753. #define VSP0(x) ((x) << 8)
  754. #define VSP0_MASK (0xff << 8)
  755. #define VSP0_SHIFT 8
  756. #define GPR(x) ((x) << 16)
  757. #define GPR_MASK (0xff << 16)
  758. #define GPR_SHIFT 16
  759. #define SQ_POWER_THROTTLE 0x8e58
  760. #define MIN_POWER(x) ((x) << 0)
  761. #define MIN_POWER_MASK (0x3fff << 0)
  762. #define MIN_POWER_SHIFT 0
  763. #define MAX_POWER(x) ((x) << 16)
  764. #define MAX_POWER_MASK (0x3fff << 16)
  765. #define MAX_POWER_SHIFT 0
  766. #define SQ_POWER_THROTTLE2 0x8e5c
  767. #define MAX_POWER_DELTA(x) ((x) << 0)
  768. #define MAX_POWER_DELTA_MASK (0x3fff << 0)
  769. #define MAX_POWER_DELTA_SHIFT 0
  770. #define STI_SIZE(x) ((x) << 16)
  771. #define STI_SIZE_MASK (0x3ff << 16)
  772. #define STI_SIZE_SHIFT 16
  773. #define LTI_RATIO(x) ((x) << 27)
  774. #define LTI_RATIO_MASK (0xf << 27)
  775. #define LTI_RATIO_SHIFT 27
  776. /* CG indirect registers */
  777. #define CG_CAC_REGION_1_WEIGHT_0 0x83
  778. #define WEIGHT_TCP_SIG0(x) ((x) << 0)
  779. #define WEIGHT_TCP_SIG0_MASK (0x3f << 0)
  780. #define WEIGHT_TCP_SIG0_SHIFT 0
  781. #define WEIGHT_TCP_SIG1(x) ((x) << 6)
  782. #define WEIGHT_TCP_SIG1_MASK (0x3f << 6)
  783. #define WEIGHT_TCP_SIG1_SHIFT 6
  784. #define WEIGHT_TA_SIG(x) ((x) << 12)
  785. #define WEIGHT_TA_SIG_MASK (0x3f << 12)
  786. #define WEIGHT_TA_SIG_SHIFT 12
  787. #define CG_CAC_REGION_1_WEIGHT_1 0x84
  788. #define WEIGHT_TCC_EN0(x) ((x) << 0)
  789. #define WEIGHT_TCC_EN0_MASK (0x3f << 0)
  790. #define WEIGHT_TCC_EN0_SHIFT 0
  791. #define WEIGHT_TCC_EN1(x) ((x) << 6)
  792. #define WEIGHT_TCC_EN1_MASK (0x3f << 6)
  793. #define WEIGHT_TCC_EN1_SHIFT 6
  794. #define WEIGHT_TCC_EN2(x) ((x) << 12)
  795. #define WEIGHT_TCC_EN2_MASK (0x3f << 12)
  796. #define WEIGHT_TCC_EN2_SHIFT 12
  797. #define WEIGHT_TCC_EN3(x) ((x) << 18)
  798. #define WEIGHT_TCC_EN3_MASK (0x3f << 18)
  799. #define WEIGHT_TCC_EN3_SHIFT 18
  800. #define CG_CAC_REGION_2_WEIGHT_0 0x85
  801. #define WEIGHT_CB_EN0(x) ((x) << 0)
  802. #define WEIGHT_CB_EN0_MASK (0x3f << 0)
  803. #define WEIGHT_CB_EN0_SHIFT 0
  804. #define WEIGHT_CB_EN1(x) ((x) << 6)
  805. #define WEIGHT_CB_EN1_MASK (0x3f << 6)
  806. #define WEIGHT_CB_EN1_SHIFT 6
  807. #define WEIGHT_CB_EN2(x) ((x) << 12)
  808. #define WEIGHT_CB_EN2_MASK (0x3f << 12)
  809. #define WEIGHT_CB_EN2_SHIFT 12
  810. #define WEIGHT_CB_EN3(x) ((x) << 18)
  811. #define WEIGHT_CB_EN3_MASK (0x3f << 18)
  812. #define WEIGHT_CB_EN3_SHIFT 18
  813. #define CG_CAC_REGION_2_WEIGHT_1 0x86
  814. #define WEIGHT_DB_SIG0(x) ((x) << 0)
  815. #define WEIGHT_DB_SIG0_MASK (0x3f << 0)
  816. #define WEIGHT_DB_SIG0_SHIFT 0
  817. #define WEIGHT_DB_SIG1(x) ((x) << 6)
  818. #define WEIGHT_DB_SIG1_MASK (0x3f << 6)
  819. #define WEIGHT_DB_SIG1_SHIFT 6
  820. #define WEIGHT_DB_SIG2(x) ((x) << 12)
  821. #define WEIGHT_DB_SIG2_MASK (0x3f << 12)
  822. #define WEIGHT_DB_SIG2_SHIFT 12
  823. #define WEIGHT_DB_SIG3(x) ((x) << 18)
  824. #define WEIGHT_DB_SIG3_MASK (0x3f << 18)
  825. #define WEIGHT_DB_SIG3_SHIFT 18
  826. #define CG_CAC_REGION_2_WEIGHT_2 0x87
  827. #define WEIGHT_SXM_SIG0(x) ((x) << 0)
  828. #define WEIGHT_SXM_SIG0_MASK (0x3f << 0)
  829. #define WEIGHT_SXM_SIG0_SHIFT 0
  830. #define WEIGHT_SXM_SIG1(x) ((x) << 6)
  831. #define WEIGHT_SXM_SIG1_MASK (0x3f << 6)
  832. #define WEIGHT_SXM_SIG1_SHIFT 6
  833. #define WEIGHT_SXM_SIG2(x) ((x) << 12)
  834. #define WEIGHT_SXM_SIG2_MASK (0x3f << 12)
  835. #define WEIGHT_SXM_SIG2_SHIFT 12
  836. #define WEIGHT_SXS_SIG0(x) ((x) << 18)
  837. #define WEIGHT_SXS_SIG0_MASK (0x3f << 18)
  838. #define WEIGHT_SXS_SIG0_SHIFT 18
  839. #define WEIGHT_SXS_SIG1(x) ((x) << 24)
  840. #define WEIGHT_SXS_SIG1_MASK (0x3f << 24)
  841. #define WEIGHT_SXS_SIG1_SHIFT 24
  842. #define CG_CAC_REGION_3_WEIGHT_0 0x88
  843. #define WEIGHT_XBR_0(x) ((x) << 0)
  844. #define WEIGHT_XBR_0_MASK (0x3f << 0)
  845. #define WEIGHT_XBR_0_SHIFT 0
  846. #define WEIGHT_XBR_1(x) ((x) << 6)
  847. #define WEIGHT_XBR_1_MASK (0x3f << 6)
  848. #define WEIGHT_XBR_1_SHIFT 6
  849. #define WEIGHT_XBR_2(x) ((x) << 12)
  850. #define WEIGHT_XBR_2_MASK (0x3f << 12)
  851. #define WEIGHT_XBR_2_SHIFT 12
  852. #define WEIGHT_SPI_SIG0(x) ((x) << 18)
  853. #define WEIGHT_SPI_SIG0_MASK (0x3f << 18)
  854. #define WEIGHT_SPI_SIG0_SHIFT 18
  855. #define CG_CAC_REGION_3_WEIGHT_1 0x89
  856. #define WEIGHT_SPI_SIG1(x) ((x) << 0)
  857. #define WEIGHT_SPI_SIG1_MASK (0x3f << 0)
  858. #define WEIGHT_SPI_SIG1_SHIFT 0
  859. #define WEIGHT_SPI_SIG2(x) ((x) << 6)
  860. #define WEIGHT_SPI_SIG2_MASK (0x3f << 6)
  861. #define WEIGHT_SPI_SIG2_SHIFT 6
  862. #define WEIGHT_SPI_SIG3(x) ((x) << 12)
  863. #define WEIGHT_SPI_SIG3_MASK (0x3f << 12)
  864. #define WEIGHT_SPI_SIG3_SHIFT 12
  865. #define WEIGHT_SPI_SIG4(x) ((x) << 18)
  866. #define WEIGHT_SPI_SIG4_MASK (0x3f << 18)
  867. #define WEIGHT_SPI_SIG4_SHIFT 18
  868. #define WEIGHT_SPI_SIG5(x) ((x) << 24)
  869. #define WEIGHT_SPI_SIG5_MASK (0x3f << 24)
  870. #define WEIGHT_SPI_SIG5_SHIFT 24
  871. #define CG_CAC_REGION_4_WEIGHT_0 0x8a
  872. #define WEIGHT_LDS_SIG0(x) ((x) << 0)
  873. #define WEIGHT_LDS_SIG0_MASK (0x3f << 0)
  874. #define WEIGHT_LDS_SIG0_SHIFT 0
  875. #define WEIGHT_LDS_SIG1(x) ((x) << 6)
  876. #define WEIGHT_LDS_SIG1_MASK (0x3f << 6)
  877. #define WEIGHT_LDS_SIG1_SHIFT 6
  878. #define WEIGHT_SC(x) ((x) << 24)
  879. #define WEIGHT_SC_MASK (0x3f << 24)
  880. #define WEIGHT_SC_SHIFT 24
  881. #define CG_CAC_REGION_4_WEIGHT_1 0x8b
  882. #define WEIGHT_BIF(x) ((x) << 0)
  883. #define WEIGHT_BIF_MASK (0x3f << 0)
  884. #define WEIGHT_BIF_SHIFT 0
  885. #define WEIGHT_CP(x) ((x) << 6)
  886. #define WEIGHT_CP_MASK (0x3f << 6)
  887. #define WEIGHT_CP_SHIFT 6
  888. #define WEIGHT_PA_SIG0(x) ((x) << 12)
  889. #define WEIGHT_PA_SIG0_MASK (0x3f << 12)
  890. #define WEIGHT_PA_SIG0_SHIFT 12
  891. #define WEIGHT_PA_SIG1(x) ((x) << 18)
  892. #define WEIGHT_PA_SIG1_MASK (0x3f << 18)
  893. #define WEIGHT_PA_SIG1_SHIFT 18
  894. #define WEIGHT_VGT_SIG0(x) ((x) << 24)
  895. #define WEIGHT_VGT_SIG0_MASK (0x3f << 24)
  896. #define WEIGHT_VGT_SIG0_SHIFT 24
  897. #define CG_CAC_REGION_4_WEIGHT_2 0x8c
  898. #define WEIGHT_VGT_SIG1(x) ((x) << 0)
  899. #define WEIGHT_VGT_SIG1_MASK (0x3f << 0)
  900. #define WEIGHT_VGT_SIG1_SHIFT 0
  901. #define WEIGHT_VGT_SIG2(x) ((x) << 6)
  902. #define WEIGHT_VGT_SIG2_MASK (0x3f << 6)
  903. #define WEIGHT_VGT_SIG2_SHIFT 6
  904. #define WEIGHT_DC_SIG0(x) ((x) << 12)
  905. #define WEIGHT_DC_SIG0_MASK (0x3f << 12)
  906. #define WEIGHT_DC_SIG0_SHIFT 12
  907. #define WEIGHT_DC_SIG1(x) ((x) << 18)
  908. #define WEIGHT_DC_SIG1_MASK (0x3f << 18)
  909. #define WEIGHT_DC_SIG1_SHIFT 18
  910. #define WEIGHT_DC_SIG2(x) ((x) << 24)
  911. #define WEIGHT_DC_SIG2_MASK (0x3f << 24)
  912. #define WEIGHT_DC_SIG2_SHIFT 24
  913. #define CG_CAC_REGION_4_WEIGHT_3 0x8d
  914. #define WEIGHT_DC_SIG3(x) ((x) << 0)
  915. #define WEIGHT_DC_SIG3_MASK (0x3f << 0)
  916. #define WEIGHT_DC_SIG3_SHIFT 0
  917. #define WEIGHT_UVD_SIG0(x) ((x) << 6)
  918. #define WEIGHT_UVD_SIG0_MASK (0x3f << 6)
  919. #define WEIGHT_UVD_SIG0_SHIFT 6
  920. #define WEIGHT_UVD_SIG1(x) ((x) << 12)
  921. #define WEIGHT_UVD_SIG1_MASK (0x3f << 12)
  922. #define WEIGHT_UVD_SIG1_SHIFT 12
  923. #define WEIGHT_SPARE0(x) ((x) << 18)
  924. #define WEIGHT_SPARE0_MASK (0x3f << 18)
  925. #define WEIGHT_SPARE0_SHIFT 18
  926. #define WEIGHT_SPARE1(x) ((x) << 24)
  927. #define WEIGHT_SPARE1_MASK (0x3f << 24)
  928. #define WEIGHT_SPARE1_SHIFT 24
  929. #define CG_CAC_REGION_5_WEIGHT_0 0x8e
  930. #define WEIGHT_SQ_VSP(x) ((x) << 0)
  931. #define WEIGHT_SQ_VSP_MASK (0x3fff << 0)
  932. #define WEIGHT_SQ_VSP_SHIFT 0
  933. #define WEIGHT_SQ_VSP0(x) ((x) << 14)
  934. #define WEIGHT_SQ_VSP0_MASK (0x3fff << 14)
  935. #define WEIGHT_SQ_VSP0_SHIFT 14
  936. #define CG_CAC_REGION_4_OVERRIDE_4 0xab
  937. #define OVR_MODE_SPARE_0(x) ((x) << 16)
  938. #define OVR_MODE_SPARE_0_MASK (0x1 << 16)
  939. #define OVR_MODE_SPARE_0_SHIFT 16
  940. #define OVR_VAL_SPARE_0(x) ((x) << 17)
  941. #define OVR_VAL_SPARE_0_MASK (0x1 << 17)
  942. #define OVR_VAL_SPARE_0_SHIFT 17
  943. #define OVR_MODE_SPARE_1(x) ((x) << 18)
  944. #define OVR_MODE_SPARE_1_MASK (0x3f << 18)
  945. #define OVR_MODE_SPARE_1_SHIFT 18
  946. #define OVR_VAL_SPARE_1(x) ((x) << 19)
  947. #define OVR_VAL_SPARE_1_MASK (0x3f << 19)
  948. #define OVR_VAL_SPARE_1_SHIFT 19
  949. #define CG_CAC_REGION_5_WEIGHT_1 0xb7
  950. #define WEIGHT_SQ_GPR(x) ((x) << 0)
  951. #define WEIGHT_SQ_GPR_MASK (0x3fff << 0)
  952. #define WEIGHT_SQ_GPR_SHIFT 0
  953. #define WEIGHT_SQ_LDS(x) ((x) << 14)
  954. #define WEIGHT_SQ_LDS_MASK (0x3fff << 14)
  955. #define WEIGHT_SQ_LDS_SHIFT 14
  956. /* PCIE link stuff */
  957. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  958. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  959. # define LC_LINK_WIDTH_SHIFT 0
  960. # define LC_LINK_WIDTH_MASK 0x7
  961. # define LC_LINK_WIDTH_X0 0
  962. # define LC_LINK_WIDTH_X1 1
  963. # define LC_LINK_WIDTH_X2 2
  964. # define LC_LINK_WIDTH_X4 3
  965. # define LC_LINK_WIDTH_X8 4
  966. # define LC_LINK_WIDTH_X16 6
  967. # define LC_LINK_WIDTH_RD_SHIFT 4
  968. # define LC_LINK_WIDTH_RD_MASK 0x70
  969. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  970. # define LC_RECONFIG_NOW (1 << 8)
  971. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  972. # define LC_RENEGOTIATE_EN (1 << 10)
  973. # define LC_SHORT_RECONFIG_EN (1 << 11)
  974. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  975. # define LC_UPCONFIGURE_DIS (1 << 13)
  976. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  977. # define LC_GEN2_EN_STRAP (1 << 0)
  978. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  979. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  980. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  981. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  982. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  983. # define LC_CURRENT_DATA_RATE (1 << 11)
  984. # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12)
  985. # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12)
  986. # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12
  987. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  988. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  989. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  990. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  991. #define MM_CFGREGS_CNTL 0x544c
  992. # define MM_WR_TO_CFG_EN (1 << 3)
  993. #define LINK_CNTL2 0x88 /* F0 */
  994. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  995. # define SELECTABLE_DEEMPHASIS (1 << 6)
  996. /*
  997. * UVD
  998. */
  999. #define UVD_SEMA_ADDR_LOW 0xEF00
  1000. #define UVD_SEMA_ADDR_HIGH 0xEF04
  1001. #define UVD_SEMA_CMD 0xEF08
  1002. #define UVD_UDEC_ADDR_CONFIG 0xEF4C
  1003. #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
  1004. #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
  1005. #define UVD_RBC_RB_RPTR 0xF690
  1006. #define UVD_RBC_RB_WPTR 0xF694
  1007. /*
  1008. * PM4
  1009. */
  1010. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  1011. (((reg) >> 2) & 0xFFFF) | \
  1012. ((n) & 0x3FFF) << 16)
  1013. #define CP_PACKET2 0x80000000
  1014. #define PACKET2_PAD_SHIFT 0
  1015. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1016. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1017. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  1018. (((op) & 0xFF) << 8) | \
  1019. ((n) & 0x3FFF) << 16)
  1020. /* Packet 3 types */
  1021. #define PACKET3_NOP 0x10
  1022. #define PACKET3_SET_BASE 0x11
  1023. #define PACKET3_CLEAR_STATE 0x12
  1024. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1025. #define PACKET3_DEALLOC_STATE 0x14
  1026. #define PACKET3_DISPATCH_DIRECT 0x15
  1027. #define PACKET3_DISPATCH_INDIRECT 0x16
  1028. #define PACKET3_INDIRECT_BUFFER_END 0x17
  1029. #define PACKET3_MODE_CONTROL 0x18
  1030. #define PACKET3_SET_PREDICATION 0x20
  1031. #define PACKET3_REG_RMW 0x21
  1032. #define PACKET3_COND_EXEC 0x22
  1033. #define PACKET3_PRED_EXEC 0x23
  1034. #define PACKET3_DRAW_INDIRECT 0x24
  1035. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1036. #define PACKET3_INDEX_BASE 0x26
  1037. #define PACKET3_DRAW_INDEX_2 0x27
  1038. #define PACKET3_CONTEXT_CONTROL 0x28
  1039. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  1040. #define PACKET3_INDEX_TYPE 0x2A
  1041. #define PACKET3_DRAW_INDEX 0x2B
  1042. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1043. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  1044. #define PACKET3_NUM_INSTANCES 0x2F
  1045. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1046. #define PACKET3_INDIRECT_BUFFER 0x32
  1047. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1048. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1049. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  1050. #define PACKET3_WRITE_DATA 0x37
  1051. #define PACKET3_MEM_SEMAPHORE 0x39
  1052. #define PACKET3_MPEG_INDEX 0x3A
  1053. #define PACKET3_WAIT_REG_MEM 0x3C
  1054. #define PACKET3_MEM_WRITE 0x3D
  1055. #define PACKET3_PFP_SYNC_ME 0x42
  1056. #define PACKET3_SURFACE_SYNC 0x43
  1057. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1058. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1059. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1060. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1061. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1062. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1063. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1064. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1065. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1066. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  1067. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  1068. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  1069. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  1070. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  1071. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1072. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1073. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1074. # define PACKET3_SH_ACTION_ENA (1 << 27)
  1075. # define PACKET3_SX_ACTION_ENA (1 << 28)
  1076. #define PACKET3_ME_INITIALIZE 0x44
  1077. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1078. #define PACKET3_COND_WRITE 0x45
  1079. #define PACKET3_EVENT_WRITE 0x46
  1080. #define EVENT_TYPE(x) ((x) << 0)
  1081. #define EVENT_INDEX(x) ((x) << 8)
  1082. /* 0 - any non-TS event
  1083. * 1 - ZPASS_DONE
  1084. * 2 - SAMPLE_PIPELINESTAT
  1085. * 3 - SAMPLE_STREAMOUTSTAT*
  1086. * 4 - *S_PARTIAL_FLUSH
  1087. * 5 - TS events
  1088. */
  1089. #define PACKET3_EVENT_WRITE_EOP 0x47
  1090. #define DATA_SEL(x) ((x) << 29)
  1091. /* 0 - discard
  1092. * 1 - send low 32bit data
  1093. * 2 - send 64bit data
  1094. * 3 - send 64bit counter value
  1095. */
  1096. #define INT_SEL(x) ((x) << 24)
  1097. /* 0 - none
  1098. * 1 - interrupt only (DATA_SEL = 0)
  1099. * 2 - interrupt when data write is confirmed
  1100. */
  1101. #define PACKET3_EVENT_WRITE_EOS 0x48
  1102. #define PACKET3_PREAMBLE_CNTL 0x4A
  1103. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1104. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1105. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  1106. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  1107. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  1108. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  1109. #define PACKET3_ONE_REG_WRITE 0x57
  1110. #define PACKET3_SET_CONFIG_REG 0x68
  1111. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1112. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  1113. #define PACKET3_SET_CONTEXT_REG 0x69
  1114. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1115. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1116. #define PACKET3_SET_ALU_CONST 0x6A
  1117. /* alu const buffers only; no reg file */
  1118. #define PACKET3_SET_BOOL_CONST 0x6B
  1119. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  1120. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  1121. #define PACKET3_SET_LOOP_CONST 0x6C
  1122. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  1123. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  1124. #define PACKET3_SET_RESOURCE 0x6D
  1125. #define PACKET3_SET_RESOURCE_START 0x00030000
  1126. #define PACKET3_SET_RESOURCE_END 0x00038000
  1127. #define PACKET3_SET_SAMPLER 0x6E
  1128. #define PACKET3_SET_SAMPLER_START 0x0003c000
  1129. #define PACKET3_SET_SAMPLER_END 0x0003c600
  1130. #define PACKET3_SET_CTL_CONST 0x6F
  1131. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  1132. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  1133. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  1134. #define PACKET3_SET_ALU_CONST_VS 0x71
  1135. #define PACKET3_SET_ALU_CONST_DI 0x72
  1136. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1137. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1138. #define PACKET3_SET_APPEND_CNT 0x75
  1139. #define PACKET3_ME_WRITE 0x7A
  1140. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  1141. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  1142. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  1143. #define DMA_RB_CNTL 0xd000
  1144. # define DMA_RB_ENABLE (1 << 0)
  1145. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1146. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1147. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1148. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1149. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1150. #define DMA_RB_BASE 0xd004
  1151. #define DMA_RB_RPTR 0xd008
  1152. #define DMA_RB_WPTR 0xd00c
  1153. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  1154. #define DMA_RB_RPTR_ADDR_LO 0xd020
  1155. #define DMA_IB_CNTL 0xd024
  1156. # define DMA_IB_ENABLE (1 << 0)
  1157. # define DMA_IB_SWAP_ENABLE (1 << 4)
  1158. # define CMD_VMID_FORCE (1 << 31)
  1159. #define DMA_IB_RPTR 0xd028
  1160. #define DMA_CNTL 0xd02c
  1161. # define TRAP_ENABLE (1 << 0)
  1162. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1163. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1164. # define DATA_SWAP_ENABLE (1 << 3)
  1165. # define FENCE_SWAP_ENABLE (1 << 4)
  1166. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1167. #define DMA_STATUS_REG 0xd034
  1168. # define DMA_IDLE (1 << 0)
  1169. #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0xd044
  1170. #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0xd048
  1171. #define DMA_TILING_CONFIG 0xd0b8
  1172. #define DMA_MODE 0xd0bc
  1173. #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
  1174. (((t) & 0x1) << 23) | \
  1175. (((s) & 0x1) << 22) | \
  1176. (((n) & 0xFFFFF) << 0))
  1177. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  1178. (((vmid) & 0xF) << 20) | \
  1179. (((n) & 0xFFFFF) << 0))
  1180. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  1181. (1 << 26) | \
  1182. (1 << 21) | \
  1183. (((n) & 0xFFFFF) << 0))
  1184. /* async DMA Packet types */
  1185. #define DMA_PACKET_WRITE 0x2
  1186. #define DMA_PACKET_COPY 0x3
  1187. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1188. #define DMA_PACKET_SEMAPHORE 0x5
  1189. #define DMA_PACKET_FENCE 0x6
  1190. #define DMA_PACKET_TRAP 0x7
  1191. #define DMA_PACKET_SRBM_WRITE 0x9
  1192. #define DMA_PACKET_CONSTANT_FILL 0xd
  1193. #define DMA_PACKET_NOP 0xf
  1194. #endif