cikd.h 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef CIK_H
  25. #define CIK_H
  26. #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
  27. #define CIK_RB_BITMAP_WIDTH_PER_SH 2
  28. /* SMC IND registers */
  29. #define GENERAL_PWRMGT 0xC0200000
  30. # define GPU_COUNTER_CLK (1 << 15)
  31. #define CG_CLKPIN_CNTL 0xC05001A0
  32. # define XTALIN_DIVIDE (1 << 1)
  33. #define PCIE_INDEX 0x38
  34. #define PCIE_DATA 0x3C
  35. #define VGA_HDP_CONTROL 0x328
  36. #define VGA_MEMORY_DISABLE (1 << 4)
  37. #define DMIF_ADDR_CALC 0xC00
  38. #define SRBM_GFX_CNTL 0xE44
  39. #define PIPEID(x) ((x) << 0)
  40. #define MEID(x) ((x) << 2)
  41. #define VMID(x) ((x) << 4)
  42. #define QUEUEID(x) ((x) << 8)
  43. #define SRBM_STATUS2 0xE4C
  44. #define SDMA_BUSY (1 << 5)
  45. #define SDMA1_BUSY (1 << 6)
  46. #define SRBM_STATUS 0xE50
  47. #define UVD_RQ_PENDING (1 << 1)
  48. #define GRBM_RQ_PENDING (1 << 5)
  49. #define VMC_BUSY (1 << 8)
  50. #define MCB_BUSY (1 << 9)
  51. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  52. #define MCC_BUSY (1 << 11)
  53. #define MCD_BUSY (1 << 12)
  54. #define SEM_BUSY (1 << 14)
  55. #define IH_BUSY (1 << 17)
  56. #define UVD_BUSY (1 << 19)
  57. #define SRBM_SOFT_RESET 0xE60
  58. #define SOFT_RESET_BIF (1 << 1)
  59. #define SOFT_RESET_R0PLL (1 << 4)
  60. #define SOFT_RESET_DC (1 << 5)
  61. #define SOFT_RESET_SDMA1 (1 << 6)
  62. #define SOFT_RESET_GRBM (1 << 8)
  63. #define SOFT_RESET_HDP (1 << 9)
  64. #define SOFT_RESET_IH (1 << 10)
  65. #define SOFT_RESET_MC (1 << 11)
  66. #define SOFT_RESET_ROM (1 << 14)
  67. #define SOFT_RESET_SEM (1 << 15)
  68. #define SOFT_RESET_VMC (1 << 17)
  69. #define SOFT_RESET_SDMA (1 << 20)
  70. #define SOFT_RESET_TST (1 << 21)
  71. #define SOFT_RESET_REGBB (1 << 22)
  72. #define SOFT_RESET_ORB (1 << 23)
  73. #define SOFT_RESET_VCE (1 << 24)
  74. #define VM_L2_CNTL 0x1400
  75. #define ENABLE_L2_CACHE (1 << 0)
  76. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  77. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  78. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  79. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  80. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  81. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  82. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  83. #define VM_L2_CNTL2 0x1404
  84. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  85. #define INVALIDATE_L2_CACHE (1 << 1)
  86. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  87. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  88. #define INVALIDATE_ONLY_PTE_CACHES 1
  89. #define INVALIDATE_ONLY_PDE_CACHES 2
  90. #define VM_L2_CNTL3 0x1408
  91. #define BANK_SELECT(x) ((x) << 0)
  92. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  93. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  94. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  95. #define VM_L2_STATUS 0x140C
  96. #define L2_BUSY (1 << 0)
  97. #define VM_CONTEXT0_CNTL 0x1410
  98. #define ENABLE_CONTEXT (1 << 0)
  99. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  100. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  101. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  102. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  103. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  104. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  105. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  106. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  107. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  108. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  109. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  110. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  111. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  112. #define VM_CONTEXT1_CNTL 0x1414
  113. #define VM_CONTEXT0_CNTL2 0x1430
  114. #define VM_CONTEXT1_CNTL2 0x1434
  115. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  116. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  117. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  118. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  119. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  120. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  121. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  122. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  123. #define VM_INVALIDATE_REQUEST 0x1478
  124. #define VM_INVALIDATE_RESPONSE 0x147c
  125. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  126. #define PROTECTIONS_MASK (0xf << 0)
  127. #define PROTECTIONS_SHIFT 0
  128. /* bit 0: range
  129. * bit 1: pde0
  130. * bit 2: valid
  131. * bit 3: read
  132. * bit 4: write
  133. */
  134. #define MEMORY_CLIENT_ID_MASK (0xff << 12)
  135. #define MEMORY_CLIENT_ID_SHIFT 12
  136. #define MEMORY_CLIENT_RW_MASK (1 << 24)
  137. #define MEMORY_CLIENT_RW_SHIFT 24
  138. #define FAULT_VMID_MASK (0xf << 25)
  139. #define FAULT_VMID_SHIFT 25
  140. #define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4
  141. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  142. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  143. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  144. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  145. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  146. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  147. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  148. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  149. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  150. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  151. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  152. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  153. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  154. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  155. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  156. #define MC_SHARED_CHMAP 0x2004
  157. #define NOOFCHAN_SHIFT 12
  158. #define NOOFCHAN_MASK 0x0000f000
  159. #define MC_SHARED_CHREMAP 0x2008
  160. #define CHUB_CONTROL 0x1864
  161. #define BYPASS_VM (1 << 0)
  162. #define MC_VM_FB_LOCATION 0x2024
  163. #define MC_VM_AGP_TOP 0x2028
  164. #define MC_VM_AGP_BOT 0x202C
  165. #define MC_VM_AGP_BASE 0x2030
  166. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  167. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  168. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  169. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  170. #define ENABLE_L1_TLB (1 << 0)
  171. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  172. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  173. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  174. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  175. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  176. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  177. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  178. #define MC_VM_FB_OFFSET 0x2068
  179. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  180. #define MC_ARB_RAMCFG 0x2760
  181. #define NOOFBANK_SHIFT 0
  182. #define NOOFBANK_MASK 0x00000003
  183. #define NOOFRANK_SHIFT 2
  184. #define NOOFRANK_MASK 0x00000004
  185. #define NOOFROWS_SHIFT 3
  186. #define NOOFROWS_MASK 0x00000038
  187. #define NOOFCOLS_SHIFT 6
  188. #define NOOFCOLS_MASK 0x000000C0
  189. #define CHANSIZE_SHIFT 8
  190. #define CHANSIZE_MASK 0x00000100
  191. #define NOOFGROUPS_SHIFT 12
  192. #define NOOFGROUPS_MASK 0x00001000
  193. #define MC_SEQ_SUP_CNTL 0x28c8
  194. #define RUN_MASK (1 << 0)
  195. #define MC_SEQ_SUP_PGM 0x28cc
  196. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
  197. #define TRAIN_DONE_D0 (1 << 30)
  198. #define TRAIN_DONE_D1 (1 << 31)
  199. #define MC_IO_PAD_CNTL_D0 0x29d0
  200. #define MEM_FALL_OUT_CMD (1 << 8)
  201. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  202. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  203. #define HDP_HOST_PATH_CNTL 0x2C00
  204. #define HDP_NONSURFACE_BASE 0x2C04
  205. #define HDP_NONSURFACE_INFO 0x2C08
  206. #define HDP_NONSURFACE_SIZE 0x2C0C
  207. #define HDP_ADDR_CONFIG 0x2F48
  208. #define HDP_MISC_CNTL 0x2F4C
  209. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  210. #define IH_RB_CNTL 0x3e00
  211. # define IH_RB_ENABLE (1 << 0)
  212. # define IH_RB_SIZE(x) ((x) << 1) /* log2 */
  213. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  214. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  215. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  216. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  217. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  218. #define IH_RB_BASE 0x3e04
  219. #define IH_RB_RPTR 0x3e08
  220. #define IH_RB_WPTR 0x3e0c
  221. # define RB_OVERFLOW (1 << 0)
  222. # define WPTR_OFFSET_MASK 0x3fffc
  223. #define IH_RB_WPTR_ADDR_HI 0x3e10
  224. #define IH_RB_WPTR_ADDR_LO 0x3e14
  225. #define IH_CNTL 0x3e18
  226. # define ENABLE_INTR (1 << 0)
  227. # define IH_MC_SWAP(x) ((x) << 1)
  228. # define IH_MC_SWAP_NONE 0
  229. # define IH_MC_SWAP_16BIT 1
  230. # define IH_MC_SWAP_32BIT 2
  231. # define IH_MC_SWAP_64BIT 3
  232. # define RPTR_REARM (1 << 4)
  233. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  234. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  235. # define MC_VMID(x) ((x) << 25)
  236. #define CONFIG_MEMSIZE 0x5428
  237. #define INTERRUPT_CNTL 0x5468
  238. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  239. # define IH_DUMMY_RD_EN (1 << 1)
  240. # define IH_REQ_NONSNOOP_EN (1 << 3)
  241. # define GEN_IH_INT_EN (1 << 8)
  242. #define INTERRUPT_CNTL2 0x546c
  243. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  244. #define BIF_FB_EN 0x5490
  245. #define FB_READ_EN (1 << 0)
  246. #define FB_WRITE_EN (1 << 1)
  247. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  248. #define GPU_HDP_FLUSH_REQ 0x54DC
  249. #define GPU_HDP_FLUSH_DONE 0x54E0
  250. #define CP0 (1 << 0)
  251. #define CP1 (1 << 1)
  252. #define CP2 (1 << 2)
  253. #define CP3 (1 << 3)
  254. #define CP4 (1 << 4)
  255. #define CP5 (1 << 5)
  256. #define CP6 (1 << 6)
  257. #define CP7 (1 << 7)
  258. #define CP8 (1 << 8)
  259. #define CP9 (1 << 9)
  260. #define SDMA0 (1 << 10)
  261. #define SDMA1 (1 << 11)
  262. /* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
  263. #define LB_MEMORY_CTRL 0x6b04
  264. #define LB_MEMORY_SIZE(x) ((x) << 0)
  265. #define LB_MEMORY_CONFIG(x) ((x) << 20)
  266. #define DPG_WATERMARK_MASK_CONTROL 0x6cc8
  267. # define LATENCY_WATERMARK_MASK(x) ((x) << 8)
  268. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  269. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  270. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  271. /* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
  272. #define LB_VLINE_STATUS 0x6b24
  273. # define VLINE_OCCURRED (1 << 0)
  274. # define VLINE_ACK (1 << 4)
  275. # define VLINE_STAT (1 << 12)
  276. # define VLINE_INTERRUPT (1 << 16)
  277. # define VLINE_INTERRUPT_TYPE (1 << 17)
  278. /* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
  279. #define LB_VBLANK_STATUS 0x6b2c
  280. # define VBLANK_OCCURRED (1 << 0)
  281. # define VBLANK_ACK (1 << 4)
  282. # define VBLANK_STAT (1 << 12)
  283. # define VBLANK_INTERRUPT (1 << 16)
  284. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  285. /* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
  286. #define LB_INTERRUPT_MASK 0x6b20
  287. # define VBLANK_INTERRUPT_MASK (1 << 0)
  288. # define VLINE_INTERRUPT_MASK (1 << 4)
  289. # define VLINE2_INTERRUPT_MASK (1 << 8)
  290. #define DISP_INTERRUPT_STATUS 0x60f4
  291. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  292. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  293. # define DC_HPD1_INTERRUPT (1 << 17)
  294. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  295. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  296. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  297. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  298. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  299. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  300. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  301. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  302. # define DC_HPD2_INTERRUPT (1 << 17)
  303. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  304. # define DISP_TIMER_INTERRUPT (1 << 24)
  305. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  306. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  307. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  308. # define DC_HPD3_INTERRUPT (1 << 17)
  309. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  310. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  311. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  312. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  313. # define DC_HPD4_INTERRUPT (1 << 17)
  314. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  315. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  316. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  317. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  318. # define DC_HPD5_INTERRUPT (1 << 17)
  319. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  320. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  321. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  322. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  323. # define DC_HPD6_INTERRUPT (1 << 17)
  324. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  325. #define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
  326. #define DAC_AUTODETECT_INT_CONTROL 0x67c8
  327. #define DC_HPD1_INT_STATUS 0x601c
  328. #define DC_HPD2_INT_STATUS 0x6028
  329. #define DC_HPD3_INT_STATUS 0x6034
  330. #define DC_HPD4_INT_STATUS 0x6040
  331. #define DC_HPD5_INT_STATUS 0x604c
  332. #define DC_HPD6_INT_STATUS 0x6058
  333. # define DC_HPDx_INT_STATUS (1 << 0)
  334. # define DC_HPDx_SENSE (1 << 1)
  335. # define DC_HPDx_SENSE_DELAYED (1 << 4)
  336. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  337. #define DC_HPD1_INT_CONTROL 0x6020
  338. #define DC_HPD2_INT_CONTROL 0x602c
  339. #define DC_HPD3_INT_CONTROL 0x6038
  340. #define DC_HPD4_INT_CONTROL 0x6044
  341. #define DC_HPD5_INT_CONTROL 0x6050
  342. #define DC_HPD6_INT_CONTROL 0x605c
  343. # define DC_HPDx_INT_ACK (1 << 0)
  344. # define DC_HPDx_INT_POLARITY (1 << 8)
  345. # define DC_HPDx_INT_EN (1 << 16)
  346. # define DC_HPDx_RX_INT_ACK (1 << 20)
  347. # define DC_HPDx_RX_INT_EN (1 << 24)
  348. #define DC_HPD1_CONTROL 0x6024
  349. #define DC_HPD2_CONTROL 0x6030
  350. #define DC_HPD3_CONTROL 0x603c
  351. #define DC_HPD4_CONTROL 0x6048
  352. #define DC_HPD5_CONTROL 0x6054
  353. #define DC_HPD6_CONTROL 0x6060
  354. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  355. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  356. # define DC_HPDx_EN (1 << 28)
  357. #define GRBM_CNTL 0x8000
  358. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  359. #define GRBM_STATUS2 0x8008
  360. #define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
  361. #define ME0PIPE1_CF_RQ_PENDING (1 << 4)
  362. #define ME0PIPE1_PF_RQ_PENDING (1 << 5)
  363. #define ME1PIPE0_RQ_PENDING (1 << 6)
  364. #define ME1PIPE1_RQ_PENDING (1 << 7)
  365. #define ME1PIPE2_RQ_PENDING (1 << 8)
  366. #define ME1PIPE3_RQ_PENDING (1 << 9)
  367. #define ME2PIPE0_RQ_PENDING (1 << 10)
  368. #define ME2PIPE1_RQ_PENDING (1 << 11)
  369. #define ME2PIPE2_RQ_PENDING (1 << 12)
  370. #define ME2PIPE3_RQ_PENDING (1 << 13)
  371. #define RLC_RQ_PENDING (1 << 14)
  372. #define RLC_BUSY (1 << 24)
  373. #define TC_BUSY (1 << 25)
  374. #define CPF_BUSY (1 << 28)
  375. #define CPC_BUSY (1 << 29)
  376. #define CPG_BUSY (1 << 30)
  377. #define GRBM_STATUS 0x8010
  378. #define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
  379. #define SRBM_RQ_PENDING (1 << 5)
  380. #define ME0PIPE0_CF_RQ_PENDING (1 << 7)
  381. #define ME0PIPE0_PF_RQ_PENDING (1 << 8)
  382. #define GDS_DMA_RQ_PENDING (1 << 9)
  383. #define DB_CLEAN (1 << 12)
  384. #define CB_CLEAN (1 << 13)
  385. #define TA_BUSY (1 << 14)
  386. #define GDS_BUSY (1 << 15)
  387. #define WD_BUSY_NO_DMA (1 << 16)
  388. #define VGT_BUSY (1 << 17)
  389. #define IA_BUSY_NO_DMA (1 << 18)
  390. #define IA_BUSY (1 << 19)
  391. #define SX_BUSY (1 << 20)
  392. #define WD_BUSY (1 << 21)
  393. #define SPI_BUSY (1 << 22)
  394. #define BCI_BUSY (1 << 23)
  395. #define SC_BUSY (1 << 24)
  396. #define PA_BUSY (1 << 25)
  397. #define DB_BUSY (1 << 26)
  398. #define CP_COHERENCY_BUSY (1 << 28)
  399. #define CP_BUSY (1 << 29)
  400. #define CB_BUSY (1 << 30)
  401. #define GUI_ACTIVE (1 << 31)
  402. #define GRBM_STATUS_SE0 0x8014
  403. #define GRBM_STATUS_SE1 0x8018
  404. #define GRBM_STATUS_SE2 0x8038
  405. #define GRBM_STATUS_SE3 0x803C
  406. #define SE_DB_CLEAN (1 << 1)
  407. #define SE_CB_CLEAN (1 << 2)
  408. #define SE_BCI_BUSY (1 << 22)
  409. #define SE_VGT_BUSY (1 << 23)
  410. #define SE_PA_BUSY (1 << 24)
  411. #define SE_TA_BUSY (1 << 25)
  412. #define SE_SX_BUSY (1 << 26)
  413. #define SE_SPI_BUSY (1 << 27)
  414. #define SE_SC_BUSY (1 << 29)
  415. #define SE_DB_BUSY (1 << 30)
  416. #define SE_CB_BUSY (1 << 31)
  417. #define GRBM_SOFT_RESET 0x8020
  418. #define SOFT_RESET_CP (1 << 0) /* All CP blocks */
  419. #define SOFT_RESET_RLC (1 << 2) /* RLC */
  420. #define SOFT_RESET_GFX (1 << 16) /* GFX */
  421. #define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
  422. #define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
  423. #define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
  424. #define GRBM_INT_CNTL 0x8060
  425. # define RDERR_INT_ENABLE (1 << 0)
  426. # define GUI_IDLE_INT_ENABLE (1 << 19)
  427. #define CP_CPC_STATUS 0x8210
  428. #define CP_CPC_BUSY_STAT 0x8214
  429. #define CP_CPC_STALLED_STAT1 0x8218
  430. #define CP_CPF_STATUS 0x821c
  431. #define CP_CPF_BUSY_STAT 0x8220
  432. #define CP_CPF_STALLED_STAT1 0x8224
  433. #define CP_MEC_CNTL 0x8234
  434. #define MEC_ME2_HALT (1 << 28)
  435. #define MEC_ME1_HALT (1 << 30)
  436. #define CP_MEC_CNTL 0x8234
  437. #define MEC_ME2_HALT (1 << 28)
  438. #define MEC_ME1_HALT (1 << 30)
  439. #define CP_STALLED_STAT3 0x8670
  440. #define CP_STALLED_STAT1 0x8674
  441. #define CP_STALLED_STAT2 0x8678
  442. #define CP_STAT 0x8680
  443. #define CP_ME_CNTL 0x86D8
  444. #define CP_CE_HALT (1 << 24)
  445. #define CP_PFP_HALT (1 << 26)
  446. #define CP_ME_HALT (1 << 28)
  447. #define CP_RB0_RPTR 0x8700
  448. #define CP_RB_WPTR_DELAY 0x8704
  449. #define CP_MEQ_THRESHOLDS 0x8764
  450. #define MEQ1_START(x) ((x) << 0)
  451. #define MEQ2_START(x) ((x) << 8)
  452. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  453. #define VGT_CACHE_INVALIDATION 0x88C4
  454. #define CACHE_INVALIDATION(x) ((x) << 0)
  455. #define VC_ONLY 0
  456. #define TC_ONLY 1
  457. #define VC_AND_TC 2
  458. #define AUTO_INVLD_EN(x) ((x) << 6)
  459. #define NO_AUTO 0
  460. #define ES_AUTO 1
  461. #define GS_AUTO 2
  462. #define ES_AND_GS_AUTO 3
  463. #define VGT_GS_VERTEX_REUSE 0x88D4
  464. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  465. #define INACTIVE_CUS_MASK 0xFFFF0000
  466. #define INACTIVE_CUS_SHIFT 16
  467. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  468. #define PA_CL_ENHANCE 0x8A14
  469. #define CLIP_VTX_REORDER_ENA (1 << 0)
  470. #define NUM_CLIP_SEQ(x) ((x) << 1)
  471. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  472. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  473. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  474. #define PA_SC_FIFO_SIZE 0x8BCC
  475. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  476. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  477. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  478. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  479. #define PA_SC_ENHANCE 0x8BF0
  480. #define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
  481. #define DISABLE_PA_SC_GUIDANCE (1 << 13)
  482. #define SQ_CONFIG 0x8C00
  483. #define SH_MEM_BASES 0x8C28
  484. /* if PTR32, these are the bases for scratch and lds */
  485. #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
  486. #define SHARED_BASE(x) ((x) << 16) /* LDS */
  487. #define SH_MEM_APE1_BASE 0x8C2C
  488. /* if PTR32, this is the base location of GPUVM */
  489. #define SH_MEM_APE1_LIMIT 0x8C30
  490. /* if PTR32, this is the upper limit of GPUVM */
  491. #define SH_MEM_CONFIG 0x8C34
  492. #define PTR32 (1 << 0)
  493. #define ALIGNMENT_MODE(x) ((x) << 2)
  494. #define SH_MEM_ALIGNMENT_MODE_DWORD 0
  495. #define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
  496. #define SH_MEM_ALIGNMENT_MODE_STRICT 2
  497. #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
  498. #define DEFAULT_MTYPE(x) ((x) << 4)
  499. #define APE1_MTYPE(x) ((x) << 7)
  500. #define SX_DEBUG_1 0x9060
  501. #define SPI_CONFIG_CNTL 0x9100
  502. #define SPI_CONFIG_CNTL_1 0x913C
  503. #define VTX_DONE_DELAY(x) ((x) << 0)
  504. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  505. #define TA_CNTL_AUX 0x9508
  506. #define DB_DEBUG 0x9830
  507. #define DB_DEBUG2 0x9834
  508. #define DB_DEBUG3 0x9838
  509. #define CC_RB_BACKEND_DISABLE 0x98F4
  510. #define BACKEND_DISABLE(x) ((x) << 16)
  511. #define GB_ADDR_CONFIG 0x98F8
  512. #define NUM_PIPES(x) ((x) << 0)
  513. #define NUM_PIPES_MASK 0x00000007
  514. #define NUM_PIPES_SHIFT 0
  515. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  516. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  517. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  518. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  519. #define NUM_SHADER_ENGINES_MASK 0x00003000
  520. #define NUM_SHADER_ENGINES_SHIFT 12
  521. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  522. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  523. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  524. #define ROW_SIZE(x) ((x) << 28)
  525. #define ROW_SIZE_MASK 0x30000000
  526. #define ROW_SIZE_SHIFT 28
  527. #define GB_TILE_MODE0 0x9910
  528. # define ARRAY_MODE(x) ((x) << 2)
  529. # define ARRAY_LINEAR_GENERAL 0
  530. # define ARRAY_LINEAR_ALIGNED 1
  531. # define ARRAY_1D_TILED_THIN1 2
  532. # define ARRAY_2D_TILED_THIN1 4
  533. # define ARRAY_PRT_TILED_THIN1 5
  534. # define ARRAY_PRT_2D_TILED_THIN1 6
  535. # define PIPE_CONFIG(x) ((x) << 6)
  536. # define ADDR_SURF_P2 0
  537. # define ADDR_SURF_P4_8x16 4
  538. # define ADDR_SURF_P4_16x16 5
  539. # define ADDR_SURF_P4_16x32 6
  540. # define ADDR_SURF_P4_32x32 7
  541. # define ADDR_SURF_P8_16x16_8x16 8
  542. # define ADDR_SURF_P8_16x32_8x16 9
  543. # define ADDR_SURF_P8_32x32_8x16 10
  544. # define ADDR_SURF_P8_16x32_16x16 11
  545. # define ADDR_SURF_P8_32x32_16x16 12
  546. # define ADDR_SURF_P8_32x32_16x32 13
  547. # define ADDR_SURF_P8_32x64_32x32 14
  548. # define TILE_SPLIT(x) ((x) << 11)
  549. # define ADDR_SURF_TILE_SPLIT_64B 0
  550. # define ADDR_SURF_TILE_SPLIT_128B 1
  551. # define ADDR_SURF_TILE_SPLIT_256B 2
  552. # define ADDR_SURF_TILE_SPLIT_512B 3
  553. # define ADDR_SURF_TILE_SPLIT_1KB 4
  554. # define ADDR_SURF_TILE_SPLIT_2KB 5
  555. # define ADDR_SURF_TILE_SPLIT_4KB 6
  556. # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
  557. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  558. # define ADDR_SURF_THIN_MICRO_TILING 1
  559. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  560. # define ADDR_SURF_ROTATED_MICRO_TILING 3
  561. # define SAMPLE_SPLIT(x) ((x) << 25)
  562. # define ADDR_SURF_SAMPLE_SPLIT_1 0
  563. # define ADDR_SURF_SAMPLE_SPLIT_2 1
  564. # define ADDR_SURF_SAMPLE_SPLIT_4 2
  565. # define ADDR_SURF_SAMPLE_SPLIT_8 3
  566. #define GB_MACROTILE_MODE0 0x9990
  567. # define BANK_WIDTH(x) ((x) << 0)
  568. # define ADDR_SURF_BANK_WIDTH_1 0
  569. # define ADDR_SURF_BANK_WIDTH_2 1
  570. # define ADDR_SURF_BANK_WIDTH_4 2
  571. # define ADDR_SURF_BANK_WIDTH_8 3
  572. # define BANK_HEIGHT(x) ((x) << 2)
  573. # define ADDR_SURF_BANK_HEIGHT_1 0
  574. # define ADDR_SURF_BANK_HEIGHT_2 1
  575. # define ADDR_SURF_BANK_HEIGHT_4 2
  576. # define ADDR_SURF_BANK_HEIGHT_8 3
  577. # define MACRO_TILE_ASPECT(x) ((x) << 4)
  578. # define ADDR_SURF_MACRO_ASPECT_1 0
  579. # define ADDR_SURF_MACRO_ASPECT_2 1
  580. # define ADDR_SURF_MACRO_ASPECT_4 2
  581. # define ADDR_SURF_MACRO_ASPECT_8 3
  582. # define NUM_BANKS(x) ((x) << 6)
  583. # define ADDR_SURF_2_BANK 0
  584. # define ADDR_SURF_4_BANK 1
  585. # define ADDR_SURF_8_BANK 2
  586. # define ADDR_SURF_16_BANK 3
  587. #define CB_HW_CONTROL 0x9A10
  588. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  589. #define BACKEND_DISABLE_MASK 0x00FF0000
  590. #define BACKEND_DISABLE_SHIFT 16
  591. #define TCP_CHAN_STEER_LO 0xac0c
  592. #define TCP_CHAN_STEER_HI 0xac10
  593. #define TC_CFG_L1_LOAD_POLICY0 0xAC68
  594. #define TC_CFG_L1_LOAD_POLICY1 0xAC6C
  595. #define TC_CFG_L1_STORE_POLICY 0xAC70
  596. #define TC_CFG_L2_LOAD_POLICY0 0xAC74
  597. #define TC_CFG_L2_LOAD_POLICY1 0xAC78
  598. #define TC_CFG_L2_STORE_POLICY0 0xAC7C
  599. #define TC_CFG_L2_STORE_POLICY1 0xAC80
  600. #define TC_CFG_L2_ATOMIC_POLICY 0xAC84
  601. #define TC_CFG_L1_VOLATILE 0xAC88
  602. #define TC_CFG_L2_VOLATILE 0xAC8C
  603. #define CP_RB0_BASE 0xC100
  604. #define CP_RB0_CNTL 0xC104
  605. #define RB_BUFSZ(x) ((x) << 0)
  606. #define RB_BLKSZ(x) ((x) << 8)
  607. #define BUF_SWAP_32BIT (2 << 16)
  608. #define RB_NO_UPDATE (1 << 27)
  609. #define RB_RPTR_WR_ENA (1 << 31)
  610. #define CP_RB0_RPTR_ADDR 0xC10C
  611. #define RB_RPTR_SWAP_32BIT (2 << 0)
  612. #define CP_RB0_RPTR_ADDR_HI 0xC110
  613. #define CP_RB0_WPTR 0xC114
  614. #define CP_DEVICE_ID 0xC12C
  615. #define CP_ENDIAN_SWAP 0xC140
  616. #define CP_RB_VMID 0xC144
  617. #define CP_PFP_UCODE_ADDR 0xC150
  618. #define CP_PFP_UCODE_DATA 0xC154
  619. #define CP_ME_RAM_RADDR 0xC158
  620. #define CP_ME_RAM_WADDR 0xC15C
  621. #define CP_ME_RAM_DATA 0xC160
  622. #define CP_CE_UCODE_ADDR 0xC168
  623. #define CP_CE_UCODE_DATA 0xC16C
  624. #define CP_MEC_ME1_UCODE_ADDR 0xC170
  625. #define CP_MEC_ME1_UCODE_DATA 0xC174
  626. #define CP_MEC_ME2_UCODE_ADDR 0xC178
  627. #define CP_MEC_ME2_UCODE_DATA 0xC17C
  628. #define CP_INT_CNTL_RING0 0xC1A8
  629. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  630. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  631. # define PRIV_INSTR_INT_ENABLE (1 << 22)
  632. # define PRIV_REG_INT_ENABLE (1 << 23)
  633. # define TIME_STAMP_INT_ENABLE (1 << 26)
  634. # define CP_RINGID2_INT_ENABLE (1 << 29)
  635. # define CP_RINGID1_INT_ENABLE (1 << 30)
  636. # define CP_RINGID0_INT_ENABLE (1 << 31)
  637. #define CP_INT_STATUS_RING0 0xC1B4
  638. # define PRIV_INSTR_INT_STAT (1 << 22)
  639. # define PRIV_REG_INT_STAT (1 << 23)
  640. # define TIME_STAMP_INT_STAT (1 << 26)
  641. # define CP_RINGID2_INT_STAT (1 << 29)
  642. # define CP_RINGID1_INT_STAT (1 << 30)
  643. # define CP_RINGID0_INT_STAT (1 << 31)
  644. #define CP_CPF_DEBUG 0xC200
  645. #define CP_PQ_WPTR_POLL_CNTL 0xC20C
  646. #define WPTR_POLL_EN (1 << 31)
  647. #define CP_ME1_PIPE0_INT_CNTL 0xC214
  648. #define CP_ME1_PIPE1_INT_CNTL 0xC218
  649. #define CP_ME1_PIPE2_INT_CNTL 0xC21C
  650. #define CP_ME1_PIPE3_INT_CNTL 0xC220
  651. #define CP_ME2_PIPE0_INT_CNTL 0xC224
  652. #define CP_ME2_PIPE1_INT_CNTL 0xC228
  653. #define CP_ME2_PIPE2_INT_CNTL 0xC22C
  654. #define CP_ME2_PIPE3_INT_CNTL 0xC230
  655. # define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
  656. # define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
  657. # define PRIV_REG_INT_ENABLE (1 << 23)
  658. # define TIME_STAMP_INT_ENABLE (1 << 26)
  659. # define GENERIC2_INT_ENABLE (1 << 29)
  660. # define GENERIC1_INT_ENABLE (1 << 30)
  661. # define GENERIC0_INT_ENABLE (1 << 31)
  662. #define CP_ME1_PIPE0_INT_STATUS 0xC214
  663. #define CP_ME1_PIPE1_INT_STATUS 0xC218
  664. #define CP_ME1_PIPE2_INT_STATUS 0xC21C
  665. #define CP_ME1_PIPE3_INT_STATUS 0xC220
  666. #define CP_ME2_PIPE0_INT_STATUS 0xC224
  667. #define CP_ME2_PIPE1_INT_STATUS 0xC228
  668. #define CP_ME2_PIPE2_INT_STATUS 0xC22C
  669. #define CP_ME2_PIPE3_INT_STATUS 0xC230
  670. # define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
  671. # define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
  672. # define PRIV_REG_INT_STATUS (1 << 23)
  673. # define TIME_STAMP_INT_STATUS (1 << 26)
  674. # define GENERIC2_INT_STATUS (1 << 29)
  675. # define GENERIC1_INT_STATUS (1 << 30)
  676. # define GENERIC0_INT_STATUS (1 << 31)
  677. #define CP_MAX_CONTEXT 0xC2B8
  678. #define CP_RB0_BASE_HI 0xC2C4
  679. #define RLC_CNTL 0xC300
  680. # define RLC_ENABLE (1 << 0)
  681. #define RLC_MC_CNTL 0xC30C
  682. #define RLC_LB_CNTR_MAX 0xC348
  683. #define RLC_LB_CNTL 0xC364
  684. #define RLC_LB_CNTR_INIT 0xC36C
  685. #define RLC_SAVE_AND_RESTORE_BASE 0xC374
  686. #define RLC_DRIVER_DMA_STATUS 0xC378
  687. #define RLC_GPM_UCODE_ADDR 0xC388
  688. #define RLC_GPM_UCODE_DATA 0xC38C
  689. #define RLC_GPU_CLOCK_COUNT_LSB 0xC390
  690. #define RLC_GPU_CLOCK_COUNT_MSB 0xC394
  691. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
  692. #define RLC_UCODE_CNTL 0xC39C
  693. #define RLC_CGCG_CGLS_CTRL 0xC424
  694. #define RLC_LB_INIT_CU_MASK 0xC43C
  695. #define RLC_LB_PARAMS 0xC444
  696. #define RLC_SERDES_CU_MASTER_BUSY 0xC484
  697. #define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
  698. # define SE_MASTER_BUSY_MASK 0x0000ffff
  699. # define GC_MASTER_BUSY (1 << 16)
  700. # define TC0_MASTER_BUSY (1 << 17)
  701. # define TC1_MASTER_BUSY (1 << 18)
  702. #define RLC_GPM_SCRATCH_ADDR 0xC4B0
  703. #define RLC_GPM_SCRATCH_DATA 0xC4B4
  704. #define CP_HPD_EOP_BASE_ADDR 0xC904
  705. #define CP_HPD_EOP_BASE_ADDR_HI 0xC908
  706. #define CP_HPD_EOP_VMID 0xC90C
  707. #define CP_HPD_EOP_CONTROL 0xC910
  708. #define EOP_SIZE(x) ((x) << 0)
  709. #define EOP_SIZE_MASK (0x3f << 0)
  710. #define CP_MQD_BASE_ADDR 0xC914
  711. #define CP_MQD_BASE_ADDR_HI 0xC918
  712. #define CP_HQD_ACTIVE 0xC91C
  713. #define CP_HQD_VMID 0xC920
  714. #define CP_HQD_PQ_BASE 0xC934
  715. #define CP_HQD_PQ_BASE_HI 0xC938
  716. #define CP_HQD_PQ_RPTR 0xC93C
  717. #define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940
  718. #define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944
  719. #define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948
  720. #define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C
  721. #define CP_HQD_PQ_DOORBELL_CONTROL 0xC950
  722. #define DOORBELL_OFFSET(x) ((x) << 2)
  723. #define DOORBELL_OFFSET_MASK (0x1fffff << 2)
  724. #define DOORBELL_SOURCE (1 << 28)
  725. #define DOORBELL_SCHD_HIT (1 << 29)
  726. #define DOORBELL_EN (1 << 30)
  727. #define DOORBELL_HIT (1 << 31)
  728. #define CP_HQD_PQ_WPTR 0xC954
  729. #define CP_HQD_PQ_CONTROL 0xC958
  730. #define QUEUE_SIZE(x) ((x) << 0)
  731. #define QUEUE_SIZE_MASK (0x3f << 0)
  732. #define RPTR_BLOCK_SIZE(x) ((x) << 8)
  733. #define RPTR_BLOCK_SIZE_MASK (0x3f << 8)
  734. #define PQ_VOLATILE (1 << 26)
  735. #define NO_UPDATE_RPTR (1 << 27)
  736. #define UNORD_DISPATCH (1 << 28)
  737. #define ROQ_PQ_IB_FLIP (1 << 29)
  738. #define PRIV_STATE (1 << 30)
  739. #define KMD_QUEUE (1 << 31)
  740. #define CP_HQD_DEQUEUE_REQUEST 0xC974
  741. #define CP_MQD_CONTROL 0xC99C
  742. #define MQD_VMID(x) ((x) << 0)
  743. #define MQD_VMID_MASK (0xf << 0)
  744. #define PA_SC_RASTER_CONFIG 0x28350
  745. # define RASTER_CONFIG_RB_MAP_0 0
  746. # define RASTER_CONFIG_RB_MAP_1 1
  747. # define RASTER_CONFIG_RB_MAP_2 2
  748. # define RASTER_CONFIG_RB_MAP_3 3
  749. #define VGT_EVENT_INITIATOR 0x28a90
  750. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  751. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  752. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  753. # define CACHE_FLUSH_TS (4 << 0)
  754. # define CACHE_FLUSH (6 << 0)
  755. # define CS_PARTIAL_FLUSH (7 << 0)
  756. # define VGT_STREAMOUT_RESET (10 << 0)
  757. # define END_OF_PIPE_INCR_DE (11 << 0)
  758. # define END_OF_PIPE_IB_END (12 << 0)
  759. # define RST_PIX_CNT (13 << 0)
  760. # define VS_PARTIAL_FLUSH (15 << 0)
  761. # define PS_PARTIAL_FLUSH (16 << 0)
  762. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  763. # define ZPASS_DONE (21 << 0)
  764. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  765. # define PERFCOUNTER_START (23 << 0)
  766. # define PERFCOUNTER_STOP (24 << 0)
  767. # define PIPELINESTAT_START (25 << 0)
  768. # define PIPELINESTAT_STOP (26 << 0)
  769. # define PERFCOUNTER_SAMPLE (27 << 0)
  770. # define SAMPLE_PIPELINESTAT (30 << 0)
  771. # define SO_VGT_STREAMOUT_FLUSH (31 << 0)
  772. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  773. # define RESET_VTX_CNT (33 << 0)
  774. # define VGT_FLUSH (36 << 0)
  775. # define BOTTOM_OF_PIPE_TS (40 << 0)
  776. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  777. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  778. # define FLUSH_AND_INV_DB_META (44 << 0)
  779. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  780. # define FLUSH_AND_INV_CB_META (46 << 0)
  781. # define CS_DONE (47 << 0)
  782. # define PS_DONE (48 << 0)
  783. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  784. # define THREAD_TRACE_START (51 << 0)
  785. # define THREAD_TRACE_STOP (52 << 0)
  786. # define THREAD_TRACE_FLUSH (54 << 0)
  787. # define THREAD_TRACE_FINISH (55 << 0)
  788. # define PIXEL_PIPE_STAT_CONTROL (56 << 0)
  789. # define PIXEL_PIPE_STAT_DUMP (57 << 0)
  790. # define PIXEL_PIPE_STAT_RESET (58 << 0)
  791. #define SCRATCH_REG0 0x30100
  792. #define SCRATCH_REG1 0x30104
  793. #define SCRATCH_REG2 0x30108
  794. #define SCRATCH_REG3 0x3010C
  795. #define SCRATCH_REG4 0x30110
  796. #define SCRATCH_REG5 0x30114
  797. #define SCRATCH_REG6 0x30118
  798. #define SCRATCH_REG7 0x3011C
  799. #define SCRATCH_UMSK 0x30140
  800. #define SCRATCH_ADDR 0x30144
  801. #define CP_SEM_WAIT_TIMER 0x301BC
  802. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
  803. #define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
  804. #define GRBM_GFX_INDEX 0x30800
  805. #define INSTANCE_INDEX(x) ((x) << 0)
  806. #define SH_INDEX(x) ((x) << 8)
  807. #define SE_INDEX(x) ((x) << 16)
  808. #define SH_BROADCAST_WRITES (1 << 29)
  809. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  810. #define SE_BROADCAST_WRITES (1 << 31)
  811. #define VGT_ESGS_RING_SIZE 0x30900
  812. #define VGT_GSVS_RING_SIZE 0x30904
  813. #define VGT_PRIMITIVE_TYPE 0x30908
  814. #define VGT_INDEX_TYPE 0x3090C
  815. #define VGT_NUM_INDICES 0x30930
  816. #define VGT_NUM_INSTANCES 0x30934
  817. #define VGT_TF_RING_SIZE 0x30938
  818. #define VGT_HS_OFFCHIP_PARAM 0x3093C
  819. #define VGT_TF_MEMORY_BASE 0x30940
  820. #define PA_SU_LINE_STIPPLE_VALUE 0x30a00
  821. #define PA_SC_LINE_STIPPLE_STATE 0x30a04
  822. #define SQC_CACHES 0x30d20
  823. #define CP_PERFMON_CNTL 0x36020
  824. #define CGTS_TCC_DISABLE 0x3c00c
  825. #define CGTS_USER_TCC_DISABLE 0x3c010
  826. #define TCC_DISABLE_MASK 0xFFFF0000
  827. #define TCC_DISABLE_SHIFT 16
  828. #define CB_CGTT_SCLK_CTRL 0x3c2a0
  829. /*
  830. * PM4
  831. */
  832. #define PACKET_TYPE0 0
  833. #define PACKET_TYPE1 1
  834. #define PACKET_TYPE2 2
  835. #define PACKET_TYPE3 3
  836. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  837. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  838. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  839. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  840. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  841. (((reg) >> 2) & 0xFFFF) | \
  842. ((n) & 0x3FFF) << 16)
  843. #define CP_PACKET2 0x80000000
  844. #define PACKET2_PAD_SHIFT 0
  845. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  846. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  847. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  848. (((op) & 0xFF) << 8) | \
  849. ((n) & 0x3FFF) << 16)
  850. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  851. /* Packet 3 types */
  852. #define PACKET3_NOP 0x10
  853. #define PACKET3_SET_BASE 0x11
  854. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  855. #define CE_PARTITION_BASE 3
  856. #define PACKET3_CLEAR_STATE 0x12
  857. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  858. #define PACKET3_DISPATCH_DIRECT 0x15
  859. #define PACKET3_DISPATCH_INDIRECT 0x16
  860. #define PACKET3_ATOMIC_GDS 0x1D
  861. #define PACKET3_ATOMIC_MEM 0x1E
  862. #define PACKET3_OCCLUSION_QUERY 0x1F
  863. #define PACKET3_SET_PREDICATION 0x20
  864. #define PACKET3_REG_RMW 0x21
  865. #define PACKET3_COND_EXEC 0x22
  866. #define PACKET3_PRED_EXEC 0x23
  867. #define PACKET3_DRAW_INDIRECT 0x24
  868. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  869. #define PACKET3_INDEX_BASE 0x26
  870. #define PACKET3_DRAW_INDEX_2 0x27
  871. #define PACKET3_CONTEXT_CONTROL 0x28
  872. #define PACKET3_INDEX_TYPE 0x2A
  873. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  874. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  875. #define PACKET3_NUM_INSTANCES 0x2F
  876. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  877. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  878. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  879. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  880. #define PACKET3_DRAW_PREAMBLE 0x36
  881. #define PACKET3_WRITE_DATA 0x37
  882. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  883. /* 0 - register
  884. * 1 - memory (sync - via GRBM)
  885. * 2 - gl2
  886. * 3 - gds
  887. * 4 - reserved
  888. * 5 - memory (async - direct)
  889. */
  890. #define WR_ONE_ADDR (1 << 16)
  891. #define WR_CONFIRM (1 << 20)
  892. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  893. /* 0 - LRU
  894. * 1 - Stream
  895. */
  896. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  897. /* 0 - me
  898. * 1 - pfp
  899. * 2 - ce
  900. */
  901. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  902. #define PACKET3_MEM_SEMAPHORE 0x39
  903. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  904. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  905. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  906. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  907. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  908. #define PACKET3_COPY_DW 0x3B
  909. #define PACKET3_WAIT_REG_MEM 0x3C
  910. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  911. /* 0 - always
  912. * 1 - <
  913. * 2 - <=
  914. * 3 - ==
  915. * 4 - !=
  916. * 5 - >=
  917. * 6 - >
  918. */
  919. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  920. /* 0 - reg
  921. * 1 - mem
  922. */
  923. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  924. /* 0 - wait_reg_mem
  925. * 1 - wr_wait_wr_reg
  926. */
  927. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  928. /* 0 - me
  929. * 1 - pfp
  930. */
  931. #define PACKET3_INDIRECT_BUFFER 0x3F
  932. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  933. #define INDIRECT_BUFFER_VALID (1 << 23)
  934. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  935. /* 0 - LRU
  936. * 1 - Stream
  937. * 2 - Bypass
  938. */
  939. #define PACKET3_COPY_DATA 0x40
  940. #define PACKET3_PFP_SYNC_ME 0x42
  941. #define PACKET3_SURFACE_SYNC 0x43
  942. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  943. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  944. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  945. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  946. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  947. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  948. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  949. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  950. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  951. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  952. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  953. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  954. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  955. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  956. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  957. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  958. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  959. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  960. # define PACKET3_CB_ACTION_ENA (1 << 25)
  961. # define PACKET3_DB_ACTION_ENA (1 << 26)
  962. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  963. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  964. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  965. #define PACKET3_COND_WRITE 0x45
  966. #define PACKET3_EVENT_WRITE 0x46
  967. #define EVENT_TYPE(x) ((x) << 0)
  968. #define EVENT_INDEX(x) ((x) << 8)
  969. /* 0 - any non-TS event
  970. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  971. * 2 - SAMPLE_PIPELINESTAT
  972. * 3 - SAMPLE_STREAMOUTSTAT*
  973. * 4 - *S_PARTIAL_FLUSH
  974. * 5 - EOP events
  975. * 6 - EOS events
  976. */
  977. #define PACKET3_EVENT_WRITE_EOP 0x47
  978. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  979. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  980. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  981. #define EOP_TCL1_ACTION_EN (1 << 16)
  982. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  983. #define EOP_CACHE_POLICY(x) ((x) << 25)
  984. /* 0 - LRU
  985. * 1 - Stream
  986. * 2 - Bypass
  987. */
  988. #define EOP_TCL2_VOLATILE (1 << 27)
  989. #define DATA_SEL(x) ((x) << 29)
  990. /* 0 - discard
  991. * 1 - send low 32bit data
  992. * 2 - send 64bit data
  993. * 3 - send 64bit GPU counter value
  994. * 4 - send 64bit sys counter value
  995. */
  996. #define INT_SEL(x) ((x) << 24)
  997. /* 0 - none
  998. * 1 - interrupt only (DATA_SEL = 0)
  999. * 2 - interrupt when data write is confirmed
  1000. */
  1001. #define DST_SEL(x) ((x) << 16)
  1002. /* 0 - MC
  1003. * 1 - TC/L2
  1004. */
  1005. #define PACKET3_EVENT_WRITE_EOS 0x48
  1006. #define PACKET3_RELEASE_MEM 0x49
  1007. #define PACKET3_PREAMBLE_CNTL 0x4A
  1008. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1009. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1010. #define PACKET3_DMA_DATA 0x50
  1011. #define PACKET3_AQUIRE_MEM 0x58
  1012. #define PACKET3_REWIND 0x59
  1013. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  1014. #define PACKET3_LOAD_SH_REG 0x5F
  1015. #define PACKET3_LOAD_CONFIG_REG 0x60
  1016. #define PACKET3_LOAD_CONTEXT_REG 0x61
  1017. #define PACKET3_SET_CONFIG_REG 0x68
  1018. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1019. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  1020. #define PACKET3_SET_CONTEXT_REG 0x69
  1021. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1022. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1023. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1024. #define PACKET3_SET_SH_REG 0x76
  1025. #define PACKET3_SET_SH_REG_START 0x0000b000
  1026. #define PACKET3_SET_SH_REG_END 0x0000c000
  1027. #define PACKET3_SET_SH_REG_OFFSET 0x77
  1028. #define PACKET3_SET_QUEUE_REG 0x78
  1029. #define PACKET3_SET_UCONFIG_REG 0x79
  1030. #define PACKET3_SET_UCONFIG_REG_START 0x00030000
  1031. #define PACKET3_SET_UCONFIG_REG_END 0x00031000
  1032. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  1033. #define PACKET3_SCRATCH_RAM_READ 0x7E
  1034. #define PACKET3_LOAD_CONST_RAM 0x80
  1035. #define PACKET3_WRITE_CONST_RAM 0x81
  1036. #define PACKET3_DUMP_CONST_RAM 0x83
  1037. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  1038. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  1039. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  1040. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  1041. #define PACKET3_SWITCH_BUFFER 0x8B
  1042. /* SDMA - first instance at 0xd000, second at 0xd800 */
  1043. #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
  1044. #define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
  1045. #define SDMA0_UCODE_ADDR 0xD000
  1046. #define SDMA0_UCODE_DATA 0xD004
  1047. #define SDMA0_CNTL 0xD010
  1048. # define TRAP_ENABLE (1 << 0)
  1049. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1050. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1051. # define DATA_SWAP_ENABLE (1 << 3)
  1052. # define FENCE_SWAP_ENABLE (1 << 4)
  1053. # define AUTO_CTXSW_ENABLE (1 << 18)
  1054. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1055. #define SDMA0_TILING_CONFIG 0xD018
  1056. #define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
  1057. #define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
  1058. #define SDMA0_STATUS_REG 0xd034
  1059. # define SDMA_IDLE (1 << 0)
  1060. #define SDMA0_ME_CNTL 0xD048
  1061. # define SDMA_HALT (1 << 0)
  1062. #define SDMA0_GFX_RB_CNTL 0xD200
  1063. # define SDMA_RB_ENABLE (1 << 0)
  1064. # define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1065. # define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1066. # define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1067. # define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1068. # define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1069. #define SDMA0_GFX_RB_BASE 0xD204
  1070. #define SDMA0_GFX_RB_BASE_HI 0xD208
  1071. #define SDMA0_GFX_RB_RPTR 0xD20C
  1072. #define SDMA0_GFX_RB_WPTR 0xD210
  1073. #define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
  1074. #define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
  1075. #define SDMA0_GFX_IB_CNTL 0xD228
  1076. # define SDMA_IB_ENABLE (1 << 0)
  1077. # define SDMA_IB_SWAP_ENABLE (1 << 4)
  1078. # define SDMA_SWITCH_INSIDE_IB (1 << 8)
  1079. # define SDMA_CMD_VMID(x) ((x) << 16)
  1080. #define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
  1081. #define SDMA0_GFX_APE1_CNTL 0xD2A0
  1082. #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
  1083. (((sub_op) & 0xFF) << 8) | \
  1084. (((op) & 0xFF) << 0))
  1085. /* sDMA opcodes */
  1086. #define SDMA_OPCODE_NOP 0
  1087. #define SDMA_OPCODE_COPY 1
  1088. # define SDMA_COPY_SUB_OPCODE_LINEAR 0
  1089. # define SDMA_COPY_SUB_OPCODE_TILED 1
  1090. # define SDMA_COPY_SUB_OPCODE_SOA 3
  1091. # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
  1092. # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
  1093. # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
  1094. #define SDMA_OPCODE_WRITE 2
  1095. # define SDMA_WRITE_SUB_OPCODE_LINEAR 0
  1096. # define SDMA_WRTIE_SUB_OPCODE_TILED 1
  1097. #define SDMA_OPCODE_INDIRECT_BUFFER 4
  1098. #define SDMA_OPCODE_FENCE 5
  1099. #define SDMA_OPCODE_TRAP 6
  1100. #define SDMA_OPCODE_SEMAPHORE 7
  1101. # define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
  1102. /* 0 - increment
  1103. * 1 - write 1
  1104. */
  1105. # define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
  1106. /* 0 - wait
  1107. * 1 - signal
  1108. */
  1109. # define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
  1110. /* mailbox */
  1111. #define SDMA_OPCODE_POLL_REG_MEM 8
  1112. # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
  1113. /* 0 - wait_reg_mem
  1114. * 1 - wr_wait_wr_reg
  1115. */
  1116. # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
  1117. /* 0 - always
  1118. * 1 - <
  1119. * 2 - <=
  1120. * 3 - ==
  1121. * 4 - !=
  1122. * 5 - >=
  1123. * 6 - >
  1124. */
  1125. # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
  1126. /* 0 = register
  1127. * 1 = memory
  1128. */
  1129. #define SDMA_OPCODE_COND_EXEC 9
  1130. #define SDMA_OPCODE_CONSTANT_FILL 11
  1131. # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
  1132. /* 0 = byte fill
  1133. * 2 = DW fill
  1134. */
  1135. #define SDMA_OPCODE_GENERATE_PTE_PDE 12
  1136. #define SDMA_OPCODE_TIMESTAMP 13
  1137. # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
  1138. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
  1139. # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
  1140. #define SDMA_OPCODE_SRBM_WRITE 14
  1141. # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
  1142. /* byte mask */
  1143. /* UVD */
  1144. #define UVD_UDEC_ADDR_CONFIG 0xef4c
  1145. #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
  1146. #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
  1147. #define UVD_LMI_EXT40_ADDR 0xf498
  1148. #define UVD_LMI_ADDR_EXT 0xf594
  1149. #define UVD_VCPU_CACHE_OFFSET0 0xf608
  1150. #define UVD_VCPU_CACHE_SIZE0 0xf60c
  1151. #define UVD_VCPU_CACHE_OFFSET1 0xf610
  1152. #define UVD_VCPU_CACHE_SIZE1 0xf614
  1153. #define UVD_VCPU_CACHE_OFFSET2 0xf618
  1154. #define UVD_VCPU_CACHE_SIZE2 0xf61c
  1155. #define UVD_RBC_RB_RPTR 0xf690
  1156. #define UVD_RBC_RB_WPTR 0xf694
  1157. /* UVD clocks */
  1158. #define CG_DCLK_CNTL 0xC050009C
  1159. # define DCLK_DIVIDER_MASK 0x7f
  1160. # define DCLK_DIR_CNTL_EN (1 << 8)
  1161. #define CG_DCLK_STATUS 0xC05000A0
  1162. # define DCLK_STATUS (1 << 0)
  1163. #define CG_VCLK_CNTL 0xC05000A4
  1164. #define CG_VCLK_STATUS 0xC05000A8
  1165. #endif