cik.c 200 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. /* GFX */
  34. #define CIK_PFP_UCODE_SIZE 2144
  35. #define CIK_ME_UCODE_SIZE 2144
  36. #define CIK_CE_UCODE_SIZE 2144
  37. /* compute */
  38. #define CIK_MEC_UCODE_SIZE 4192
  39. /* interrupts */
  40. #define BONAIRE_RLC_UCODE_SIZE 2048
  41. #define KB_RLC_UCODE_SIZE 2560
  42. #define KV_RLC_UCODE_SIZE 2560
  43. /* gddr controller */
  44. #define CIK_MC_UCODE_SIZE 7866
  45. /* sdma */
  46. #define CIK_SDMA_UCODE_SIZE 1050
  47. #define CIK_SDMA_UCODE_VERSION 64
  48. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  49. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  50. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  51. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  52. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  53. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  54. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  55. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  56. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  57. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  58. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  59. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  60. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  61. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  62. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  63. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  64. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  65. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  66. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  67. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  68. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  69. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  70. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  71. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  72. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  73. extern void si_rlc_fini(struct radeon_device *rdev);
  74. extern int si_rlc_init(struct radeon_device *rdev);
  75. static void cik_rlc_stop(struct radeon_device *rdev);
  76. /*
  77. * Indirect registers accessor
  78. */
  79. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  80. {
  81. u32 r;
  82. WREG32(PCIE_INDEX, reg);
  83. (void)RREG32(PCIE_INDEX);
  84. r = RREG32(PCIE_DATA);
  85. return r;
  86. }
  87. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  88. {
  89. WREG32(PCIE_INDEX, reg);
  90. (void)RREG32(PCIE_INDEX);
  91. WREG32(PCIE_DATA, v);
  92. (void)RREG32(PCIE_DATA);
  93. }
  94. static const u32 bonaire_golden_spm_registers[] =
  95. {
  96. 0x30800, 0xe0ffffff, 0xe0000000
  97. };
  98. static const u32 bonaire_golden_common_registers[] =
  99. {
  100. 0xc770, 0xffffffff, 0x00000800,
  101. 0xc774, 0xffffffff, 0x00000800,
  102. 0xc798, 0xffffffff, 0x00007fbf,
  103. 0xc79c, 0xffffffff, 0x00007faf
  104. };
  105. static const u32 bonaire_golden_registers[] =
  106. {
  107. 0x3354, 0x00000333, 0x00000333,
  108. 0x3350, 0x000c0fc0, 0x00040200,
  109. 0x9a10, 0x00010000, 0x00058208,
  110. 0x3c000, 0xffff1fff, 0x00140000,
  111. 0x3c200, 0xfdfc0fff, 0x00000100,
  112. 0x3c234, 0x40000000, 0x40000200,
  113. 0x9830, 0xffffffff, 0x00000000,
  114. 0x9834, 0xf00fffff, 0x00000400,
  115. 0x9838, 0x0002021c, 0x00020200,
  116. 0xc78, 0x00000080, 0x00000000,
  117. 0x5bb0, 0x000000f0, 0x00000070,
  118. 0x5bc0, 0xf0311fff, 0x80300000,
  119. 0x98f8, 0x73773777, 0x12010001,
  120. 0x350c, 0x00810000, 0x408af000,
  121. 0x7030, 0x31000111, 0x00000011,
  122. 0x2f48, 0x73773777, 0x12010001,
  123. 0x220c, 0x00007fb6, 0x0021a1b1,
  124. 0x2210, 0x00007fb6, 0x002021b1,
  125. 0x2180, 0x00007fb6, 0x00002191,
  126. 0x2218, 0x00007fb6, 0x002121b1,
  127. 0x221c, 0x00007fb6, 0x002021b1,
  128. 0x21dc, 0x00007fb6, 0x00002191,
  129. 0x21e0, 0x00007fb6, 0x00002191,
  130. 0x3628, 0x0000003f, 0x0000000a,
  131. 0x362c, 0x0000003f, 0x0000000a,
  132. 0x2ae4, 0x00073ffe, 0x000022a2,
  133. 0x240c, 0x000007ff, 0x00000000,
  134. 0x8a14, 0xf000003f, 0x00000007,
  135. 0x8bf0, 0x00002001, 0x00000001,
  136. 0x8b24, 0xffffffff, 0x00ffffff,
  137. 0x30a04, 0x0000ff0f, 0x00000000,
  138. 0x28a4c, 0x07ffffff, 0x06000000,
  139. 0x4d8, 0x00000fff, 0x00000100,
  140. 0x3e78, 0x00000001, 0x00000002,
  141. 0x9100, 0x03000000, 0x0362c688,
  142. 0x8c00, 0x000000ff, 0x00000001,
  143. 0xe40, 0x00001fff, 0x00001fff,
  144. 0x9060, 0x0000007f, 0x00000020,
  145. 0x9508, 0x00010000, 0x00010000,
  146. 0xac14, 0x000003ff, 0x000000f3,
  147. 0xac0c, 0xffffffff, 0x00001032
  148. };
  149. static const u32 bonaire_mgcg_cgcg_init[] =
  150. {
  151. 0xc420, 0xffffffff, 0xfffffffc,
  152. 0x30800, 0xffffffff, 0xe0000000,
  153. 0x3c2a0, 0xffffffff, 0x00000100,
  154. 0x3c208, 0xffffffff, 0x00000100,
  155. 0x3c2c0, 0xffffffff, 0xc0000100,
  156. 0x3c2c8, 0xffffffff, 0xc0000100,
  157. 0x3c2c4, 0xffffffff, 0xc0000100,
  158. 0x55e4, 0xffffffff, 0x00600100,
  159. 0x3c280, 0xffffffff, 0x00000100,
  160. 0x3c214, 0xffffffff, 0x06000100,
  161. 0x3c220, 0xffffffff, 0x00000100,
  162. 0x3c218, 0xffffffff, 0x06000100,
  163. 0x3c204, 0xffffffff, 0x00000100,
  164. 0x3c2e0, 0xffffffff, 0x00000100,
  165. 0x3c224, 0xffffffff, 0x00000100,
  166. 0x3c200, 0xffffffff, 0x00000100,
  167. 0x3c230, 0xffffffff, 0x00000100,
  168. 0x3c234, 0xffffffff, 0x00000100,
  169. 0x3c250, 0xffffffff, 0x00000100,
  170. 0x3c254, 0xffffffff, 0x00000100,
  171. 0x3c258, 0xffffffff, 0x00000100,
  172. 0x3c25c, 0xffffffff, 0x00000100,
  173. 0x3c260, 0xffffffff, 0x00000100,
  174. 0x3c27c, 0xffffffff, 0x00000100,
  175. 0x3c278, 0xffffffff, 0x00000100,
  176. 0x3c210, 0xffffffff, 0x06000100,
  177. 0x3c290, 0xffffffff, 0x00000100,
  178. 0x3c274, 0xffffffff, 0x00000100,
  179. 0x3c2b4, 0xffffffff, 0x00000100,
  180. 0x3c2b0, 0xffffffff, 0x00000100,
  181. 0x3c270, 0xffffffff, 0x00000100,
  182. 0x30800, 0xffffffff, 0xe0000000,
  183. 0x3c020, 0xffffffff, 0x00010000,
  184. 0x3c024, 0xffffffff, 0x00030002,
  185. 0x3c028, 0xffffffff, 0x00040007,
  186. 0x3c02c, 0xffffffff, 0x00060005,
  187. 0x3c030, 0xffffffff, 0x00090008,
  188. 0x3c034, 0xffffffff, 0x00010000,
  189. 0x3c038, 0xffffffff, 0x00030002,
  190. 0x3c03c, 0xffffffff, 0x00040007,
  191. 0x3c040, 0xffffffff, 0x00060005,
  192. 0x3c044, 0xffffffff, 0x00090008,
  193. 0x3c048, 0xffffffff, 0x00010000,
  194. 0x3c04c, 0xffffffff, 0x00030002,
  195. 0x3c050, 0xffffffff, 0x00040007,
  196. 0x3c054, 0xffffffff, 0x00060005,
  197. 0x3c058, 0xffffffff, 0x00090008,
  198. 0x3c05c, 0xffffffff, 0x00010000,
  199. 0x3c060, 0xffffffff, 0x00030002,
  200. 0x3c064, 0xffffffff, 0x00040007,
  201. 0x3c068, 0xffffffff, 0x00060005,
  202. 0x3c06c, 0xffffffff, 0x00090008,
  203. 0x3c070, 0xffffffff, 0x00010000,
  204. 0x3c074, 0xffffffff, 0x00030002,
  205. 0x3c078, 0xffffffff, 0x00040007,
  206. 0x3c07c, 0xffffffff, 0x00060005,
  207. 0x3c080, 0xffffffff, 0x00090008,
  208. 0x3c084, 0xffffffff, 0x00010000,
  209. 0x3c088, 0xffffffff, 0x00030002,
  210. 0x3c08c, 0xffffffff, 0x00040007,
  211. 0x3c090, 0xffffffff, 0x00060005,
  212. 0x3c094, 0xffffffff, 0x00090008,
  213. 0x3c098, 0xffffffff, 0x00010000,
  214. 0x3c09c, 0xffffffff, 0x00030002,
  215. 0x3c0a0, 0xffffffff, 0x00040007,
  216. 0x3c0a4, 0xffffffff, 0x00060005,
  217. 0x3c0a8, 0xffffffff, 0x00090008,
  218. 0x3c000, 0xffffffff, 0x96e00200,
  219. 0x8708, 0xffffffff, 0x00900100,
  220. 0xc424, 0xffffffff, 0x0020003f,
  221. 0x38, 0xffffffff, 0x0140001c,
  222. 0x3c, 0x000f0000, 0x000f0000,
  223. 0x220, 0xffffffff, 0xC060000C,
  224. 0x224, 0xc0000fff, 0x00000100,
  225. 0xf90, 0xffffffff, 0x00000100,
  226. 0xf98, 0x00000101, 0x00000000,
  227. 0x20a8, 0xffffffff, 0x00000104,
  228. 0x55e4, 0xff000fff, 0x00000100,
  229. 0x30cc, 0xc0000fff, 0x00000104,
  230. 0xc1e4, 0x00000001, 0x00000001,
  231. 0xd00c, 0xff000ff0, 0x00000100,
  232. 0xd80c, 0xff000ff0, 0x00000100
  233. };
  234. static const u32 spectre_golden_spm_registers[] =
  235. {
  236. 0x30800, 0xe0ffffff, 0xe0000000
  237. };
  238. static const u32 spectre_golden_common_registers[] =
  239. {
  240. 0xc770, 0xffffffff, 0x00000800,
  241. 0xc774, 0xffffffff, 0x00000800,
  242. 0xc798, 0xffffffff, 0x00007fbf,
  243. 0xc79c, 0xffffffff, 0x00007faf
  244. };
  245. static const u32 spectre_golden_registers[] =
  246. {
  247. 0x3c000, 0xffff1fff, 0x96940200,
  248. 0x3c00c, 0xffff0001, 0xff000000,
  249. 0x3c200, 0xfffc0fff, 0x00000100,
  250. 0x6ed8, 0x00010101, 0x00010000,
  251. 0x9834, 0xf00fffff, 0x00000400,
  252. 0x9838, 0xfffffffc, 0x00020200,
  253. 0x5bb0, 0x000000f0, 0x00000070,
  254. 0x5bc0, 0xf0311fff, 0x80300000,
  255. 0x98f8, 0x73773777, 0x12010001,
  256. 0x9b7c, 0x00ff0000, 0x00fc0000,
  257. 0x2f48, 0x73773777, 0x12010001,
  258. 0x8a14, 0xf000003f, 0x00000007,
  259. 0x8b24, 0xffffffff, 0x00ffffff,
  260. 0x28350, 0x3f3f3fff, 0x00000082,
  261. 0x28355, 0x0000003f, 0x00000000,
  262. 0x3e78, 0x00000001, 0x00000002,
  263. 0x913c, 0xffff03df, 0x00000004,
  264. 0xc768, 0x00000008, 0x00000008,
  265. 0x8c00, 0x000008ff, 0x00000800,
  266. 0x9508, 0x00010000, 0x00010000,
  267. 0xac0c, 0xffffffff, 0x54763210,
  268. 0x214f8, 0x01ff01ff, 0x00000002,
  269. 0x21498, 0x007ff800, 0x00200000,
  270. 0x2015c, 0xffffffff, 0x00000f40,
  271. 0x30934, 0xffffffff, 0x00000001
  272. };
  273. static const u32 spectre_mgcg_cgcg_init[] =
  274. {
  275. 0xc420, 0xffffffff, 0xfffffffc,
  276. 0x30800, 0xffffffff, 0xe0000000,
  277. 0x3c2a0, 0xffffffff, 0x00000100,
  278. 0x3c208, 0xffffffff, 0x00000100,
  279. 0x3c2c0, 0xffffffff, 0x00000100,
  280. 0x3c2c8, 0xffffffff, 0x00000100,
  281. 0x3c2c4, 0xffffffff, 0x00000100,
  282. 0x55e4, 0xffffffff, 0x00600100,
  283. 0x3c280, 0xffffffff, 0x00000100,
  284. 0x3c214, 0xffffffff, 0x06000100,
  285. 0x3c220, 0xffffffff, 0x00000100,
  286. 0x3c218, 0xffffffff, 0x06000100,
  287. 0x3c204, 0xffffffff, 0x00000100,
  288. 0x3c2e0, 0xffffffff, 0x00000100,
  289. 0x3c224, 0xffffffff, 0x00000100,
  290. 0x3c200, 0xffffffff, 0x00000100,
  291. 0x3c230, 0xffffffff, 0x00000100,
  292. 0x3c234, 0xffffffff, 0x00000100,
  293. 0x3c250, 0xffffffff, 0x00000100,
  294. 0x3c254, 0xffffffff, 0x00000100,
  295. 0x3c258, 0xffffffff, 0x00000100,
  296. 0x3c25c, 0xffffffff, 0x00000100,
  297. 0x3c260, 0xffffffff, 0x00000100,
  298. 0x3c27c, 0xffffffff, 0x00000100,
  299. 0x3c278, 0xffffffff, 0x00000100,
  300. 0x3c210, 0xffffffff, 0x06000100,
  301. 0x3c290, 0xffffffff, 0x00000100,
  302. 0x3c274, 0xffffffff, 0x00000100,
  303. 0x3c2b4, 0xffffffff, 0x00000100,
  304. 0x3c2b0, 0xffffffff, 0x00000100,
  305. 0x3c270, 0xffffffff, 0x00000100,
  306. 0x30800, 0xffffffff, 0xe0000000,
  307. 0x3c020, 0xffffffff, 0x00010000,
  308. 0x3c024, 0xffffffff, 0x00030002,
  309. 0x3c028, 0xffffffff, 0x00040007,
  310. 0x3c02c, 0xffffffff, 0x00060005,
  311. 0x3c030, 0xffffffff, 0x00090008,
  312. 0x3c034, 0xffffffff, 0x00010000,
  313. 0x3c038, 0xffffffff, 0x00030002,
  314. 0x3c03c, 0xffffffff, 0x00040007,
  315. 0x3c040, 0xffffffff, 0x00060005,
  316. 0x3c044, 0xffffffff, 0x00090008,
  317. 0x3c048, 0xffffffff, 0x00010000,
  318. 0x3c04c, 0xffffffff, 0x00030002,
  319. 0x3c050, 0xffffffff, 0x00040007,
  320. 0x3c054, 0xffffffff, 0x00060005,
  321. 0x3c058, 0xffffffff, 0x00090008,
  322. 0x3c05c, 0xffffffff, 0x00010000,
  323. 0x3c060, 0xffffffff, 0x00030002,
  324. 0x3c064, 0xffffffff, 0x00040007,
  325. 0x3c068, 0xffffffff, 0x00060005,
  326. 0x3c06c, 0xffffffff, 0x00090008,
  327. 0x3c070, 0xffffffff, 0x00010000,
  328. 0x3c074, 0xffffffff, 0x00030002,
  329. 0x3c078, 0xffffffff, 0x00040007,
  330. 0x3c07c, 0xffffffff, 0x00060005,
  331. 0x3c080, 0xffffffff, 0x00090008,
  332. 0x3c084, 0xffffffff, 0x00010000,
  333. 0x3c088, 0xffffffff, 0x00030002,
  334. 0x3c08c, 0xffffffff, 0x00040007,
  335. 0x3c090, 0xffffffff, 0x00060005,
  336. 0x3c094, 0xffffffff, 0x00090008,
  337. 0x3c098, 0xffffffff, 0x00010000,
  338. 0x3c09c, 0xffffffff, 0x00030002,
  339. 0x3c0a0, 0xffffffff, 0x00040007,
  340. 0x3c0a4, 0xffffffff, 0x00060005,
  341. 0x3c0a8, 0xffffffff, 0x00090008,
  342. 0x3c0ac, 0xffffffff, 0x00010000,
  343. 0x3c0b0, 0xffffffff, 0x00030002,
  344. 0x3c0b4, 0xffffffff, 0x00040007,
  345. 0x3c0b8, 0xffffffff, 0x00060005,
  346. 0x3c0bc, 0xffffffff, 0x00090008,
  347. 0x3c000, 0xffffffff, 0x96e00200,
  348. 0x8708, 0xffffffff, 0x00900100,
  349. 0xc424, 0xffffffff, 0x0020003f,
  350. 0x38, 0xffffffff, 0x0140001c,
  351. 0x3c, 0x000f0000, 0x000f0000,
  352. 0x220, 0xffffffff, 0xC060000C,
  353. 0x224, 0xc0000fff, 0x00000100,
  354. 0xf90, 0xffffffff, 0x00000100,
  355. 0xf98, 0x00000101, 0x00000000,
  356. 0x20a8, 0xffffffff, 0x00000104,
  357. 0x55e4, 0xff000fff, 0x00000100,
  358. 0x30cc, 0xc0000fff, 0x00000104,
  359. 0xc1e4, 0x00000001, 0x00000001,
  360. 0xd00c, 0xff000ff0, 0x00000100,
  361. 0xd80c, 0xff000ff0, 0x00000100
  362. };
  363. static const u32 kalindi_golden_spm_registers[] =
  364. {
  365. 0x30800, 0xe0ffffff, 0xe0000000
  366. };
  367. static const u32 kalindi_golden_common_registers[] =
  368. {
  369. 0xc770, 0xffffffff, 0x00000800,
  370. 0xc774, 0xffffffff, 0x00000800,
  371. 0xc798, 0xffffffff, 0x00007fbf,
  372. 0xc79c, 0xffffffff, 0x00007faf
  373. };
  374. static const u32 kalindi_golden_registers[] =
  375. {
  376. 0x3c000, 0xffffdfff, 0x6e944040,
  377. 0x55e4, 0xff607fff, 0xfc000100,
  378. 0x3c220, 0xff000fff, 0x00000100,
  379. 0x3c224, 0xff000fff, 0x00000100,
  380. 0x3c200, 0xfffc0fff, 0x00000100,
  381. 0x6ed8, 0x00010101, 0x00010000,
  382. 0x9830, 0xffffffff, 0x00000000,
  383. 0x9834, 0xf00fffff, 0x00000400,
  384. 0x5bb0, 0x000000f0, 0x00000070,
  385. 0x5bc0, 0xf0311fff, 0x80300000,
  386. 0x98f8, 0x73773777, 0x12010001,
  387. 0x98fc, 0xffffffff, 0x00000010,
  388. 0x9b7c, 0x00ff0000, 0x00fc0000,
  389. 0x8030, 0x00001f0f, 0x0000100a,
  390. 0x2f48, 0x73773777, 0x12010001,
  391. 0x2408, 0x000fffff, 0x000c007f,
  392. 0x8a14, 0xf000003f, 0x00000007,
  393. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  394. 0x30a04, 0x0000ff0f, 0x00000000,
  395. 0x28a4c, 0x07ffffff, 0x06000000,
  396. 0x4d8, 0x00000fff, 0x00000100,
  397. 0x3e78, 0x00000001, 0x00000002,
  398. 0xc768, 0x00000008, 0x00000008,
  399. 0x8c00, 0x000000ff, 0x00000003,
  400. 0x214f8, 0x01ff01ff, 0x00000002,
  401. 0x21498, 0x007ff800, 0x00200000,
  402. 0x2015c, 0xffffffff, 0x00000f40,
  403. 0x88c4, 0x001f3ae3, 0x00000082,
  404. 0x88d4, 0x0000001f, 0x00000010,
  405. 0x30934, 0xffffffff, 0x00000000
  406. };
  407. static const u32 kalindi_mgcg_cgcg_init[] =
  408. {
  409. 0xc420, 0xffffffff, 0xfffffffc,
  410. 0x30800, 0xffffffff, 0xe0000000,
  411. 0x3c2a0, 0xffffffff, 0x00000100,
  412. 0x3c208, 0xffffffff, 0x00000100,
  413. 0x3c2c0, 0xffffffff, 0x00000100,
  414. 0x3c2c8, 0xffffffff, 0x00000100,
  415. 0x3c2c4, 0xffffffff, 0x00000100,
  416. 0x55e4, 0xffffffff, 0x00600100,
  417. 0x3c280, 0xffffffff, 0x00000100,
  418. 0x3c214, 0xffffffff, 0x06000100,
  419. 0x3c220, 0xffffffff, 0x00000100,
  420. 0x3c218, 0xffffffff, 0x06000100,
  421. 0x3c204, 0xffffffff, 0x00000100,
  422. 0x3c2e0, 0xffffffff, 0x00000100,
  423. 0x3c224, 0xffffffff, 0x00000100,
  424. 0x3c200, 0xffffffff, 0x00000100,
  425. 0x3c230, 0xffffffff, 0x00000100,
  426. 0x3c234, 0xffffffff, 0x00000100,
  427. 0x3c250, 0xffffffff, 0x00000100,
  428. 0x3c254, 0xffffffff, 0x00000100,
  429. 0x3c258, 0xffffffff, 0x00000100,
  430. 0x3c25c, 0xffffffff, 0x00000100,
  431. 0x3c260, 0xffffffff, 0x00000100,
  432. 0x3c27c, 0xffffffff, 0x00000100,
  433. 0x3c278, 0xffffffff, 0x00000100,
  434. 0x3c210, 0xffffffff, 0x06000100,
  435. 0x3c290, 0xffffffff, 0x00000100,
  436. 0x3c274, 0xffffffff, 0x00000100,
  437. 0x3c2b4, 0xffffffff, 0x00000100,
  438. 0x3c2b0, 0xffffffff, 0x00000100,
  439. 0x3c270, 0xffffffff, 0x00000100,
  440. 0x30800, 0xffffffff, 0xe0000000,
  441. 0x3c020, 0xffffffff, 0x00010000,
  442. 0x3c024, 0xffffffff, 0x00030002,
  443. 0x3c028, 0xffffffff, 0x00040007,
  444. 0x3c02c, 0xffffffff, 0x00060005,
  445. 0x3c030, 0xffffffff, 0x00090008,
  446. 0x3c034, 0xffffffff, 0x00010000,
  447. 0x3c038, 0xffffffff, 0x00030002,
  448. 0x3c03c, 0xffffffff, 0x00040007,
  449. 0x3c040, 0xffffffff, 0x00060005,
  450. 0x3c044, 0xffffffff, 0x00090008,
  451. 0x3c000, 0xffffffff, 0x96e00200,
  452. 0x8708, 0xffffffff, 0x00900100,
  453. 0xc424, 0xffffffff, 0x0020003f,
  454. 0x38, 0xffffffff, 0x0140001c,
  455. 0x3c, 0x000f0000, 0x000f0000,
  456. 0x220, 0xffffffff, 0xC060000C,
  457. 0x224, 0xc0000fff, 0x00000100,
  458. 0x20a8, 0xffffffff, 0x00000104,
  459. 0x55e4, 0xff000fff, 0x00000100,
  460. 0x30cc, 0xc0000fff, 0x00000104,
  461. 0xc1e4, 0x00000001, 0x00000001,
  462. 0xd00c, 0xff000ff0, 0x00000100,
  463. 0xd80c, 0xff000ff0, 0x00000100
  464. };
  465. static void cik_init_golden_registers(struct radeon_device *rdev)
  466. {
  467. switch (rdev->family) {
  468. case CHIP_BONAIRE:
  469. radeon_program_register_sequence(rdev,
  470. bonaire_mgcg_cgcg_init,
  471. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  472. radeon_program_register_sequence(rdev,
  473. bonaire_golden_registers,
  474. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  475. radeon_program_register_sequence(rdev,
  476. bonaire_golden_common_registers,
  477. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  478. radeon_program_register_sequence(rdev,
  479. bonaire_golden_spm_registers,
  480. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  481. break;
  482. case CHIP_KABINI:
  483. radeon_program_register_sequence(rdev,
  484. kalindi_mgcg_cgcg_init,
  485. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  486. radeon_program_register_sequence(rdev,
  487. kalindi_golden_registers,
  488. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  489. radeon_program_register_sequence(rdev,
  490. kalindi_golden_common_registers,
  491. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  492. radeon_program_register_sequence(rdev,
  493. kalindi_golden_spm_registers,
  494. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  495. break;
  496. case CHIP_KAVERI:
  497. radeon_program_register_sequence(rdev,
  498. spectre_mgcg_cgcg_init,
  499. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  500. radeon_program_register_sequence(rdev,
  501. spectre_golden_registers,
  502. (const u32)ARRAY_SIZE(spectre_golden_registers));
  503. radeon_program_register_sequence(rdev,
  504. spectre_golden_common_registers,
  505. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  506. radeon_program_register_sequence(rdev,
  507. spectre_golden_spm_registers,
  508. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  509. break;
  510. default:
  511. break;
  512. }
  513. }
  514. /**
  515. * cik_get_xclk - get the xclk
  516. *
  517. * @rdev: radeon_device pointer
  518. *
  519. * Returns the reference clock used by the gfx engine
  520. * (CIK).
  521. */
  522. u32 cik_get_xclk(struct radeon_device *rdev)
  523. {
  524. u32 reference_clock = rdev->clock.spll.reference_freq;
  525. if (rdev->flags & RADEON_IS_IGP) {
  526. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  527. return reference_clock / 2;
  528. } else {
  529. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  530. return reference_clock / 4;
  531. }
  532. return reference_clock;
  533. }
  534. /**
  535. * cik_mm_rdoorbell - read a doorbell dword
  536. *
  537. * @rdev: radeon_device pointer
  538. * @offset: byte offset into the aperture
  539. *
  540. * Returns the value in the doorbell aperture at the
  541. * requested offset (CIK).
  542. */
  543. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  544. {
  545. if (offset < rdev->doorbell.size) {
  546. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  547. } else {
  548. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  549. return 0;
  550. }
  551. }
  552. /**
  553. * cik_mm_wdoorbell - write a doorbell dword
  554. *
  555. * @rdev: radeon_device pointer
  556. * @offset: byte offset into the aperture
  557. * @v: value to write
  558. *
  559. * Writes @v to the doorbell aperture at the
  560. * requested offset (CIK).
  561. */
  562. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  563. {
  564. if (offset < rdev->doorbell.size) {
  565. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  566. } else {
  567. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  568. }
  569. }
  570. #define BONAIRE_IO_MC_REGS_SIZE 36
  571. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  572. {
  573. {0x00000070, 0x04400000},
  574. {0x00000071, 0x80c01803},
  575. {0x00000072, 0x00004004},
  576. {0x00000073, 0x00000100},
  577. {0x00000074, 0x00ff0000},
  578. {0x00000075, 0x34000000},
  579. {0x00000076, 0x08000014},
  580. {0x00000077, 0x00cc08ec},
  581. {0x00000078, 0x00000400},
  582. {0x00000079, 0x00000000},
  583. {0x0000007a, 0x04090000},
  584. {0x0000007c, 0x00000000},
  585. {0x0000007e, 0x4408a8e8},
  586. {0x0000007f, 0x00000304},
  587. {0x00000080, 0x00000000},
  588. {0x00000082, 0x00000001},
  589. {0x00000083, 0x00000002},
  590. {0x00000084, 0xf3e4f400},
  591. {0x00000085, 0x052024e3},
  592. {0x00000087, 0x00000000},
  593. {0x00000088, 0x01000000},
  594. {0x0000008a, 0x1c0a0000},
  595. {0x0000008b, 0xff010000},
  596. {0x0000008d, 0xffffefff},
  597. {0x0000008e, 0xfff3efff},
  598. {0x0000008f, 0xfff3efbf},
  599. {0x00000092, 0xf7ffffff},
  600. {0x00000093, 0xffffff7f},
  601. {0x00000095, 0x00101101},
  602. {0x00000096, 0x00000fff},
  603. {0x00000097, 0x00116fff},
  604. {0x00000098, 0x60010000},
  605. {0x00000099, 0x10010000},
  606. {0x0000009a, 0x00006000},
  607. {0x0000009b, 0x00001000},
  608. {0x0000009f, 0x00b48000}
  609. };
  610. /**
  611. * cik_srbm_select - select specific register instances
  612. *
  613. * @rdev: radeon_device pointer
  614. * @me: selected ME (micro engine)
  615. * @pipe: pipe
  616. * @queue: queue
  617. * @vmid: VMID
  618. *
  619. * Switches the currently active registers instances. Some
  620. * registers are instanced per VMID, others are instanced per
  621. * me/pipe/queue combination.
  622. */
  623. static void cik_srbm_select(struct radeon_device *rdev,
  624. u32 me, u32 pipe, u32 queue, u32 vmid)
  625. {
  626. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  627. MEID(me & 0x3) |
  628. VMID(vmid & 0xf) |
  629. QUEUEID(queue & 0x7));
  630. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  631. }
  632. /* ucode loading */
  633. /**
  634. * ci_mc_load_microcode - load MC ucode into the hw
  635. *
  636. * @rdev: radeon_device pointer
  637. *
  638. * Load the GDDR MC ucode into the hw (CIK).
  639. * Returns 0 on success, error on failure.
  640. */
  641. static int ci_mc_load_microcode(struct radeon_device *rdev)
  642. {
  643. const __be32 *fw_data;
  644. u32 running, blackout = 0;
  645. u32 *io_mc_regs;
  646. int i, ucode_size, regs_size;
  647. if (!rdev->mc_fw)
  648. return -EINVAL;
  649. switch (rdev->family) {
  650. case CHIP_BONAIRE:
  651. default:
  652. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  653. ucode_size = CIK_MC_UCODE_SIZE;
  654. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  655. break;
  656. }
  657. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  658. if (running == 0) {
  659. if (running) {
  660. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  661. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  662. }
  663. /* reset the engine and set to writable */
  664. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  665. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  666. /* load mc io regs */
  667. for (i = 0; i < regs_size; i++) {
  668. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  669. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  670. }
  671. /* load the MC ucode */
  672. fw_data = (const __be32 *)rdev->mc_fw->data;
  673. for (i = 0; i < ucode_size; i++)
  674. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  675. /* put the engine back into the active state */
  676. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  677. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  678. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  679. /* wait for training to complete */
  680. for (i = 0; i < rdev->usec_timeout; i++) {
  681. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  682. break;
  683. udelay(1);
  684. }
  685. for (i = 0; i < rdev->usec_timeout; i++) {
  686. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  687. break;
  688. udelay(1);
  689. }
  690. if (running)
  691. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  692. }
  693. return 0;
  694. }
  695. /**
  696. * cik_init_microcode - load ucode images from disk
  697. *
  698. * @rdev: radeon_device pointer
  699. *
  700. * Use the firmware interface to load the ucode images into
  701. * the driver (not loaded into hw).
  702. * Returns 0 on success, error on failure.
  703. */
  704. static int cik_init_microcode(struct radeon_device *rdev)
  705. {
  706. const char *chip_name;
  707. size_t pfp_req_size, me_req_size, ce_req_size,
  708. mec_req_size, rlc_req_size, mc_req_size,
  709. sdma_req_size;
  710. char fw_name[30];
  711. int err;
  712. DRM_DEBUG("\n");
  713. switch (rdev->family) {
  714. case CHIP_BONAIRE:
  715. chip_name = "BONAIRE";
  716. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  717. me_req_size = CIK_ME_UCODE_SIZE * 4;
  718. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  719. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  720. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  721. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  722. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  723. break;
  724. case CHIP_KAVERI:
  725. chip_name = "KAVERI";
  726. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  727. me_req_size = CIK_ME_UCODE_SIZE * 4;
  728. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  729. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  730. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  731. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  732. break;
  733. case CHIP_KABINI:
  734. chip_name = "KABINI";
  735. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  736. me_req_size = CIK_ME_UCODE_SIZE * 4;
  737. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  738. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  739. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  740. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  741. break;
  742. default: BUG();
  743. }
  744. DRM_INFO("Loading %s Microcode\n", chip_name);
  745. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  746. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  747. if (err)
  748. goto out;
  749. if (rdev->pfp_fw->size != pfp_req_size) {
  750. printk(KERN_ERR
  751. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  752. rdev->pfp_fw->size, fw_name);
  753. err = -EINVAL;
  754. goto out;
  755. }
  756. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  757. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  758. if (err)
  759. goto out;
  760. if (rdev->me_fw->size != me_req_size) {
  761. printk(KERN_ERR
  762. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  763. rdev->me_fw->size, fw_name);
  764. err = -EINVAL;
  765. }
  766. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  767. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  768. if (err)
  769. goto out;
  770. if (rdev->ce_fw->size != ce_req_size) {
  771. printk(KERN_ERR
  772. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  773. rdev->ce_fw->size, fw_name);
  774. err = -EINVAL;
  775. }
  776. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  777. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  778. if (err)
  779. goto out;
  780. if (rdev->mec_fw->size != mec_req_size) {
  781. printk(KERN_ERR
  782. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  783. rdev->mec_fw->size, fw_name);
  784. err = -EINVAL;
  785. }
  786. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  787. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  788. if (err)
  789. goto out;
  790. if (rdev->rlc_fw->size != rlc_req_size) {
  791. printk(KERN_ERR
  792. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  793. rdev->rlc_fw->size, fw_name);
  794. err = -EINVAL;
  795. }
  796. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  797. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  798. if (err)
  799. goto out;
  800. if (rdev->sdma_fw->size != sdma_req_size) {
  801. printk(KERN_ERR
  802. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  803. rdev->sdma_fw->size, fw_name);
  804. err = -EINVAL;
  805. }
  806. /* No MC ucode on APUs */
  807. if (!(rdev->flags & RADEON_IS_IGP)) {
  808. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  809. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  810. if (err)
  811. goto out;
  812. if (rdev->mc_fw->size != mc_req_size) {
  813. printk(KERN_ERR
  814. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  815. rdev->mc_fw->size, fw_name);
  816. err = -EINVAL;
  817. }
  818. }
  819. out:
  820. if (err) {
  821. if (err != -EINVAL)
  822. printk(KERN_ERR
  823. "cik_cp: Failed to load firmware \"%s\"\n",
  824. fw_name);
  825. release_firmware(rdev->pfp_fw);
  826. rdev->pfp_fw = NULL;
  827. release_firmware(rdev->me_fw);
  828. rdev->me_fw = NULL;
  829. release_firmware(rdev->ce_fw);
  830. rdev->ce_fw = NULL;
  831. release_firmware(rdev->rlc_fw);
  832. rdev->rlc_fw = NULL;
  833. release_firmware(rdev->mc_fw);
  834. rdev->mc_fw = NULL;
  835. }
  836. return err;
  837. }
  838. /*
  839. * Core functions
  840. */
  841. /**
  842. * cik_tiling_mode_table_init - init the hw tiling table
  843. *
  844. * @rdev: radeon_device pointer
  845. *
  846. * Starting with SI, the tiling setup is done globally in a
  847. * set of 32 tiling modes. Rather than selecting each set of
  848. * parameters per surface as on older asics, we just select
  849. * which index in the tiling table we want to use, and the
  850. * surface uses those parameters (CIK).
  851. */
  852. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  853. {
  854. const u32 num_tile_mode_states = 32;
  855. const u32 num_secondary_tile_mode_states = 16;
  856. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  857. u32 num_pipe_configs;
  858. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  859. rdev->config.cik.max_shader_engines;
  860. switch (rdev->config.cik.mem_row_size_in_kb) {
  861. case 1:
  862. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  863. break;
  864. case 2:
  865. default:
  866. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  867. break;
  868. case 4:
  869. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  870. break;
  871. }
  872. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  873. if (num_pipe_configs > 8)
  874. num_pipe_configs = 8; /* ??? */
  875. if (num_pipe_configs == 8) {
  876. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  877. switch (reg_offset) {
  878. case 0:
  879. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  880. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  881. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  882. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  883. break;
  884. case 1:
  885. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  886. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  887. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  888. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  889. break;
  890. case 2:
  891. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  892. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  893. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  894. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  895. break;
  896. case 3:
  897. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  898. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  899. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  900. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  901. break;
  902. case 4:
  903. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  904. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  905. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  906. TILE_SPLIT(split_equal_to_row_size));
  907. break;
  908. case 5:
  909. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  910. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  911. break;
  912. case 6:
  913. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  914. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  915. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  916. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  917. break;
  918. case 7:
  919. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  920. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  921. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  922. TILE_SPLIT(split_equal_to_row_size));
  923. break;
  924. case 8:
  925. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  926. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  927. break;
  928. case 9:
  929. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  930. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  931. break;
  932. case 10:
  933. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  934. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  935. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  937. break;
  938. case 11:
  939. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  940. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  941. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  943. break;
  944. case 12:
  945. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  946. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  947. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  949. break;
  950. case 13:
  951. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  952. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  953. break;
  954. case 14:
  955. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  956. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  957. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  958. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  959. break;
  960. case 16:
  961. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  962. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  963. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  964. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  965. break;
  966. case 17:
  967. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  968. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  969. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  970. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  971. break;
  972. case 27:
  973. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  974. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  975. break;
  976. case 28:
  977. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  978. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  979. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  980. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  981. break;
  982. case 29:
  983. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  984. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  985. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  987. break;
  988. case 30:
  989. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  990. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  991. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  993. break;
  994. default:
  995. gb_tile_moden = 0;
  996. break;
  997. }
  998. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  999. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1000. }
  1001. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1002. switch (reg_offset) {
  1003. case 0:
  1004. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1007. NUM_BANKS(ADDR_SURF_16_BANK));
  1008. break;
  1009. case 1:
  1010. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1013. NUM_BANKS(ADDR_SURF_16_BANK));
  1014. break;
  1015. case 2:
  1016. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1017. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1018. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1019. NUM_BANKS(ADDR_SURF_16_BANK));
  1020. break;
  1021. case 3:
  1022. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1025. NUM_BANKS(ADDR_SURF_16_BANK));
  1026. break;
  1027. case 4:
  1028. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1029. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1030. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1031. NUM_BANKS(ADDR_SURF_8_BANK));
  1032. break;
  1033. case 5:
  1034. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1035. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1036. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1037. NUM_BANKS(ADDR_SURF_4_BANK));
  1038. break;
  1039. case 6:
  1040. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1041. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1042. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1043. NUM_BANKS(ADDR_SURF_2_BANK));
  1044. break;
  1045. case 8:
  1046. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1047. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1048. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1049. NUM_BANKS(ADDR_SURF_16_BANK));
  1050. break;
  1051. case 9:
  1052. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1055. NUM_BANKS(ADDR_SURF_16_BANK));
  1056. break;
  1057. case 10:
  1058. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1061. NUM_BANKS(ADDR_SURF_16_BANK));
  1062. break;
  1063. case 11:
  1064. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1067. NUM_BANKS(ADDR_SURF_16_BANK));
  1068. break;
  1069. case 12:
  1070. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1073. NUM_BANKS(ADDR_SURF_8_BANK));
  1074. break;
  1075. case 13:
  1076. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1079. NUM_BANKS(ADDR_SURF_4_BANK));
  1080. break;
  1081. case 14:
  1082. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1085. NUM_BANKS(ADDR_SURF_2_BANK));
  1086. break;
  1087. default:
  1088. gb_tile_moden = 0;
  1089. break;
  1090. }
  1091. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1092. }
  1093. } else if (num_pipe_configs == 4) {
  1094. if (num_rbs == 4) {
  1095. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1096. switch (reg_offset) {
  1097. case 0:
  1098. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1099. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1100. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1101. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1102. break;
  1103. case 1:
  1104. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1105. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1106. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1107. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1108. break;
  1109. case 2:
  1110. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1111. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1112. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1113. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1114. break;
  1115. case 3:
  1116. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1117. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1118. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1119. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1120. break;
  1121. case 4:
  1122. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1123. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1124. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1125. TILE_SPLIT(split_equal_to_row_size));
  1126. break;
  1127. case 5:
  1128. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1129. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1130. break;
  1131. case 6:
  1132. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1133. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1134. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1135. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1136. break;
  1137. case 7:
  1138. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1139. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1140. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1141. TILE_SPLIT(split_equal_to_row_size));
  1142. break;
  1143. case 8:
  1144. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1145. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1146. break;
  1147. case 9:
  1148. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1149. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1150. break;
  1151. case 10:
  1152. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1153. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1154. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1156. break;
  1157. case 11:
  1158. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1159. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1160. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1162. break;
  1163. case 12:
  1164. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1165. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1166. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1167. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1168. break;
  1169. case 13:
  1170. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1172. break;
  1173. case 14:
  1174. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1176. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1177. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1178. break;
  1179. case 16:
  1180. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1181. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1182. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1183. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1184. break;
  1185. case 17:
  1186. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1187. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1188. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1190. break;
  1191. case 27:
  1192. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1193. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1194. break;
  1195. case 28:
  1196. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1197. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1198. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1199. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1200. break;
  1201. case 29:
  1202. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1203. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1204. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1205. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1206. break;
  1207. case 30:
  1208. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1209. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1210. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1212. break;
  1213. default:
  1214. gb_tile_moden = 0;
  1215. break;
  1216. }
  1217. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1218. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1219. }
  1220. } else if (num_rbs < 4) {
  1221. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1222. switch (reg_offset) {
  1223. case 0:
  1224. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1225. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1226. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1227. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1228. break;
  1229. case 1:
  1230. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1231. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1232. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1233. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1234. break;
  1235. case 2:
  1236. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1237. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1238. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1239. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1240. break;
  1241. case 3:
  1242. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1243. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1244. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1245. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1246. break;
  1247. case 4:
  1248. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1249. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1250. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1251. TILE_SPLIT(split_equal_to_row_size));
  1252. break;
  1253. case 5:
  1254. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1255. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1256. break;
  1257. case 6:
  1258. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1259. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1260. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1261. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1262. break;
  1263. case 7:
  1264. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1265. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1266. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1267. TILE_SPLIT(split_equal_to_row_size));
  1268. break;
  1269. case 8:
  1270. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1271. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  1272. break;
  1273. case 9:
  1274. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1275. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1276. break;
  1277. case 10:
  1278. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1279. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1280. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1281. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1282. break;
  1283. case 11:
  1284. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1285. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1286. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1287. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1288. break;
  1289. case 12:
  1290. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1291. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1292. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1294. break;
  1295. case 13:
  1296. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1297. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1298. break;
  1299. case 14:
  1300. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1301. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1302. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1303. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1304. break;
  1305. case 16:
  1306. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1307. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1308. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1310. break;
  1311. case 17:
  1312. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1313. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1314. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1315. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1316. break;
  1317. case 27:
  1318. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1319. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1320. break;
  1321. case 28:
  1322. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1323. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1324. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1325. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1326. break;
  1327. case 29:
  1328. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1329. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1330. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1331. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1332. break;
  1333. case 30:
  1334. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1335. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1336. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1338. break;
  1339. default:
  1340. gb_tile_moden = 0;
  1341. break;
  1342. }
  1343. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1344. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1345. }
  1346. }
  1347. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1348. switch (reg_offset) {
  1349. case 0:
  1350. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1351. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1352. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1353. NUM_BANKS(ADDR_SURF_16_BANK));
  1354. break;
  1355. case 1:
  1356. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1357. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1358. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1359. NUM_BANKS(ADDR_SURF_16_BANK));
  1360. break;
  1361. case 2:
  1362. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1363. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1364. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1365. NUM_BANKS(ADDR_SURF_16_BANK));
  1366. break;
  1367. case 3:
  1368. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1369. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1370. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1371. NUM_BANKS(ADDR_SURF_16_BANK));
  1372. break;
  1373. case 4:
  1374. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1375. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1376. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1377. NUM_BANKS(ADDR_SURF_16_BANK));
  1378. break;
  1379. case 5:
  1380. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1381. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1382. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1383. NUM_BANKS(ADDR_SURF_8_BANK));
  1384. break;
  1385. case 6:
  1386. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1387. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1388. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1389. NUM_BANKS(ADDR_SURF_4_BANK));
  1390. break;
  1391. case 8:
  1392. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1393. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1394. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1395. NUM_BANKS(ADDR_SURF_16_BANK));
  1396. break;
  1397. case 9:
  1398. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1399. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1400. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1401. NUM_BANKS(ADDR_SURF_16_BANK));
  1402. break;
  1403. case 10:
  1404. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1405. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1406. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1407. NUM_BANKS(ADDR_SURF_16_BANK));
  1408. break;
  1409. case 11:
  1410. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1411. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1412. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1413. NUM_BANKS(ADDR_SURF_16_BANK));
  1414. break;
  1415. case 12:
  1416. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1417. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1418. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1419. NUM_BANKS(ADDR_SURF_16_BANK));
  1420. break;
  1421. case 13:
  1422. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1425. NUM_BANKS(ADDR_SURF_8_BANK));
  1426. break;
  1427. case 14:
  1428. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1431. NUM_BANKS(ADDR_SURF_4_BANK));
  1432. break;
  1433. default:
  1434. gb_tile_moden = 0;
  1435. break;
  1436. }
  1437. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1438. }
  1439. } else if (num_pipe_configs == 2) {
  1440. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1441. switch (reg_offset) {
  1442. case 0:
  1443. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1444. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1445. PIPE_CONFIG(ADDR_SURF_P2) |
  1446. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1447. break;
  1448. case 1:
  1449. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1450. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1451. PIPE_CONFIG(ADDR_SURF_P2) |
  1452. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1453. break;
  1454. case 2:
  1455. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1456. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1457. PIPE_CONFIG(ADDR_SURF_P2) |
  1458. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1459. break;
  1460. case 3:
  1461. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1462. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1463. PIPE_CONFIG(ADDR_SURF_P2) |
  1464. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1465. break;
  1466. case 4:
  1467. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1468. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1469. PIPE_CONFIG(ADDR_SURF_P2) |
  1470. TILE_SPLIT(split_equal_to_row_size));
  1471. break;
  1472. case 5:
  1473. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1474. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1475. break;
  1476. case 6:
  1477. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1478. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1479. PIPE_CONFIG(ADDR_SURF_P2) |
  1480. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1481. break;
  1482. case 7:
  1483. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1484. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1485. PIPE_CONFIG(ADDR_SURF_P2) |
  1486. TILE_SPLIT(split_equal_to_row_size));
  1487. break;
  1488. case 8:
  1489. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  1490. break;
  1491. case 9:
  1492. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1493. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1494. break;
  1495. case 10:
  1496. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1497. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1498. PIPE_CONFIG(ADDR_SURF_P2) |
  1499. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1500. break;
  1501. case 11:
  1502. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1503. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1504. PIPE_CONFIG(ADDR_SURF_P2) |
  1505. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1506. break;
  1507. case 12:
  1508. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1509. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1510. PIPE_CONFIG(ADDR_SURF_P2) |
  1511. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1512. break;
  1513. case 13:
  1514. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1515. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1516. break;
  1517. case 14:
  1518. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1519. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1520. PIPE_CONFIG(ADDR_SURF_P2) |
  1521. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1522. break;
  1523. case 16:
  1524. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1525. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1526. PIPE_CONFIG(ADDR_SURF_P2) |
  1527. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1528. break;
  1529. case 17:
  1530. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1531. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1532. PIPE_CONFIG(ADDR_SURF_P2) |
  1533. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1534. break;
  1535. case 27:
  1536. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1537. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1538. break;
  1539. case 28:
  1540. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1541. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1542. PIPE_CONFIG(ADDR_SURF_P2) |
  1543. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1544. break;
  1545. case 29:
  1546. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1547. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1548. PIPE_CONFIG(ADDR_SURF_P2) |
  1549. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1550. break;
  1551. case 30:
  1552. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1553. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1554. PIPE_CONFIG(ADDR_SURF_P2) |
  1555. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1556. break;
  1557. default:
  1558. gb_tile_moden = 0;
  1559. break;
  1560. }
  1561. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1562. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1563. }
  1564. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1565. switch (reg_offset) {
  1566. case 0:
  1567. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1568. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1569. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1570. NUM_BANKS(ADDR_SURF_16_BANK));
  1571. break;
  1572. case 1:
  1573. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1574. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1575. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1576. NUM_BANKS(ADDR_SURF_16_BANK));
  1577. break;
  1578. case 2:
  1579. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1580. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1581. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1582. NUM_BANKS(ADDR_SURF_16_BANK));
  1583. break;
  1584. case 3:
  1585. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1586. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1587. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1588. NUM_BANKS(ADDR_SURF_16_BANK));
  1589. break;
  1590. case 4:
  1591. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1592. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1593. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1594. NUM_BANKS(ADDR_SURF_16_BANK));
  1595. break;
  1596. case 5:
  1597. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1598. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1599. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1600. NUM_BANKS(ADDR_SURF_16_BANK));
  1601. break;
  1602. case 6:
  1603. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1604. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1605. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1606. NUM_BANKS(ADDR_SURF_8_BANK));
  1607. break;
  1608. case 8:
  1609. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1610. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1611. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1612. NUM_BANKS(ADDR_SURF_16_BANK));
  1613. break;
  1614. case 9:
  1615. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1618. NUM_BANKS(ADDR_SURF_16_BANK));
  1619. break;
  1620. case 10:
  1621. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1622. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1623. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1624. NUM_BANKS(ADDR_SURF_16_BANK));
  1625. break;
  1626. case 11:
  1627. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1630. NUM_BANKS(ADDR_SURF_16_BANK));
  1631. break;
  1632. case 12:
  1633. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1636. NUM_BANKS(ADDR_SURF_16_BANK));
  1637. break;
  1638. case 13:
  1639. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1642. NUM_BANKS(ADDR_SURF_16_BANK));
  1643. break;
  1644. case 14:
  1645. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1648. NUM_BANKS(ADDR_SURF_8_BANK));
  1649. break;
  1650. default:
  1651. gb_tile_moden = 0;
  1652. break;
  1653. }
  1654. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1655. }
  1656. } else
  1657. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  1658. }
  1659. /**
  1660. * cik_select_se_sh - select which SE, SH to address
  1661. *
  1662. * @rdev: radeon_device pointer
  1663. * @se_num: shader engine to address
  1664. * @sh_num: sh block to address
  1665. *
  1666. * Select which SE, SH combinations to address. Certain
  1667. * registers are instanced per SE or SH. 0xffffffff means
  1668. * broadcast to all SEs or SHs (CIK).
  1669. */
  1670. static void cik_select_se_sh(struct radeon_device *rdev,
  1671. u32 se_num, u32 sh_num)
  1672. {
  1673. u32 data = INSTANCE_BROADCAST_WRITES;
  1674. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1675. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1676. else if (se_num == 0xffffffff)
  1677. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1678. else if (sh_num == 0xffffffff)
  1679. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1680. else
  1681. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1682. WREG32(GRBM_GFX_INDEX, data);
  1683. }
  1684. /**
  1685. * cik_create_bitmask - create a bitmask
  1686. *
  1687. * @bit_width: length of the mask
  1688. *
  1689. * create a variable length bit mask (CIK).
  1690. * Returns the bitmask.
  1691. */
  1692. static u32 cik_create_bitmask(u32 bit_width)
  1693. {
  1694. u32 i, mask = 0;
  1695. for (i = 0; i < bit_width; i++) {
  1696. mask <<= 1;
  1697. mask |= 1;
  1698. }
  1699. return mask;
  1700. }
  1701. /**
  1702. * cik_select_se_sh - select which SE, SH to address
  1703. *
  1704. * @rdev: radeon_device pointer
  1705. * @max_rb_num: max RBs (render backends) for the asic
  1706. * @se_num: number of SEs (shader engines) for the asic
  1707. * @sh_per_se: number of SH blocks per SE for the asic
  1708. *
  1709. * Calculates the bitmask of disabled RBs (CIK).
  1710. * Returns the disabled RB bitmask.
  1711. */
  1712. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  1713. u32 max_rb_num, u32 se_num,
  1714. u32 sh_per_se)
  1715. {
  1716. u32 data, mask;
  1717. data = RREG32(CC_RB_BACKEND_DISABLE);
  1718. if (data & 1)
  1719. data &= BACKEND_DISABLE_MASK;
  1720. else
  1721. data = 0;
  1722. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1723. data >>= BACKEND_DISABLE_SHIFT;
  1724. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  1725. return data & mask;
  1726. }
  1727. /**
  1728. * cik_setup_rb - setup the RBs on the asic
  1729. *
  1730. * @rdev: radeon_device pointer
  1731. * @se_num: number of SEs (shader engines) for the asic
  1732. * @sh_per_se: number of SH blocks per SE for the asic
  1733. * @max_rb_num: max RBs (render backends) for the asic
  1734. *
  1735. * Configures per-SE/SH RB registers (CIK).
  1736. */
  1737. static void cik_setup_rb(struct radeon_device *rdev,
  1738. u32 se_num, u32 sh_per_se,
  1739. u32 max_rb_num)
  1740. {
  1741. int i, j;
  1742. u32 data, mask;
  1743. u32 disabled_rbs = 0;
  1744. u32 enabled_rbs = 0;
  1745. for (i = 0; i < se_num; i++) {
  1746. for (j = 0; j < sh_per_se; j++) {
  1747. cik_select_se_sh(rdev, i, j);
  1748. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1749. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  1750. }
  1751. }
  1752. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1753. mask = 1;
  1754. for (i = 0; i < max_rb_num; i++) {
  1755. if (!(disabled_rbs & mask))
  1756. enabled_rbs |= mask;
  1757. mask <<= 1;
  1758. }
  1759. for (i = 0; i < se_num; i++) {
  1760. cik_select_se_sh(rdev, i, 0xffffffff);
  1761. data = 0;
  1762. for (j = 0; j < sh_per_se; j++) {
  1763. switch (enabled_rbs & 3) {
  1764. case 1:
  1765. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1766. break;
  1767. case 2:
  1768. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1769. break;
  1770. case 3:
  1771. default:
  1772. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1773. break;
  1774. }
  1775. enabled_rbs >>= 2;
  1776. }
  1777. WREG32(PA_SC_RASTER_CONFIG, data);
  1778. }
  1779. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1780. }
  1781. /**
  1782. * cik_gpu_init - setup the 3D engine
  1783. *
  1784. * @rdev: radeon_device pointer
  1785. *
  1786. * Configures the 3D engine and tiling configuration
  1787. * registers so that the 3D engine is usable.
  1788. */
  1789. static void cik_gpu_init(struct radeon_device *rdev)
  1790. {
  1791. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  1792. u32 mc_shared_chmap, mc_arb_ramcfg;
  1793. u32 hdp_host_path_cntl;
  1794. u32 tmp;
  1795. int i, j;
  1796. switch (rdev->family) {
  1797. case CHIP_BONAIRE:
  1798. rdev->config.cik.max_shader_engines = 2;
  1799. rdev->config.cik.max_tile_pipes = 4;
  1800. rdev->config.cik.max_cu_per_sh = 7;
  1801. rdev->config.cik.max_sh_per_se = 1;
  1802. rdev->config.cik.max_backends_per_se = 2;
  1803. rdev->config.cik.max_texture_channel_caches = 4;
  1804. rdev->config.cik.max_gprs = 256;
  1805. rdev->config.cik.max_gs_threads = 32;
  1806. rdev->config.cik.max_hw_contexts = 8;
  1807. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1808. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1809. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1810. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1811. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1812. break;
  1813. case CHIP_KAVERI:
  1814. /* TODO */
  1815. break;
  1816. case CHIP_KABINI:
  1817. default:
  1818. rdev->config.cik.max_shader_engines = 1;
  1819. rdev->config.cik.max_tile_pipes = 2;
  1820. rdev->config.cik.max_cu_per_sh = 2;
  1821. rdev->config.cik.max_sh_per_se = 1;
  1822. rdev->config.cik.max_backends_per_se = 1;
  1823. rdev->config.cik.max_texture_channel_caches = 2;
  1824. rdev->config.cik.max_gprs = 256;
  1825. rdev->config.cik.max_gs_threads = 16;
  1826. rdev->config.cik.max_hw_contexts = 8;
  1827. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1828. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1829. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1830. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1831. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1832. break;
  1833. }
  1834. /* Initialize HDP */
  1835. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1836. WREG32((0x2c14 + j), 0x00000000);
  1837. WREG32((0x2c18 + j), 0x00000000);
  1838. WREG32((0x2c1c + j), 0x00000000);
  1839. WREG32((0x2c20 + j), 0x00000000);
  1840. WREG32((0x2c24 + j), 0x00000000);
  1841. }
  1842. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1843. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1844. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1845. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1846. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  1847. rdev->config.cik.mem_max_burst_length_bytes = 256;
  1848. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1849. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1850. if (rdev->config.cik.mem_row_size_in_kb > 4)
  1851. rdev->config.cik.mem_row_size_in_kb = 4;
  1852. /* XXX use MC settings? */
  1853. rdev->config.cik.shader_engine_tile_size = 32;
  1854. rdev->config.cik.num_gpus = 1;
  1855. rdev->config.cik.multi_gpu_tile_size = 64;
  1856. /* fix up row size */
  1857. gb_addr_config &= ~ROW_SIZE_MASK;
  1858. switch (rdev->config.cik.mem_row_size_in_kb) {
  1859. case 1:
  1860. default:
  1861. gb_addr_config |= ROW_SIZE(0);
  1862. break;
  1863. case 2:
  1864. gb_addr_config |= ROW_SIZE(1);
  1865. break;
  1866. case 4:
  1867. gb_addr_config |= ROW_SIZE(2);
  1868. break;
  1869. }
  1870. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1871. * not have bank info, so create a custom tiling dword.
  1872. * bits 3:0 num_pipes
  1873. * bits 7:4 num_banks
  1874. * bits 11:8 group_size
  1875. * bits 15:12 row_size
  1876. */
  1877. rdev->config.cik.tile_config = 0;
  1878. switch (rdev->config.cik.num_tile_pipes) {
  1879. case 1:
  1880. rdev->config.cik.tile_config |= (0 << 0);
  1881. break;
  1882. case 2:
  1883. rdev->config.cik.tile_config |= (1 << 0);
  1884. break;
  1885. case 4:
  1886. rdev->config.cik.tile_config |= (2 << 0);
  1887. break;
  1888. case 8:
  1889. default:
  1890. /* XXX what about 12? */
  1891. rdev->config.cik.tile_config |= (3 << 0);
  1892. break;
  1893. }
  1894. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  1895. rdev->config.cik.tile_config |= 1 << 4;
  1896. else
  1897. rdev->config.cik.tile_config |= 0 << 4;
  1898. rdev->config.cik.tile_config |=
  1899. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1900. rdev->config.cik.tile_config |=
  1901. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1902. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1903. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1904. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1905. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  1906. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  1907. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1908. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1909. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1910. cik_tiling_mode_table_init(rdev);
  1911. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  1912. rdev->config.cik.max_sh_per_se,
  1913. rdev->config.cik.max_backends_per_se);
  1914. /* set HW defaults for 3D engine */
  1915. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1916. WREG32(SX_DEBUG_1, 0x20);
  1917. WREG32(TA_CNTL_AUX, 0x00010000);
  1918. tmp = RREG32(SPI_CONFIG_CNTL);
  1919. tmp |= 0x03000000;
  1920. WREG32(SPI_CONFIG_CNTL, tmp);
  1921. WREG32(SQ_CONFIG, 1);
  1922. WREG32(DB_DEBUG, 0);
  1923. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  1924. tmp |= 0x00000400;
  1925. WREG32(DB_DEBUG2, tmp);
  1926. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  1927. tmp |= 0x00020200;
  1928. WREG32(DB_DEBUG3, tmp);
  1929. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  1930. tmp |= 0x00018208;
  1931. WREG32(CB_HW_CONTROL, tmp);
  1932. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1933. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  1934. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  1935. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  1936. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  1937. WREG32(VGT_NUM_INSTANCES, 1);
  1938. WREG32(CP_PERFMON_CNTL, 0);
  1939. WREG32(SQ_CONFIG, 0);
  1940. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1941. FORCE_EOV_MAX_REZ_CNT(255)));
  1942. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1943. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1944. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1945. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1946. tmp = RREG32(HDP_MISC_CNTL);
  1947. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1948. WREG32(HDP_MISC_CNTL, tmp);
  1949. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1950. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1951. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1952. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  1953. udelay(50);
  1954. }
  1955. /*
  1956. * GPU scratch registers helpers function.
  1957. */
  1958. /**
  1959. * cik_scratch_init - setup driver info for CP scratch regs
  1960. *
  1961. * @rdev: radeon_device pointer
  1962. *
  1963. * Set up the number and offset of the CP scratch registers.
  1964. * NOTE: use of CP scratch registers is a legacy inferface and
  1965. * is not used by default on newer asics (r6xx+). On newer asics,
  1966. * memory buffers are used for fences rather than scratch regs.
  1967. */
  1968. static void cik_scratch_init(struct radeon_device *rdev)
  1969. {
  1970. int i;
  1971. rdev->scratch.num_reg = 7;
  1972. rdev->scratch.reg_base = SCRATCH_REG0;
  1973. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1974. rdev->scratch.free[i] = true;
  1975. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1976. }
  1977. }
  1978. /**
  1979. * cik_ring_test - basic gfx ring test
  1980. *
  1981. * @rdev: radeon_device pointer
  1982. * @ring: radeon_ring structure holding ring information
  1983. *
  1984. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1985. * Provides a basic gfx ring test to verify that the ring is working.
  1986. * Used by cik_cp_gfx_resume();
  1987. * Returns 0 on success, error on failure.
  1988. */
  1989. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  1990. {
  1991. uint32_t scratch;
  1992. uint32_t tmp = 0;
  1993. unsigned i;
  1994. int r;
  1995. r = radeon_scratch_get(rdev, &scratch);
  1996. if (r) {
  1997. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1998. return r;
  1999. }
  2000. WREG32(scratch, 0xCAFEDEAD);
  2001. r = radeon_ring_lock(rdev, ring, 3);
  2002. if (r) {
  2003. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2004. radeon_scratch_free(rdev, scratch);
  2005. return r;
  2006. }
  2007. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2008. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  2009. radeon_ring_write(ring, 0xDEADBEEF);
  2010. radeon_ring_unlock_commit(rdev, ring);
  2011. for (i = 0; i < rdev->usec_timeout; i++) {
  2012. tmp = RREG32(scratch);
  2013. if (tmp == 0xDEADBEEF)
  2014. break;
  2015. DRM_UDELAY(1);
  2016. }
  2017. if (i < rdev->usec_timeout) {
  2018. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2019. } else {
  2020. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2021. ring->idx, scratch, tmp);
  2022. r = -EINVAL;
  2023. }
  2024. radeon_scratch_free(rdev, scratch);
  2025. return r;
  2026. }
  2027. /**
  2028. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  2029. *
  2030. * @rdev: radeon_device pointer
  2031. * @fence: radeon fence object
  2032. *
  2033. * Emits a fence sequnce number on the gfx ring and flushes
  2034. * GPU caches.
  2035. */
  2036. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  2037. struct radeon_fence *fence)
  2038. {
  2039. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2040. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2041. /* EVENT_WRITE_EOP - flush caches, send int */
  2042. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2043. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2044. EOP_TC_ACTION_EN |
  2045. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2046. EVENT_INDEX(5)));
  2047. radeon_ring_write(ring, addr & 0xfffffffc);
  2048. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  2049. radeon_ring_write(ring, fence->seq);
  2050. radeon_ring_write(ring, 0);
  2051. /* HDP flush */
  2052. /* We should be using the new WAIT_REG_MEM special op packet here
  2053. * but it causes the CP to hang
  2054. */
  2055. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2056. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2057. WRITE_DATA_DST_SEL(0)));
  2058. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2059. radeon_ring_write(ring, 0);
  2060. radeon_ring_write(ring, 0);
  2061. }
  2062. /**
  2063. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  2064. *
  2065. * @rdev: radeon_device pointer
  2066. * @fence: radeon fence object
  2067. *
  2068. * Emits a fence sequnce number on the compute ring and flushes
  2069. * GPU caches.
  2070. */
  2071. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  2072. struct radeon_fence *fence)
  2073. {
  2074. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2075. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2076. /* RELEASE_MEM - flush caches, send int */
  2077. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2078. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2079. EOP_TC_ACTION_EN |
  2080. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2081. EVENT_INDEX(5)));
  2082. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  2083. radeon_ring_write(ring, addr & 0xfffffffc);
  2084. radeon_ring_write(ring, upper_32_bits(addr));
  2085. radeon_ring_write(ring, fence->seq);
  2086. radeon_ring_write(ring, 0);
  2087. /* HDP flush */
  2088. /* We should be using the new WAIT_REG_MEM special op packet here
  2089. * but it causes the CP to hang
  2090. */
  2091. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2092. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2093. WRITE_DATA_DST_SEL(0)));
  2094. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2095. radeon_ring_write(ring, 0);
  2096. radeon_ring_write(ring, 0);
  2097. }
  2098. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  2099. struct radeon_ring *ring,
  2100. struct radeon_semaphore *semaphore,
  2101. bool emit_wait)
  2102. {
  2103. uint64_t addr = semaphore->gpu_addr;
  2104. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2105. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2106. radeon_ring_write(ring, addr & 0xffffffff);
  2107. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  2108. }
  2109. /*
  2110. * IB stuff
  2111. */
  2112. /**
  2113. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  2114. *
  2115. * @rdev: radeon_device pointer
  2116. * @ib: radeon indirect buffer object
  2117. *
  2118. * Emits an DE (drawing engine) or CE (constant engine) IB
  2119. * on the gfx ring. IBs are usually generated by userspace
  2120. * acceleration drivers and submitted to the kernel for
  2121. * sheduling on the ring. This function schedules the IB
  2122. * on the gfx ring for execution by the GPU.
  2123. */
  2124. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2125. {
  2126. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2127. u32 header, control = INDIRECT_BUFFER_VALID;
  2128. if (ib->is_const_ib) {
  2129. /* set switch buffer packet before const IB */
  2130. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2131. radeon_ring_write(ring, 0);
  2132. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2133. } else {
  2134. u32 next_rptr;
  2135. if (ring->rptr_save_reg) {
  2136. next_rptr = ring->wptr + 3 + 4;
  2137. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2138. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2139. PACKET3_SET_UCONFIG_REG_START) >> 2));
  2140. radeon_ring_write(ring, next_rptr);
  2141. } else if (rdev->wb.enabled) {
  2142. next_rptr = ring->wptr + 5 + 4;
  2143. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2144. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  2145. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2146. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2147. radeon_ring_write(ring, next_rptr);
  2148. }
  2149. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2150. }
  2151. control |= ib->length_dw |
  2152. (ib->vm ? (ib->vm->id << 24) : 0);
  2153. radeon_ring_write(ring, header);
  2154. radeon_ring_write(ring,
  2155. #ifdef __BIG_ENDIAN
  2156. (2 << 0) |
  2157. #endif
  2158. (ib->gpu_addr & 0xFFFFFFFC));
  2159. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2160. radeon_ring_write(ring, control);
  2161. }
  2162. /**
  2163. * cik_ib_test - basic gfx ring IB test
  2164. *
  2165. * @rdev: radeon_device pointer
  2166. * @ring: radeon_ring structure holding ring information
  2167. *
  2168. * Allocate an IB and execute it on the gfx ring (CIK).
  2169. * Provides a basic gfx ring test to verify that IBs are working.
  2170. * Returns 0 on success, error on failure.
  2171. */
  2172. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2173. {
  2174. struct radeon_ib ib;
  2175. uint32_t scratch;
  2176. uint32_t tmp = 0;
  2177. unsigned i;
  2178. int r;
  2179. r = radeon_scratch_get(rdev, &scratch);
  2180. if (r) {
  2181. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2182. return r;
  2183. }
  2184. WREG32(scratch, 0xCAFEDEAD);
  2185. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2186. if (r) {
  2187. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2188. return r;
  2189. }
  2190. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2191. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  2192. ib.ptr[2] = 0xDEADBEEF;
  2193. ib.length_dw = 3;
  2194. r = radeon_ib_schedule(rdev, &ib, NULL);
  2195. if (r) {
  2196. radeon_scratch_free(rdev, scratch);
  2197. radeon_ib_free(rdev, &ib);
  2198. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2199. return r;
  2200. }
  2201. r = radeon_fence_wait(ib.fence, false);
  2202. if (r) {
  2203. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2204. return r;
  2205. }
  2206. for (i = 0; i < rdev->usec_timeout; i++) {
  2207. tmp = RREG32(scratch);
  2208. if (tmp == 0xDEADBEEF)
  2209. break;
  2210. DRM_UDELAY(1);
  2211. }
  2212. if (i < rdev->usec_timeout) {
  2213. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2214. } else {
  2215. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2216. scratch, tmp);
  2217. r = -EINVAL;
  2218. }
  2219. radeon_scratch_free(rdev, scratch);
  2220. radeon_ib_free(rdev, &ib);
  2221. return r;
  2222. }
  2223. /*
  2224. * CP.
  2225. * On CIK, gfx and compute now have independant command processors.
  2226. *
  2227. * GFX
  2228. * Gfx consists of a single ring and can process both gfx jobs and
  2229. * compute jobs. The gfx CP consists of three microengines (ME):
  2230. * PFP - Pre-Fetch Parser
  2231. * ME - Micro Engine
  2232. * CE - Constant Engine
  2233. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2234. * The CE is an asynchronous engine used for updating buffer desciptors
  2235. * used by the DE so that they can be loaded into cache in parallel
  2236. * while the DE is processing state update packets.
  2237. *
  2238. * Compute
  2239. * The compute CP consists of two microengines (ME):
  2240. * MEC1 - Compute MicroEngine 1
  2241. * MEC2 - Compute MicroEngine 2
  2242. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2243. * The queues are exposed to userspace and are programmed directly
  2244. * by the compute runtime.
  2245. */
  2246. /**
  2247. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  2248. *
  2249. * @rdev: radeon_device pointer
  2250. * @enable: enable or disable the MEs
  2251. *
  2252. * Halts or unhalts the gfx MEs.
  2253. */
  2254. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  2255. {
  2256. if (enable)
  2257. WREG32(CP_ME_CNTL, 0);
  2258. else {
  2259. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  2260. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2261. }
  2262. udelay(50);
  2263. }
  2264. /**
  2265. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  2266. *
  2267. * @rdev: radeon_device pointer
  2268. *
  2269. * Loads the gfx PFP, ME, and CE ucode.
  2270. * Returns 0 for success, -EINVAL if the ucode is not available.
  2271. */
  2272. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  2273. {
  2274. const __be32 *fw_data;
  2275. int i;
  2276. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  2277. return -EINVAL;
  2278. cik_cp_gfx_enable(rdev, false);
  2279. /* PFP */
  2280. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2281. WREG32(CP_PFP_UCODE_ADDR, 0);
  2282. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  2283. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  2284. WREG32(CP_PFP_UCODE_ADDR, 0);
  2285. /* CE */
  2286. fw_data = (const __be32 *)rdev->ce_fw->data;
  2287. WREG32(CP_CE_UCODE_ADDR, 0);
  2288. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  2289. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  2290. WREG32(CP_CE_UCODE_ADDR, 0);
  2291. /* ME */
  2292. fw_data = (const __be32 *)rdev->me_fw->data;
  2293. WREG32(CP_ME_RAM_WADDR, 0);
  2294. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  2295. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  2296. WREG32(CP_ME_RAM_WADDR, 0);
  2297. WREG32(CP_PFP_UCODE_ADDR, 0);
  2298. WREG32(CP_CE_UCODE_ADDR, 0);
  2299. WREG32(CP_ME_RAM_WADDR, 0);
  2300. WREG32(CP_ME_RAM_RADDR, 0);
  2301. return 0;
  2302. }
  2303. /**
  2304. * cik_cp_gfx_start - start the gfx ring
  2305. *
  2306. * @rdev: radeon_device pointer
  2307. *
  2308. * Enables the ring and loads the clear state context and other
  2309. * packets required to init the ring.
  2310. * Returns 0 for success, error for failure.
  2311. */
  2312. static int cik_cp_gfx_start(struct radeon_device *rdev)
  2313. {
  2314. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2315. int r, i;
  2316. /* init the CP */
  2317. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  2318. WREG32(CP_ENDIAN_SWAP, 0);
  2319. WREG32(CP_DEVICE_ID, 1);
  2320. cik_cp_gfx_enable(rdev, true);
  2321. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  2322. if (r) {
  2323. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2324. return r;
  2325. }
  2326. /* init the CE partitions. CE only used for gfx on CIK */
  2327. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2328. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2329. radeon_ring_write(ring, 0xc000);
  2330. radeon_ring_write(ring, 0xc000);
  2331. /* setup clear context state */
  2332. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2333. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2334. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2335. radeon_ring_write(ring, 0x80000000);
  2336. radeon_ring_write(ring, 0x80000000);
  2337. for (i = 0; i < cik_default_size; i++)
  2338. radeon_ring_write(ring, cik_default_state[i]);
  2339. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2340. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2341. /* set clear context state */
  2342. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2343. radeon_ring_write(ring, 0);
  2344. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2345. radeon_ring_write(ring, 0x00000316);
  2346. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2347. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2348. radeon_ring_unlock_commit(rdev, ring);
  2349. return 0;
  2350. }
  2351. /**
  2352. * cik_cp_gfx_fini - stop the gfx ring
  2353. *
  2354. * @rdev: radeon_device pointer
  2355. *
  2356. * Stop the gfx ring and tear down the driver ring
  2357. * info.
  2358. */
  2359. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  2360. {
  2361. cik_cp_gfx_enable(rdev, false);
  2362. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  2363. }
  2364. /**
  2365. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  2366. *
  2367. * @rdev: radeon_device pointer
  2368. *
  2369. * Program the location and size of the gfx ring buffer
  2370. * and test it to make sure it's working.
  2371. * Returns 0 for success, error for failure.
  2372. */
  2373. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  2374. {
  2375. struct radeon_ring *ring;
  2376. u32 tmp;
  2377. u32 rb_bufsz;
  2378. u64 rb_addr;
  2379. int r;
  2380. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2381. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2382. /* Set the write pointer delay */
  2383. WREG32(CP_RB_WPTR_DELAY, 0);
  2384. /* set the RB to use vmid 0 */
  2385. WREG32(CP_RB_VMID, 0);
  2386. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2387. /* ring 0 - compute and gfx */
  2388. /* Set ring buffer size */
  2389. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2390. rb_bufsz = drm_order(ring->ring_size / 8);
  2391. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2392. #ifdef __BIG_ENDIAN
  2393. tmp |= BUF_SWAP_32BIT;
  2394. #endif
  2395. WREG32(CP_RB0_CNTL, tmp);
  2396. /* Initialize the ring buffer's read and write pointers */
  2397. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  2398. ring->wptr = 0;
  2399. WREG32(CP_RB0_WPTR, ring->wptr);
  2400. /* set the wb address wether it's enabled or not */
  2401. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2402. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2403. /* scratch register shadowing is no longer supported */
  2404. WREG32(SCRATCH_UMSK, 0);
  2405. if (!rdev->wb.enabled)
  2406. tmp |= RB_NO_UPDATE;
  2407. mdelay(1);
  2408. WREG32(CP_RB0_CNTL, tmp);
  2409. rb_addr = ring->gpu_addr >> 8;
  2410. WREG32(CP_RB0_BASE, rb_addr);
  2411. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2412. ring->rptr = RREG32(CP_RB0_RPTR);
  2413. /* start the ring */
  2414. cik_cp_gfx_start(rdev);
  2415. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  2416. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  2417. if (r) {
  2418. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2419. return r;
  2420. }
  2421. return 0;
  2422. }
  2423. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  2424. struct radeon_ring *ring)
  2425. {
  2426. u32 rptr;
  2427. if (rdev->wb.enabled) {
  2428. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  2429. } else {
  2430. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  2431. rptr = RREG32(CP_HQD_PQ_RPTR);
  2432. cik_srbm_select(rdev, 0, 0, 0, 0);
  2433. }
  2434. rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  2435. return rptr;
  2436. }
  2437. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  2438. struct radeon_ring *ring)
  2439. {
  2440. u32 wptr;
  2441. if (rdev->wb.enabled) {
  2442. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  2443. } else {
  2444. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  2445. wptr = RREG32(CP_HQD_PQ_WPTR);
  2446. cik_srbm_select(rdev, 0, 0, 0, 0);
  2447. }
  2448. wptr = (wptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  2449. return wptr;
  2450. }
  2451. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  2452. struct radeon_ring *ring)
  2453. {
  2454. u32 wptr = (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask;
  2455. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(wptr);
  2456. WDOORBELL32(ring->doorbell_offset, wptr);
  2457. }
  2458. /**
  2459. * cik_cp_compute_enable - enable/disable the compute CP MEs
  2460. *
  2461. * @rdev: radeon_device pointer
  2462. * @enable: enable or disable the MEs
  2463. *
  2464. * Halts or unhalts the compute MEs.
  2465. */
  2466. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  2467. {
  2468. if (enable)
  2469. WREG32(CP_MEC_CNTL, 0);
  2470. else
  2471. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  2472. udelay(50);
  2473. }
  2474. /**
  2475. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  2476. *
  2477. * @rdev: radeon_device pointer
  2478. *
  2479. * Loads the compute MEC1&2 ucode.
  2480. * Returns 0 for success, -EINVAL if the ucode is not available.
  2481. */
  2482. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  2483. {
  2484. const __be32 *fw_data;
  2485. int i;
  2486. if (!rdev->mec_fw)
  2487. return -EINVAL;
  2488. cik_cp_compute_enable(rdev, false);
  2489. /* MEC1 */
  2490. fw_data = (const __be32 *)rdev->mec_fw->data;
  2491. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  2492. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  2493. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  2494. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  2495. if (rdev->family == CHIP_KAVERI) {
  2496. /* MEC2 */
  2497. fw_data = (const __be32 *)rdev->mec_fw->data;
  2498. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  2499. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  2500. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  2501. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  2502. }
  2503. return 0;
  2504. }
  2505. /**
  2506. * cik_cp_compute_start - start the compute queues
  2507. *
  2508. * @rdev: radeon_device pointer
  2509. *
  2510. * Enable the compute queues.
  2511. * Returns 0 for success, error for failure.
  2512. */
  2513. static int cik_cp_compute_start(struct radeon_device *rdev)
  2514. {
  2515. cik_cp_compute_enable(rdev, true);
  2516. return 0;
  2517. }
  2518. /**
  2519. * cik_cp_compute_fini - stop the compute queues
  2520. *
  2521. * @rdev: radeon_device pointer
  2522. *
  2523. * Stop the compute queues and tear down the driver queue
  2524. * info.
  2525. */
  2526. static void cik_cp_compute_fini(struct radeon_device *rdev)
  2527. {
  2528. int i, idx, r;
  2529. cik_cp_compute_enable(rdev, false);
  2530. for (i = 0; i < 2; i++) {
  2531. if (i == 0)
  2532. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  2533. else
  2534. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  2535. if (rdev->ring[idx].mqd_obj) {
  2536. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  2537. if (unlikely(r != 0))
  2538. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  2539. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  2540. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  2541. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  2542. rdev->ring[idx].mqd_obj = NULL;
  2543. }
  2544. }
  2545. }
  2546. static void cik_mec_fini(struct radeon_device *rdev)
  2547. {
  2548. int r;
  2549. if (rdev->mec.hpd_eop_obj) {
  2550. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  2551. if (unlikely(r != 0))
  2552. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2553. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  2554. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  2555. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  2556. rdev->mec.hpd_eop_obj = NULL;
  2557. }
  2558. }
  2559. #define MEC_HPD_SIZE 2048
  2560. static int cik_mec_init(struct radeon_device *rdev)
  2561. {
  2562. int r;
  2563. u32 *hpd;
  2564. /*
  2565. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2566. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2567. */
  2568. if (rdev->family == CHIP_KAVERI)
  2569. rdev->mec.num_mec = 2;
  2570. else
  2571. rdev->mec.num_mec = 1;
  2572. rdev->mec.num_pipe = 4;
  2573. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  2574. if (rdev->mec.hpd_eop_obj == NULL) {
  2575. r = radeon_bo_create(rdev,
  2576. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  2577. PAGE_SIZE, true,
  2578. RADEON_GEM_DOMAIN_GTT, NULL,
  2579. &rdev->mec.hpd_eop_obj);
  2580. if (r) {
  2581. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  2582. return r;
  2583. }
  2584. }
  2585. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  2586. if (unlikely(r != 0)) {
  2587. cik_mec_fini(rdev);
  2588. return r;
  2589. }
  2590. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  2591. &rdev->mec.hpd_eop_gpu_addr);
  2592. if (r) {
  2593. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2594. cik_mec_fini(rdev);
  2595. return r;
  2596. }
  2597. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  2598. if (r) {
  2599. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  2600. cik_mec_fini(rdev);
  2601. return r;
  2602. }
  2603. /* clear memory. Not sure if this is required or not */
  2604. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  2605. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  2606. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  2607. return 0;
  2608. }
  2609. struct hqd_registers
  2610. {
  2611. u32 cp_mqd_base_addr;
  2612. u32 cp_mqd_base_addr_hi;
  2613. u32 cp_hqd_active;
  2614. u32 cp_hqd_vmid;
  2615. u32 cp_hqd_persistent_state;
  2616. u32 cp_hqd_pipe_priority;
  2617. u32 cp_hqd_queue_priority;
  2618. u32 cp_hqd_quantum;
  2619. u32 cp_hqd_pq_base;
  2620. u32 cp_hqd_pq_base_hi;
  2621. u32 cp_hqd_pq_rptr;
  2622. u32 cp_hqd_pq_rptr_report_addr;
  2623. u32 cp_hqd_pq_rptr_report_addr_hi;
  2624. u32 cp_hqd_pq_wptr_poll_addr;
  2625. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2626. u32 cp_hqd_pq_doorbell_control;
  2627. u32 cp_hqd_pq_wptr;
  2628. u32 cp_hqd_pq_control;
  2629. u32 cp_hqd_ib_base_addr;
  2630. u32 cp_hqd_ib_base_addr_hi;
  2631. u32 cp_hqd_ib_rptr;
  2632. u32 cp_hqd_ib_control;
  2633. u32 cp_hqd_iq_timer;
  2634. u32 cp_hqd_iq_rptr;
  2635. u32 cp_hqd_dequeue_request;
  2636. u32 cp_hqd_dma_offload;
  2637. u32 cp_hqd_sema_cmd;
  2638. u32 cp_hqd_msg_type;
  2639. u32 cp_hqd_atomic0_preop_lo;
  2640. u32 cp_hqd_atomic0_preop_hi;
  2641. u32 cp_hqd_atomic1_preop_lo;
  2642. u32 cp_hqd_atomic1_preop_hi;
  2643. u32 cp_hqd_hq_scheduler0;
  2644. u32 cp_hqd_hq_scheduler1;
  2645. u32 cp_mqd_control;
  2646. };
  2647. struct bonaire_mqd
  2648. {
  2649. u32 header;
  2650. u32 dispatch_initiator;
  2651. u32 dimensions[3];
  2652. u32 start_idx[3];
  2653. u32 num_threads[3];
  2654. u32 pipeline_stat_enable;
  2655. u32 perf_counter_enable;
  2656. u32 pgm[2];
  2657. u32 tba[2];
  2658. u32 tma[2];
  2659. u32 pgm_rsrc[2];
  2660. u32 vmid;
  2661. u32 resource_limits;
  2662. u32 static_thread_mgmt01[2];
  2663. u32 tmp_ring_size;
  2664. u32 static_thread_mgmt23[2];
  2665. u32 restart[3];
  2666. u32 thread_trace_enable;
  2667. u32 reserved1;
  2668. u32 user_data[16];
  2669. u32 vgtcs_invoke_count[2];
  2670. struct hqd_registers queue_state;
  2671. u32 dequeue_cntr;
  2672. u32 interrupt_queue[64];
  2673. };
  2674. /**
  2675. * cik_cp_compute_resume - setup the compute queue registers
  2676. *
  2677. * @rdev: radeon_device pointer
  2678. *
  2679. * Program the compute queues and test them to make sure they
  2680. * are working.
  2681. * Returns 0 for success, error for failure.
  2682. */
  2683. static int cik_cp_compute_resume(struct radeon_device *rdev)
  2684. {
  2685. int r, i, idx;
  2686. u32 tmp;
  2687. bool use_doorbell = true;
  2688. u64 hqd_gpu_addr;
  2689. u64 mqd_gpu_addr;
  2690. u64 eop_gpu_addr;
  2691. u64 wb_gpu_addr;
  2692. u32 *buf;
  2693. struct bonaire_mqd *mqd;
  2694. r = cik_cp_compute_start(rdev);
  2695. if (r)
  2696. return r;
  2697. /* fix up chicken bits */
  2698. tmp = RREG32(CP_CPF_DEBUG);
  2699. tmp |= (1 << 23);
  2700. WREG32(CP_CPF_DEBUG, tmp);
  2701. /* init the pipes */
  2702. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  2703. int me = (i < 4) ? 1 : 2;
  2704. int pipe = (i < 4) ? i : (i - 4);
  2705. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  2706. cik_srbm_select(rdev, me, pipe, 0, 0);
  2707. /* write the EOP addr */
  2708. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2709. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2710. /* set the VMID assigned */
  2711. WREG32(CP_HPD_EOP_VMID, 0);
  2712. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2713. tmp = RREG32(CP_HPD_EOP_CONTROL);
  2714. tmp &= ~EOP_SIZE_MASK;
  2715. tmp |= drm_order(MEC_HPD_SIZE / 8);
  2716. WREG32(CP_HPD_EOP_CONTROL, tmp);
  2717. }
  2718. cik_srbm_select(rdev, 0, 0, 0, 0);
  2719. /* init the queues. Just two for now. */
  2720. for (i = 0; i < 2; i++) {
  2721. if (i == 0)
  2722. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  2723. else
  2724. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  2725. if (rdev->ring[idx].mqd_obj == NULL) {
  2726. r = radeon_bo_create(rdev,
  2727. sizeof(struct bonaire_mqd),
  2728. PAGE_SIZE, true,
  2729. RADEON_GEM_DOMAIN_GTT, NULL,
  2730. &rdev->ring[idx].mqd_obj);
  2731. if (r) {
  2732. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  2733. return r;
  2734. }
  2735. }
  2736. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  2737. if (unlikely(r != 0)) {
  2738. cik_cp_compute_fini(rdev);
  2739. return r;
  2740. }
  2741. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  2742. &mqd_gpu_addr);
  2743. if (r) {
  2744. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  2745. cik_cp_compute_fini(rdev);
  2746. return r;
  2747. }
  2748. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  2749. if (r) {
  2750. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  2751. cik_cp_compute_fini(rdev);
  2752. return r;
  2753. }
  2754. /* doorbell offset */
  2755. rdev->ring[idx].doorbell_offset =
  2756. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  2757. /* init the mqd struct */
  2758. memset(buf, 0, sizeof(struct bonaire_mqd));
  2759. mqd = (struct bonaire_mqd *)buf;
  2760. mqd->header = 0xC0310800;
  2761. mqd->static_thread_mgmt01[0] = 0xffffffff;
  2762. mqd->static_thread_mgmt01[1] = 0xffffffff;
  2763. mqd->static_thread_mgmt23[0] = 0xffffffff;
  2764. mqd->static_thread_mgmt23[1] = 0xffffffff;
  2765. cik_srbm_select(rdev, rdev->ring[idx].me,
  2766. rdev->ring[idx].pipe,
  2767. rdev->ring[idx].queue, 0);
  2768. /* disable wptr polling */
  2769. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  2770. tmp &= ~WPTR_POLL_EN;
  2771. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  2772. /* enable doorbell? */
  2773. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2774. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  2775. if (use_doorbell)
  2776. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  2777. else
  2778. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  2779. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  2780. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2781. /* disable the queue if it's active */
  2782. mqd->queue_state.cp_hqd_dequeue_request = 0;
  2783. mqd->queue_state.cp_hqd_pq_rptr = 0;
  2784. mqd->queue_state.cp_hqd_pq_wptr= 0;
  2785. if (RREG32(CP_HQD_ACTIVE) & 1) {
  2786. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  2787. for (i = 0; i < rdev->usec_timeout; i++) {
  2788. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  2789. break;
  2790. udelay(1);
  2791. }
  2792. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  2793. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  2794. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2795. }
  2796. /* set the pointer to the MQD */
  2797. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  2798. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2799. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  2800. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  2801. /* set MQD vmid to 0 */
  2802. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  2803. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  2804. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  2805. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2806. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  2807. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  2808. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2809. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  2810. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  2811. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2812. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  2813. mqd->queue_state.cp_hqd_pq_control &=
  2814. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  2815. mqd->queue_state.cp_hqd_pq_control |=
  2816. drm_order(rdev->ring[idx].ring_size / 8);
  2817. mqd->queue_state.cp_hqd_pq_control |=
  2818. (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8);
  2819. #ifdef __BIG_ENDIAN
  2820. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  2821. #endif
  2822. mqd->queue_state.cp_hqd_pq_control &=
  2823. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  2824. mqd->queue_state.cp_hqd_pq_control |=
  2825. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  2826. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  2827. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  2828. if (i == 0)
  2829. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  2830. else
  2831. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  2832. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2833. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2834. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  2835. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2836. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  2837. /* set the wb address wether it's enabled or not */
  2838. if (i == 0)
  2839. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  2840. else
  2841. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  2842. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  2843. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  2844. upper_32_bits(wb_gpu_addr) & 0xffff;
  2845. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  2846. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  2847. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2848. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  2849. /* enable the doorbell if requested */
  2850. if (use_doorbell) {
  2851. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2852. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  2853. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  2854. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2855. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  2856. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  2857. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2858. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  2859. } else {
  2860. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  2861. }
  2862. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  2863. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2864. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2865. rdev->ring[idx].wptr = 0;
  2866. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  2867. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2868. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  2869. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  2870. /* set the vmid for the queue */
  2871. mqd->queue_state.cp_hqd_vmid = 0;
  2872. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  2873. /* activate the queue */
  2874. mqd->queue_state.cp_hqd_active = 1;
  2875. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  2876. cik_srbm_select(rdev, 0, 0, 0, 0);
  2877. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  2878. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  2879. rdev->ring[idx].ready = true;
  2880. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  2881. if (r)
  2882. rdev->ring[idx].ready = false;
  2883. }
  2884. return 0;
  2885. }
  2886. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  2887. {
  2888. cik_cp_gfx_enable(rdev, enable);
  2889. cik_cp_compute_enable(rdev, enable);
  2890. }
  2891. static int cik_cp_load_microcode(struct radeon_device *rdev)
  2892. {
  2893. int r;
  2894. r = cik_cp_gfx_load_microcode(rdev);
  2895. if (r)
  2896. return r;
  2897. r = cik_cp_compute_load_microcode(rdev);
  2898. if (r)
  2899. return r;
  2900. return 0;
  2901. }
  2902. static void cik_cp_fini(struct radeon_device *rdev)
  2903. {
  2904. cik_cp_gfx_fini(rdev);
  2905. cik_cp_compute_fini(rdev);
  2906. }
  2907. static int cik_cp_resume(struct radeon_device *rdev)
  2908. {
  2909. int r;
  2910. /* Reset all cp blocks */
  2911. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2912. RREG32(GRBM_SOFT_RESET);
  2913. mdelay(15);
  2914. WREG32(GRBM_SOFT_RESET, 0);
  2915. RREG32(GRBM_SOFT_RESET);
  2916. r = cik_cp_load_microcode(rdev);
  2917. if (r)
  2918. return r;
  2919. r = cik_cp_gfx_resume(rdev);
  2920. if (r)
  2921. return r;
  2922. r = cik_cp_compute_resume(rdev);
  2923. if (r)
  2924. return r;
  2925. return 0;
  2926. }
  2927. /*
  2928. * sDMA - System DMA
  2929. * Starting with CIK, the GPU has new asynchronous
  2930. * DMA engines. These engines are used for compute
  2931. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  2932. * and each one supports 1 ring buffer used for gfx
  2933. * and 2 queues used for compute.
  2934. *
  2935. * The programming model is very similar to the CP
  2936. * (ring buffer, IBs, etc.), but sDMA has it's own
  2937. * packet format that is different from the PM4 format
  2938. * used by the CP. sDMA supports copying data, writing
  2939. * embedded data, solid fills, and a number of other
  2940. * things. It also has support for tiling/detiling of
  2941. * buffers.
  2942. */
  2943. /**
  2944. * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
  2945. *
  2946. * @rdev: radeon_device pointer
  2947. * @ib: IB object to schedule
  2948. *
  2949. * Schedule an IB in the DMA ring (CIK).
  2950. */
  2951. void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
  2952. struct radeon_ib *ib)
  2953. {
  2954. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2955. u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
  2956. if (rdev->wb.enabled) {
  2957. u32 next_rptr = ring->wptr + 5;
  2958. while ((next_rptr & 7) != 4)
  2959. next_rptr++;
  2960. next_rptr += 4;
  2961. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  2962. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2963. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2964. radeon_ring_write(ring, 1); /* number of DWs to follow */
  2965. radeon_ring_write(ring, next_rptr);
  2966. }
  2967. /* IB packet must end on a 8 DW boundary */
  2968. while ((ring->wptr & 7) != 4)
  2969. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  2970. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  2971. radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  2972. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  2973. radeon_ring_write(ring, ib->length_dw);
  2974. }
  2975. /**
  2976. * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
  2977. *
  2978. * @rdev: radeon_device pointer
  2979. * @fence: radeon fence object
  2980. *
  2981. * Add a DMA fence packet to the ring to write
  2982. * the fence seq number and DMA trap packet to generate
  2983. * an interrupt if needed (CIK).
  2984. */
  2985. void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
  2986. struct radeon_fence *fence)
  2987. {
  2988. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2989. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2990. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  2991. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  2992. u32 ref_and_mask;
  2993. if (fence->ring == R600_RING_TYPE_DMA_INDEX)
  2994. ref_and_mask = SDMA0;
  2995. else
  2996. ref_and_mask = SDMA1;
  2997. /* write the fence */
  2998. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  2999. radeon_ring_write(ring, addr & 0xffffffff);
  3000. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  3001. radeon_ring_write(ring, fence->seq);
  3002. /* generate an interrupt */
  3003. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  3004. /* flush HDP */
  3005. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  3006. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  3007. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  3008. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  3009. radeon_ring_write(ring, ref_and_mask); /* MASK */
  3010. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  3011. }
  3012. /**
  3013. * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
  3014. *
  3015. * @rdev: radeon_device pointer
  3016. * @ring: radeon_ring structure holding ring information
  3017. * @semaphore: radeon semaphore object
  3018. * @emit_wait: wait or signal semaphore
  3019. *
  3020. * Add a DMA semaphore packet to the ring wait on or signal
  3021. * other rings (CIK).
  3022. */
  3023. void cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
  3024. struct radeon_ring *ring,
  3025. struct radeon_semaphore *semaphore,
  3026. bool emit_wait)
  3027. {
  3028. u64 addr = semaphore->gpu_addr;
  3029. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  3030. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  3031. radeon_ring_write(ring, addr & 0xfffffff8);
  3032. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  3033. }
  3034. /**
  3035. * cik_sdma_gfx_stop - stop the gfx async dma engines
  3036. *
  3037. * @rdev: radeon_device pointer
  3038. *
  3039. * Stop the gfx async dma ring buffers (CIK).
  3040. */
  3041. static void cik_sdma_gfx_stop(struct radeon_device *rdev)
  3042. {
  3043. u32 rb_cntl, reg_offset;
  3044. int i;
  3045. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3046. for (i = 0; i < 2; i++) {
  3047. if (i == 0)
  3048. reg_offset = SDMA0_REGISTER_OFFSET;
  3049. else
  3050. reg_offset = SDMA1_REGISTER_OFFSET;
  3051. rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
  3052. rb_cntl &= ~SDMA_RB_ENABLE;
  3053. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  3054. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
  3055. }
  3056. }
  3057. /**
  3058. * cik_sdma_rlc_stop - stop the compute async dma engines
  3059. *
  3060. * @rdev: radeon_device pointer
  3061. *
  3062. * Stop the compute async dma queues (CIK).
  3063. */
  3064. static void cik_sdma_rlc_stop(struct radeon_device *rdev)
  3065. {
  3066. /* XXX todo */
  3067. }
  3068. /**
  3069. * cik_sdma_enable - stop the async dma engines
  3070. *
  3071. * @rdev: radeon_device pointer
  3072. * @enable: enable/disable the DMA MEs.
  3073. *
  3074. * Halt or unhalt the async dma engines (CIK).
  3075. */
  3076. static void cik_sdma_enable(struct radeon_device *rdev, bool enable)
  3077. {
  3078. u32 me_cntl, reg_offset;
  3079. int i;
  3080. for (i = 0; i < 2; i++) {
  3081. if (i == 0)
  3082. reg_offset = SDMA0_REGISTER_OFFSET;
  3083. else
  3084. reg_offset = SDMA1_REGISTER_OFFSET;
  3085. me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
  3086. if (enable)
  3087. me_cntl &= ~SDMA_HALT;
  3088. else
  3089. me_cntl |= SDMA_HALT;
  3090. WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
  3091. }
  3092. }
  3093. /**
  3094. * cik_sdma_gfx_resume - setup and start the async dma engines
  3095. *
  3096. * @rdev: radeon_device pointer
  3097. *
  3098. * Set up the gfx DMA ring buffers and enable them (CIK).
  3099. * Returns 0 for success, error for failure.
  3100. */
  3101. static int cik_sdma_gfx_resume(struct radeon_device *rdev)
  3102. {
  3103. struct radeon_ring *ring;
  3104. u32 rb_cntl, ib_cntl;
  3105. u32 rb_bufsz;
  3106. u32 reg_offset, wb_offset;
  3107. int i, r;
  3108. for (i = 0; i < 2; i++) {
  3109. if (i == 0) {
  3110. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3111. reg_offset = SDMA0_REGISTER_OFFSET;
  3112. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  3113. } else {
  3114. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3115. reg_offset = SDMA1_REGISTER_OFFSET;
  3116. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  3117. }
  3118. WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  3119. WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  3120. /* Set ring buffer size in dwords */
  3121. rb_bufsz = drm_order(ring->ring_size / 4);
  3122. rb_cntl = rb_bufsz << 1;
  3123. #ifdef __BIG_ENDIAN
  3124. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  3125. #endif
  3126. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  3127. /* Initialize the ring buffer's read and write pointers */
  3128. WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
  3129. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
  3130. /* set the wb address whether it's enabled or not */
  3131. WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
  3132. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  3133. WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
  3134. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  3135. if (rdev->wb.enabled)
  3136. rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
  3137. WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  3138. WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
  3139. ring->wptr = 0;
  3140. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
  3141. ring->rptr = RREG32(SDMA0_GFX_RB_RPTR + reg_offset) >> 2;
  3142. /* enable DMA RB */
  3143. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
  3144. ib_cntl = SDMA_IB_ENABLE;
  3145. #ifdef __BIG_ENDIAN
  3146. ib_cntl |= SDMA_IB_SWAP_ENABLE;
  3147. #endif
  3148. /* enable DMA IBs */
  3149. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
  3150. ring->ready = true;
  3151. r = radeon_ring_test(rdev, ring->idx, ring);
  3152. if (r) {
  3153. ring->ready = false;
  3154. return r;
  3155. }
  3156. }
  3157. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3158. return 0;
  3159. }
  3160. /**
  3161. * cik_sdma_rlc_resume - setup and start the async dma engines
  3162. *
  3163. * @rdev: radeon_device pointer
  3164. *
  3165. * Set up the compute DMA queues and enable them (CIK).
  3166. * Returns 0 for success, error for failure.
  3167. */
  3168. static int cik_sdma_rlc_resume(struct radeon_device *rdev)
  3169. {
  3170. /* XXX todo */
  3171. return 0;
  3172. }
  3173. /**
  3174. * cik_sdma_load_microcode - load the sDMA ME ucode
  3175. *
  3176. * @rdev: radeon_device pointer
  3177. *
  3178. * Loads the sDMA0/1 ucode.
  3179. * Returns 0 for success, -EINVAL if the ucode is not available.
  3180. */
  3181. static int cik_sdma_load_microcode(struct radeon_device *rdev)
  3182. {
  3183. const __be32 *fw_data;
  3184. int i;
  3185. if (!rdev->sdma_fw)
  3186. return -EINVAL;
  3187. /* stop the gfx rings and rlc compute queues */
  3188. cik_sdma_gfx_stop(rdev);
  3189. cik_sdma_rlc_stop(rdev);
  3190. /* halt the MEs */
  3191. cik_sdma_enable(rdev, false);
  3192. /* sdma0 */
  3193. fw_data = (const __be32 *)rdev->sdma_fw->data;
  3194. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3195. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  3196. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  3197. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  3198. /* sdma1 */
  3199. fw_data = (const __be32 *)rdev->sdma_fw->data;
  3200. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3201. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  3202. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  3203. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  3204. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3205. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3206. return 0;
  3207. }
  3208. /**
  3209. * cik_sdma_resume - setup and start the async dma engines
  3210. *
  3211. * @rdev: radeon_device pointer
  3212. *
  3213. * Set up the DMA engines and enable them (CIK).
  3214. * Returns 0 for success, error for failure.
  3215. */
  3216. static int cik_sdma_resume(struct radeon_device *rdev)
  3217. {
  3218. int r;
  3219. /* Reset dma */
  3220. WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
  3221. RREG32(SRBM_SOFT_RESET);
  3222. udelay(50);
  3223. WREG32(SRBM_SOFT_RESET, 0);
  3224. RREG32(SRBM_SOFT_RESET);
  3225. r = cik_sdma_load_microcode(rdev);
  3226. if (r)
  3227. return r;
  3228. /* unhalt the MEs */
  3229. cik_sdma_enable(rdev, true);
  3230. /* start the gfx rings and rlc compute queues */
  3231. r = cik_sdma_gfx_resume(rdev);
  3232. if (r)
  3233. return r;
  3234. r = cik_sdma_rlc_resume(rdev);
  3235. if (r)
  3236. return r;
  3237. return 0;
  3238. }
  3239. /**
  3240. * cik_sdma_fini - tear down the async dma engines
  3241. *
  3242. * @rdev: radeon_device pointer
  3243. *
  3244. * Stop the async dma engines and free the rings (CIK).
  3245. */
  3246. static void cik_sdma_fini(struct radeon_device *rdev)
  3247. {
  3248. /* stop the gfx rings and rlc compute queues */
  3249. cik_sdma_gfx_stop(rdev);
  3250. cik_sdma_rlc_stop(rdev);
  3251. /* halt the MEs */
  3252. cik_sdma_enable(rdev, false);
  3253. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  3254. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  3255. /* XXX - compute dma queue tear down */
  3256. }
  3257. /**
  3258. * cik_copy_dma - copy pages using the DMA engine
  3259. *
  3260. * @rdev: radeon_device pointer
  3261. * @src_offset: src GPU address
  3262. * @dst_offset: dst GPU address
  3263. * @num_gpu_pages: number of GPU pages to xfer
  3264. * @fence: radeon fence object
  3265. *
  3266. * Copy GPU paging using the DMA engine (CIK).
  3267. * Used by the radeon ttm implementation to move pages if
  3268. * registered as the asic copy callback.
  3269. */
  3270. int cik_copy_dma(struct radeon_device *rdev,
  3271. uint64_t src_offset, uint64_t dst_offset,
  3272. unsigned num_gpu_pages,
  3273. struct radeon_fence **fence)
  3274. {
  3275. struct radeon_semaphore *sem = NULL;
  3276. int ring_index = rdev->asic->copy.dma_ring_index;
  3277. struct radeon_ring *ring = &rdev->ring[ring_index];
  3278. u32 size_in_bytes, cur_size_in_bytes;
  3279. int i, num_loops;
  3280. int r = 0;
  3281. r = radeon_semaphore_create(rdev, &sem);
  3282. if (r) {
  3283. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3284. return r;
  3285. }
  3286. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3287. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3288. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
  3289. if (r) {
  3290. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3291. radeon_semaphore_free(rdev, &sem, NULL);
  3292. return r;
  3293. }
  3294. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3295. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3296. ring->idx);
  3297. radeon_fence_note_sync(*fence, ring->idx);
  3298. } else {
  3299. radeon_semaphore_free(rdev, &sem, NULL);
  3300. }
  3301. for (i = 0; i < num_loops; i++) {
  3302. cur_size_in_bytes = size_in_bytes;
  3303. if (cur_size_in_bytes > 0x1fffff)
  3304. cur_size_in_bytes = 0x1fffff;
  3305. size_in_bytes -= cur_size_in_bytes;
  3306. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  3307. radeon_ring_write(ring, cur_size_in_bytes);
  3308. radeon_ring_write(ring, 0); /* src/dst endian swap */
  3309. radeon_ring_write(ring, src_offset & 0xffffffff);
  3310. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff);
  3311. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  3312. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff);
  3313. src_offset += cur_size_in_bytes;
  3314. dst_offset += cur_size_in_bytes;
  3315. }
  3316. r = radeon_fence_emit(rdev, fence, ring->idx);
  3317. if (r) {
  3318. radeon_ring_unlock_undo(rdev, ring);
  3319. return r;
  3320. }
  3321. radeon_ring_unlock_commit(rdev, ring);
  3322. radeon_semaphore_free(rdev, &sem, *fence);
  3323. return r;
  3324. }
  3325. /**
  3326. * cik_sdma_ring_test - simple async dma engine test
  3327. *
  3328. * @rdev: radeon_device pointer
  3329. * @ring: radeon_ring structure holding ring information
  3330. *
  3331. * Test the DMA engine by writing using it to write an
  3332. * value to memory. (CIK).
  3333. * Returns 0 for success, error for failure.
  3334. */
  3335. int cik_sdma_ring_test(struct radeon_device *rdev,
  3336. struct radeon_ring *ring)
  3337. {
  3338. unsigned i;
  3339. int r;
  3340. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3341. u32 tmp;
  3342. if (!ptr) {
  3343. DRM_ERROR("invalid vram scratch pointer\n");
  3344. return -EINVAL;
  3345. }
  3346. tmp = 0xCAFEDEAD;
  3347. writel(tmp, ptr);
  3348. r = radeon_ring_lock(rdev, ring, 4);
  3349. if (r) {
  3350. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  3351. return r;
  3352. }
  3353. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  3354. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  3355. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff);
  3356. radeon_ring_write(ring, 1); /* number of DWs to follow */
  3357. radeon_ring_write(ring, 0xDEADBEEF);
  3358. radeon_ring_unlock_commit(rdev, ring);
  3359. for (i = 0; i < rdev->usec_timeout; i++) {
  3360. tmp = readl(ptr);
  3361. if (tmp == 0xDEADBEEF)
  3362. break;
  3363. DRM_UDELAY(1);
  3364. }
  3365. if (i < rdev->usec_timeout) {
  3366. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3367. } else {
  3368. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  3369. ring->idx, tmp);
  3370. r = -EINVAL;
  3371. }
  3372. return r;
  3373. }
  3374. /**
  3375. * cik_sdma_ib_test - test an IB on the DMA engine
  3376. *
  3377. * @rdev: radeon_device pointer
  3378. * @ring: radeon_ring structure holding ring information
  3379. *
  3380. * Test a simple IB in the DMA ring (CIK).
  3381. * Returns 0 on success, error on failure.
  3382. */
  3383. int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3384. {
  3385. struct radeon_ib ib;
  3386. unsigned i;
  3387. int r;
  3388. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3389. u32 tmp = 0;
  3390. if (!ptr) {
  3391. DRM_ERROR("invalid vram scratch pointer\n");
  3392. return -EINVAL;
  3393. }
  3394. tmp = 0xCAFEDEAD;
  3395. writel(tmp, ptr);
  3396. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3397. if (r) {
  3398. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3399. return r;
  3400. }
  3401. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  3402. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  3403. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff;
  3404. ib.ptr[3] = 1;
  3405. ib.ptr[4] = 0xDEADBEEF;
  3406. ib.length_dw = 5;
  3407. r = radeon_ib_schedule(rdev, &ib, NULL);
  3408. if (r) {
  3409. radeon_ib_free(rdev, &ib);
  3410. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3411. return r;
  3412. }
  3413. r = radeon_fence_wait(ib.fence, false);
  3414. if (r) {
  3415. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3416. return r;
  3417. }
  3418. for (i = 0; i < rdev->usec_timeout; i++) {
  3419. tmp = readl(ptr);
  3420. if (tmp == 0xDEADBEEF)
  3421. break;
  3422. DRM_UDELAY(1);
  3423. }
  3424. if (i < rdev->usec_timeout) {
  3425. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3426. } else {
  3427. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  3428. r = -EINVAL;
  3429. }
  3430. radeon_ib_free(rdev, &ib);
  3431. return r;
  3432. }
  3433. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  3434. {
  3435. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  3436. RREG32(GRBM_STATUS));
  3437. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  3438. RREG32(GRBM_STATUS2));
  3439. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3440. RREG32(GRBM_STATUS_SE0));
  3441. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3442. RREG32(GRBM_STATUS_SE1));
  3443. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3444. RREG32(GRBM_STATUS_SE2));
  3445. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3446. RREG32(GRBM_STATUS_SE3));
  3447. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  3448. RREG32(SRBM_STATUS));
  3449. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  3450. RREG32(SRBM_STATUS2));
  3451. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  3452. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  3453. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  3454. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  3455. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  3456. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3457. RREG32(CP_STALLED_STAT1));
  3458. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3459. RREG32(CP_STALLED_STAT2));
  3460. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3461. RREG32(CP_STALLED_STAT3));
  3462. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3463. RREG32(CP_CPF_BUSY_STAT));
  3464. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3465. RREG32(CP_CPF_STALLED_STAT1));
  3466. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  3467. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  3468. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3469. RREG32(CP_CPC_STALLED_STAT1));
  3470. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  3471. }
  3472. /**
  3473. * cik_gpu_check_soft_reset - check which blocks are busy
  3474. *
  3475. * @rdev: radeon_device pointer
  3476. *
  3477. * Check which blocks are busy and return the relevant reset
  3478. * mask to be used by cik_gpu_soft_reset().
  3479. * Returns a mask of the blocks to be reset.
  3480. */
  3481. static u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  3482. {
  3483. u32 reset_mask = 0;
  3484. u32 tmp;
  3485. /* GRBM_STATUS */
  3486. tmp = RREG32(GRBM_STATUS);
  3487. if (tmp & (PA_BUSY | SC_BUSY |
  3488. BCI_BUSY | SX_BUSY |
  3489. TA_BUSY | VGT_BUSY |
  3490. DB_BUSY | CB_BUSY |
  3491. GDS_BUSY | SPI_BUSY |
  3492. IA_BUSY | IA_BUSY_NO_DMA))
  3493. reset_mask |= RADEON_RESET_GFX;
  3494. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  3495. reset_mask |= RADEON_RESET_CP;
  3496. /* GRBM_STATUS2 */
  3497. tmp = RREG32(GRBM_STATUS2);
  3498. if (tmp & RLC_BUSY)
  3499. reset_mask |= RADEON_RESET_RLC;
  3500. /* SDMA0_STATUS_REG */
  3501. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  3502. if (!(tmp & SDMA_IDLE))
  3503. reset_mask |= RADEON_RESET_DMA;
  3504. /* SDMA1_STATUS_REG */
  3505. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  3506. if (!(tmp & SDMA_IDLE))
  3507. reset_mask |= RADEON_RESET_DMA1;
  3508. /* SRBM_STATUS2 */
  3509. tmp = RREG32(SRBM_STATUS2);
  3510. if (tmp & SDMA_BUSY)
  3511. reset_mask |= RADEON_RESET_DMA;
  3512. if (tmp & SDMA1_BUSY)
  3513. reset_mask |= RADEON_RESET_DMA1;
  3514. /* SRBM_STATUS */
  3515. tmp = RREG32(SRBM_STATUS);
  3516. if (tmp & IH_BUSY)
  3517. reset_mask |= RADEON_RESET_IH;
  3518. if (tmp & SEM_BUSY)
  3519. reset_mask |= RADEON_RESET_SEM;
  3520. if (tmp & GRBM_RQ_PENDING)
  3521. reset_mask |= RADEON_RESET_GRBM;
  3522. if (tmp & VMC_BUSY)
  3523. reset_mask |= RADEON_RESET_VMC;
  3524. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3525. MCC_BUSY | MCD_BUSY))
  3526. reset_mask |= RADEON_RESET_MC;
  3527. if (evergreen_is_display_hung(rdev))
  3528. reset_mask |= RADEON_RESET_DISPLAY;
  3529. /* Skip MC reset as it's mostly likely not hung, just busy */
  3530. if (reset_mask & RADEON_RESET_MC) {
  3531. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3532. reset_mask &= ~RADEON_RESET_MC;
  3533. }
  3534. return reset_mask;
  3535. }
  3536. /**
  3537. * cik_gpu_soft_reset - soft reset GPU
  3538. *
  3539. * @rdev: radeon_device pointer
  3540. * @reset_mask: mask of which blocks to reset
  3541. *
  3542. * Soft reset the blocks specified in @reset_mask.
  3543. */
  3544. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3545. {
  3546. struct evergreen_mc_save save;
  3547. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3548. u32 tmp;
  3549. if (reset_mask == 0)
  3550. return;
  3551. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3552. cik_print_gpu_status_regs(rdev);
  3553. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3554. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3555. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3556. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3557. /* stop the rlc */
  3558. cik_rlc_stop(rdev);
  3559. /* Disable GFX parsing/prefetching */
  3560. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3561. /* Disable MEC parsing/prefetching */
  3562. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  3563. if (reset_mask & RADEON_RESET_DMA) {
  3564. /* sdma0 */
  3565. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  3566. tmp |= SDMA_HALT;
  3567. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3568. }
  3569. if (reset_mask & RADEON_RESET_DMA1) {
  3570. /* sdma1 */
  3571. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  3572. tmp |= SDMA_HALT;
  3573. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3574. }
  3575. evergreen_mc_stop(rdev, &save);
  3576. if (evergreen_mc_wait_for_idle(rdev)) {
  3577. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3578. }
  3579. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  3580. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  3581. if (reset_mask & RADEON_RESET_CP) {
  3582. grbm_soft_reset |= SOFT_RESET_CP;
  3583. srbm_soft_reset |= SOFT_RESET_GRBM;
  3584. }
  3585. if (reset_mask & RADEON_RESET_DMA)
  3586. srbm_soft_reset |= SOFT_RESET_SDMA;
  3587. if (reset_mask & RADEON_RESET_DMA1)
  3588. srbm_soft_reset |= SOFT_RESET_SDMA1;
  3589. if (reset_mask & RADEON_RESET_DISPLAY)
  3590. srbm_soft_reset |= SOFT_RESET_DC;
  3591. if (reset_mask & RADEON_RESET_RLC)
  3592. grbm_soft_reset |= SOFT_RESET_RLC;
  3593. if (reset_mask & RADEON_RESET_SEM)
  3594. srbm_soft_reset |= SOFT_RESET_SEM;
  3595. if (reset_mask & RADEON_RESET_IH)
  3596. srbm_soft_reset |= SOFT_RESET_IH;
  3597. if (reset_mask & RADEON_RESET_GRBM)
  3598. srbm_soft_reset |= SOFT_RESET_GRBM;
  3599. if (reset_mask & RADEON_RESET_VMC)
  3600. srbm_soft_reset |= SOFT_RESET_VMC;
  3601. if (!(rdev->flags & RADEON_IS_IGP)) {
  3602. if (reset_mask & RADEON_RESET_MC)
  3603. srbm_soft_reset |= SOFT_RESET_MC;
  3604. }
  3605. if (grbm_soft_reset) {
  3606. tmp = RREG32(GRBM_SOFT_RESET);
  3607. tmp |= grbm_soft_reset;
  3608. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3609. WREG32(GRBM_SOFT_RESET, tmp);
  3610. tmp = RREG32(GRBM_SOFT_RESET);
  3611. udelay(50);
  3612. tmp &= ~grbm_soft_reset;
  3613. WREG32(GRBM_SOFT_RESET, tmp);
  3614. tmp = RREG32(GRBM_SOFT_RESET);
  3615. }
  3616. if (srbm_soft_reset) {
  3617. tmp = RREG32(SRBM_SOFT_RESET);
  3618. tmp |= srbm_soft_reset;
  3619. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3620. WREG32(SRBM_SOFT_RESET, tmp);
  3621. tmp = RREG32(SRBM_SOFT_RESET);
  3622. udelay(50);
  3623. tmp &= ~srbm_soft_reset;
  3624. WREG32(SRBM_SOFT_RESET, tmp);
  3625. tmp = RREG32(SRBM_SOFT_RESET);
  3626. }
  3627. /* Wait a little for things to settle down */
  3628. udelay(50);
  3629. evergreen_mc_resume(rdev, &save);
  3630. udelay(50);
  3631. cik_print_gpu_status_regs(rdev);
  3632. }
  3633. /**
  3634. * cik_asic_reset - soft reset GPU
  3635. *
  3636. * @rdev: radeon_device pointer
  3637. *
  3638. * Look up which blocks are hung and attempt
  3639. * to reset them.
  3640. * Returns 0 for success.
  3641. */
  3642. int cik_asic_reset(struct radeon_device *rdev)
  3643. {
  3644. u32 reset_mask;
  3645. reset_mask = cik_gpu_check_soft_reset(rdev);
  3646. if (reset_mask)
  3647. r600_set_bios_scratch_engine_hung(rdev, true);
  3648. cik_gpu_soft_reset(rdev, reset_mask);
  3649. reset_mask = cik_gpu_check_soft_reset(rdev);
  3650. if (!reset_mask)
  3651. r600_set_bios_scratch_engine_hung(rdev, false);
  3652. return 0;
  3653. }
  3654. /**
  3655. * cik_gfx_is_lockup - check if the 3D engine is locked up
  3656. *
  3657. * @rdev: radeon_device pointer
  3658. * @ring: radeon_ring structure holding ring information
  3659. *
  3660. * Check if the 3D engine is locked up (CIK).
  3661. * Returns true if the engine is locked, false if not.
  3662. */
  3663. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3664. {
  3665. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  3666. if (!(reset_mask & (RADEON_RESET_GFX |
  3667. RADEON_RESET_COMPUTE |
  3668. RADEON_RESET_CP))) {
  3669. radeon_ring_lockup_update(ring);
  3670. return false;
  3671. }
  3672. /* force CP activities */
  3673. radeon_ring_force_activity(rdev, ring);
  3674. return radeon_ring_test_lockup(rdev, ring);
  3675. }
  3676. /**
  3677. * cik_sdma_is_lockup - Check if the DMA engine is locked up
  3678. *
  3679. * @rdev: radeon_device pointer
  3680. * @ring: radeon_ring structure holding ring information
  3681. *
  3682. * Check if the async DMA engine is locked up (CIK).
  3683. * Returns true if the engine appears to be locked up, false if not.
  3684. */
  3685. bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3686. {
  3687. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  3688. u32 mask;
  3689. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  3690. mask = RADEON_RESET_DMA;
  3691. else
  3692. mask = RADEON_RESET_DMA1;
  3693. if (!(reset_mask & mask)) {
  3694. radeon_ring_lockup_update(ring);
  3695. return false;
  3696. }
  3697. /* force ring activities */
  3698. radeon_ring_force_activity(rdev, ring);
  3699. return radeon_ring_test_lockup(rdev, ring);
  3700. }
  3701. /* MC */
  3702. /**
  3703. * cik_mc_program - program the GPU memory controller
  3704. *
  3705. * @rdev: radeon_device pointer
  3706. *
  3707. * Set the location of vram, gart, and AGP in the GPU's
  3708. * physical address space (CIK).
  3709. */
  3710. static void cik_mc_program(struct radeon_device *rdev)
  3711. {
  3712. struct evergreen_mc_save save;
  3713. u32 tmp;
  3714. int i, j;
  3715. /* Initialize HDP */
  3716. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3717. WREG32((0x2c14 + j), 0x00000000);
  3718. WREG32((0x2c18 + j), 0x00000000);
  3719. WREG32((0x2c1c + j), 0x00000000);
  3720. WREG32((0x2c20 + j), 0x00000000);
  3721. WREG32((0x2c24 + j), 0x00000000);
  3722. }
  3723. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  3724. evergreen_mc_stop(rdev, &save);
  3725. if (radeon_mc_wait_for_idle(rdev)) {
  3726. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3727. }
  3728. /* Lockout access through VGA aperture*/
  3729. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  3730. /* Update configuration */
  3731. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  3732. rdev->mc.vram_start >> 12);
  3733. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  3734. rdev->mc.vram_end >> 12);
  3735. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  3736. rdev->vram_scratch.gpu_addr >> 12);
  3737. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  3738. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  3739. WREG32(MC_VM_FB_LOCATION, tmp);
  3740. /* XXX double check these! */
  3741. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  3742. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  3743. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  3744. WREG32(MC_VM_AGP_BASE, 0);
  3745. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  3746. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  3747. if (radeon_mc_wait_for_idle(rdev)) {
  3748. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3749. }
  3750. evergreen_mc_resume(rdev, &save);
  3751. /* we need to own VRAM, so turn off the VGA renderer here
  3752. * to stop it overwriting our objects */
  3753. rv515_vga_render_disable(rdev);
  3754. }
  3755. /**
  3756. * cik_mc_init - initialize the memory controller driver params
  3757. *
  3758. * @rdev: radeon_device pointer
  3759. *
  3760. * Look up the amount of vram, vram width, and decide how to place
  3761. * vram and gart within the GPU's physical address space (CIK).
  3762. * Returns 0 for success.
  3763. */
  3764. static int cik_mc_init(struct radeon_device *rdev)
  3765. {
  3766. u32 tmp;
  3767. int chansize, numchan;
  3768. /* Get VRAM informations */
  3769. rdev->mc.vram_is_ddr = true;
  3770. tmp = RREG32(MC_ARB_RAMCFG);
  3771. if (tmp & CHANSIZE_MASK) {
  3772. chansize = 64;
  3773. } else {
  3774. chansize = 32;
  3775. }
  3776. tmp = RREG32(MC_SHARED_CHMAP);
  3777. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  3778. case 0:
  3779. default:
  3780. numchan = 1;
  3781. break;
  3782. case 1:
  3783. numchan = 2;
  3784. break;
  3785. case 2:
  3786. numchan = 4;
  3787. break;
  3788. case 3:
  3789. numchan = 8;
  3790. break;
  3791. case 4:
  3792. numchan = 3;
  3793. break;
  3794. case 5:
  3795. numchan = 6;
  3796. break;
  3797. case 6:
  3798. numchan = 10;
  3799. break;
  3800. case 7:
  3801. numchan = 12;
  3802. break;
  3803. case 8:
  3804. numchan = 16;
  3805. break;
  3806. }
  3807. rdev->mc.vram_width = numchan * chansize;
  3808. /* Could aper size report 0 ? */
  3809. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  3810. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  3811. /* size in MB on si */
  3812. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  3813. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  3814. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  3815. si_vram_gtt_location(rdev, &rdev->mc);
  3816. radeon_update_bandwidth_info(rdev);
  3817. return 0;
  3818. }
  3819. /*
  3820. * GART
  3821. * VMID 0 is the physical GPU addresses as used by the kernel.
  3822. * VMIDs 1-15 are used for userspace clients and are handled
  3823. * by the radeon vm/hsa code.
  3824. */
  3825. /**
  3826. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  3827. *
  3828. * @rdev: radeon_device pointer
  3829. *
  3830. * Flush the TLB for the VMID 0 page table (CIK).
  3831. */
  3832. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  3833. {
  3834. /* flush hdp cache */
  3835. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  3836. /* bits 0-15 are the VM contexts0-15 */
  3837. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  3838. }
  3839. /**
  3840. * cik_pcie_gart_enable - gart enable
  3841. *
  3842. * @rdev: radeon_device pointer
  3843. *
  3844. * This sets up the TLBs, programs the page tables for VMID0,
  3845. * sets up the hw for VMIDs 1-15 which are allocated on
  3846. * demand, and sets up the global locations for the LDS, GDS,
  3847. * and GPUVM for FSA64 clients (CIK).
  3848. * Returns 0 for success, errors for failure.
  3849. */
  3850. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  3851. {
  3852. int r, i;
  3853. if (rdev->gart.robj == NULL) {
  3854. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  3855. return -EINVAL;
  3856. }
  3857. r = radeon_gart_table_vram_pin(rdev);
  3858. if (r)
  3859. return r;
  3860. radeon_gart_restore(rdev);
  3861. /* Setup TLB control */
  3862. WREG32(MC_VM_MX_L1_TLB_CNTL,
  3863. (0xA << 7) |
  3864. ENABLE_L1_TLB |
  3865. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3866. ENABLE_ADVANCED_DRIVER_MODEL |
  3867. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3868. /* Setup L2 cache */
  3869. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  3870. ENABLE_L2_FRAGMENT_PROCESSING |
  3871. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3872. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3873. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3874. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3875. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  3876. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3877. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  3878. /* setup context0 */
  3879. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  3880. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  3881. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  3882. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  3883. (u32)(rdev->dummy_page.addr >> 12));
  3884. WREG32(VM_CONTEXT0_CNTL2, 0);
  3885. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  3886. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  3887. WREG32(0x15D4, 0);
  3888. WREG32(0x15D8, 0);
  3889. WREG32(0x15DC, 0);
  3890. /* empty context1-15 */
  3891. /* FIXME start with 4G, once using 2 level pt switch to full
  3892. * vm size space
  3893. */
  3894. /* set vm size, must be a multiple of 4 */
  3895. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  3896. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  3897. for (i = 1; i < 16; i++) {
  3898. if (i < 8)
  3899. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  3900. rdev->gart.table_addr >> 12);
  3901. else
  3902. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  3903. rdev->gart.table_addr >> 12);
  3904. }
  3905. /* enable context1-15 */
  3906. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  3907. (u32)(rdev->dummy_page.addr >> 12));
  3908. WREG32(VM_CONTEXT1_CNTL2, 4);
  3909. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  3910. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3911. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3912. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3913. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3914. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3915. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  3916. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3917. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  3918. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3919. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  3920. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3921. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  3922. /* TC cache setup ??? */
  3923. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  3924. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  3925. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  3926. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  3927. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  3928. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  3929. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  3930. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  3931. WREG32(TC_CFG_L1_VOLATILE, 0);
  3932. WREG32(TC_CFG_L2_VOLATILE, 0);
  3933. if (rdev->family == CHIP_KAVERI) {
  3934. u32 tmp = RREG32(CHUB_CONTROL);
  3935. tmp &= ~BYPASS_VM;
  3936. WREG32(CHUB_CONTROL, tmp);
  3937. }
  3938. /* XXX SH_MEM regs */
  3939. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3940. for (i = 0; i < 16; i++) {
  3941. cik_srbm_select(rdev, 0, 0, 0, i);
  3942. /* CP and shaders */
  3943. WREG32(SH_MEM_CONFIG, 0);
  3944. WREG32(SH_MEM_APE1_BASE, 1);
  3945. WREG32(SH_MEM_APE1_LIMIT, 0);
  3946. WREG32(SH_MEM_BASES, 0);
  3947. /* SDMA GFX */
  3948. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3949. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  3950. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3951. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  3952. /* XXX SDMA RLC - todo */
  3953. }
  3954. cik_srbm_select(rdev, 0, 0, 0, 0);
  3955. cik_pcie_gart_tlb_flush(rdev);
  3956. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  3957. (unsigned)(rdev->mc.gtt_size >> 20),
  3958. (unsigned long long)rdev->gart.table_addr);
  3959. rdev->gart.ready = true;
  3960. return 0;
  3961. }
  3962. /**
  3963. * cik_pcie_gart_disable - gart disable
  3964. *
  3965. * @rdev: radeon_device pointer
  3966. *
  3967. * This disables all VM page table (CIK).
  3968. */
  3969. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  3970. {
  3971. /* Disable all tables */
  3972. WREG32(VM_CONTEXT0_CNTL, 0);
  3973. WREG32(VM_CONTEXT1_CNTL, 0);
  3974. /* Setup TLB control */
  3975. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3976. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3977. /* Setup L2 cache */
  3978. WREG32(VM_L2_CNTL,
  3979. ENABLE_L2_FRAGMENT_PROCESSING |
  3980. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3981. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3982. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3983. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3984. WREG32(VM_L2_CNTL2, 0);
  3985. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3986. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  3987. radeon_gart_table_vram_unpin(rdev);
  3988. }
  3989. /**
  3990. * cik_pcie_gart_fini - vm fini callback
  3991. *
  3992. * @rdev: radeon_device pointer
  3993. *
  3994. * Tears down the driver GART/VM setup (CIK).
  3995. */
  3996. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  3997. {
  3998. cik_pcie_gart_disable(rdev);
  3999. radeon_gart_table_vram_free(rdev);
  4000. radeon_gart_fini(rdev);
  4001. }
  4002. /* vm parser */
  4003. /**
  4004. * cik_ib_parse - vm ib_parse callback
  4005. *
  4006. * @rdev: radeon_device pointer
  4007. * @ib: indirect buffer pointer
  4008. *
  4009. * CIK uses hw IB checking so this is a nop (CIK).
  4010. */
  4011. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4012. {
  4013. return 0;
  4014. }
  4015. /*
  4016. * vm
  4017. * VMID 0 is the physical GPU addresses as used by the kernel.
  4018. * VMIDs 1-15 are used for userspace clients and are handled
  4019. * by the radeon vm/hsa code.
  4020. */
  4021. /**
  4022. * cik_vm_init - cik vm init callback
  4023. *
  4024. * @rdev: radeon_device pointer
  4025. *
  4026. * Inits cik specific vm parameters (number of VMs, base of vram for
  4027. * VMIDs 1-15) (CIK).
  4028. * Returns 0 for success.
  4029. */
  4030. int cik_vm_init(struct radeon_device *rdev)
  4031. {
  4032. /* number of VMs */
  4033. rdev->vm_manager.nvm = 16;
  4034. /* base offset of vram pages */
  4035. if (rdev->flags & RADEON_IS_IGP) {
  4036. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4037. tmp <<= 22;
  4038. rdev->vm_manager.vram_base_offset = tmp;
  4039. } else
  4040. rdev->vm_manager.vram_base_offset = 0;
  4041. return 0;
  4042. }
  4043. /**
  4044. * cik_vm_fini - cik vm fini callback
  4045. *
  4046. * @rdev: radeon_device pointer
  4047. *
  4048. * Tear down any asic specific VM setup (CIK).
  4049. */
  4050. void cik_vm_fini(struct radeon_device *rdev)
  4051. {
  4052. }
  4053. /**
  4054. * cik_vm_decode_fault - print human readable fault info
  4055. *
  4056. * @rdev: radeon_device pointer
  4057. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4058. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4059. *
  4060. * Print human readable fault information (CIK).
  4061. */
  4062. static void cik_vm_decode_fault(struct radeon_device *rdev,
  4063. u32 status, u32 addr, u32 mc_client)
  4064. {
  4065. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4066. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4067. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4068. char *block = (char *)&mc_client;
  4069. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  4070. protections, vmid, addr,
  4071. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4072. block, mc_id);
  4073. }
  4074. /**
  4075. * cik_vm_flush - cik vm flush using the CP
  4076. *
  4077. * @rdev: radeon_device pointer
  4078. *
  4079. * Update the page table base and flush the VM TLB
  4080. * using the CP (CIK).
  4081. */
  4082. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4083. {
  4084. struct radeon_ring *ring = &rdev->ring[ridx];
  4085. if (vm == NULL)
  4086. return;
  4087. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4088. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4089. WRITE_DATA_DST_SEL(0)));
  4090. if (vm->id < 8) {
  4091. radeon_ring_write(ring,
  4092. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4093. } else {
  4094. radeon_ring_write(ring,
  4095. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4096. }
  4097. radeon_ring_write(ring, 0);
  4098. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4099. /* update SH_MEM_* regs */
  4100. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4101. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4102. WRITE_DATA_DST_SEL(0)));
  4103. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4104. radeon_ring_write(ring, 0);
  4105. radeon_ring_write(ring, VMID(vm->id));
  4106. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4107. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4108. WRITE_DATA_DST_SEL(0)));
  4109. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4110. radeon_ring_write(ring, 0);
  4111. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4112. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4113. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4114. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4115. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4116. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4117. WRITE_DATA_DST_SEL(0)));
  4118. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4119. radeon_ring_write(ring, 0);
  4120. radeon_ring_write(ring, VMID(0));
  4121. /* HDP flush */
  4122. /* We should be using the WAIT_REG_MEM packet here like in
  4123. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4124. * context...
  4125. */
  4126. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4127. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4128. WRITE_DATA_DST_SEL(0)));
  4129. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4130. radeon_ring_write(ring, 0);
  4131. radeon_ring_write(ring, 0);
  4132. /* bits 0-15 are the VM contexts0-15 */
  4133. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4134. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4135. WRITE_DATA_DST_SEL(0)));
  4136. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4137. radeon_ring_write(ring, 0);
  4138. radeon_ring_write(ring, 1 << vm->id);
  4139. /* compute doesn't have PFP */
  4140. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4141. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4142. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4143. radeon_ring_write(ring, 0x0);
  4144. }
  4145. }
  4146. /**
  4147. * cik_vm_set_page - update the page tables using sDMA
  4148. *
  4149. * @rdev: radeon_device pointer
  4150. * @ib: indirect buffer to fill with commands
  4151. * @pe: addr of the page entry
  4152. * @addr: dst addr to write into pe
  4153. * @count: number of page entries to update
  4154. * @incr: increase next addr by incr bytes
  4155. * @flags: access flags
  4156. *
  4157. * Update the page tables using CP or sDMA (CIK).
  4158. */
  4159. void cik_vm_set_page(struct radeon_device *rdev,
  4160. struct radeon_ib *ib,
  4161. uint64_t pe,
  4162. uint64_t addr, unsigned count,
  4163. uint32_t incr, uint32_t flags)
  4164. {
  4165. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4166. uint64_t value;
  4167. unsigned ndw;
  4168. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4169. /* CP */
  4170. while (count) {
  4171. ndw = 2 + count * 2;
  4172. if (ndw > 0x3FFE)
  4173. ndw = 0x3FFE;
  4174. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4175. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4176. WRITE_DATA_DST_SEL(1));
  4177. ib->ptr[ib->length_dw++] = pe;
  4178. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4179. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4180. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4181. value = radeon_vm_map_gart(rdev, addr);
  4182. value &= 0xFFFFFFFFFFFFF000ULL;
  4183. } else if (flags & RADEON_VM_PAGE_VALID) {
  4184. value = addr;
  4185. } else {
  4186. value = 0;
  4187. }
  4188. addr += incr;
  4189. value |= r600_flags;
  4190. ib->ptr[ib->length_dw++] = value;
  4191. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4192. }
  4193. }
  4194. } else {
  4195. /* DMA */
  4196. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4197. while (count) {
  4198. ndw = count * 2;
  4199. if (ndw > 0xFFFFE)
  4200. ndw = 0xFFFFE;
  4201. /* for non-physically contiguous pages (system) */
  4202. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  4203. ib->ptr[ib->length_dw++] = pe;
  4204. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4205. ib->ptr[ib->length_dw++] = ndw;
  4206. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  4207. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4208. value = radeon_vm_map_gart(rdev, addr);
  4209. value &= 0xFFFFFFFFFFFFF000ULL;
  4210. } else if (flags & RADEON_VM_PAGE_VALID) {
  4211. value = addr;
  4212. } else {
  4213. value = 0;
  4214. }
  4215. addr += incr;
  4216. value |= r600_flags;
  4217. ib->ptr[ib->length_dw++] = value;
  4218. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4219. }
  4220. }
  4221. } else {
  4222. while (count) {
  4223. ndw = count;
  4224. if (ndw > 0x7FFFF)
  4225. ndw = 0x7FFFF;
  4226. if (flags & RADEON_VM_PAGE_VALID)
  4227. value = addr;
  4228. else
  4229. value = 0;
  4230. /* for physically contiguous pages (vram) */
  4231. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  4232. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  4233. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4234. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  4235. ib->ptr[ib->length_dw++] = 0;
  4236. ib->ptr[ib->length_dw++] = value; /* value */
  4237. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4238. ib->ptr[ib->length_dw++] = incr; /* increment size */
  4239. ib->ptr[ib->length_dw++] = 0;
  4240. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  4241. pe += ndw * 8;
  4242. addr += ndw * incr;
  4243. count -= ndw;
  4244. }
  4245. }
  4246. while (ib->length_dw & 0x7)
  4247. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  4248. }
  4249. }
  4250. /**
  4251. * cik_dma_vm_flush - cik vm flush using sDMA
  4252. *
  4253. * @rdev: radeon_device pointer
  4254. *
  4255. * Update the page table base and flush the VM TLB
  4256. * using sDMA (CIK).
  4257. */
  4258. void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4259. {
  4260. struct radeon_ring *ring = &rdev->ring[ridx];
  4261. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  4262. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  4263. u32 ref_and_mask;
  4264. if (vm == NULL)
  4265. return;
  4266. if (ridx == R600_RING_TYPE_DMA_INDEX)
  4267. ref_and_mask = SDMA0;
  4268. else
  4269. ref_and_mask = SDMA1;
  4270. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4271. if (vm->id < 8) {
  4272. radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4273. } else {
  4274. radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4275. }
  4276. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4277. /* update SH_MEM_* regs */
  4278. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4279. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4280. radeon_ring_write(ring, VMID(vm->id));
  4281. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4282. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4283. radeon_ring_write(ring, 0);
  4284. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4285. radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
  4286. radeon_ring_write(ring, 0);
  4287. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4288. radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
  4289. radeon_ring_write(ring, 1);
  4290. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4291. radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
  4292. radeon_ring_write(ring, 0);
  4293. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4294. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4295. radeon_ring_write(ring, VMID(0));
  4296. /* flush HDP */
  4297. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  4298. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  4299. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  4300. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  4301. radeon_ring_write(ring, ref_and_mask); /* MASK */
  4302. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  4303. /* flush TLB */
  4304. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4305. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4306. radeon_ring_write(ring, 1 << vm->id);
  4307. }
  4308. /*
  4309. * RLC
  4310. * The RLC is a multi-purpose microengine that handles a
  4311. * variety of functions, the most important of which is
  4312. * the interrupt controller.
  4313. */
  4314. /**
  4315. * cik_rlc_stop - stop the RLC ME
  4316. *
  4317. * @rdev: radeon_device pointer
  4318. *
  4319. * Halt the RLC ME (MicroEngine) (CIK).
  4320. */
  4321. static void cik_rlc_stop(struct radeon_device *rdev)
  4322. {
  4323. int i, j, k;
  4324. u32 mask, tmp;
  4325. tmp = RREG32(CP_INT_CNTL_RING0);
  4326. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4327. WREG32(CP_INT_CNTL_RING0, tmp);
  4328. RREG32(CB_CGTT_SCLK_CTRL);
  4329. RREG32(CB_CGTT_SCLK_CTRL);
  4330. RREG32(CB_CGTT_SCLK_CTRL);
  4331. RREG32(CB_CGTT_SCLK_CTRL);
  4332. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4333. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4334. WREG32(RLC_CNTL, 0);
  4335. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4336. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4337. cik_select_se_sh(rdev, i, j);
  4338. for (k = 0; k < rdev->usec_timeout; k++) {
  4339. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4340. break;
  4341. udelay(1);
  4342. }
  4343. }
  4344. }
  4345. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4346. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4347. for (k = 0; k < rdev->usec_timeout; k++) {
  4348. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4349. break;
  4350. udelay(1);
  4351. }
  4352. }
  4353. /**
  4354. * cik_rlc_start - start the RLC ME
  4355. *
  4356. * @rdev: radeon_device pointer
  4357. *
  4358. * Unhalt the RLC ME (MicroEngine) (CIK).
  4359. */
  4360. static void cik_rlc_start(struct radeon_device *rdev)
  4361. {
  4362. u32 tmp;
  4363. WREG32(RLC_CNTL, RLC_ENABLE);
  4364. tmp = RREG32(CP_INT_CNTL_RING0);
  4365. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4366. WREG32(CP_INT_CNTL_RING0, tmp);
  4367. udelay(50);
  4368. }
  4369. /**
  4370. * cik_rlc_resume - setup the RLC hw
  4371. *
  4372. * @rdev: radeon_device pointer
  4373. *
  4374. * Initialize the RLC registers, load the ucode,
  4375. * and start the RLC (CIK).
  4376. * Returns 0 for success, -EINVAL if the ucode is not available.
  4377. */
  4378. static int cik_rlc_resume(struct radeon_device *rdev)
  4379. {
  4380. u32 i, size;
  4381. u32 clear_state_info[3];
  4382. const __be32 *fw_data;
  4383. if (!rdev->rlc_fw)
  4384. return -EINVAL;
  4385. switch (rdev->family) {
  4386. case CHIP_BONAIRE:
  4387. default:
  4388. size = BONAIRE_RLC_UCODE_SIZE;
  4389. break;
  4390. case CHIP_KAVERI:
  4391. size = KV_RLC_UCODE_SIZE;
  4392. break;
  4393. case CHIP_KABINI:
  4394. size = KB_RLC_UCODE_SIZE;
  4395. break;
  4396. }
  4397. cik_rlc_stop(rdev);
  4398. WREG32(GRBM_SOFT_RESET, SOFT_RESET_RLC);
  4399. RREG32(GRBM_SOFT_RESET);
  4400. udelay(50);
  4401. WREG32(GRBM_SOFT_RESET, 0);
  4402. RREG32(GRBM_SOFT_RESET);
  4403. udelay(50);
  4404. WREG32(RLC_LB_CNTR_INIT, 0);
  4405. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4406. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4407. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4408. WREG32(RLC_LB_PARAMS, 0x00600408);
  4409. WREG32(RLC_LB_CNTL, 0x80000004);
  4410. WREG32(RLC_MC_CNTL, 0);
  4411. WREG32(RLC_UCODE_CNTL, 0);
  4412. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4413. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4414. for (i = 0; i < size; i++)
  4415. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4416. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4417. /* XXX */
  4418. clear_state_info[0] = 0;//upper_32_bits(rdev->rlc.save_restore_gpu_addr);
  4419. clear_state_info[1] = 0;//rdev->rlc.save_restore_gpu_addr;
  4420. clear_state_info[2] = 0;//cik_default_size;
  4421. WREG32(RLC_GPM_SCRATCH_ADDR, 0x3d);
  4422. for (i = 0; i < 3; i++)
  4423. WREG32(RLC_GPM_SCRATCH_DATA, clear_state_info[i]);
  4424. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4425. cik_rlc_start(rdev);
  4426. return 0;
  4427. }
  4428. /*
  4429. * Interrupts
  4430. * Starting with r6xx, interrupts are handled via a ring buffer.
  4431. * Ring buffers are areas of GPU accessible memory that the GPU
  4432. * writes interrupt vectors into and the host reads vectors out of.
  4433. * There is a rptr (read pointer) that determines where the
  4434. * host is currently reading, and a wptr (write pointer)
  4435. * which determines where the GPU has written. When the
  4436. * pointers are equal, the ring is idle. When the GPU
  4437. * writes vectors to the ring buffer, it increments the
  4438. * wptr. When there is an interrupt, the host then starts
  4439. * fetching commands and processing them until the pointers are
  4440. * equal again at which point it updates the rptr.
  4441. */
  4442. /**
  4443. * cik_enable_interrupts - Enable the interrupt ring buffer
  4444. *
  4445. * @rdev: radeon_device pointer
  4446. *
  4447. * Enable the interrupt ring buffer (CIK).
  4448. */
  4449. static void cik_enable_interrupts(struct radeon_device *rdev)
  4450. {
  4451. u32 ih_cntl = RREG32(IH_CNTL);
  4452. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  4453. ih_cntl |= ENABLE_INTR;
  4454. ih_rb_cntl |= IH_RB_ENABLE;
  4455. WREG32(IH_CNTL, ih_cntl);
  4456. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4457. rdev->ih.enabled = true;
  4458. }
  4459. /**
  4460. * cik_disable_interrupts - Disable the interrupt ring buffer
  4461. *
  4462. * @rdev: radeon_device pointer
  4463. *
  4464. * Disable the interrupt ring buffer (CIK).
  4465. */
  4466. static void cik_disable_interrupts(struct radeon_device *rdev)
  4467. {
  4468. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  4469. u32 ih_cntl = RREG32(IH_CNTL);
  4470. ih_rb_cntl &= ~IH_RB_ENABLE;
  4471. ih_cntl &= ~ENABLE_INTR;
  4472. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4473. WREG32(IH_CNTL, ih_cntl);
  4474. /* set rptr, wptr to 0 */
  4475. WREG32(IH_RB_RPTR, 0);
  4476. WREG32(IH_RB_WPTR, 0);
  4477. rdev->ih.enabled = false;
  4478. rdev->ih.rptr = 0;
  4479. }
  4480. /**
  4481. * cik_disable_interrupt_state - Disable all interrupt sources
  4482. *
  4483. * @rdev: radeon_device pointer
  4484. *
  4485. * Clear all interrupt enable bits used by the driver (CIK).
  4486. */
  4487. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  4488. {
  4489. u32 tmp;
  4490. /* gfx ring */
  4491. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4492. /* sdma */
  4493. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4494. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4495. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4496. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4497. /* compute queues */
  4498. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  4499. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  4500. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  4501. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  4502. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  4503. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  4504. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  4505. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  4506. /* grbm */
  4507. WREG32(GRBM_INT_CNTL, 0);
  4508. /* vline/vblank, etc. */
  4509. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  4510. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  4511. if (rdev->num_crtc >= 4) {
  4512. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  4513. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  4514. }
  4515. if (rdev->num_crtc >= 6) {
  4516. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  4517. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  4518. }
  4519. /* dac hotplug */
  4520. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  4521. /* digital hotplug */
  4522. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4523. WREG32(DC_HPD1_INT_CONTROL, tmp);
  4524. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4525. WREG32(DC_HPD2_INT_CONTROL, tmp);
  4526. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4527. WREG32(DC_HPD3_INT_CONTROL, tmp);
  4528. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4529. WREG32(DC_HPD4_INT_CONTROL, tmp);
  4530. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4531. WREG32(DC_HPD5_INT_CONTROL, tmp);
  4532. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4533. WREG32(DC_HPD6_INT_CONTROL, tmp);
  4534. }
  4535. /**
  4536. * cik_irq_init - init and enable the interrupt ring
  4537. *
  4538. * @rdev: radeon_device pointer
  4539. *
  4540. * Allocate a ring buffer for the interrupt controller,
  4541. * enable the RLC, disable interrupts, enable the IH
  4542. * ring buffer and enable it (CIK).
  4543. * Called at device load and reume.
  4544. * Returns 0 for success, errors for failure.
  4545. */
  4546. static int cik_irq_init(struct radeon_device *rdev)
  4547. {
  4548. int ret = 0;
  4549. int rb_bufsz;
  4550. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  4551. /* allocate ring */
  4552. ret = r600_ih_ring_alloc(rdev);
  4553. if (ret)
  4554. return ret;
  4555. /* disable irqs */
  4556. cik_disable_interrupts(rdev);
  4557. /* init rlc */
  4558. ret = cik_rlc_resume(rdev);
  4559. if (ret) {
  4560. r600_ih_ring_fini(rdev);
  4561. return ret;
  4562. }
  4563. /* setup interrupt control */
  4564. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  4565. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  4566. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  4567. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  4568. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  4569. */
  4570. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  4571. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  4572. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  4573. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  4574. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  4575. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  4576. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  4577. IH_WPTR_OVERFLOW_CLEAR |
  4578. (rb_bufsz << 1));
  4579. if (rdev->wb.enabled)
  4580. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  4581. /* set the writeback address whether it's enabled or not */
  4582. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  4583. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  4584. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4585. /* set rptr, wptr to 0 */
  4586. WREG32(IH_RB_RPTR, 0);
  4587. WREG32(IH_RB_WPTR, 0);
  4588. /* Default settings for IH_CNTL (disabled at first) */
  4589. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  4590. /* RPTR_REARM only works if msi's are enabled */
  4591. if (rdev->msi_enabled)
  4592. ih_cntl |= RPTR_REARM;
  4593. WREG32(IH_CNTL, ih_cntl);
  4594. /* force the active interrupt state to all disabled */
  4595. cik_disable_interrupt_state(rdev);
  4596. pci_set_master(rdev->pdev);
  4597. /* enable irqs */
  4598. cik_enable_interrupts(rdev);
  4599. return ret;
  4600. }
  4601. /**
  4602. * cik_irq_set - enable/disable interrupt sources
  4603. *
  4604. * @rdev: radeon_device pointer
  4605. *
  4606. * Enable interrupt sources on the GPU (vblanks, hpd,
  4607. * etc.) (CIK).
  4608. * Returns 0 for success, errors for failure.
  4609. */
  4610. int cik_irq_set(struct radeon_device *rdev)
  4611. {
  4612. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
  4613. PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  4614. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  4615. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  4616. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  4617. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  4618. u32 grbm_int_cntl = 0;
  4619. u32 dma_cntl, dma_cntl1;
  4620. if (!rdev->irq.installed) {
  4621. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  4622. return -EINVAL;
  4623. }
  4624. /* don't enable anything if the ih is disabled */
  4625. if (!rdev->ih.enabled) {
  4626. cik_disable_interrupts(rdev);
  4627. /* force the active interrupt state to all disabled */
  4628. cik_disable_interrupt_state(rdev);
  4629. return 0;
  4630. }
  4631. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4632. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4633. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4634. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4635. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4636. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4637. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4638. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4639. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4640. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4641. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4642. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4643. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4644. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4645. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4646. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4647. /* enable CP interrupts on all rings */
  4648. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  4649. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  4650. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  4651. }
  4652. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  4653. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  4654. DRM_DEBUG("si_irq_set: sw int cp1\n");
  4655. if (ring->me == 1) {
  4656. switch (ring->pipe) {
  4657. case 0:
  4658. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  4659. break;
  4660. case 1:
  4661. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  4662. break;
  4663. case 2:
  4664. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4665. break;
  4666. case 3:
  4667. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4668. break;
  4669. default:
  4670. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  4671. break;
  4672. }
  4673. } else if (ring->me == 2) {
  4674. switch (ring->pipe) {
  4675. case 0:
  4676. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  4677. break;
  4678. case 1:
  4679. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  4680. break;
  4681. case 2:
  4682. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4683. break;
  4684. case 3:
  4685. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4686. break;
  4687. default:
  4688. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  4689. break;
  4690. }
  4691. } else {
  4692. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  4693. }
  4694. }
  4695. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  4696. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  4697. DRM_DEBUG("si_irq_set: sw int cp2\n");
  4698. if (ring->me == 1) {
  4699. switch (ring->pipe) {
  4700. case 0:
  4701. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  4702. break;
  4703. case 1:
  4704. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  4705. break;
  4706. case 2:
  4707. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4708. break;
  4709. case 3:
  4710. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4711. break;
  4712. default:
  4713. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  4714. break;
  4715. }
  4716. } else if (ring->me == 2) {
  4717. switch (ring->pipe) {
  4718. case 0:
  4719. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  4720. break;
  4721. case 1:
  4722. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  4723. break;
  4724. case 2:
  4725. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4726. break;
  4727. case 3:
  4728. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4729. break;
  4730. default:
  4731. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  4732. break;
  4733. }
  4734. } else {
  4735. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  4736. }
  4737. }
  4738. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  4739. DRM_DEBUG("cik_irq_set: sw int dma\n");
  4740. dma_cntl |= TRAP_ENABLE;
  4741. }
  4742. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  4743. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  4744. dma_cntl1 |= TRAP_ENABLE;
  4745. }
  4746. if (rdev->irq.crtc_vblank_int[0] ||
  4747. atomic_read(&rdev->irq.pflip[0])) {
  4748. DRM_DEBUG("cik_irq_set: vblank 0\n");
  4749. crtc1 |= VBLANK_INTERRUPT_MASK;
  4750. }
  4751. if (rdev->irq.crtc_vblank_int[1] ||
  4752. atomic_read(&rdev->irq.pflip[1])) {
  4753. DRM_DEBUG("cik_irq_set: vblank 1\n");
  4754. crtc2 |= VBLANK_INTERRUPT_MASK;
  4755. }
  4756. if (rdev->irq.crtc_vblank_int[2] ||
  4757. atomic_read(&rdev->irq.pflip[2])) {
  4758. DRM_DEBUG("cik_irq_set: vblank 2\n");
  4759. crtc3 |= VBLANK_INTERRUPT_MASK;
  4760. }
  4761. if (rdev->irq.crtc_vblank_int[3] ||
  4762. atomic_read(&rdev->irq.pflip[3])) {
  4763. DRM_DEBUG("cik_irq_set: vblank 3\n");
  4764. crtc4 |= VBLANK_INTERRUPT_MASK;
  4765. }
  4766. if (rdev->irq.crtc_vblank_int[4] ||
  4767. atomic_read(&rdev->irq.pflip[4])) {
  4768. DRM_DEBUG("cik_irq_set: vblank 4\n");
  4769. crtc5 |= VBLANK_INTERRUPT_MASK;
  4770. }
  4771. if (rdev->irq.crtc_vblank_int[5] ||
  4772. atomic_read(&rdev->irq.pflip[5])) {
  4773. DRM_DEBUG("cik_irq_set: vblank 5\n");
  4774. crtc6 |= VBLANK_INTERRUPT_MASK;
  4775. }
  4776. if (rdev->irq.hpd[0]) {
  4777. DRM_DEBUG("cik_irq_set: hpd 1\n");
  4778. hpd1 |= DC_HPDx_INT_EN;
  4779. }
  4780. if (rdev->irq.hpd[1]) {
  4781. DRM_DEBUG("cik_irq_set: hpd 2\n");
  4782. hpd2 |= DC_HPDx_INT_EN;
  4783. }
  4784. if (rdev->irq.hpd[2]) {
  4785. DRM_DEBUG("cik_irq_set: hpd 3\n");
  4786. hpd3 |= DC_HPDx_INT_EN;
  4787. }
  4788. if (rdev->irq.hpd[3]) {
  4789. DRM_DEBUG("cik_irq_set: hpd 4\n");
  4790. hpd4 |= DC_HPDx_INT_EN;
  4791. }
  4792. if (rdev->irq.hpd[4]) {
  4793. DRM_DEBUG("cik_irq_set: hpd 5\n");
  4794. hpd5 |= DC_HPDx_INT_EN;
  4795. }
  4796. if (rdev->irq.hpd[5]) {
  4797. DRM_DEBUG("cik_irq_set: hpd 6\n");
  4798. hpd6 |= DC_HPDx_INT_EN;
  4799. }
  4800. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  4801. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  4802. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  4803. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  4804. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  4805. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  4806. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  4807. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  4808. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  4809. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  4810. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  4811. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  4812. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  4813. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  4814. if (rdev->num_crtc >= 4) {
  4815. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  4816. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  4817. }
  4818. if (rdev->num_crtc >= 6) {
  4819. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  4820. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  4821. }
  4822. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  4823. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  4824. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  4825. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  4826. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  4827. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  4828. return 0;
  4829. }
  4830. /**
  4831. * cik_irq_ack - ack interrupt sources
  4832. *
  4833. * @rdev: radeon_device pointer
  4834. *
  4835. * Ack interrupt sources on the GPU (vblanks, hpd,
  4836. * etc.) (CIK). Certain interrupts sources are sw
  4837. * generated and do not require an explicit ack.
  4838. */
  4839. static inline void cik_irq_ack(struct radeon_device *rdev)
  4840. {
  4841. u32 tmp;
  4842. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  4843. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  4844. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  4845. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  4846. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  4847. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  4848. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  4849. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  4850. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  4851. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  4852. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  4853. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  4854. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  4855. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  4856. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  4857. if (rdev->num_crtc >= 4) {
  4858. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  4859. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  4860. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  4861. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  4862. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  4863. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  4864. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  4865. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  4866. }
  4867. if (rdev->num_crtc >= 6) {
  4868. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  4869. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  4870. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  4871. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  4872. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  4873. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  4874. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  4875. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  4876. }
  4877. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  4878. tmp = RREG32(DC_HPD1_INT_CONTROL);
  4879. tmp |= DC_HPDx_INT_ACK;
  4880. WREG32(DC_HPD1_INT_CONTROL, tmp);
  4881. }
  4882. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  4883. tmp = RREG32(DC_HPD2_INT_CONTROL);
  4884. tmp |= DC_HPDx_INT_ACK;
  4885. WREG32(DC_HPD2_INT_CONTROL, tmp);
  4886. }
  4887. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  4888. tmp = RREG32(DC_HPD3_INT_CONTROL);
  4889. tmp |= DC_HPDx_INT_ACK;
  4890. WREG32(DC_HPD3_INT_CONTROL, tmp);
  4891. }
  4892. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  4893. tmp = RREG32(DC_HPD4_INT_CONTROL);
  4894. tmp |= DC_HPDx_INT_ACK;
  4895. WREG32(DC_HPD4_INT_CONTROL, tmp);
  4896. }
  4897. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  4898. tmp = RREG32(DC_HPD5_INT_CONTROL);
  4899. tmp |= DC_HPDx_INT_ACK;
  4900. WREG32(DC_HPD5_INT_CONTROL, tmp);
  4901. }
  4902. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  4903. tmp = RREG32(DC_HPD5_INT_CONTROL);
  4904. tmp |= DC_HPDx_INT_ACK;
  4905. WREG32(DC_HPD6_INT_CONTROL, tmp);
  4906. }
  4907. }
  4908. /**
  4909. * cik_irq_disable - disable interrupts
  4910. *
  4911. * @rdev: radeon_device pointer
  4912. *
  4913. * Disable interrupts on the hw (CIK).
  4914. */
  4915. static void cik_irq_disable(struct radeon_device *rdev)
  4916. {
  4917. cik_disable_interrupts(rdev);
  4918. /* Wait and acknowledge irq */
  4919. mdelay(1);
  4920. cik_irq_ack(rdev);
  4921. cik_disable_interrupt_state(rdev);
  4922. }
  4923. /**
  4924. * cik_irq_disable - disable interrupts for suspend
  4925. *
  4926. * @rdev: radeon_device pointer
  4927. *
  4928. * Disable interrupts and stop the RLC (CIK).
  4929. * Used for suspend.
  4930. */
  4931. static void cik_irq_suspend(struct radeon_device *rdev)
  4932. {
  4933. cik_irq_disable(rdev);
  4934. cik_rlc_stop(rdev);
  4935. }
  4936. /**
  4937. * cik_irq_fini - tear down interrupt support
  4938. *
  4939. * @rdev: radeon_device pointer
  4940. *
  4941. * Disable interrupts on the hw and free the IH ring
  4942. * buffer (CIK).
  4943. * Used for driver unload.
  4944. */
  4945. static void cik_irq_fini(struct radeon_device *rdev)
  4946. {
  4947. cik_irq_suspend(rdev);
  4948. r600_ih_ring_fini(rdev);
  4949. }
  4950. /**
  4951. * cik_get_ih_wptr - get the IH ring buffer wptr
  4952. *
  4953. * @rdev: radeon_device pointer
  4954. *
  4955. * Get the IH ring buffer wptr from either the register
  4956. * or the writeback memory buffer (CIK). Also check for
  4957. * ring buffer overflow and deal with it.
  4958. * Used by cik_irq_process().
  4959. * Returns the value of the wptr.
  4960. */
  4961. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  4962. {
  4963. u32 wptr, tmp;
  4964. if (rdev->wb.enabled)
  4965. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  4966. else
  4967. wptr = RREG32(IH_RB_WPTR);
  4968. if (wptr & RB_OVERFLOW) {
  4969. /* When a ring buffer overflow happen start parsing interrupt
  4970. * from the last not overwritten vector (wptr + 16). Hopefully
  4971. * this should allow us to catchup.
  4972. */
  4973. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  4974. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  4975. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  4976. tmp = RREG32(IH_RB_CNTL);
  4977. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  4978. WREG32(IH_RB_CNTL, tmp);
  4979. }
  4980. return (wptr & rdev->ih.ptr_mask);
  4981. }
  4982. /* CIK IV Ring
  4983. * Each IV ring entry is 128 bits:
  4984. * [7:0] - interrupt source id
  4985. * [31:8] - reserved
  4986. * [59:32] - interrupt source data
  4987. * [63:60] - reserved
  4988. * [71:64] - RINGID
  4989. * CP:
  4990. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  4991. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  4992. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  4993. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  4994. * PIPE_ID - ME0 0=3D
  4995. * - ME1&2 compute dispatcher (4 pipes each)
  4996. * SDMA:
  4997. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  4998. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  4999. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  5000. * [79:72] - VMID
  5001. * [95:80] - PASID
  5002. * [127:96] - reserved
  5003. */
  5004. /**
  5005. * cik_irq_process - interrupt handler
  5006. *
  5007. * @rdev: radeon_device pointer
  5008. *
  5009. * Interrupt hander (CIK). Walk the IH ring,
  5010. * ack interrupts and schedule work to handle
  5011. * interrupt events.
  5012. * Returns irq process return code.
  5013. */
  5014. int cik_irq_process(struct radeon_device *rdev)
  5015. {
  5016. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5017. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5018. u32 wptr;
  5019. u32 rptr;
  5020. u32 src_id, src_data, ring_id;
  5021. u8 me_id, pipe_id, queue_id;
  5022. u32 ring_index;
  5023. bool queue_hotplug = false;
  5024. bool queue_reset = false;
  5025. u32 addr, status, mc_client;
  5026. if (!rdev->ih.enabled || rdev->shutdown)
  5027. return IRQ_NONE;
  5028. wptr = cik_get_ih_wptr(rdev);
  5029. restart_ih:
  5030. /* is somebody else already processing irqs? */
  5031. if (atomic_xchg(&rdev->ih.lock, 1))
  5032. return IRQ_NONE;
  5033. rptr = rdev->ih.rptr;
  5034. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5035. /* Order reading of wptr vs. reading of IH ring data */
  5036. rmb();
  5037. /* display interrupts */
  5038. cik_irq_ack(rdev);
  5039. while (rptr != wptr) {
  5040. /* wptr/rptr are in bytes! */
  5041. ring_index = rptr / 4;
  5042. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5043. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5044. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5045. switch (src_id) {
  5046. case 1: /* D1 vblank/vline */
  5047. switch (src_data) {
  5048. case 0: /* D1 vblank */
  5049. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5050. if (rdev->irq.crtc_vblank_int[0]) {
  5051. drm_handle_vblank(rdev->ddev, 0);
  5052. rdev->pm.vblank_sync = true;
  5053. wake_up(&rdev->irq.vblank_queue);
  5054. }
  5055. if (atomic_read(&rdev->irq.pflip[0]))
  5056. radeon_crtc_handle_flip(rdev, 0);
  5057. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5058. DRM_DEBUG("IH: D1 vblank\n");
  5059. }
  5060. break;
  5061. case 1: /* D1 vline */
  5062. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  5063. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5064. DRM_DEBUG("IH: D1 vline\n");
  5065. }
  5066. break;
  5067. default:
  5068. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5069. break;
  5070. }
  5071. break;
  5072. case 2: /* D2 vblank/vline */
  5073. switch (src_data) {
  5074. case 0: /* D2 vblank */
  5075. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  5076. if (rdev->irq.crtc_vblank_int[1]) {
  5077. drm_handle_vblank(rdev->ddev, 1);
  5078. rdev->pm.vblank_sync = true;
  5079. wake_up(&rdev->irq.vblank_queue);
  5080. }
  5081. if (atomic_read(&rdev->irq.pflip[1]))
  5082. radeon_crtc_handle_flip(rdev, 1);
  5083. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  5084. DRM_DEBUG("IH: D2 vblank\n");
  5085. }
  5086. break;
  5087. case 1: /* D2 vline */
  5088. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  5089. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  5090. DRM_DEBUG("IH: D2 vline\n");
  5091. }
  5092. break;
  5093. default:
  5094. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5095. break;
  5096. }
  5097. break;
  5098. case 3: /* D3 vblank/vline */
  5099. switch (src_data) {
  5100. case 0: /* D3 vblank */
  5101. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  5102. if (rdev->irq.crtc_vblank_int[2]) {
  5103. drm_handle_vblank(rdev->ddev, 2);
  5104. rdev->pm.vblank_sync = true;
  5105. wake_up(&rdev->irq.vblank_queue);
  5106. }
  5107. if (atomic_read(&rdev->irq.pflip[2]))
  5108. radeon_crtc_handle_flip(rdev, 2);
  5109. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  5110. DRM_DEBUG("IH: D3 vblank\n");
  5111. }
  5112. break;
  5113. case 1: /* D3 vline */
  5114. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  5115. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  5116. DRM_DEBUG("IH: D3 vline\n");
  5117. }
  5118. break;
  5119. default:
  5120. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5121. break;
  5122. }
  5123. break;
  5124. case 4: /* D4 vblank/vline */
  5125. switch (src_data) {
  5126. case 0: /* D4 vblank */
  5127. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  5128. if (rdev->irq.crtc_vblank_int[3]) {
  5129. drm_handle_vblank(rdev->ddev, 3);
  5130. rdev->pm.vblank_sync = true;
  5131. wake_up(&rdev->irq.vblank_queue);
  5132. }
  5133. if (atomic_read(&rdev->irq.pflip[3]))
  5134. radeon_crtc_handle_flip(rdev, 3);
  5135. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  5136. DRM_DEBUG("IH: D4 vblank\n");
  5137. }
  5138. break;
  5139. case 1: /* D4 vline */
  5140. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  5141. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  5142. DRM_DEBUG("IH: D4 vline\n");
  5143. }
  5144. break;
  5145. default:
  5146. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5147. break;
  5148. }
  5149. break;
  5150. case 5: /* D5 vblank/vline */
  5151. switch (src_data) {
  5152. case 0: /* D5 vblank */
  5153. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  5154. if (rdev->irq.crtc_vblank_int[4]) {
  5155. drm_handle_vblank(rdev->ddev, 4);
  5156. rdev->pm.vblank_sync = true;
  5157. wake_up(&rdev->irq.vblank_queue);
  5158. }
  5159. if (atomic_read(&rdev->irq.pflip[4]))
  5160. radeon_crtc_handle_flip(rdev, 4);
  5161. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  5162. DRM_DEBUG("IH: D5 vblank\n");
  5163. }
  5164. break;
  5165. case 1: /* D5 vline */
  5166. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  5167. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  5168. DRM_DEBUG("IH: D5 vline\n");
  5169. }
  5170. break;
  5171. default:
  5172. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5173. break;
  5174. }
  5175. break;
  5176. case 6: /* D6 vblank/vline */
  5177. switch (src_data) {
  5178. case 0: /* D6 vblank */
  5179. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  5180. if (rdev->irq.crtc_vblank_int[5]) {
  5181. drm_handle_vblank(rdev->ddev, 5);
  5182. rdev->pm.vblank_sync = true;
  5183. wake_up(&rdev->irq.vblank_queue);
  5184. }
  5185. if (atomic_read(&rdev->irq.pflip[5]))
  5186. radeon_crtc_handle_flip(rdev, 5);
  5187. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  5188. DRM_DEBUG("IH: D6 vblank\n");
  5189. }
  5190. break;
  5191. case 1: /* D6 vline */
  5192. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  5193. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  5194. DRM_DEBUG("IH: D6 vline\n");
  5195. }
  5196. break;
  5197. default:
  5198. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5199. break;
  5200. }
  5201. break;
  5202. case 42: /* HPD hotplug */
  5203. switch (src_data) {
  5204. case 0:
  5205. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5206. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  5207. queue_hotplug = true;
  5208. DRM_DEBUG("IH: HPD1\n");
  5209. }
  5210. break;
  5211. case 1:
  5212. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  5213. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  5214. queue_hotplug = true;
  5215. DRM_DEBUG("IH: HPD2\n");
  5216. }
  5217. break;
  5218. case 2:
  5219. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5220. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  5221. queue_hotplug = true;
  5222. DRM_DEBUG("IH: HPD3\n");
  5223. }
  5224. break;
  5225. case 3:
  5226. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5227. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  5228. queue_hotplug = true;
  5229. DRM_DEBUG("IH: HPD4\n");
  5230. }
  5231. break;
  5232. case 4:
  5233. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5234. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  5235. queue_hotplug = true;
  5236. DRM_DEBUG("IH: HPD5\n");
  5237. }
  5238. break;
  5239. case 5:
  5240. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5241. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  5242. queue_hotplug = true;
  5243. DRM_DEBUG("IH: HPD6\n");
  5244. }
  5245. break;
  5246. default:
  5247. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5248. break;
  5249. }
  5250. break;
  5251. case 146:
  5252. case 147:
  5253. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  5254. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  5255. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  5256. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  5257. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  5258. addr);
  5259. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  5260. status);
  5261. cik_vm_decode_fault(rdev, status, addr, mc_client);
  5262. /* reset addr and status */
  5263. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  5264. break;
  5265. case 176: /* GFX RB CP_INT */
  5266. case 177: /* GFX IB CP_INT */
  5267. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5268. break;
  5269. case 181: /* CP EOP event */
  5270. DRM_DEBUG("IH: CP EOP\n");
  5271. /* XXX check the bitfield order! */
  5272. me_id = (ring_id & 0x60) >> 5;
  5273. pipe_id = (ring_id & 0x18) >> 3;
  5274. queue_id = (ring_id & 0x7) >> 0;
  5275. switch (me_id) {
  5276. case 0:
  5277. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5278. break;
  5279. case 1:
  5280. case 2:
  5281. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  5282. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5283. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  5284. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5285. break;
  5286. }
  5287. break;
  5288. case 184: /* CP Privileged reg access */
  5289. DRM_ERROR("Illegal register access in command stream\n");
  5290. /* XXX check the bitfield order! */
  5291. me_id = (ring_id & 0x60) >> 5;
  5292. pipe_id = (ring_id & 0x18) >> 3;
  5293. queue_id = (ring_id & 0x7) >> 0;
  5294. switch (me_id) {
  5295. case 0:
  5296. /* This results in a full GPU reset, but all we need to do is soft
  5297. * reset the CP for gfx
  5298. */
  5299. queue_reset = true;
  5300. break;
  5301. case 1:
  5302. /* XXX compute */
  5303. queue_reset = true;
  5304. break;
  5305. case 2:
  5306. /* XXX compute */
  5307. queue_reset = true;
  5308. break;
  5309. }
  5310. break;
  5311. case 185: /* CP Privileged inst */
  5312. DRM_ERROR("Illegal instruction in command stream\n");
  5313. /* XXX check the bitfield order! */
  5314. me_id = (ring_id & 0x60) >> 5;
  5315. pipe_id = (ring_id & 0x18) >> 3;
  5316. queue_id = (ring_id & 0x7) >> 0;
  5317. switch (me_id) {
  5318. case 0:
  5319. /* This results in a full GPU reset, but all we need to do is soft
  5320. * reset the CP for gfx
  5321. */
  5322. queue_reset = true;
  5323. break;
  5324. case 1:
  5325. /* XXX compute */
  5326. queue_reset = true;
  5327. break;
  5328. case 2:
  5329. /* XXX compute */
  5330. queue_reset = true;
  5331. break;
  5332. }
  5333. break;
  5334. case 224: /* SDMA trap event */
  5335. /* XXX check the bitfield order! */
  5336. me_id = (ring_id & 0x3) >> 0;
  5337. queue_id = (ring_id & 0xc) >> 2;
  5338. DRM_DEBUG("IH: SDMA trap\n");
  5339. switch (me_id) {
  5340. case 0:
  5341. switch (queue_id) {
  5342. case 0:
  5343. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  5344. break;
  5345. case 1:
  5346. /* XXX compute */
  5347. break;
  5348. case 2:
  5349. /* XXX compute */
  5350. break;
  5351. }
  5352. break;
  5353. case 1:
  5354. switch (queue_id) {
  5355. case 0:
  5356. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5357. break;
  5358. case 1:
  5359. /* XXX compute */
  5360. break;
  5361. case 2:
  5362. /* XXX compute */
  5363. break;
  5364. }
  5365. break;
  5366. }
  5367. break;
  5368. case 241: /* SDMA Privileged inst */
  5369. case 247: /* SDMA Privileged inst */
  5370. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  5371. /* XXX check the bitfield order! */
  5372. me_id = (ring_id & 0x3) >> 0;
  5373. queue_id = (ring_id & 0xc) >> 2;
  5374. switch (me_id) {
  5375. case 0:
  5376. switch (queue_id) {
  5377. case 0:
  5378. queue_reset = true;
  5379. break;
  5380. case 1:
  5381. /* XXX compute */
  5382. queue_reset = true;
  5383. break;
  5384. case 2:
  5385. /* XXX compute */
  5386. queue_reset = true;
  5387. break;
  5388. }
  5389. break;
  5390. case 1:
  5391. switch (queue_id) {
  5392. case 0:
  5393. queue_reset = true;
  5394. break;
  5395. case 1:
  5396. /* XXX compute */
  5397. queue_reset = true;
  5398. break;
  5399. case 2:
  5400. /* XXX compute */
  5401. queue_reset = true;
  5402. break;
  5403. }
  5404. break;
  5405. }
  5406. break;
  5407. case 233: /* GUI IDLE */
  5408. DRM_DEBUG("IH: GUI idle\n");
  5409. break;
  5410. default:
  5411. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5412. break;
  5413. }
  5414. /* wptr/rptr are in bytes! */
  5415. rptr += 16;
  5416. rptr &= rdev->ih.ptr_mask;
  5417. }
  5418. if (queue_hotplug)
  5419. schedule_work(&rdev->hotplug_work);
  5420. if (queue_reset)
  5421. schedule_work(&rdev->reset_work);
  5422. rdev->ih.rptr = rptr;
  5423. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  5424. atomic_set(&rdev->ih.lock, 0);
  5425. /* make sure wptr hasn't changed while processing */
  5426. wptr = cik_get_ih_wptr(rdev);
  5427. if (wptr != rptr)
  5428. goto restart_ih;
  5429. return IRQ_HANDLED;
  5430. }
  5431. /*
  5432. * startup/shutdown callbacks
  5433. */
  5434. /**
  5435. * cik_startup - program the asic to a functional state
  5436. *
  5437. * @rdev: radeon_device pointer
  5438. *
  5439. * Programs the asic to a functional state (CIK).
  5440. * Called by cik_init() and cik_resume().
  5441. * Returns 0 for success, error for failure.
  5442. */
  5443. static int cik_startup(struct radeon_device *rdev)
  5444. {
  5445. struct radeon_ring *ring;
  5446. int r;
  5447. if (rdev->flags & RADEON_IS_IGP) {
  5448. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  5449. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  5450. r = cik_init_microcode(rdev);
  5451. if (r) {
  5452. DRM_ERROR("Failed to load firmware!\n");
  5453. return r;
  5454. }
  5455. }
  5456. } else {
  5457. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  5458. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  5459. !rdev->mc_fw) {
  5460. r = cik_init_microcode(rdev);
  5461. if (r) {
  5462. DRM_ERROR("Failed to load firmware!\n");
  5463. return r;
  5464. }
  5465. }
  5466. r = ci_mc_load_microcode(rdev);
  5467. if (r) {
  5468. DRM_ERROR("Failed to load MC firmware!\n");
  5469. return r;
  5470. }
  5471. }
  5472. r = r600_vram_scratch_init(rdev);
  5473. if (r)
  5474. return r;
  5475. cik_mc_program(rdev);
  5476. r = cik_pcie_gart_enable(rdev);
  5477. if (r)
  5478. return r;
  5479. cik_gpu_init(rdev);
  5480. /* allocate rlc buffers */
  5481. r = si_rlc_init(rdev);
  5482. if (r) {
  5483. DRM_ERROR("Failed to init rlc BOs!\n");
  5484. return r;
  5485. }
  5486. /* allocate wb buffer */
  5487. r = radeon_wb_init(rdev);
  5488. if (r)
  5489. return r;
  5490. /* allocate mec buffers */
  5491. r = cik_mec_init(rdev);
  5492. if (r) {
  5493. DRM_ERROR("Failed to init MEC BOs!\n");
  5494. return r;
  5495. }
  5496. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5497. if (r) {
  5498. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5499. return r;
  5500. }
  5501. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5502. if (r) {
  5503. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5504. return r;
  5505. }
  5506. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5507. if (r) {
  5508. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5509. return r;
  5510. }
  5511. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  5512. if (r) {
  5513. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5514. return r;
  5515. }
  5516. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5517. if (r) {
  5518. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5519. return r;
  5520. }
  5521. r = cik_uvd_resume(rdev);
  5522. if (!r) {
  5523. r = radeon_fence_driver_start_ring(rdev,
  5524. R600_RING_TYPE_UVD_INDEX);
  5525. if (r)
  5526. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  5527. }
  5528. if (r)
  5529. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  5530. /* Enable IRQ */
  5531. if (!rdev->irq.installed) {
  5532. r = radeon_irq_kms_init(rdev);
  5533. if (r)
  5534. return r;
  5535. }
  5536. r = cik_irq_init(rdev);
  5537. if (r) {
  5538. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  5539. radeon_irq_kms_fini(rdev);
  5540. return r;
  5541. }
  5542. cik_irq_set(rdev);
  5543. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5544. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  5545. CP_RB0_RPTR, CP_RB0_WPTR,
  5546. 0, 0xfffff, RADEON_CP_PACKET2);
  5547. if (r)
  5548. return r;
  5549. /* set up the compute queues */
  5550. /* type-2 packets are deprecated on MEC, use type-3 instead */
  5551. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5552. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  5553. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  5554. 0, 0xfffff, PACKET3(PACKET3_NOP, 0x3FFF));
  5555. if (r)
  5556. return r;
  5557. ring->me = 1; /* first MEC */
  5558. ring->pipe = 0; /* first pipe */
  5559. ring->queue = 0; /* first queue */
  5560. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  5561. /* type-2 packets are deprecated on MEC, use type-3 instead */
  5562. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5563. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  5564. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  5565. 0, 0xffffffff, PACKET3(PACKET3_NOP, 0x3FFF));
  5566. if (r)
  5567. return r;
  5568. /* dGPU only have 1 MEC */
  5569. ring->me = 1; /* first MEC */
  5570. ring->pipe = 0; /* first pipe */
  5571. ring->queue = 1; /* second queue */
  5572. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  5573. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  5574. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  5575. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  5576. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  5577. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  5578. if (r)
  5579. return r;
  5580. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  5581. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  5582. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  5583. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  5584. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  5585. if (r)
  5586. return r;
  5587. r = cik_cp_resume(rdev);
  5588. if (r)
  5589. return r;
  5590. r = cik_sdma_resume(rdev);
  5591. if (r)
  5592. return r;
  5593. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  5594. if (ring->ring_size) {
  5595. r = radeon_ring_init(rdev, ring, ring->ring_size,
  5596. R600_WB_UVD_RPTR_OFFSET,
  5597. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  5598. 0, 0xfffff, RADEON_CP_PACKET2);
  5599. if (!r)
  5600. r = r600_uvd_init(rdev);
  5601. if (r)
  5602. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  5603. }
  5604. r = radeon_ib_pool_init(rdev);
  5605. if (r) {
  5606. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  5607. return r;
  5608. }
  5609. r = radeon_vm_manager_init(rdev);
  5610. if (r) {
  5611. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  5612. return r;
  5613. }
  5614. return 0;
  5615. }
  5616. /**
  5617. * cik_resume - resume the asic to a functional state
  5618. *
  5619. * @rdev: radeon_device pointer
  5620. *
  5621. * Programs the asic to a functional state (CIK).
  5622. * Called at resume.
  5623. * Returns 0 for success, error for failure.
  5624. */
  5625. int cik_resume(struct radeon_device *rdev)
  5626. {
  5627. int r;
  5628. /* post card */
  5629. atom_asic_init(rdev->mode_info.atom_context);
  5630. /* init golden registers */
  5631. cik_init_golden_registers(rdev);
  5632. rdev->accel_working = true;
  5633. r = cik_startup(rdev);
  5634. if (r) {
  5635. DRM_ERROR("cik startup failed on resume\n");
  5636. rdev->accel_working = false;
  5637. return r;
  5638. }
  5639. return r;
  5640. }
  5641. /**
  5642. * cik_suspend - suspend the asic
  5643. *
  5644. * @rdev: radeon_device pointer
  5645. *
  5646. * Bring the chip into a state suitable for suspend (CIK).
  5647. * Called at suspend.
  5648. * Returns 0 for success.
  5649. */
  5650. int cik_suspend(struct radeon_device *rdev)
  5651. {
  5652. radeon_vm_manager_fini(rdev);
  5653. cik_cp_enable(rdev, false);
  5654. cik_sdma_enable(rdev, false);
  5655. r600_uvd_rbc_stop(rdev);
  5656. radeon_uvd_suspend(rdev);
  5657. cik_irq_suspend(rdev);
  5658. radeon_wb_disable(rdev);
  5659. cik_pcie_gart_disable(rdev);
  5660. return 0;
  5661. }
  5662. /* Plan is to move initialization in that function and use
  5663. * helper function so that radeon_device_init pretty much
  5664. * do nothing more than calling asic specific function. This
  5665. * should also allow to remove a bunch of callback function
  5666. * like vram_info.
  5667. */
  5668. /**
  5669. * cik_init - asic specific driver and hw init
  5670. *
  5671. * @rdev: radeon_device pointer
  5672. *
  5673. * Setup asic specific driver variables and program the hw
  5674. * to a functional state (CIK).
  5675. * Called at driver startup.
  5676. * Returns 0 for success, errors for failure.
  5677. */
  5678. int cik_init(struct radeon_device *rdev)
  5679. {
  5680. struct radeon_ring *ring;
  5681. int r;
  5682. /* Read BIOS */
  5683. if (!radeon_get_bios(rdev)) {
  5684. if (ASIC_IS_AVIVO(rdev))
  5685. return -EINVAL;
  5686. }
  5687. /* Must be an ATOMBIOS */
  5688. if (!rdev->is_atom_bios) {
  5689. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  5690. return -EINVAL;
  5691. }
  5692. r = radeon_atombios_init(rdev);
  5693. if (r)
  5694. return r;
  5695. /* Post card if necessary */
  5696. if (!radeon_card_posted(rdev)) {
  5697. if (!rdev->bios) {
  5698. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  5699. return -EINVAL;
  5700. }
  5701. DRM_INFO("GPU not posted. posting now...\n");
  5702. atom_asic_init(rdev->mode_info.atom_context);
  5703. }
  5704. /* init golden registers */
  5705. cik_init_golden_registers(rdev);
  5706. /* Initialize scratch registers */
  5707. cik_scratch_init(rdev);
  5708. /* Initialize surface registers */
  5709. radeon_surface_init(rdev);
  5710. /* Initialize clocks */
  5711. radeon_get_clock_info(rdev->ddev);
  5712. /* Fence driver */
  5713. r = radeon_fence_driver_init(rdev);
  5714. if (r)
  5715. return r;
  5716. /* initialize memory controller */
  5717. r = cik_mc_init(rdev);
  5718. if (r)
  5719. return r;
  5720. /* Memory manager */
  5721. r = radeon_bo_init(rdev);
  5722. if (r)
  5723. return r;
  5724. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5725. ring->ring_obj = NULL;
  5726. r600_ring_init(rdev, ring, 1024 * 1024);
  5727. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5728. ring->ring_obj = NULL;
  5729. r600_ring_init(rdev, ring, 1024 * 1024);
  5730. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  5731. if (r)
  5732. return r;
  5733. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5734. ring->ring_obj = NULL;
  5735. r600_ring_init(rdev, ring, 1024 * 1024);
  5736. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  5737. if (r)
  5738. return r;
  5739. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  5740. ring->ring_obj = NULL;
  5741. r600_ring_init(rdev, ring, 256 * 1024);
  5742. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  5743. ring->ring_obj = NULL;
  5744. r600_ring_init(rdev, ring, 256 * 1024);
  5745. r = radeon_uvd_init(rdev);
  5746. if (!r) {
  5747. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  5748. ring->ring_obj = NULL;
  5749. r600_ring_init(rdev, ring, 4096);
  5750. }
  5751. rdev->ih.ring_obj = NULL;
  5752. r600_ih_ring_init(rdev, 64 * 1024);
  5753. r = r600_pcie_gart_init(rdev);
  5754. if (r)
  5755. return r;
  5756. rdev->accel_working = true;
  5757. r = cik_startup(rdev);
  5758. if (r) {
  5759. dev_err(rdev->dev, "disabling GPU acceleration\n");
  5760. cik_cp_fini(rdev);
  5761. cik_sdma_fini(rdev);
  5762. cik_irq_fini(rdev);
  5763. si_rlc_fini(rdev);
  5764. cik_mec_fini(rdev);
  5765. radeon_wb_fini(rdev);
  5766. radeon_ib_pool_fini(rdev);
  5767. radeon_vm_manager_fini(rdev);
  5768. radeon_irq_kms_fini(rdev);
  5769. cik_pcie_gart_fini(rdev);
  5770. rdev->accel_working = false;
  5771. }
  5772. /* Don't start up if the MC ucode is missing.
  5773. * The default clocks and voltages before the MC ucode
  5774. * is loaded are not suffient for advanced operations.
  5775. */
  5776. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  5777. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  5778. return -EINVAL;
  5779. }
  5780. return 0;
  5781. }
  5782. /**
  5783. * cik_fini - asic specific driver and hw fini
  5784. *
  5785. * @rdev: radeon_device pointer
  5786. *
  5787. * Tear down the asic specific driver variables and program the hw
  5788. * to an idle state (CIK).
  5789. * Called at driver unload.
  5790. */
  5791. void cik_fini(struct radeon_device *rdev)
  5792. {
  5793. cik_cp_fini(rdev);
  5794. cik_sdma_fini(rdev);
  5795. cik_irq_fini(rdev);
  5796. si_rlc_fini(rdev);
  5797. cik_mec_fini(rdev);
  5798. radeon_wb_fini(rdev);
  5799. radeon_vm_manager_fini(rdev);
  5800. radeon_ib_pool_fini(rdev);
  5801. radeon_irq_kms_fini(rdev);
  5802. radeon_uvd_fini(rdev);
  5803. cik_pcie_gart_fini(rdev);
  5804. r600_vram_scratch_fini(rdev);
  5805. radeon_gem_fini(rdev);
  5806. radeon_fence_driver_fini(rdev);
  5807. radeon_bo_fini(rdev);
  5808. radeon_atombios_fini(rdev);
  5809. kfree(rdev->bios);
  5810. rdev->bios = NULL;
  5811. }
  5812. /* display watermark setup */
  5813. /**
  5814. * dce8_line_buffer_adjust - Set up the line buffer
  5815. *
  5816. * @rdev: radeon_device pointer
  5817. * @radeon_crtc: the selected display controller
  5818. * @mode: the current display mode on the selected display
  5819. * controller
  5820. *
  5821. * Setup up the line buffer allocation for
  5822. * the selected display controller (CIK).
  5823. * Returns the line buffer size in pixels.
  5824. */
  5825. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  5826. struct radeon_crtc *radeon_crtc,
  5827. struct drm_display_mode *mode)
  5828. {
  5829. u32 tmp;
  5830. /*
  5831. * Line Buffer Setup
  5832. * There are 6 line buffers, one for each display controllers.
  5833. * There are 3 partitions per LB. Select the number of partitions
  5834. * to enable based on the display width. For display widths larger
  5835. * than 4096, you need use to use 2 display controllers and combine
  5836. * them using the stereo blender.
  5837. */
  5838. if (radeon_crtc->base.enabled && mode) {
  5839. if (mode->crtc_hdisplay < 1920)
  5840. tmp = 1;
  5841. else if (mode->crtc_hdisplay < 2560)
  5842. tmp = 2;
  5843. else if (mode->crtc_hdisplay < 4096)
  5844. tmp = 0;
  5845. else {
  5846. DRM_DEBUG_KMS("Mode too big for LB!\n");
  5847. tmp = 0;
  5848. }
  5849. } else
  5850. tmp = 1;
  5851. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  5852. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  5853. if (radeon_crtc->base.enabled && mode) {
  5854. switch (tmp) {
  5855. case 0:
  5856. default:
  5857. return 4096 * 2;
  5858. case 1:
  5859. return 1920 * 2;
  5860. case 2:
  5861. return 2560 * 2;
  5862. }
  5863. }
  5864. /* controller not enabled, so no lb used */
  5865. return 0;
  5866. }
  5867. /**
  5868. * cik_get_number_of_dram_channels - get the number of dram channels
  5869. *
  5870. * @rdev: radeon_device pointer
  5871. *
  5872. * Look up the number of video ram channels (CIK).
  5873. * Used for display watermark bandwidth calculations
  5874. * Returns the number of dram channels
  5875. */
  5876. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  5877. {
  5878. u32 tmp = RREG32(MC_SHARED_CHMAP);
  5879. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  5880. case 0:
  5881. default:
  5882. return 1;
  5883. case 1:
  5884. return 2;
  5885. case 2:
  5886. return 4;
  5887. case 3:
  5888. return 8;
  5889. case 4:
  5890. return 3;
  5891. case 5:
  5892. return 6;
  5893. case 6:
  5894. return 10;
  5895. case 7:
  5896. return 12;
  5897. case 8:
  5898. return 16;
  5899. }
  5900. }
  5901. struct dce8_wm_params {
  5902. u32 dram_channels; /* number of dram channels */
  5903. u32 yclk; /* bandwidth per dram data pin in kHz */
  5904. u32 sclk; /* engine clock in kHz */
  5905. u32 disp_clk; /* display clock in kHz */
  5906. u32 src_width; /* viewport width */
  5907. u32 active_time; /* active display time in ns */
  5908. u32 blank_time; /* blank time in ns */
  5909. bool interlaced; /* mode is interlaced */
  5910. fixed20_12 vsc; /* vertical scale ratio */
  5911. u32 num_heads; /* number of active crtcs */
  5912. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  5913. u32 lb_size; /* line buffer allocated to pipe */
  5914. u32 vtaps; /* vertical scaler taps */
  5915. };
  5916. /**
  5917. * dce8_dram_bandwidth - get the dram bandwidth
  5918. *
  5919. * @wm: watermark calculation data
  5920. *
  5921. * Calculate the raw dram bandwidth (CIK).
  5922. * Used for display watermark bandwidth calculations
  5923. * Returns the dram bandwidth in MBytes/s
  5924. */
  5925. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  5926. {
  5927. /* Calculate raw DRAM Bandwidth */
  5928. fixed20_12 dram_efficiency; /* 0.7 */
  5929. fixed20_12 yclk, dram_channels, bandwidth;
  5930. fixed20_12 a;
  5931. a.full = dfixed_const(1000);
  5932. yclk.full = dfixed_const(wm->yclk);
  5933. yclk.full = dfixed_div(yclk, a);
  5934. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  5935. a.full = dfixed_const(10);
  5936. dram_efficiency.full = dfixed_const(7);
  5937. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  5938. bandwidth.full = dfixed_mul(dram_channels, yclk);
  5939. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  5940. return dfixed_trunc(bandwidth);
  5941. }
  5942. /**
  5943. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  5944. *
  5945. * @wm: watermark calculation data
  5946. *
  5947. * Calculate the dram bandwidth used for display (CIK).
  5948. * Used for display watermark bandwidth calculations
  5949. * Returns the dram bandwidth for display in MBytes/s
  5950. */
  5951. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  5952. {
  5953. /* Calculate DRAM Bandwidth and the part allocated to display. */
  5954. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  5955. fixed20_12 yclk, dram_channels, bandwidth;
  5956. fixed20_12 a;
  5957. a.full = dfixed_const(1000);
  5958. yclk.full = dfixed_const(wm->yclk);
  5959. yclk.full = dfixed_div(yclk, a);
  5960. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  5961. a.full = dfixed_const(10);
  5962. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  5963. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  5964. bandwidth.full = dfixed_mul(dram_channels, yclk);
  5965. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  5966. return dfixed_trunc(bandwidth);
  5967. }
  5968. /**
  5969. * dce8_data_return_bandwidth - get the data return bandwidth
  5970. *
  5971. * @wm: watermark calculation data
  5972. *
  5973. * Calculate the data return bandwidth used for display (CIK).
  5974. * Used for display watermark bandwidth calculations
  5975. * Returns the data return bandwidth in MBytes/s
  5976. */
  5977. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  5978. {
  5979. /* Calculate the display Data return Bandwidth */
  5980. fixed20_12 return_efficiency; /* 0.8 */
  5981. fixed20_12 sclk, bandwidth;
  5982. fixed20_12 a;
  5983. a.full = dfixed_const(1000);
  5984. sclk.full = dfixed_const(wm->sclk);
  5985. sclk.full = dfixed_div(sclk, a);
  5986. a.full = dfixed_const(10);
  5987. return_efficiency.full = dfixed_const(8);
  5988. return_efficiency.full = dfixed_div(return_efficiency, a);
  5989. a.full = dfixed_const(32);
  5990. bandwidth.full = dfixed_mul(a, sclk);
  5991. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  5992. return dfixed_trunc(bandwidth);
  5993. }
  5994. /**
  5995. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  5996. *
  5997. * @wm: watermark calculation data
  5998. *
  5999. * Calculate the dmif bandwidth used for display (CIK).
  6000. * Used for display watermark bandwidth calculations
  6001. * Returns the dmif bandwidth in MBytes/s
  6002. */
  6003. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  6004. {
  6005. /* Calculate the DMIF Request Bandwidth */
  6006. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  6007. fixed20_12 disp_clk, bandwidth;
  6008. fixed20_12 a, b;
  6009. a.full = dfixed_const(1000);
  6010. disp_clk.full = dfixed_const(wm->disp_clk);
  6011. disp_clk.full = dfixed_div(disp_clk, a);
  6012. a.full = dfixed_const(32);
  6013. b.full = dfixed_mul(a, disp_clk);
  6014. a.full = dfixed_const(10);
  6015. disp_clk_request_efficiency.full = dfixed_const(8);
  6016. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  6017. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  6018. return dfixed_trunc(bandwidth);
  6019. }
  6020. /**
  6021. * dce8_available_bandwidth - get the min available bandwidth
  6022. *
  6023. * @wm: watermark calculation data
  6024. *
  6025. * Calculate the min available bandwidth used for display (CIK).
  6026. * Used for display watermark bandwidth calculations
  6027. * Returns the min available bandwidth in MBytes/s
  6028. */
  6029. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  6030. {
  6031. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  6032. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  6033. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  6034. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  6035. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  6036. }
  6037. /**
  6038. * dce8_average_bandwidth - get the average available bandwidth
  6039. *
  6040. * @wm: watermark calculation data
  6041. *
  6042. * Calculate the average available bandwidth used for display (CIK).
  6043. * Used for display watermark bandwidth calculations
  6044. * Returns the average available bandwidth in MBytes/s
  6045. */
  6046. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  6047. {
  6048. /* Calculate the display mode Average Bandwidth
  6049. * DisplayMode should contain the source and destination dimensions,
  6050. * timing, etc.
  6051. */
  6052. fixed20_12 bpp;
  6053. fixed20_12 line_time;
  6054. fixed20_12 src_width;
  6055. fixed20_12 bandwidth;
  6056. fixed20_12 a;
  6057. a.full = dfixed_const(1000);
  6058. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  6059. line_time.full = dfixed_div(line_time, a);
  6060. bpp.full = dfixed_const(wm->bytes_per_pixel);
  6061. src_width.full = dfixed_const(wm->src_width);
  6062. bandwidth.full = dfixed_mul(src_width, bpp);
  6063. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  6064. bandwidth.full = dfixed_div(bandwidth, line_time);
  6065. return dfixed_trunc(bandwidth);
  6066. }
  6067. /**
  6068. * dce8_latency_watermark - get the latency watermark
  6069. *
  6070. * @wm: watermark calculation data
  6071. *
  6072. * Calculate the latency watermark (CIK).
  6073. * Used for display watermark bandwidth calculations
  6074. * Returns the latency watermark in ns
  6075. */
  6076. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  6077. {
  6078. /* First calculate the latency in ns */
  6079. u32 mc_latency = 2000; /* 2000 ns. */
  6080. u32 available_bandwidth = dce8_available_bandwidth(wm);
  6081. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  6082. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  6083. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  6084. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  6085. (wm->num_heads * cursor_line_pair_return_time);
  6086. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  6087. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  6088. u32 tmp, dmif_size = 12288;
  6089. fixed20_12 a, b, c;
  6090. if (wm->num_heads == 0)
  6091. return 0;
  6092. a.full = dfixed_const(2);
  6093. b.full = dfixed_const(1);
  6094. if ((wm->vsc.full > a.full) ||
  6095. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  6096. (wm->vtaps >= 5) ||
  6097. ((wm->vsc.full >= a.full) && wm->interlaced))
  6098. max_src_lines_per_dst_line = 4;
  6099. else
  6100. max_src_lines_per_dst_line = 2;
  6101. a.full = dfixed_const(available_bandwidth);
  6102. b.full = dfixed_const(wm->num_heads);
  6103. a.full = dfixed_div(a, b);
  6104. b.full = dfixed_const(mc_latency + 512);
  6105. c.full = dfixed_const(wm->disp_clk);
  6106. b.full = dfixed_div(b, c);
  6107. c.full = dfixed_const(dmif_size);
  6108. b.full = dfixed_div(c, b);
  6109. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  6110. b.full = dfixed_const(1000);
  6111. c.full = dfixed_const(wm->disp_clk);
  6112. b.full = dfixed_div(c, b);
  6113. c.full = dfixed_const(wm->bytes_per_pixel);
  6114. b.full = dfixed_mul(b, c);
  6115. lb_fill_bw = min(tmp, dfixed_trunc(b));
  6116. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  6117. b.full = dfixed_const(1000);
  6118. c.full = dfixed_const(lb_fill_bw);
  6119. b.full = dfixed_div(c, b);
  6120. a.full = dfixed_div(a, b);
  6121. line_fill_time = dfixed_trunc(a);
  6122. if (line_fill_time < wm->active_time)
  6123. return latency;
  6124. else
  6125. return latency + (line_fill_time - wm->active_time);
  6126. }
  6127. /**
  6128. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  6129. * average and available dram bandwidth
  6130. *
  6131. * @wm: watermark calculation data
  6132. *
  6133. * Check if the display average bandwidth fits in the display
  6134. * dram bandwidth (CIK).
  6135. * Used for display watermark bandwidth calculations
  6136. * Returns true if the display fits, false if not.
  6137. */
  6138. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6139. {
  6140. if (dce8_average_bandwidth(wm) <=
  6141. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  6142. return true;
  6143. else
  6144. return false;
  6145. }
  6146. /**
  6147. * dce8_average_bandwidth_vs_available_bandwidth - check
  6148. * average and available bandwidth
  6149. *
  6150. * @wm: watermark calculation data
  6151. *
  6152. * Check if the display average bandwidth fits in the display
  6153. * available bandwidth (CIK).
  6154. * Used for display watermark bandwidth calculations
  6155. * Returns true if the display fits, false if not.
  6156. */
  6157. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  6158. {
  6159. if (dce8_average_bandwidth(wm) <=
  6160. (dce8_available_bandwidth(wm) / wm->num_heads))
  6161. return true;
  6162. else
  6163. return false;
  6164. }
  6165. /**
  6166. * dce8_check_latency_hiding - check latency hiding
  6167. *
  6168. * @wm: watermark calculation data
  6169. *
  6170. * Check latency hiding (CIK).
  6171. * Used for display watermark bandwidth calculations
  6172. * Returns true if the display fits, false if not.
  6173. */
  6174. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  6175. {
  6176. u32 lb_partitions = wm->lb_size / wm->src_width;
  6177. u32 line_time = wm->active_time + wm->blank_time;
  6178. u32 latency_tolerant_lines;
  6179. u32 latency_hiding;
  6180. fixed20_12 a;
  6181. a.full = dfixed_const(1);
  6182. if (wm->vsc.full > a.full)
  6183. latency_tolerant_lines = 1;
  6184. else {
  6185. if (lb_partitions <= (wm->vtaps + 1))
  6186. latency_tolerant_lines = 1;
  6187. else
  6188. latency_tolerant_lines = 2;
  6189. }
  6190. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  6191. if (dce8_latency_watermark(wm) <= latency_hiding)
  6192. return true;
  6193. else
  6194. return false;
  6195. }
  6196. /**
  6197. * dce8_program_watermarks - program display watermarks
  6198. *
  6199. * @rdev: radeon_device pointer
  6200. * @radeon_crtc: the selected display controller
  6201. * @lb_size: line buffer size
  6202. * @num_heads: number of display controllers in use
  6203. *
  6204. * Calculate and program the display watermarks for the
  6205. * selected display controller (CIK).
  6206. */
  6207. static void dce8_program_watermarks(struct radeon_device *rdev,
  6208. struct radeon_crtc *radeon_crtc,
  6209. u32 lb_size, u32 num_heads)
  6210. {
  6211. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  6212. struct dce8_wm_params wm;
  6213. u32 pixel_period;
  6214. u32 line_time = 0;
  6215. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  6216. u32 tmp, wm_mask;
  6217. if (radeon_crtc->base.enabled && num_heads && mode) {
  6218. pixel_period = 1000000 / (u32)mode->clock;
  6219. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  6220. wm.yclk = rdev->pm.current_mclk * 10;
  6221. wm.sclk = rdev->pm.current_sclk * 10;
  6222. wm.disp_clk = mode->clock;
  6223. wm.src_width = mode->crtc_hdisplay;
  6224. wm.active_time = mode->crtc_hdisplay * pixel_period;
  6225. wm.blank_time = line_time - wm.active_time;
  6226. wm.interlaced = false;
  6227. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  6228. wm.interlaced = true;
  6229. wm.vsc = radeon_crtc->vsc;
  6230. wm.vtaps = 1;
  6231. if (radeon_crtc->rmx_type != RMX_OFF)
  6232. wm.vtaps = 2;
  6233. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  6234. wm.lb_size = lb_size;
  6235. wm.dram_channels = cik_get_number_of_dram_channels(rdev);
  6236. wm.num_heads = num_heads;
  6237. /* set for high clocks */
  6238. latency_watermark_a = min(dce8_latency_watermark(&wm), (u32)65535);
  6239. /* set for low clocks */
  6240. /* wm.yclk = low clk; wm.sclk = low clk */
  6241. latency_watermark_b = min(dce8_latency_watermark(&wm), (u32)65535);
  6242. /* possibly force display priority to high */
  6243. /* should really do this at mode validation time... */
  6244. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  6245. !dce8_average_bandwidth_vs_available_bandwidth(&wm) ||
  6246. !dce8_check_latency_hiding(&wm) ||
  6247. (rdev->disp_priority == 2)) {
  6248. DRM_DEBUG_KMS("force priority to high\n");
  6249. }
  6250. }
  6251. /* select wm A */
  6252. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  6253. tmp = wm_mask;
  6254. tmp &= ~LATENCY_WATERMARK_MASK(3);
  6255. tmp |= LATENCY_WATERMARK_MASK(1);
  6256. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  6257. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  6258. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  6259. LATENCY_HIGH_WATERMARK(line_time)));
  6260. /* select wm B */
  6261. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  6262. tmp &= ~LATENCY_WATERMARK_MASK(3);
  6263. tmp |= LATENCY_WATERMARK_MASK(2);
  6264. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  6265. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  6266. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  6267. LATENCY_HIGH_WATERMARK(line_time)));
  6268. /* restore original selection */
  6269. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  6270. }
  6271. /**
  6272. * dce8_bandwidth_update - program display watermarks
  6273. *
  6274. * @rdev: radeon_device pointer
  6275. *
  6276. * Calculate and program the display watermarks and line
  6277. * buffer allocation (CIK).
  6278. */
  6279. void dce8_bandwidth_update(struct radeon_device *rdev)
  6280. {
  6281. struct drm_display_mode *mode = NULL;
  6282. u32 num_heads = 0, lb_size;
  6283. int i;
  6284. radeon_update_display_priority(rdev);
  6285. for (i = 0; i < rdev->num_crtc; i++) {
  6286. if (rdev->mode_info.crtcs[i]->base.enabled)
  6287. num_heads++;
  6288. }
  6289. for (i = 0; i < rdev->num_crtc; i++) {
  6290. mode = &rdev->mode_info.crtcs[i]->base.mode;
  6291. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  6292. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  6293. }
  6294. }
  6295. /**
  6296. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  6297. *
  6298. * @rdev: radeon_device pointer
  6299. *
  6300. * Fetches a GPU clock counter snapshot (SI).
  6301. * Returns the 64 bit clock counter snapshot.
  6302. */
  6303. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  6304. {
  6305. uint64_t clock;
  6306. mutex_lock(&rdev->gpu_clock_mutex);
  6307. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  6308. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  6309. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  6310. mutex_unlock(&rdev->gpu_clock_mutex);
  6311. return clock;
  6312. }
  6313. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  6314. u32 cntl_reg, u32 status_reg)
  6315. {
  6316. int r, i;
  6317. struct atom_clock_dividers dividers;
  6318. uint32_t tmp;
  6319. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  6320. clock, false, &dividers);
  6321. if (r)
  6322. return r;
  6323. tmp = RREG32_SMC(cntl_reg);
  6324. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  6325. tmp |= dividers.post_divider;
  6326. WREG32_SMC(cntl_reg, tmp);
  6327. for (i = 0; i < 100; i++) {
  6328. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  6329. break;
  6330. mdelay(10);
  6331. }
  6332. if (i == 100)
  6333. return -ETIMEDOUT;
  6334. return 0;
  6335. }
  6336. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  6337. {
  6338. int r = 0;
  6339. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  6340. if (r)
  6341. return r;
  6342. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  6343. return r;
  6344. }
  6345. int cik_uvd_resume(struct radeon_device *rdev)
  6346. {
  6347. uint64_t addr;
  6348. uint32_t size;
  6349. int r;
  6350. r = radeon_uvd_resume(rdev);
  6351. if (r)
  6352. return r;
  6353. /* programm the VCPU memory controller bits 0-27 */
  6354. addr = rdev->uvd.gpu_addr >> 3;
  6355. size = RADEON_GPU_PAGE_ALIGN(rdev->uvd.fw_size + 4) >> 3;
  6356. WREG32(UVD_VCPU_CACHE_OFFSET0, addr);
  6357. WREG32(UVD_VCPU_CACHE_SIZE0, size);
  6358. addr += size;
  6359. size = RADEON_UVD_STACK_SIZE >> 3;
  6360. WREG32(UVD_VCPU_CACHE_OFFSET1, addr);
  6361. WREG32(UVD_VCPU_CACHE_SIZE1, size);
  6362. addr += size;
  6363. size = RADEON_UVD_HEAP_SIZE >> 3;
  6364. WREG32(UVD_VCPU_CACHE_OFFSET2, addr);
  6365. WREG32(UVD_VCPU_CACHE_SIZE2, size);
  6366. /* bits 28-31 */
  6367. addr = (rdev->uvd.gpu_addr >> 28) & 0xF;
  6368. WREG32(UVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  6369. /* bits 32-39 */
  6370. addr = (rdev->uvd.gpu_addr >> 32) & 0xFF;
  6371. WREG32(UVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  6372. return 0;
  6373. }