atombios_encoders.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. static u8
  34. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  35. {
  36. u8 backlight_level;
  37. u32 bios_2_scratch;
  38. if (rdev->family >= CHIP_R600)
  39. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  40. else
  41. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  42. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  43. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  44. return backlight_level;
  45. }
  46. static void
  47. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  48. u8 backlight_level)
  49. {
  50. u32 bios_2_scratch;
  51. if (rdev->family >= CHIP_R600)
  52. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  53. else
  54. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  55. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  56. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  57. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  58. if (rdev->family >= CHIP_R600)
  59. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  60. else
  61. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  62. }
  63. u8
  64. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  65. {
  66. struct drm_device *dev = radeon_encoder->base.dev;
  67. struct radeon_device *rdev = dev->dev_private;
  68. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  69. return 0;
  70. return radeon_atom_get_backlight_level_from_reg(rdev);
  71. }
  72. void
  73. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  74. {
  75. struct drm_encoder *encoder = &radeon_encoder->base;
  76. struct drm_device *dev = radeon_encoder->base.dev;
  77. struct radeon_device *rdev = dev->dev_private;
  78. struct radeon_encoder_atom_dig *dig;
  79. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  80. int index;
  81. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  82. return;
  83. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  84. radeon_encoder->enc_priv) {
  85. dig = radeon_encoder->enc_priv;
  86. dig->backlight_level = level;
  87. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  88. switch (radeon_encoder->encoder_id) {
  89. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  90. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  91. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  92. if (dig->backlight_level == 0) {
  93. args.ucAction = ATOM_LCD_BLOFF;
  94. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  95. } else {
  96. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  97. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  98. args.ucAction = ATOM_LCD_BLON;
  99. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  100. }
  101. break;
  102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  106. if (dig->backlight_level == 0)
  107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  108. else {
  109. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  111. }
  112. break;
  113. default:
  114. break;
  115. }
  116. }
  117. }
  118. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  119. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  120. {
  121. u8 level;
  122. /* Convert brightness to hardware level */
  123. if (bd->props.brightness < 0)
  124. level = 0;
  125. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  126. level = RADEON_MAX_BL_LEVEL;
  127. else
  128. level = bd->props.brightness;
  129. return level;
  130. }
  131. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  132. {
  133. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  134. struct radeon_encoder *radeon_encoder = pdata->encoder;
  135. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  136. return 0;
  137. }
  138. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  139. {
  140. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  141. struct radeon_encoder *radeon_encoder = pdata->encoder;
  142. struct drm_device *dev = radeon_encoder->base.dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. return radeon_atom_get_backlight_level_from_reg(rdev);
  145. }
  146. static const struct backlight_ops radeon_atom_backlight_ops = {
  147. .get_brightness = radeon_atom_backlight_get_brightness,
  148. .update_status = radeon_atom_backlight_update_status,
  149. };
  150. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  151. struct drm_connector *drm_connector)
  152. {
  153. struct drm_device *dev = radeon_encoder->base.dev;
  154. struct radeon_device *rdev = dev->dev_private;
  155. struct backlight_device *bd;
  156. struct backlight_properties props;
  157. struct radeon_backlight_privdata *pdata;
  158. struct radeon_encoder_atom_dig *dig;
  159. u8 backlight_level;
  160. char bl_name[16];
  161. /* Mac laptops with multiple GPUs use the gmux driver for backlight
  162. * so don't register a backlight device
  163. */
  164. if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  165. (rdev->pdev->device == 0x6741))
  166. return;
  167. if (!radeon_encoder->enc_priv)
  168. return;
  169. if (!rdev->is_atom_bios)
  170. return;
  171. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  172. return;
  173. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  174. if (!pdata) {
  175. DRM_ERROR("Memory allocation failed\n");
  176. goto error;
  177. }
  178. memset(&props, 0, sizeof(props));
  179. props.max_brightness = RADEON_MAX_BL_LEVEL;
  180. props.type = BACKLIGHT_RAW;
  181. snprintf(bl_name, sizeof(bl_name),
  182. "radeon_bl%d", dev->primary->index);
  183. bd = backlight_device_register(bl_name, &drm_connector->kdev,
  184. pdata, &radeon_atom_backlight_ops, &props);
  185. if (IS_ERR(bd)) {
  186. DRM_ERROR("Backlight registration failed\n");
  187. goto error;
  188. }
  189. pdata->encoder = radeon_encoder;
  190. backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
  191. dig = radeon_encoder->enc_priv;
  192. dig->bl_dev = bd;
  193. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  194. bd->props.power = FB_BLANK_UNBLANK;
  195. backlight_update_status(bd);
  196. DRM_INFO("radeon atom DIG backlight initialized\n");
  197. return;
  198. error:
  199. kfree(pdata);
  200. return;
  201. }
  202. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  203. {
  204. struct drm_device *dev = radeon_encoder->base.dev;
  205. struct radeon_device *rdev = dev->dev_private;
  206. struct backlight_device *bd = NULL;
  207. struct radeon_encoder_atom_dig *dig;
  208. if (!radeon_encoder->enc_priv)
  209. return;
  210. if (!rdev->is_atom_bios)
  211. return;
  212. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  213. return;
  214. dig = radeon_encoder->enc_priv;
  215. bd = dig->bl_dev;
  216. dig->bl_dev = NULL;
  217. if (bd) {
  218. struct radeon_legacy_backlight_privdata *pdata;
  219. pdata = bl_get_data(bd);
  220. backlight_device_unregister(bd);
  221. kfree(pdata);
  222. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  223. }
  224. }
  225. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  226. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  227. {
  228. }
  229. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  230. {
  231. }
  232. #endif
  233. /* evil but including atombios.h is much worse */
  234. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  235. struct drm_display_mode *mode);
  236. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  237. {
  238. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  239. switch (radeon_encoder->encoder_id) {
  240. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  241. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  242. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  243. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  244. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  245. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  246. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  247. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  248. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  249. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  250. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  251. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  252. return true;
  253. default:
  254. return false;
  255. }
  256. }
  257. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  258. const struct drm_display_mode *mode,
  259. struct drm_display_mode *adjusted_mode)
  260. {
  261. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  262. struct drm_device *dev = encoder->dev;
  263. struct radeon_device *rdev = dev->dev_private;
  264. /* set the active encoder to connector routing */
  265. radeon_encoder_set_active_device(encoder);
  266. drm_mode_set_crtcinfo(adjusted_mode, 0);
  267. /* hw bug */
  268. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  269. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  270. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  271. /* get the native mode for LVDS */
  272. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  273. radeon_panel_mode_fixup(encoder, adjusted_mode);
  274. /* get the native mode for TV */
  275. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  276. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  277. if (tv_dac) {
  278. if (tv_dac->tv_std == TV_STD_NTSC ||
  279. tv_dac->tv_std == TV_STD_NTSC_J ||
  280. tv_dac->tv_std == TV_STD_PAL_M)
  281. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  282. else
  283. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  284. }
  285. }
  286. if (ASIC_IS_DCE3(rdev) &&
  287. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  288. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  289. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  290. radeon_dp_set_link_config(connector, adjusted_mode);
  291. }
  292. return true;
  293. }
  294. static void
  295. atombios_dac_setup(struct drm_encoder *encoder, int action)
  296. {
  297. struct drm_device *dev = encoder->dev;
  298. struct radeon_device *rdev = dev->dev_private;
  299. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  300. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  301. int index = 0;
  302. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  303. memset(&args, 0, sizeof(args));
  304. switch (radeon_encoder->encoder_id) {
  305. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  306. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  307. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  308. break;
  309. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  310. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  311. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  312. break;
  313. }
  314. args.ucAction = action;
  315. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  316. args.ucDacStandard = ATOM_DAC1_PS2;
  317. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  318. args.ucDacStandard = ATOM_DAC1_CV;
  319. else {
  320. switch (dac_info->tv_std) {
  321. case TV_STD_PAL:
  322. case TV_STD_PAL_M:
  323. case TV_STD_SCART_PAL:
  324. case TV_STD_SECAM:
  325. case TV_STD_PAL_CN:
  326. args.ucDacStandard = ATOM_DAC1_PAL;
  327. break;
  328. case TV_STD_NTSC:
  329. case TV_STD_NTSC_J:
  330. case TV_STD_PAL_60:
  331. default:
  332. args.ucDacStandard = ATOM_DAC1_NTSC;
  333. break;
  334. }
  335. }
  336. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  337. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  338. }
  339. static void
  340. atombios_tv_setup(struct drm_encoder *encoder, int action)
  341. {
  342. struct drm_device *dev = encoder->dev;
  343. struct radeon_device *rdev = dev->dev_private;
  344. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  345. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  346. int index = 0;
  347. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  348. memset(&args, 0, sizeof(args));
  349. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  350. args.sTVEncoder.ucAction = action;
  351. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  353. else {
  354. switch (dac_info->tv_std) {
  355. case TV_STD_NTSC:
  356. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  357. break;
  358. case TV_STD_PAL:
  359. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  360. break;
  361. case TV_STD_PAL_M:
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  363. break;
  364. case TV_STD_PAL_60:
  365. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  366. break;
  367. case TV_STD_NTSC_J:
  368. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  369. break;
  370. case TV_STD_SCART_PAL:
  371. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  372. break;
  373. case TV_STD_SECAM:
  374. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  375. break;
  376. case TV_STD_PAL_CN:
  377. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  378. break;
  379. default:
  380. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  381. break;
  382. }
  383. }
  384. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  385. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  386. }
  387. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  388. {
  389. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  390. int bpc = 8;
  391. if (connector)
  392. bpc = radeon_get_monitor_bpc(connector);
  393. switch (bpc) {
  394. case 0:
  395. return PANEL_BPC_UNDEFINE;
  396. case 6:
  397. return PANEL_6BIT_PER_COLOR;
  398. case 8:
  399. default:
  400. return PANEL_8BIT_PER_COLOR;
  401. case 10:
  402. return PANEL_10BIT_PER_COLOR;
  403. case 12:
  404. return PANEL_12BIT_PER_COLOR;
  405. case 16:
  406. return PANEL_16BIT_PER_COLOR;
  407. }
  408. }
  409. union dvo_encoder_control {
  410. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  411. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  412. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  413. DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
  414. };
  415. void
  416. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  417. {
  418. struct drm_device *dev = encoder->dev;
  419. struct radeon_device *rdev = dev->dev_private;
  420. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  421. union dvo_encoder_control args;
  422. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  423. uint8_t frev, crev;
  424. memset(&args, 0, sizeof(args));
  425. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  426. return;
  427. /* some R4xx chips have the wrong frev */
  428. if (rdev->family <= CHIP_RV410)
  429. frev = 1;
  430. switch (frev) {
  431. case 1:
  432. switch (crev) {
  433. case 1:
  434. /* R4xx, R5xx */
  435. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  436. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  437. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  438. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  439. break;
  440. case 2:
  441. /* RS600/690/740 */
  442. args.dvo.sDVOEncoder.ucAction = action;
  443. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  444. /* DFP1, CRT1, TV1 depending on the type of port */
  445. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  446. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  447. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  448. break;
  449. case 3:
  450. /* R6xx */
  451. args.dvo_v3.ucAction = action;
  452. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  453. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  454. break;
  455. case 4:
  456. /* DCE8 */
  457. args.dvo_v4.ucAction = action;
  458. args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  459. args.dvo_v4.ucDVOConfig = 0; /* XXX */
  460. args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  461. break;
  462. default:
  463. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  464. break;
  465. }
  466. break;
  467. default:
  468. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  469. break;
  470. }
  471. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  472. }
  473. union lvds_encoder_control {
  474. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  475. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  476. };
  477. void
  478. atombios_digital_setup(struct drm_encoder *encoder, int action)
  479. {
  480. struct drm_device *dev = encoder->dev;
  481. struct radeon_device *rdev = dev->dev_private;
  482. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  483. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  484. union lvds_encoder_control args;
  485. int index = 0;
  486. int hdmi_detected = 0;
  487. uint8_t frev, crev;
  488. if (!dig)
  489. return;
  490. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  491. hdmi_detected = 1;
  492. memset(&args, 0, sizeof(args));
  493. switch (radeon_encoder->encoder_id) {
  494. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  495. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  496. break;
  497. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  498. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  499. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  500. break;
  501. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  502. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  503. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  504. else
  505. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  506. break;
  507. }
  508. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  509. return;
  510. switch (frev) {
  511. case 1:
  512. case 2:
  513. switch (crev) {
  514. case 1:
  515. args.v1.ucMisc = 0;
  516. args.v1.ucAction = action;
  517. if (hdmi_detected)
  518. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  519. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  520. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  521. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  522. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  523. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  524. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  525. } else {
  526. if (dig->linkb)
  527. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  528. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  529. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  530. /*if (pScrn->rgbBits == 8) */
  531. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  532. }
  533. break;
  534. case 2:
  535. case 3:
  536. args.v2.ucMisc = 0;
  537. args.v2.ucAction = action;
  538. if (crev == 3) {
  539. if (dig->coherent_mode)
  540. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  541. }
  542. if (hdmi_detected)
  543. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  544. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  545. args.v2.ucTruncate = 0;
  546. args.v2.ucSpatial = 0;
  547. args.v2.ucTemporal = 0;
  548. args.v2.ucFRC = 0;
  549. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  550. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  551. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  552. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  553. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  554. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  555. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  556. }
  557. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  558. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  559. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  560. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  561. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  562. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  563. }
  564. } else {
  565. if (dig->linkb)
  566. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  567. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  568. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  569. }
  570. break;
  571. default:
  572. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  573. break;
  574. }
  575. break;
  576. default:
  577. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  578. break;
  579. }
  580. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  581. }
  582. int
  583. atombios_get_encoder_mode(struct drm_encoder *encoder)
  584. {
  585. struct drm_device *dev = encoder->dev;
  586. struct radeon_device *rdev = dev->dev_private;
  587. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  588. struct drm_connector *connector;
  589. struct radeon_connector *radeon_connector;
  590. struct radeon_connector_atom_dig *dig_connector;
  591. /* dp bridges are always DP */
  592. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  593. return ATOM_ENCODER_MODE_DP;
  594. /* DVO is always DVO */
  595. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  596. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  597. return ATOM_ENCODER_MODE_DVO;
  598. connector = radeon_get_connector_for_encoder(encoder);
  599. /* if we don't have an active device yet, just use one of
  600. * the connectors tied to the encoder.
  601. */
  602. if (!connector)
  603. connector = radeon_get_connector_for_encoder_init(encoder);
  604. radeon_connector = to_radeon_connector(connector);
  605. switch (connector->connector_type) {
  606. case DRM_MODE_CONNECTOR_DVII:
  607. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  608. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  609. radeon_audio &&
  610. !ASIC_IS_DCE6(rdev)) /* remove once we support DCE6 */
  611. return ATOM_ENCODER_MODE_HDMI;
  612. else if (radeon_connector->use_digital)
  613. return ATOM_ENCODER_MODE_DVI;
  614. else
  615. return ATOM_ENCODER_MODE_CRT;
  616. break;
  617. case DRM_MODE_CONNECTOR_DVID:
  618. case DRM_MODE_CONNECTOR_HDMIA:
  619. default:
  620. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  621. radeon_audio &&
  622. !ASIC_IS_DCE6(rdev)) /* remove once we support DCE6 */
  623. return ATOM_ENCODER_MODE_HDMI;
  624. else
  625. return ATOM_ENCODER_MODE_DVI;
  626. break;
  627. case DRM_MODE_CONNECTOR_LVDS:
  628. return ATOM_ENCODER_MODE_LVDS;
  629. break;
  630. case DRM_MODE_CONNECTOR_DisplayPort:
  631. dig_connector = radeon_connector->con_priv;
  632. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  633. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  634. return ATOM_ENCODER_MODE_DP;
  635. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  636. radeon_audio &&
  637. !ASIC_IS_DCE6(rdev)) /* remove once we support DCE6 */
  638. return ATOM_ENCODER_MODE_HDMI;
  639. else
  640. return ATOM_ENCODER_MODE_DVI;
  641. break;
  642. case DRM_MODE_CONNECTOR_eDP:
  643. return ATOM_ENCODER_MODE_DP;
  644. case DRM_MODE_CONNECTOR_DVIA:
  645. case DRM_MODE_CONNECTOR_VGA:
  646. return ATOM_ENCODER_MODE_CRT;
  647. break;
  648. case DRM_MODE_CONNECTOR_Composite:
  649. case DRM_MODE_CONNECTOR_SVIDEO:
  650. case DRM_MODE_CONNECTOR_9PinDIN:
  651. /* fix me */
  652. return ATOM_ENCODER_MODE_TV;
  653. /*return ATOM_ENCODER_MODE_CV;*/
  654. break;
  655. }
  656. }
  657. /*
  658. * DIG Encoder/Transmitter Setup
  659. *
  660. * DCE 3.0/3.1
  661. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  662. * Supports up to 3 digital outputs
  663. * - 2 DIG encoder blocks.
  664. * DIG1 can drive UNIPHY link A or link B
  665. * DIG2 can drive UNIPHY link B or LVTMA
  666. *
  667. * DCE 3.2
  668. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  669. * Supports up to 5 digital outputs
  670. * - 2 DIG encoder blocks.
  671. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  672. *
  673. * DCE 4.0/5.0/6.0
  674. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  675. * Supports up to 6 digital outputs
  676. * - 6 DIG encoder blocks.
  677. * - DIG to PHY mapping is hardcoded
  678. * DIG1 drives UNIPHY0 link A, A+B
  679. * DIG2 drives UNIPHY0 link B
  680. * DIG3 drives UNIPHY1 link A, A+B
  681. * DIG4 drives UNIPHY1 link B
  682. * DIG5 drives UNIPHY2 link A, A+B
  683. * DIG6 drives UNIPHY2 link B
  684. *
  685. * DCE 4.1
  686. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  687. * Supports up to 6 digital outputs
  688. * - 2 DIG encoder blocks.
  689. * llano
  690. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  691. * ontario
  692. * DIG1 drives UNIPHY0/1/2 link A
  693. * DIG2 drives UNIPHY0/1/2 link B
  694. *
  695. * Routing
  696. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  697. * Examples:
  698. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  699. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  700. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  701. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  702. */
  703. union dig_encoder_control {
  704. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  705. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  706. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  707. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  708. };
  709. void
  710. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  711. {
  712. struct drm_device *dev = encoder->dev;
  713. struct radeon_device *rdev = dev->dev_private;
  714. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  715. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  716. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  717. union dig_encoder_control args;
  718. int index = 0;
  719. uint8_t frev, crev;
  720. int dp_clock = 0;
  721. int dp_lane_count = 0;
  722. int hpd_id = RADEON_HPD_NONE;
  723. if (connector) {
  724. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  725. struct radeon_connector_atom_dig *dig_connector =
  726. radeon_connector->con_priv;
  727. dp_clock = dig_connector->dp_clock;
  728. dp_lane_count = dig_connector->dp_lane_count;
  729. hpd_id = radeon_connector->hpd.hpd;
  730. }
  731. /* no dig encoder assigned */
  732. if (dig->dig_encoder == -1)
  733. return;
  734. memset(&args, 0, sizeof(args));
  735. if (ASIC_IS_DCE4(rdev))
  736. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  737. else {
  738. if (dig->dig_encoder)
  739. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  740. else
  741. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  742. }
  743. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  744. return;
  745. switch (frev) {
  746. case 1:
  747. switch (crev) {
  748. case 1:
  749. args.v1.ucAction = action;
  750. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  751. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  752. args.v3.ucPanelMode = panel_mode;
  753. else
  754. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  755. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  756. args.v1.ucLaneNum = dp_lane_count;
  757. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  758. args.v1.ucLaneNum = 8;
  759. else
  760. args.v1.ucLaneNum = 4;
  761. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  762. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  763. switch (radeon_encoder->encoder_id) {
  764. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  765. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  766. break;
  767. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  768. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  769. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  770. break;
  771. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  772. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  773. break;
  774. }
  775. if (dig->linkb)
  776. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  777. else
  778. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  779. break;
  780. case 2:
  781. case 3:
  782. args.v3.ucAction = action;
  783. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  784. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  785. args.v3.ucPanelMode = panel_mode;
  786. else
  787. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  788. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  789. args.v3.ucLaneNum = dp_lane_count;
  790. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  791. args.v3.ucLaneNum = 8;
  792. else
  793. args.v3.ucLaneNum = 4;
  794. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  795. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  796. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  797. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  798. break;
  799. case 4:
  800. args.v4.ucAction = action;
  801. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  802. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  803. args.v4.ucPanelMode = panel_mode;
  804. else
  805. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  806. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  807. args.v4.ucLaneNum = dp_lane_count;
  808. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  809. args.v4.ucLaneNum = 8;
  810. else
  811. args.v4.ucLaneNum = 4;
  812. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  813. if (dp_clock == 540000)
  814. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  815. else if (dp_clock == 324000)
  816. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
  817. else if (dp_clock == 270000)
  818. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  819. else
  820. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
  821. }
  822. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  823. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  824. if (hpd_id == RADEON_HPD_NONE)
  825. args.v4.ucHPD_ID = 0;
  826. else
  827. args.v4.ucHPD_ID = hpd_id + 1;
  828. break;
  829. default:
  830. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  831. break;
  832. }
  833. break;
  834. default:
  835. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  836. break;
  837. }
  838. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  839. }
  840. union dig_transmitter_control {
  841. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  842. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  843. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  844. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  845. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  846. };
  847. void
  848. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  849. {
  850. struct drm_device *dev = encoder->dev;
  851. struct radeon_device *rdev = dev->dev_private;
  852. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  853. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  854. struct drm_connector *connector;
  855. union dig_transmitter_control args;
  856. int index = 0;
  857. uint8_t frev, crev;
  858. bool is_dp = false;
  859. int pll_id = 0;
  860. int dp_clock = 0;
  861. int dp_lane_count = 0;
  862. int connector_object_id = 0;
  863. int igp_lane_info = 0;
  864. int dig_encoder = dig->dig_encoder;
  865. int hpd_id = RADEON_HPD_NONE;
  866. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  867. connector = radeon_get_connector_for_encoder_init(encoder);
  868. /* just needed to avoid bailing in the encoder check. the encoder
  869. * isn't used for init
  870. */
  871. dig_encoder = 0;
  872. } else
  873. connector = radeon_get_connector_for_encoder(encoder);
  874. if (connector) {
  875. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  876. struct radeon_connector_atom_dig *dig_connector =
  877. radeon_connector->con_priv;
  878. hpd_id = radeon_connector->hpd.hpd;
  879. dp_clock = dig_connector->dp_clock;
  880. dp_lane_count = dig_connector->dp_lane_count;
  881. connector_object_id =
  882. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  883. igp_lane_info = dig_connector->igp_lane_info;
  884. }
  885. if (encoder->crtc) {
  886. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  887. pll_id = radeon_crtc->pll_id;
  888. }
  889. /* no dig encoder assigned */
  890. if (dig_encoder == -1)
  891. return;
  892. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  893. is_dp = true;
  894. memset(&args, 0, sizeof(args));
  895. switch (radeon_encoder->encoder_id) {
  896. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  897. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  898. break;
  899. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  900. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  901. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  902. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  903. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  904. break;
  905. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  906. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  907. break;
  908. }
  909. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  910. return;
  911. switch (frev) {
  912. case 1:
  913. switch (crev) {
  914. case 1:
  915. args.v1.ucAction = action;
  916. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  917. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  918. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  919. args.v1.asMode.ucLaneSel = lane_num;
  920. args.v1.asMode.ucLaneSet = lane_set;
  921. } else {
  922. if (is_dp)
  923. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  924. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  925. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  926. else
  927. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  928. }
  929. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  930. if (dig_encoder)
  931. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  932. else
  933. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  934. if ((rdev->flags & RADEON_IS_IGP) &&
  935. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  936. if (is_dp ||
  937. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  938. if (igp_lane_info & 0x1)
  939. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  940. else if (igp_lane_info & 0x2)
  941. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  942. else if (igp_lane_info & 0x4)
  943. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  944. else if (igp_lane_info & 0x8)
  945. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  946. } else {
  947. if (igp_lane_info & 0x3)
  948. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  949. else if (igp_lane_info & 0xc)
  950. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  951. }
  952. }
  953. if (dig->linkb)
  954. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  955. else
  956. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  957. if (is_dp)
  958. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  959. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  960. if (dig->coherent_mode)
  961. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  962. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  963. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  964. }
  965. break;
  966. case 2:
  967. args.v2.ucAction = action;
  968. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  969. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  970. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  971. args.v2.asMode.ucLaneSel = lane_num;
  972. args.v2.asMode.ucLaneSet = lane_set;
  973. } else {
  974. if (is_dp)
  975. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  976. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  977. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  978. else
  979. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  980. }
  981. args.v2.acConfig.ucEncoderSel = dig_encoder;
  982. if (dig->linkb)
  983. args.v2.acConfig.ucLinkSel = 1;
  984. switch (radeon_encoder->encoder_id) {
  985. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  986. args.v2.acConfig.ucTransmitterSel = 0;
  987. break;
  988. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  989. args.v2.acConfig.ucTransmitterSel = 1;
  990. break;
  991. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  992. args.v2.acConfig.ucTransmitterSel = 2;
  993. break;
  994. }
  995. if (is_dp) {
  996. args.v2.acConfig.fCoherentMode = 1;
  997. args.v2.acConfig.fDPConnector = 1;
  998. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  999. if (dig->coherent_mode)
  1000. args.v2.acConfig.fCoherentMode = 1;
  1001. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1002. args.v2.acConfig.fDualLinkConnector = 1;
  1003. }
  1004. break;
  1005. case 3:
  1006. args.v3.ucAction = action;
  1007. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1008. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  1009. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1010. args.v3.asMode.ucLaneSel = lane_num;
  1011. args.v3.asMode.ucLaneSet = lane_set;
  1012. } else {
  1013. if (is_dp)
  1014. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  1015. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1016. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1017. else
  1018. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1019. }
  1020. if (is_dp)
  1021. args.v3.ucLaneNum = dp_lane_count;
  1022. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1023. args.v3.ucLaneNum = 8;
  1024. else
  1025. args.v3.ucLaneNum = 4;
  1026. if (dig->linkb)
  1027. args.v3.acConfig.ucLinkSel = 1;
  1028. if (dig_encoder & 1)
  1029. args.v3.acConfig.ucEncoderSel = 1;
  1030. /* Select the PLL for the PHY
  1031. * DP PHY should be clocked from external src if there is
  1032. * one.
  1033. */
  1034. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1035. if (is_dp && rdev->clock.dp_extclk)
  1036. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1037. else
  1038. args.v3.acConfig.ucRefClkSource = pll_id;
  1039. switch (radeon_encoder->encoder_id) {
  1040. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1041. args.v3.acConfig.ucTransmitterSel = 0;
  1042. break;
  1043. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1044. args.v3.acConfig.ucTransmitterSel = 1;
  1045. break;
  1046. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1047. args.v3.acConfig.ucTransmitterSel = 2;
  1048. break;
  1049. }
  1050. if (is_dp)
  1051. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1052. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1053. if (dig->coherent_mode)
  1054. args.v3.acConfig.fCoherentMode = 1;
  1055. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1056. args.v3.acConfig.fDualLinkConnector = 1;
  1057. }
  1058. break;
  1059. case 4:
  1060. args.v4.ucAction = action;
  1061. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1062. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1063. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1064. args.v4.asMode.ucLaneSel = lane_num;
  1065. args.v4.asMode.ucLaneSet = lane_set;
  1066. } else {
  1067. if (is_dp)
  1068. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1069. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1070. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1071. else
  1072. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1073. }
  1074. if (is_dp)
  1075. args.v4.ucLaneNum = dp_lane_count;
  1076. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1077. args.v4.ucLaneNum = 8;
  1078. else
  1079. args.v4.ucLaneNum = 4;
  1080. if (dig->linkb)
  1081. args.v4.acConfig.ucLinkSel = 1;
  1082. if (dig_encoder & 1)
  1083. args.v4.acConfig.ucEncoderSel = 1;
  1084. /* Select the PLL for the PHY
  1085. * DP PHY should be clocked from external src if there is
  1086. * one.
  1087. */
  1088. /* On DCE5 DCPLL usually generates the DP ref clock */
  1089. if (is_dp) {
  1090. if (rdev->clock.dp_extclk)
  1091. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1092. else
  1093. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1094. } else
  1095. args.v4.acConfig.ucRefClkSource = pll_id;
  1096. switch (radeon_encoder->encoder_id) {
  1097. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1098. args.v4.acConfig.ucTransmitterSel = 0;
  1099. break;
  1100. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1101. args.v4.acConfig.ucTransmitterSel = 1;
  1102. break;
  1103. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1104. args.v4.acConfig.ucTransmitterSel = 2;
  1105. break;
  1106. }
  1107. if (is_dp)
  1108. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1109. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1110. if (dig->coherent_mode)
  1111. args.v4.acConfig.fCoherentMode = 1;
  1112. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1113. args.v4.acConfig.fDualLinkConnector = 1;
  1114. }
  1115. break;
  1116. case 5:
  1117. args.v5.ucAction = action;
  1118. if (is_dp)
  1119. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1120. else
  1121. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1122. switch (radeon_encoder->encoder_id) {
  1123. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1124. if (dig->linkb)
  1125. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1126. else
  1127. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1128. break;
  1129. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1130. if (dig->linkb)
  1131. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1132. else
  1133. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1134. break;
  1135. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1136. if (dig->linkb)
  1137. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1138. else
  1139. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1140. break;
  1141. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1142. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
  1143. break;
  1144. }
  1145. if (is_dp)
  1146. args.v5.ucLaneNum = dp_lane_count;
  1147. else if (radeon_encoder->pixel_clock > 165000)
  1148. args.v5.ucLaneNum = 8;
  1149. else
  1150. args.v5.ucLaneNum = 4;
  1151. args.v5.ucConnObjId = connector_object_id;
  1152. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1153. if (is_dp && rdev->clock.dp_extclk)
  1154. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1155. else
  1156. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1157. if (is_dp)
  1158. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1159. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1160. if (dig->coherent_mode)
  1161. args.v5.asConfig.ucCoherentMode = 1;
  1162. }
  1163. if (hpd_id == RADEON_HPD_NONE)
  1164. args.v5.asConfig.ucHPDSel = 0;
  1165. else
  1166. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1167. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1168. args.v5.ucDPLaneSet = lane_set;
  1169. break;
  1170. default:
  1171. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1172. break;
  1173. }
  1174. break;
  1175. default:
  1176. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1177. break;
  1178. }
  1179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1180. }
  1181. bool
  1182. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1183. {
  1184. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1185. struct drm_device *dev = radeon_connector->base.dev;
  1186. struct radeon_device *rdev = dev->dev_private;
  1187. union dig_transmitter_control args;
  1188. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1189. uint8_t frev, crev;
  1190. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1191. goto done;
  1192. if (!ASIC_IS_DCE4(rdev))
  1193. goto done;
  1194. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1195. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1196. goto done;
  1197. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1198. goto done;
  1199. memset(&args, 0, sizeof(args));
  1200. args.v1.ucAction = action;
  1201. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1202. /* wait for the panel to power up */
  1203. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1204. int i;
  1205. for (i = 0; i < 300; i++) {
  1206. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1207. return true;
  1208. mdelay(1);
  1209. }
  1210. return false;
  1211. }
  1212. done:
  1213. return true;
  1214. }
  1215. union external_encoder_control {
  1216. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1217. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1218. };
  1219. static void
  1220. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1221. struct drm_encoder *ext_encoder,
  1222. int action)
  1223. {
  1224. struct drm_device *dev = encoder->dev;
  1225. struct radeon_device *rdev = dev->dev_private;
  1226. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1227. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1228. union external_encoder_control args;
  1229. struct drm_connector *connector;
  1230. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1231. u8 frev, crev;
  1232. int dp_clock = 0;
  1233. int dp_lane_count = 0;
  1234. int connector_object_id = 0;
  1235. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1236. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1237. connector = radeon_get_connector_for_encoder_init(encoder);
  1238. else
  1239. connector = radeon_get_connector_for_encoder(encoder);
  1240. if (connector) {
  1241. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1242. struct radeon_connector_atom_dig *dig_connector =
  1243. radeon_connector->con_priv;
  1244. dp_clock = dig_connector->dp_clock;
  1245. dp_lane_count = dig_connector->dp_lane_count;
  1246. connector_object_id =
  1247. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1248. }
  1249. memset(&args, 0, sizeof(args));
  1250. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1251. return;
  1252. switch (frev) {
  1253. case 1:
  1254. /* no params on frev 1 */
  1255. break;
  1256. case 2:
  1257. switch (crev) {
  1258. case 1:
  1259. case 2:
  1260. args.v1.sDigEncoder.ucAction = action;
  1261. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1262. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1263. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1264. if (dp_clock == 270000)
  1265. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1266. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1267. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1268. args.v1.sDigEncoder.ucLaneNum = 8;
  1269. else
  1270. args.v1.sDigEncoder.ucLaneNum = 4;
  1271. break;
  1272. case 3:
  1273. args.v3.sExtEncoder.ucAction = action;
  1274. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1275. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1276. else
  1277. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1278. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1279. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1280. if (dp_clock == 270000)
  1281. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1282. else if (dp_clock == 540000)
  1283. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1284. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1285. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1286. args.v3.sExtEncoder.ucLaneNum = 8;
  1287. else
  1288. args.v3.sExtEncoder.ucLaneNum = 4;
  1289. switch (ext_enum) {
  1290. case GRAPH_OBJECT_ENUM_ID1:
  1291. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1292. break;
  1293. case GRAPH_OBJECT_ENUM_ID2:
  1294. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1295. break;
  1296. case GRAPH_OBJECT_ENUM_ID3:
  1297. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1298. break;
  1299. }
  1300. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1301. break;
  1302. default:
  1303. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1304. return;
  1305. }
  1306. break;
  1307. default:
  1308. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1309. return;
  1310. }
  1311. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1312. }
  1313. static void
  1314. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1315. {
  1316. struct drm_device *dev = encoder->dev;
  1317. struct radeon_device *rdev = dev->dev_private;
  1318. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1319. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1320. ENABLE_YUV_PS_ALLOCATION args;
  1321. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1322. uint32_t temp, reg;
  1323. memset(&args, 0, sizeof(args));
  1324. if (rdev->family >= CHIP_R600)
  1325. reg = R600_BIOS_3_SCRATCH;
  1326. else
  1327. reg = RADEON_BIOS_3_SCRATCH;
  1328. /* XXX: fix up scratch reg handling */
  1329. temp = RREG32(reg);
  1330. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1331. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1332. (radeon_crtc->crtc_id << 18)));
  1333. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1334. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1335. else
  1336. WREG32(reg, 0);
  1337. if (enable)
  1338. args.ucEnable = ATOM_ENABLE;
  1339. args.ucCRTC = radeon_crtc->crtc_id;
  1340. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1341. WREG32(reg, temp);
  1342. }
  1343. static void
  1344. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1345. {
  1346. struct drm_device *dev = encoder->dev;
  1347. struct radeon_device *rdev = dev->dev_private;
  1348. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1349. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1350. int index = 0;
  1351. memset(&args, 0, sizeof(args));
  1352. switch (radeon_encoder->encoder_id) {
  1353. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1354. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1355. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1356. break;
  1357. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1358. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1359. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1360. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1361. break;
  1362. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1363. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1364. break;
  1365. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1366. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1367. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1368. else
  1369. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1370. break;
  1371. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1372. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1373. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1374. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1375. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1376. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1377. else
  1378. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1379. break;
  1380. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1381. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1382. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1383. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1384. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1385. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1386. else
  1387. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1388. break;
  1389. default:
  1390. return;
  1391. }
  1392. switch (mode) {
  1393. case DRM_MODE_DPMS_ON:
  1394. args.ucAction = ATOM_ENABLE;
  1395. /* workaround for DVOOutputControl on some RS690 systems */
  1396. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1397. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1398. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1399. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1400. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1401. } else
  1402. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1403. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1404. args.ucAction = ATOM_LCD_BLON;
  1405. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1406. }
  1407. break;
  1408. case DRM_MODE_DPMS_STANDBY:
  1409. case DRM_MODE_DPMS_SUSPEND:
  1410. case DRM_MODE_DPMS_OFF:
  1411. args.ucAction = ATOM_DISABLE;
  1412. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1413. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1414. args.ucAction = ATOM_LCD_BLOFF;
  1415. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1416. }
  1417. break;
  1418. }
  1419. }
  1420. static void
  1421. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1422. {
  1423. struct drm_device *dev = encoder->dev;
  1424. struct radeon_device *rdev = dev->dev_private;
  1425. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1426. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1427. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1428. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1429. struct radeon_connector *radeon_connector = NULL;
  1430. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1431. if (connector) {
  1432. radeon_connector = to_radeon_connector(connector);
  1433. radeon_dig_connector = radeon_connector->con_priv;
  1434. }
  1435. switch (mode) {
  1436. case DRM_MODE_DPMS_ON:
  1437. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1438. if (!connector)
  1439. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1440. else
  1441. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1442. /* setup and enable the encoder */
  1443. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1444. atombios_dig_encoder_setup(encoder,
  1445. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1446. dig->panel_mode);
  1447. if (ext_encoder) {
  1448. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1449. atombios_external_encoder_setup(encoder, ext_encoder,
  1450. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1451. }
  1452. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1453. } else if (ASIC_IS_DCE4(rdev)) {
  1454. /* setup and enable the encoder */
  1455. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1456. /* enable the transmitter */
  1457. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1458. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1459. } else {
  1460. /* setup and enable the encoder and transmitter */
  1461. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1462. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1463. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1464. /* some early dce3.2 boards have a bug in their transmitter control table */
  1465. if ((rdev->family != CHIP_RV710) && (rdev->family != CHIP_RV730))
  1466. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1467. }
  1468. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1469. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1470. atombios_set_edp_panel_power(connector,
  1471. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1472. radeon_dig_connector->edp_on = true;
  1473. }
  1474. radeon_dp_link_train(encoder, connector);
  1475. if (ASIC_IS_DCE4(rdev))
  1476. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1477. }
  1478. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1479. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1480. break;
  1481. case DRM_MODE_DPMS_STANDBY:
  1482. case DRM_MODE_DPMS_SUSPEND:
  1483. case DRM_MODE_DPMS_OFF:
  1484. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1485. /* disable the transmitter */
  1486. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1487. } else if (ASIC_IS_DCE4(rdev)) {
  1488. /* disable the transmitter */
  1489. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1490. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1491. } else {
  1492. /* disable the encoder and transmitter */
  1493. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1494. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1495. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1496. }
  1497. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1498. if (ASIC_IS_DCE4(rdev))
  1499. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1500. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1501. atombios_set_edp_panel_power(connector,
  1502. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1503. radeon_dig_connector->edp_on = false;
  1504. }
  1505. }
  1506. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1507. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1508. break;
  1509. }
  1510. }
  1511. static void
  1512. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1513. struct drm_encoder *ext_encoder,
  1514. int mode)
  1515. {
  1516. struct drm_device *dev = encoder->dev;
  1517. struct radeon_device *rdev = dev->dev_private;
  1518. switch (mode) {
  1519. case DRM_MODE_DPMS_ON:
  1520. default:
  1521. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1522. atombios_external_encoder_setup(encoder, ext_encoder,
  1523. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1524. atombios_external_encoder_setup(encoder, ext_encoder,
  1525. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1526. } else
  1527. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1528. break;
  1529. case DRM_MODE_DPMS_STANDBY:
  1530. case DRM_MODE_DPMS_SUSPEND:
  1531. case DRM_MODE_DPMS_OFF:
  1532. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1533. atombios_external_encoder_setup(encoder, ext_encoder,
  1534. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1535. atombios_external_encoder_setup(encoder, ext_encoder,
  1536. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1537. } else
  1538. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1539. break;
  1540. }
  1541. }
  1542. static void
  1543. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1544. {
  1545. struct drm_device *dev = encoder->dev;
  1546. struct radeon_device *rdev = dev->dev_private;
  1547. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1548. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1549. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1550. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1551. radeon_encoder->active_device);
  1552. switch (radeon_encoder->encoder_id) {
  1553. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1554. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1555. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1556. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1557. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1558. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1559. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1560. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1561. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1562. break;
  1563. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1564. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1565. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1566. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1567. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1568. radeon_atom_encoder_dpms_dig(encoder, mode);
  1569. break;
  1570. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1571. if (ASIC_IS_DCE5(rdev)) {
  1572. switch (mode) {
  1573. case DRM_MODE_DPMS_ON:
  1574. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1575. break;
  1576. case DRM_MODE_DPMS_STANDBY:
  1577. case DRM_MODE_DPMS_SUSPEND:
  1578. case DRM_MODE_DPMS_OFF:
  1579. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1580. break;
  1581. }
  1582. } else if (ASIC_IS_DCE3(rdev))
  1583. radeon_atom_encoder_dpms_dig(encoder, mode);
  1584. else
  1585. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1586. break;
  1587. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1588. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1589. if (ASIC_IS_DCE5(rdev)) {
  1590. switch (mode) {
  1591. case DRM_MODE_DPMS_ON:
  1592. atombios_dac_setup(encoder, ATOM_ENABLE);
  1593. break;
  1594. case DRM_MODE_DPMS_STANDBY:
  1595. case DRM_MODE_DPMS_SUSPEND:
  1596. case DRM_MODE_DPMS_OFF:
  1597. atombios_dac_setup(encoder, ATOM_DISABLE);
  1598. break;
  1599. }
  1600. } else
  1601. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1602. break;
  1603. default:
  1604. return;
  1605. }
  1606. if (ext_encoder)
  1607. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1608. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1609. }
  1610. union crtc_source_param {
  1611. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1612. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1613. };
  1614. static void
  1615. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1616. {
  1617. struct drm_device *dev = encoder->dev;
  1618. struct radeon_device *rdev = dev->dev_private;
  1619. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1620. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1621. union crtc_source_param args;
  1622. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1623. uint8_t frev, crev;
  1624. struct radeon_encoder_atom_dig *dig;
  1625. memset(&args, 0, sizeof(args));
  1626. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1627. return;
  1628. switch (frev) {
  1629. case 1:
  1630. switch (crev) {
  1631. case 1:
  1632. default:
  1633. if (ASIC_IS_AVIVO(rdev))
  1634. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1635. else {
  1636. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1637. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1638. } else {
  1639. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1640. }
  1641. }
  1642. switch (radeon_encoder->encoder_id) {
  1643. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1644. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1645. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1646. break;
  1647. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1648. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1649. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1650. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1651. else
  1652. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1653. break;
  1654. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1655. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1656. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1657. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1658. break;
  1659. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1660. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1661. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1662. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1663. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1664. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1665. else
  1666. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1667. break;
  1668. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1669. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1670. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1671. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1672. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1673. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1674. else
  1675. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1676. break;
  1677. }
  1678. break;
  1679. case 2:
  1680. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1681. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1682. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1683. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1684. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1685. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1686. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1687. else
  1688. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1689. } else
  1690. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1691. switch (radeon_encoder->encoder_id) {
  1692. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1693. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1694. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1695. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1696. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1697. dig = radeon_encoder->enc_priv;
  1698. switch (dig->dig_encoder) {
  1699. case 0:
  1700. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1701. break;
  1702. case 1:
  1703. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1704. break;
  1705. case 2:
  1706. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1707. break;
  1708. case 3:
  1709. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1710. break;
  1711. case 4:
  1712. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1713. break;
  1714. case 5:
  1715. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1716. break;
  1717. case 6:
  1718. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1719. break;
  1720. }
  1721. break;
  1722. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1723. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1724. break;
  1725. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1726. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1727. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1728. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1729. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1730. else
  1731. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1732. break;
  1733. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1734. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1735. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1736. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1737. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1738. else
  1739. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1740. break;
  1741. }
  1742. break;
  1743. }
  1744. break;
  1745. default:
  1746. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1747. return;
  1748. }
  1749. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1750. /* update scratch regs with new routing */
  1751. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1752. }
  1753. static void
  1754. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1755. struct drm_display_mode *mode)
  1756. {
  1757. struct drm_device *dev = encoder->dev;
  1758. struct radeon_device *rdev = dev->dev_private;
  1759. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1760. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1761. /* Funky macbooks */
  1762. if ((dev->pdev->device == 0x71C5) &&
  1763. (dev->pdev->subsystem_vendor == 0x106b) &&
  1764. (dev->pdev->subsystem_device == 0x0080)) {
  1765. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1766. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1767. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1768. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1769. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1770. }
  1771. }
  1772. /* set scaler clears this on some chips */
  1773. if (ASIC_IS_AVIVO(rdev) &&
  1774. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1775. if (ASIC_IS_DCE8(rdev)) {
  1776. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1777. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
  1778. CIK_INTERLEAVE_EN);
  1779. else
  1780. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1781. } else if (ASIC_IS_DCE4(rdev)) {
  1782. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1783. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1784. EVERGREEN_INTERLEAVE_EN);
  1785. else
  1786. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1787. } else {
  1788. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1789. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1790. AVIVO_D1MODE_INTERLEAVE_EN);
  1791. else
  1792. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1793. }
  1794. }
  1795. }
  1796. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1797. {
  1798. struct drm_device *dev = encoder->dev;
  1799. struct radeon_device *rdev = dev->dev_private;
  1800. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1801. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1802. struct drm_encoder *test_encoder;
  1803. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1804. uint32_t dig_enc_in_use = 0;
  1805. if (ASIC_IS_DCE6(rdev)) {
  1806. /* DCE6 */
  1807. switch (radeon_encoder->encoder_id) {
  1808. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1809. if (dig->linkb)
  1810. return 1;
  1811. else
  1812. return 0;
  1813. break;
  1814. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1815. if (dig->linkb)
  1816. return 3;
  1817. else
  1818. return 2;
  1819. break;
  1820. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1821. if (dig->linkb)
  1822. return 5;
  1823. else
  1824. return 4;
  1825. break;
  1826. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1827. return 6;
  1828. break;
  1829. }
  1830. } else if (ASIC_IS_DCE4(rdev)) {
  1831. /* DCE4/5 */
  1832. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1833. /* ontario follows DCE4 */
  1834. if (rdev->family == CHIP_PALM) {
  1835. if (dig->linkb)
  1836. return 1;
  1837. else
  1838. return 0;
  1839. } else
  1840. /* llano follows DCE3.2 */
  1841. return radeon_crtc->crtc_id;
  1842. } else {
  1843. switch (radeon_encoder->encoder_id) {
  1844. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1845. if (dig->linkb)
  1846. return 1;
  1847. else
  1848. return 0;
  1849. break;
  1850. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1851. if (dig->linkb)
  1852. return 3;
  1853. else
  1854. return 2;
  1855. break;
  1856. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1857. if (dig->linkb)
  1858. return 5;
  1859. else
  1860. return 4;
  1861. break;
  1862. }
  1863. }
  1864. }
  1865. /* on DCE32 and encoder can driver any block so just crtc id */
  1866. if (ASIC_IS_DCE32(rdev)) {
  1867. return radeon_crtc->crtc_id;
  1868. }
  1869. /* on DCE3 - LVTMA can only be driven by DIGB */
  1870. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1871. struct radeon_encoder *radeon_test_encoder;
  1872. if (encoder == test_encoder)
  1873. continue;
  1874. if (!radeon_encoder_is_digital(test_encoder))
  1875. continue;
  1876. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1877. dig = radeon_test_encoder->enc_priv;
  1878. if (dig->dig_encoder >= 0)
  1879. dig_enc_in_use |= (1 << dig->dig_encoder);
  1880. }
  1881. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1882. if (dig_enc_in_use & 0x2)
  1883. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1884. return 1;
  1885. }
  1886. if (!(dig_enc_in_use & 1))
  1887. return 0;
  1888. return 1;
  1889. }
  1890. /* This only needs to be called once at startup */
  1891. void
  1892. radeon_atom_encoder_init(struct radeon_device *rdev)
  1893. {
  1894. struct drm_device *dev = rdev->ddev;
  1895. struct drm_encoder *encoder;
  1896. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1897. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1898. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1899. switch (radeon_encoder->encoder_id) {
  1900. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1901. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1902. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1903. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1904. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1905. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1906. break;
  1907. default:
  1908. break;
  1909. }
  1910. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1911. atombios_external_encoder_setup(encoder, ext_encoder,
  1912. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1913. }
  1914. }
  1915. static void
  1916. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1917. struct drm_display_mode *mode,
  1918. struct drm_display_mode *adjusted_mode)
  1919. {
  1920. struct drm_device *dev = encoder->dev;
  1921. struct radeon_device *rdev = dev->dev_private;
  1922. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1923. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1924. /* need to call this here rather than in prepare() since we need some crtc info */
  1925. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1926. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1927. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1928. atombios_yuv_setup(encoder, true);
  1929. else
  1930. atombios_yuv_setup(encoder, false);
  1931. }
  1932. switch (radeon_encoder->encoder_id) {
  1933. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1934. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1935. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1936. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1937. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1938. break;
  1939. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1940. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1941. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1942. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1943. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1944. /* handled in dpms */
  1945. break;
  1946. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1947. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1948. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1949. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1950. break;
  1951. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1952. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1953. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1954. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1955. atombios_dac_setup(encoder, ATOM_ENABLE);
  1956. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1957. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1958. atombios_tv_setup(encoder, ATOM_ENABLE);
  1959. else
  1960. atombios_tv_setup(encoder, ATOM_DISABLE);
  1961. }
  1962. break;
  1963. }
  1964. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1965. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1966. if (rdev->asic->display.hdmi_enable)
  1967. radeon_hdmi_enable(rdev, encoder, true);
  1968. if (rdev->asic->display.hdmi_setmode)
  1969. radeon_hdmi_setmode(rdev, encoder, adjusted_mode);
  1970. }
  1971. }
  1972. static bool
  1973. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1974. {
  1975. struct drm_device *dev = encoder->dev;
  1976. struct radeon_device *rdev = dev->dev_private;
  1977. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1978. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1979. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1980. ATOM_DEVICE_CV_SUPPORT |
  1981. ATOM_DEVICE_CRT_SUPPORT)) {
  1982. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1983. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1984. uint8_t frev, crev;
  1985. memset(&args, 0, sizeof(args));
  1986. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1987. return false;
  1988. args.sDacload.ucMisc = 0;
  1989. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1990. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1991. args.sDacload.ucDacType = ATOM_DAC_A;
  1992. else
  1993. args.sDacload.ucDacType = ATOM_DAC_B;
  1994. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1995. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1996. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1997. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1998. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1999. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  2000. if (crev >= 3)
  2001. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2002. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2003. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  2004. if (crev >= 3)
  2005. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2006. }
  2007. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2008. return true;
  2009. } else
  2010. return false;
  2011. }
  2012. static enum drm_connector_status
  2013. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2014. {
  2015. struct drm_device *dev = encoder->dev;
  2016. struct radeon_device *rdev = dev->dev_private;
  2017. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2018. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2019. uint32_t bios_0_scratch;
  2020. if (!atombios_dac_load_detect(encoder, connector)) {
  2021. DRM_DEBUG_KMS("detect returned false \n");
  2022. return connector_status_unknown;
  2023. }
  2024. if (rdev->family >= CHIP_R600)
  2025. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2026. else
  2027. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2028. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2029. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2030. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2031. return connector_status_connected;
  2032. }
  2033. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2034. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2035. return connector_status_connected;
  2036. }
  2037. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2038. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2039. return connector_status_connected;
  2040. }
  2041. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2042. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2043. return connector_status_connected; /* CTV */
  2044. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2045. return connector_status_connected; /* STV */
  2046. }
  2047. return connector_status_disconnected;
  2048. }
  2049. static enum drm_connector_status
  2050. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2051. {
  2052. struct drm_device *dev = encoder->dev;
  2053. struct radeon_device *rdev = dev->dev_private;
  2054. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2055. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2056. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2057. u32 bios_0_scratch;
  2058. if (!ASIC_IS_DCE4(rdev))
  2059. return connector_status_unknown;
  2060. if (!ext_encoder)
  2061. return connector_status_unknown;
  2062. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2063. return connector_status_unknown;
  2064. /* load detect on the dp bridge */
  2065. atombios_external_encoder_setup(encoder, ext_encoder,
  2066. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2067. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2068. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2069. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2070. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2071. return connector_status_connected;
  2072. }
  2073. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2074. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2075. return connector_status_connected;
  2076. }
  2077. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2078. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2079. return connector_status_connected;
  2080. }
  2081. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2082. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2083. return connector_status_connected; /* CTV */
  2084. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2085. return connector_status_connected; /* STV */
  2086. }
  2087. return connector_status_disconnected;
  2088. }
  2089. void
  2090. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2091. {
  2092. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2093. if (ext_encoder)
  2094. /* ddc_setup on the dp bridge */
  2095. atombios_external_encoder_setup(encoder, ext_encoder,
  2096. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2097. }
  2098. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2099. {
  2100. struct radeon_device *rdev = encoder->dev->dev_private;
  2101. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2102. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2103. if ((radeon_encoder->active_device &
  2104. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2105. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2106. ENCODER_OBJECT_ID_NONE)) {
  2107. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2108. if (dig) {
  2109. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2110. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2111. if (rdev->family >= CHIP_R600)
  2112. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2113. else
  2114. /* RS600/690/740 have only 1 afmt block */
  2115. dig->afmt = rdev->mode_info.afmt[0];
  2116. }
  2117. }
  2118. }
  2119. radeon_atom_output_lock(encoder, true);
  2120. if (connector) {
  2121. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2122. /* select the clock/data port if it uses a router */
  2123. if (radeon_connector->router.cd_valid)
  2124. radeon_router_select_cd_port(radeon_connector);
  2125. /* turn eDP panel on for mode set */
  2126. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2127. atombios_set_edp_panel_power(connector,
  2128. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2129. }
  2130. /* this is needed for the pll/ss setup to work correctly in some cases */
  2131. atombios_set_encoder_crtc_source(encoder);
  2132. }
  2133. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2134. {
  2135. /* need to call this here as we need the crtc set up */
  2136. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2137. radeon_atom_output_lock(encoder, false);
  2138. }
  2139. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2140. {
  2141. struct drm_device *dev = encoder->dev;
  2142. struct radeon_device *rdev = dev->dev_private;
  2143. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2144. struct radeon_encoder_atom_dig *dig;
  2145. /* check for pre-DCE3 cards with shared encoders;
  2146. * can't really use the links individually, so don't disable
  2147. * the encoder if it's in use by another connector
  2148. */
  2149. if (!ASIC_IS_DCE3(rdev)) {
  2150. struct drm_encoder *other_encoder;
  2151. struct radeon_encoder *other_radeon_encoder;
  2152. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2153. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2154. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2155. drm_helper_encoder_in_use(other_encoder))
  2156. goto disable_done;
  2157. }
  2158. }
  2159. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2160. switch (radeon_encoder->encoder_id) {
  2161. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2162. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2163. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2164. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2165. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2166. break;
  2167. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2168. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2169. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2170. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2171. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2172. /* handled in dpms */
  2173. break;
  2174. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2175. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2176. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2177. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2178. break;
  2179. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2180. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2181. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2182. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2183. atombios_dac_setup(encoder, ATOM_DISABLE);
  2184. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2185. atombios_tv_setup(encoder, ATOM_DISABLE);
  2186. break;
  2187. }
  2188. disable_done:
  2189. if (radeon_encoder_is_digital(encoder)) {
  2190. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2191. if (rdev->asic->display.hdmi_enable)
  2192. radeon_hdmi_enable(rdev, encoder, false);
  2193. }
  2194. dig = radeon_encoder->enc_priv;
  2195. dig->dig_encoder = -1;
  2196. }
  2197. radeon_encoder->active_device = 0;
  2198. }
  2199. /* these are handled by the primary encoders */
  2200. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2201. {
  2202. }
  2203. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2204. {
  2205. }
  2206. static void
  2207. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2208. struct drm_display_mode *mode,
  2209. struct drm_display_mode *adjusted_mode)
  2210. {
  2211. }
  2212. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2213. {
  2214. }
  2215. static void
  2216. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2217. {
  2218. }
  2219. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2220. const struct drm_display_mode *mode,
  2221. struct drm_display_mode *adjusted_mode)
  2222. {
  2223. return true;
  2224. }
  2225. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2226. .dpms = radeon_atom_ext_dpms,
  2227. .mode_fixup = radeon_atom_ext_mode_fixup,
  2228. .prepare = radeon_atom_ext_prepare,
  2229. .mode_set = radeon_atom_ext_mode_set,
  2230. .commit = radeon_atom_ext_commit,
  2231. .disable = radeon_atom_ext_disable,
  2232. /* no detect for TMDS/LVDS yet */
  2233. };
  2234. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2235. .dpms = radeon_atom_encoder_dpms,
  2236. .mode_fixup = radeon_atom_mode_fixup,
  2237. .prepare = radeon_atom_encoder_prepare,
  2238. .mode_set = radeon_atom_encoder_mode_set,
  2239. .commit = radeon_atom_encoder_commit,
  2240. .disable = radeon_atom_encoder_disable,
  2241. .detect = radeon_atom_dig_detect,
  2242. };
  2243. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2244. .dpms = radeon_atom_encoder_dpms,
  2245. .mode_fixup = radeon_atom_mode_fixup,
  2246. .prepare = radeon_atom_encoder_prepare,
  2247. .mode_set = radeon_atom_encoder_mode_set,
  2248. .commit = radeon_atom_encoder_commit,
  2249. .detect = radeon_atom_dac_detect,
  2250. };
  2251. void radeon_enc_destroy(struct drm_encoder *encoder)
  2252. {
  2253. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2254. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2255. radeon_atom_backlight_exit(radeon_encoder);
  2256. kfree(radeon_encoder->enc_priv);
  2257. drm_encoder_cleanup(encoder);
  2258. kfree(radeon_encoder);
  2259. }
  2260. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2261. .destroy = radeon_enc_destroy,
  2262. };
  2263. static struct radeon_encoder_atom_dac *
  2264. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2265. {
  2266. struct drm_device *dev = radeon_encoder->base.dev;
  2267. struct radeon_device *rdev = dev->dev_private;
  2268. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2269. if (!dac)
  2270. return NULL;
  2271. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2272. return dac;
  2273. }
  2274. static struct radeon_encoder_atom_dig *
  2275. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2276. {
  2277. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2278. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2279. if (!dig)
  2280. return NULL;
  2281. /* coherent mode by default */
  2282. dig->coherent_mode = true;
  2283. dig->dig_encoder = -1;
  2284. if (encoder_enum == 2)
  2285. dig->linkb = true;
  2286. else
  2287. dig->linkb = false;
  2288. return dig;
  2289. }
  2290. void
  2291. radeon_add_atom_encoder(struct drm_device *dev,
  2292. uint32_t encoder_enum,
  2293. uint32_t supported_device,
  2294. u16 caps)
  2295. {
  2296. struct radeon_device *rdev = dev->dev_private;
  2297. struct drm_encoder *encoder;
  2298. struct radeon_encoder *radeon_encoder;
  2299. /* see if we already added it */
  2300. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2301. radeon_encoder = to_radeon_encoder(encoder);
  2302. if (radeon_encoder->encoder_enum == encoder_enum) {
  2303. radeon_encoder->devices |= supported_device;
  2304. return;
  2305. }
  2306. }
  2307. /* add a new one */
  2308. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2309. if (!radeon_encoder)
  2310. return;
  2311. encoder = &radeon_encoder->base;
  2312. switch (rdev->num_crtc) {
  2313. case 1:
  2314. encoder->possible_crtcs = 0x1;
  2315. break;
  2316. case 2:
  2317. default:
  2318. encoder->possible_crtcs = 0x3;
  2319. break;
  2320. case 4:
  2321. encoder->possible_crtcs = 0xf;
  2322. break;
  2323. case 6:
  2324. encoder->possible_crtcs = 0x3f;
  2325. break;
  2326. }
  2327. radeon_encoder->enc_priv = NULL;
  2328. radeon_encoder->encoder_enum = encoder_enum;
  2329. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2330. radeon_encoder->devices = supported_device;
  2331. radeon_encoder->rmx_type = RMX_OFF;
  2332. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2333. radeon_encoder->is_ext_encoder = false;
  2334. radeon_encoder->caps = caps;
  2335. switch (radeon_encoder->encoder_id) {
  2336. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2337. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2338. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2339. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2340. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2341. radeon_encoder->rmx_type = RMX_FULL;
  2342. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2343. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2344. } else {
  2345. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2346. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2347. }
  2348. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2349. break;
  2350. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2351. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2352. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2353. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2354. break;
  2355. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2356. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2357. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2358. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2359. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2360. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2361. break;
  2362. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2363. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2364. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2365. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2366. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2367. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2368. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2369. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2370. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2371. radeon_encoder->rmx_type = RMX_FULL;
  2372. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2373. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2374. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2375. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2376. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2377. } else {
  2378. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2379. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2380. }
  2381. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2382. break;
  2383. case ENCODER_OBJECT_ID_SI170B:
  2384. case ENCODER_OBJECT_ID_CH7303:
  2385. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2386. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2387. case ENCODER_OBJECT_ID_TITFP513:
  2388. case ENCODER_OBJECT_ID_VT1623:
  2389. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2390. case ENCODER_OBJECT_ID_TRAVIS:
  2391. case ENCODER_OBJECT_ID_NUTMEG:
  2392. /* these are handled by the primary encoders */
  2393. radeon_encoder->is_ext_encoder = true;
  2394. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2395. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2396. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2397. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2398. else
  2399. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2400. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2401. break;
  2402. }
  2403. }