atombios_crtc.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. struct radeon_encoder *radeon_encoder =
  81. to_radeon_encoder(radeon_crtc->encoder);
  82. /* fixme - fill in enc_priv for atom dac */
  83. enum radeon_tv_std tv_std = TV_STD_NTSC;
  84. bool is_tv = false, is_cv = false;
  85. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  86. return;
  87. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  88. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  89. tv_std = tv_dac->tv_std;
  90. is_tv = true;
  91. }
  92. memset(&args, 0, sizeof(args));
  93. args.ucScaler = radeon_crtc->crtc_id;
  94. if (is_tv) {
  95. switch (tv_std) {
  96. case TV_STD_NTSC:
  97. default:
  98. args.ucTVStandard = ATOM_TV_NTSC;
  99. break;
  100. case TV_STD_PAL:
  101. args.ucTVStandard = ATOM_TV_PAL;
  102. break;
  103. case TV_STD_PAL_M:
  104. args.ucTVStandard = ATOM_TV_PALM;
  105. break;
  106. case TV_STD_PAL_60:
  107. args.ucTVStandard = ATOM_TV_PAL60;
  108. break;
  109. case TV_STD_NTSC_J:
  110. args.ucTVStandard = ATOM_TV_NTSCJ;
  111. break;
  112. case TV_STD_SCART_PAL:
  113. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  114. break;
  115. case TV_STD_SECAM:
  116. args.ucTVStandard = ATOM_TV_SECAM;
  117. break;
  118. case TV_STD_PAL_CN:
  119. args.ucTVStandard = ATOM_TV_PALCN;
  120. break;
  121. }
  122. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  123. } else if (is_cv) {
  124. args.ucTVStandard = ATOM_TV_CV;
  125. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  126. } else {
  127. switch (radeon_crtc->rmx_type) {
  128. case RMX_FULL:
  129. args.ucEnable = ATOM_SCALER_EXPANSION;
  130. break;
  131. case RMX_CENTER:
  132. args.ucEnable = ATOM_SCALER_CENTER;
  133. break;
  134. case RMX_ASPECT:
  135. args.ucEnable = ATOM_SCALER_EXPANSION;
  136. break;
  137. default:
  138. if (ASIC_IS_AVIVO(rdev))
  139. args.ucEnable = ATOM_SCALER_DISABLE;
  140. else
  141. args.ucEnable = ATOM_SCALER_CENTER;
  142. break;
  143. }
  144. }
  145. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  146. if ((is_tv || is_cv)
  147. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  148. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  149. }
  150. }
  151. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  152. {
  153. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  154. struct drm_device *dev = crtc->dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. int index =
  157. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  158. ENABLE_CRTC_PS_ALLOCATION args;
  159. memset(&args, 0, sizeof(args));
  160. args.ucCRTC = radeon_crtc->crtc_id;
  161. args.ucEnable = lock;
  162. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  163. }
  164. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  165. {
  166. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  167. struct drm_device *dev = crtc->dev;
  168. struct radeon_device *rdev = dev->dev_private;
  169. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  170. ENABLE_CRTC_PS_ALLOCATION args;
  171. memset(&args, 0, sizeof(args));
  172. args.ucCRTC = radeon_crtc->crtc_id;
  173. args.ucEnable = state;
  174. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  175. }
  176. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  177. {
  178. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  179. struct drm_device *dev = crtc->dev;
  180. struct radeon_device *rdev = dev->dev_private;
  181. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  182. ENABLE_CRTC_PS_ALLOCATION args;
  183. memset(&args, 0, sizeof(args));
  184. args.ucCRTC = radeon_crtc->crtc_id;
  185. args.ucEnable = state;
  186. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  187. }
  188. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  189. {
  190. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  191. struct drm_device *dev = crtc->dev;
  192. struct radeon_device *rdev = dev->dev_private;
  193. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  194. BLANK_CRTC_PS_ALLOCATION args;
  195. memset(&args, 0, sizeof(args));
  196. args.ucCRTC = radeon_crtc->crtc_id;
  197. args.ucBlanking = state;
  198. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  199. }
  200. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  201. {
  202. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  203. struct drm_device *dev = crtc->dev;
  204. struct radeon_device *rdev = dev->dev_private;
  205. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  206. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  207. memset(&args, 0, sizeof(args));
  208. args.ucDispPipeId = radeon_crtc->crtc_id;
  209. args.ucEnable = state;
  210. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  211. }
  212. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  213. {
  214. struct drm_device *dev = crtc->dev;
  215. struct radeon_device *rdev = dev->dev_private;
  216. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  217. switch (mode) {
  218. case DRM_MODE_DPMS_ON:
  219. radeon_crtc->enabled = true;
  220. /* adjust pm to dpms changes BEFORE enabling crtcs */
  221. radeon_pm_compute_clocks(rdev);
  222. atombios_enable_crtc(crtc, ATOM_ENABLE);
  223. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  224. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  225. atombios_blank_crtc(crtc, ATOM_DISABLE);
  226. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  227. radeon_crtc_load_lut(crtc);
  228. break;
  229. case DRM_MODE_DPMS_STANDBY:
  230. case DRM_MODE_DPMS_SUSPEND:
  231. case DRM_MODE_DPMS_OFF:
  232. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  233. if (radeon_crtc->enabled)
  234. atombios_blank_crtc(crtc, ATOM_ENABLE);
  235. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  236. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  237. atombios_enable_crtc(crtc, ATOM_DISABLE);
  238. radeon_crtc->enabled = false;
  239. /* adjust pm to dpms changes AFTER disabling crtcs */
  240. radeon_pm_compute_clocks(rdev);
  241. break;
  242. }
  243. }
  244. static void
  245. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  246. struct drm_display_mode *mode)
  247. {
  248. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  249. struct drm_device *dev = crtc->dev;
  250. struct radeon_device *rdev = dev->dev_private;
  251. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  252. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  253. u16 misc = 0;
  254. memset(&args, 0, sizeof(args));
  255. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  256. args.usH_Blanking_Time =
  257. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  258. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  259. args.usV_Blanking_Time =
  260. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  261. args.usH_SyncOffset =
  262. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  263. args.usH_SyncWidth =
  264. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  265. args.usV_SyncOffset =
  266. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  267. args.usV_SyncWidth =
  268. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  269. args.ucH_Border = radeon_crtc->h_border;
  270. args.ucV_Border = radeon_crtc->v_border;
  271. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  272. misc |= ATOM_VSYNC_POLARITY;
  273. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  274. misc |= ATOM_HSYNC_POLARITY;
  275. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  276. misc |= ATOM_COMPOSITESYNC;
  277. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  278. misc |= ATOM_INTERLACE;
  279. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  280. misc |= ATOM_DOUBLE_CLOCK_MODE;
  281. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  282. args.ucCRTC = radeon_crtc->crtc_id;
  283. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  284. }
  285. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  286. struct drm_display_mode *mode)
  287. {
  288. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  289. struct drm_device *dev = crtc->dev;
  290. struct radeon_device *rdev = dev->dev_private;
  291. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  292. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  293. u16 misc = 0;
  294. memset(&args, 0, sizeof(args));
  295. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  296. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  297. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  298. args.usH_SyncWidth =
  299. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  300. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  301. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  302. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  303. args.usV_SyncWidth =
  304. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  305. args.ucOverscanRight = radeon_crtc->h_border;
  306. args.ucOverscanLeft = radeon_crtc->h_border;
  307. args.ucOverscanBottom = radeon_crtc->v_border;
  308. args.ucOverscanTop = radeon_crtc->v_border;
  309. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  310. misc |= ATOM_VSYNC_POLARITY;
  311. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  312. misc |= ATOM_HSYNC_POLARITY;
  313. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  314. misc |= ATOM_COMPOSITESYNC;
  315. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  316. misc |= ATOM_INTERLACE;
  317. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  318. misc |= ATOM_DOUBLE_CLOCK_MODE;
  319. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  320. args.ucCRTC = radeon_crtc->crtc_id;
  321. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  322. }
  323. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  324. {
  325. u32 ss_cntl;
  326. if (ASIC_IS_DCE4(rdev)) {
  327. switch (pll_id) {
  328. case ATOM_PPLL1:
  329. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  330. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  331. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  332. break;
  333. case ATOM_PPLL2:
  334. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  335. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  336. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  337. break;
  338. case ATOM_DCPLL:
  339. case ATOM_PPLL_INVALID:
  340. return;
  341. }
  342. } else if (ASIC_IS_AVIVO(rdev)) {
  343. switch (pll_id) {
  344. case ATOM_PPLL1:
  345. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  346. ss_cntl &= ~1;
  347. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  348. break;
  349. case ATOM_PPLL2:
  350. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  351. ss_cntl &= ~1;
  352. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  353. break;
  354. case ATOM_DCPLL:
  355. case ATOM_PPLL_INVALID:
  356. return;
  357. }
  358. }
  359. }
  360. union atom_enable_ss {
  361. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  362. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  363. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  364. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  365. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  366. };
  367. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  368. int enable,
  369. int pll_id,
  370. int crtc_id,
  371. struct radeon_atom_ss *ss)
  372. {
  373. unsigned i;
  374. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  375. union atom_enable_ss args;
  376. if (!enable) {
  377. for (i = 0; i < rdev->num_crtc; i++) {
  378. if (rdev->mode_info.crtcs[i] &&
  379. rdev->mode_info.crtcs[i]->enabled &&
  380. i != crtc_id &&
  381. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  382. /* one other crtc is using this pll don't turn
  383. * off spread spectrum as it might turn off
  384. * display on active crtc
  385. */
  386. return;
  387. }
  388. }
  389. }
  390. memset(&args, 0, sizeof(args));
  391. if (ASIC_IS_DCE5(rdev)) {
  392. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  393. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  394. switch (pll_id) {
  395. case ATOM_PPLL1:
  396. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  397. break;
  398. case ATOM_PPLL2:
  399. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  400. break;
  401. case ATOM_DCPLL:
  402. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  403. break;
  404. case ATOM_PPLL_INVALID:
  405. return;
  406. }
  407. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  408. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  409. args.v3.ucEnable = enable;
  410. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
  411. args.v3.ucEnable = ATOM_DISABLE;
  412. } else if (ASIC_IS_DCE4(rdev)) {
  413. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  414. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  415. switch (pll_id) {
  416. case ATOM_PPLL1:
  417. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  418. break;
  419. case ATOM_PPLL2:
  420. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  421. break;
  422. case ATOM_DCPLL:
  423. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  424. break;
  425. case ATOM_PPLL_INVALID:
  426. return;
  427. }
  428. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  429. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  430. args.v2.ucEnable = enable;
  431. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  432. args.v2.ucEnable = ATOM_DISABLE;
  433. } else if (ASIC_IS_DCE3(rdev)) {
  434. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  435. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  436. args.v1.ucSpreadSpectrumStep = ss->step;
  437. args.v1.ucSpreadSpectrumDelay = ss->delay;
  438. args.v1.ucSpreadSpectrumRange = ss->range;
  439. args.v1.ucPpll = pll_id;
  440. args.v1.ucEnable = enable;
  441. } else if (ASIC_IS_AVIVO(rdev)) {
  442. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  443. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  444. atombios_disable_ss(rdev, pll_id);
  445. return;
  446. }
  447. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  448. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  449. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  450. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  451. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  452. args.lvds_ss_2.ucEnable = enable;
  453. } else {
  454. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  455. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  456. atombios_disable_ss(rdev, pll_id);
  457. return;
  458. }
  459. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  460. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  461. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  462. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  463. args.lvds_ss.ucEnable = enable;
  464. }
  465. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  466. }
  467. union adjust_pixel_clock {
  468. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  469. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  470. };
  471. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  472. struct drm_display_mode *mode)
  473. {
  474. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  475. struct drm_device *dev = crtc->dev;
  476. struct radeon_device *rdev = dev->dev_private;
  477. struct drm_encoder *encoder = radeon_crtc->encoder;
  478. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  479. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  480. u32 adjusted_clock = mode->clock;
  481. int encoder_mode = atombios_get_encoder_mode(encoder);
  482. u32 dp_clock = mode->clock;
  483. int bpc = radeon_get_monitor_bpc(connector);
  484. bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  485. /* reset the pll flags */
  486. radeon_crtc->pll_flags = 0;
  487. if (ASIC_IS_AVIVO(rdev)) {
  488. if ((rdev->family == CHIP_RS600) ||
  489. (rdev->family == CHIP_RS690) ||
  490. (rdev->family == CHIP_RS740))
  491. radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  492. RADEON_PLL_PREFER_CLOSEST_LOWER);
  493. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  494. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  495. else
  496. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  497. if (rdev->family < CHIP_RV770)
  498. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  499. /* use frac fb div on APUs */
  500. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  501. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  502. /* use frac fb div on RS780/RS880 */
  503. if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
  504. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  505. if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
  506. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  507. } else {
  508. radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
  509. if (mode->clock > 200000) /* range limits??? */
  510. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  511. else
  512. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  513. }
  514. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  515. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  516. if (connector) {
  517. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  518. struct radeon_connector_atom_dig *dig_connector =
  519. radeon_connector->con_priv;
  520. dp_clock = dig_connector->dp_clock;
  521. }
  522. }
  523. /* use recommended ref_div for ss */
  524. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  525. if (radeon_crtc->ss_enabled) {
  526. if (radeon_crtc->ss.refdiv) {
  527. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  528. radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
  529. if (ASIC_IS_AVIVO(rdev))
  530. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  531. }
  532. }
  533. }
  534. if (ASIC_IS_AVIVO(rdev)) {
  535. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  536. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  537. adjusted_clock = mode->clock * 2;
  538. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  539. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  540. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  541. radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
  542. } else {
  543. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  544. radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  545. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  546. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  547. }
  548. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  549. * accordingly based on the encoder/transmitter to work around
  550. * special hw requirements.
  551. */
  552. if (ASIC_IS_DCE3(rdev)) {
  553. union adjust_pixel_clock args;
  554. u8 frev, crev;
  555. int index;
  556. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  557. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  558. &crev))
  559. return adjusted_clock;
  560. memset(&args, 0, sizeof(args));
  561. switch (frev) {
  562. case 1:
  563. switch (crev) {
  564. case 1:
  565. case 2:
  566. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  567. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  568. args.v1.ucEncodeMode = encoder_mode;
  569. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  570. args.v1.ucConfig |=
  571. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  572. atom_execute_table(rdev->mode_info.atom_context,
  573. index, (uint32_t *)&args);
  574. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  575. break;
  576. case 3:
  577. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  578. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  579. args.v3.sInput.ucEncodeMode = encoder_mode;
  580. args.v3.sInput.ucDispPllConfig = 0;
  581. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  582. args.v3.sInput.ucDispPllConfig |=
  583. DISPPLL_CONFIG_SS_ENABLE;
  584. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  585. args.v3.sInput.ucDispPllConfig |=
  586. DISPPLL_CONFIG_COHERENT_MODE;
  587. /* 16200 or 27000 */
  588. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  589. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  590. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  591. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  592. /* deep color support */
  593. args.v3.sInput.usPixelClock =
  594. cpu_to_le16((mode->clock * bpc / 8) / 10);
  595. if (dig->coherent_mode)
  596. args.v3.sInput.ucDispPllConfig |=
  597. DISPPLL_CONFIG_COHERENT_MODE;
  598. if (is_duallink)
  599. args.v3.sInput.ucDispPllConfig |=
  600. DISPPLL_CONFIG_DUAL_LINK;
  601. }
  602. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  603. ENCODER_OBJECT_ID_NONE)
  604. args.v3.sInput.ucExtTransmitterID =
  605. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  606. else
  607. args.v3.sInput.ucExtTransmitterID = 0;
  608. atom_execute_table(rdev->mode_info.atom_context,
  609. index, (uint32_t *)&args);
  610. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  611. if (args.v3.sOutput.ucRefDiv) {
  612. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  613. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  614. radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
  615. }
  616. if (args.v3.sOutput.ucPostDiv) {
  617. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  618. radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
  619. radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
  620. }
  621. break;
  622. default:
  623. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  624. return adjusted_clock;
  625. }
  626. break;
  627. default:
  628. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  629. return adjusted_clock;
  630. }
  631. }
  632. return adjusted_clock;
  633. }
  634. union set_pixel_clock {
  635. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  636. PIXEL_CLOCK_PARAMETERS v1;
  637. PIXEL_CLOCK_PARAMETERS_V2 v2;
  638. PIXEL_CLOCK_PARAMETERS_V3 v3;
  639. PIXEL_CLOCK_PARAMETERS_V5 v5;
  640. PIXEL_CLOCK_PARAMETERS_V6 v6;
  641. };
  642. /* on DCE5, make sure the voltage is high enough to support the
  643. * required disp clk.
  644. */
  645. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  646. u32 dispclk)
  647. {
  648. u8 frev, crev;
  649. int index;
  650. union set_pixel_clock args;
  651. memset(&args, 0, sizeof(args));
  652. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  653. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  654. &crev))
  655. return;
  656. switch (frev) {
  657. case 1:
  658. switch (crev) {
  659. case 5:
  660. /* if the default dcpll clock is specified,
  661. * SetPixelClock provides the dividers
  662. */
  663. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  664. args.v5.usPixelClock = cpu_to_le16(dispclk);
  665. args.v5.ucPpll = ATOM_DCPLL;
  666. break;
  667. case 6:
  668. /* if the default dcpll clock is specified,
  669. * SetPixelClock provides the dividers
  670. */
  671. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  672. if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  673. args.v6.ucPpll = ATOM_EXT_PLL1;
  674. else if (ASIC_IS_DCE6(rdev))
  675. args.v6.ucPpll = ATOM_PPLL0;
  676. else
  677. args.v6.ucPpll = ATOM_DCPLL;
  678. break;
  679. default:
  680. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  681. return;
  682. }
  683. break;
  684. default:
  685. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  686. return;
  687. }
  688. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  689. }
  690. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  691. u32 crtc_id,
  692. int pll_id,
  693. u32 encoder_mode,
  694. u32 encoder_id,
  695. u32 clock,
  696. u32 ref_div,
  697. u32 fb_div,
  698. u32 frac_fb_div,
  699. u32 post_div,
  700. int bpc,
  701. bool ss_enabled,
  702. struct radeon_atom_ss *ss)
  703. {
  704. struct drm_device *dev = crtc->dev;
  705. struct radeon_device *rdev = dev->dev_private;
  706. u8 frev, crev;
  707. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  708. union set_pixel_clock args;
  709. memset(&args, 0, sizeof(args));
  710. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  711. &crev))
  712. return;
  713. switch (frev) {
  714. case 1:
  715. switch (crev) {
  716. case 1:
  717. if (clock == ATOM_DISABLE)
  718. return;
  719. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  720. args.v1.usRefDiv = cpu_to_le16(ref_div);
  721. args.v1.usFbDiv = cpu_to_le16(fb_div);
  722. args.v1.ucFracFbDiv = frac_fb_div;
  723. args.v1.ucPostDiv = post_div;
  724. args.v1.ucPpll = pll_id;
  725. args.v1.ucCRTC = crtc_id;
  726. args.v1.ucRefDivSrc = 1;
  727. break;
  728. case 2:
  729. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  730. args.v2.usRefDiv = cpu_to_le16(ref_div);
  731. args.v2.usFbDiv = cpu_to_le16(fb_div);
  732. args.v2.ucFracFbDiv = frac_fb_div;
  733. args.v2.ucPostDiv = post_div;
  734. args.v2.ucPpll = pll_id;
  735. args.v2.ucCRTC = crtc_id;
  736. args.v2.ucRefDivSrc = 1;
  737. break;
  738. case 3:
  739. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  740. args.v3.usRefDiv = cpu_to_le16(ref_div);
  741. args.v3.usFbDiv = cpu_to_le16(fb_div);
  742. args.v3.ucFracFbDiv = frac_fb_div;
  743. args.v3.ucPostDiv = post_div;
  744. args.v3.ucPpll = pll_id;
  745. if (crtc_id == ATOM_CRTC2)
  746. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
  747. else
  748. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
  749. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  750. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  751. args.v3.ucTransmitterId = encoder_id;
  752. args.v3.ucEncoderMode = encoder_mode;
  753. break;
  754. case 5:
  755. args.v5.ucCRTC = crtc_id;
  756. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  757. args.v5.ucRefDiv = ref_div;
  758. args.v5.usFbDiv = cpu_to_le16(fb_div);
  759. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  760. args.v5.ucPostDiv = post_div;
  761. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  762. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  763. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  764. switch (bpc) {
  765. case 8:
  766. default:
  767. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  768. break;
  769. case 10:
  770. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  771. break;
  772. }
  773. args.v5.ucTransmitterID = encoder_id;
  774. args.v5.ucEncoderMode = encoder_mode;
  775. args.v5.ucPpll = pll_id;
  776. break;
  777. case 6:
  778. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  779. args.v6.ucRefDiv = ref_div;
  780. args.v6.usFbDiv = cpu_to_le16(fb_div);
  781. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  782. args.v6.ucPostDiv = post_div;
  783. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  784. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  785. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  786. switch (bpc) {
  787. case 8:
  788. default:
  789. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  790. break;
  791. case 10:
  792. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  793. break;
  794. case 12:
  795. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  796. break;
  797. case 16:
  798. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  799. break;
  800. }
  801. args.v6.ucTransmitterID = encoder_id;
  802. args.v6.ucEncoderMode = encoder_mode;
  803. args.v6.ucPpll = pll_id;
  804. break;
  805. default:
  806. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  807. return;
  808. }
  809. break;
  810. default:
  811. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  812. return;
  813. }
  814. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  815. }
  816. static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  817. {
  818. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  819. struct drm_device *dev = crtc->dev;
  820. struct radeon_device *rdev = dev->dev_private;
  821. struct radeon_encoder *radeon_encoder =
  822. to_radeon_encoder(radeon_crtc->encoder);
  823. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  824. radeon_crtc->bpc = 8;
  825. radeon_crtc->ss_enabled = false;
  826. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  827. (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
  828. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  829. struct drm_connector *connector =
  830. radeon_get_connector_for_encoder(radeon_crtc->encoder);
  831. struct radeon_connector *radeon_connector =
  832. to_radeon_connector(connector);
  833. struct radeon_connector_atom_dig *dig_connector =
  834. radeon_connector->con_priv;
  835. int dp_clock;
  836. radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
  837. switch (encoder_mode) {
  838. case ATOM_ENCODER_MODE_DP_MST:
  839. case ATOM_ENCODER_MODE_DP:
  840. /* DP/eDP */
  841. dp_clock = dig_connector->dp_clock / 10;
  842. if (ASIC_IS_DCE4(rdev))
  843. radeon_crtc->ss_enabled =
  844. radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
  845. ASIC_INTERNAL_SS_ON_DP,
  846. dp_clock);
  847. else {
  848. if (dp_clock == 16200) {
  849. radeon_crtc->ss_enabled =
  850. radeon_atombios_get_ppll_ss_info(rdev,
  851. &radeon_crtc->ss,
  852. ATOM_DP_SS_ID2);
  853. if (!radeon_crtc->ss_enabled)
  854. radeon_crtc->ss_enabled =
  855. radeon_atombios_get_ppll_ss_info(rdev,
  856. &radeon_crtc->ss,
  857. ATOM_DP_SS_ID1);
  858. } else
  859. radeon_crtc->ss_enabled =
  860. radeon_atombios_get_ppll_ss_info(rdev,
  861. &radeon_crtc->ss,
  862. ATOM_DP_SS_ID1);
  863. }
  864. break;
  865. case ATOM_ENCODER_MODE_LVDS:
  866. if (ASIC_IS_DCE4(rdev))
  867. radeon_crtc->ss_enabled =
  868. radeon_atombios_get_asic_ss_info(rdev,
  869. &radeon_crtc->ss,
  870. dig->lcd_ss_id,
  871. mode->clock / 10);
  872. else
  873. radeon_crtc->ss_enabled =
  874. radeon_atombios_get_ppll_ss_info(rdev,
  875. &radeon_crtc->ss,
  876. dig->lcd_ss_id);
  877. break;
  878. case ATOM_ENCODER_MODE_DVI:
  879. if (ASIC_IS_DCE4(rdev))
  880. radeon_crtc->ss_enabled =
  881. radeon_atombios_get_asic_ss_info(rdev,
  882. &radeon_crtc->ss,
  883. ASIC_INTERNAL_SS_ON_TMDS,
  884. mode->clock / 10);
  885. break;
  886. case ATOM_ENCODER_MODE_HDMI:
  887. if (ASIC_IS_DCE4(rdev))
  888. radeon_crtc->ss_enabled =
  889. radeon_atombios_get_asic_ss_info(rdev,
  890. &radeon_crtc->ss,
  891. ASIC_INTERNAL_SS_ON_HDMI,
  892. mode->clock / 10);
  893. break;
  894. default:
  895. break;
  896. }
  897. }
  898. /* adjust pixel clock as needed */
  899. radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
  900. return true;
  901. }
  902. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  903. {
  904. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  905. struct drm_device *dev = crtc->dev;
  906. struct radeon_device *rdev = dev->dev_private;
  907. struct radeon_encoder *radeon_encoder =
  908. to_radeon_encoder(radeon_crtc->encoder);
  909. u32 pll_clock = mode->clock;
  910. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  911. struct radeon_pll *pll;
  912. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  913. switch (radeon_crtc->pll_id) {
  914. case ATOM_PPLL1:
  915. pll = &rdev->clock.p1pll;
  916. break;
  917. case ATOM_PPLL2:
  918. pll = &rdev->clock.p2pll;
  919. break;
  920. case ATOM_DCPLL:
  921. case ATOM_PPLL_INVALID:
  922. default:
  923. pll = &rdev->clock.dcpll;
  924. break;
  925. }
  926. /* update pll params */
  927. pll->flags = radeon_crtc->pll_flags;
  928. pll->reference_div = radeon_crtc->pll_reference_div;
  929. pll->post_div = radeon_crtc->pll_post_div;
  930. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  931. /* TV seems to prefer the legacy algo on some boards */
  932. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  933. &fb_div, &frac_fb_div, &ref_div, &post_div);
  934. else if (ASIC_IS_AVIVO(rdev))
  935. radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
  936. &fb_div, &frac_fb_div, &ref_div, &post_div);
  937. else
  938. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  939. &fb_div, &frac_fb_div, &ref_div, &post_div);
  940. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
  941. radeon_crtc->crtc_id, &radeon_crtc->ss);
  942. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  943. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  944. ref_div, fb_div, frac_fb_div, post_div,
  945. radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
  946. if (radeon_crtc->ss_enabled) {
  947. /* calculate ss amount and step size */
  948. if (ASIC_IS_DCE4(rdev)) {
  949. u32 step_size;
  950. u32 amount = (((fb_div * 10) + frac_fb_div) * radeon_crtc->ss.percentage) / 10000;
  951. radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  952. radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  953. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  954. if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  955. step_size = (4 * amount * ref_div * (radeon_crtc->ss.rate * 2048)) /
  956. (125 * 25 * pll->reference_freq / 100);
  957. else
  958. step_size = (2 * amount * ref_div * (radeon_crtc->ss.rate * 2048)) /
  959. (125 * 25 * pll->reference_freq / 100);
  960. radeon_crtc->ss.step = step_size;
  961. }
  962. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
  963. radeon_crtc->crtc_id, &radeon_crtc->ss);
  964. }
  965. }
  966. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  967. struct drm_framebuffer *fb,
  968. int x, int y, int atomic)
  969. {
  970. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  971. struct drm_device *dev = crtc->dev;
  972. struct radeon_device *rdev = dev->dev_private;
  973. struct radeon_framebuffer *radeon_fb;
  974. struct drm_framebuffer *target_fb;
  975. struct drm_gem_object *obj;
  976. struct radeon_bo *rbo;
  977. uint64_t fb_location;
  978. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  979. unsigned bankw, bankh, mtaspect, tile_split;
  980. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  981. u32 tmp, viewport_w, viewport_h;
  982. int r;
  983. /* no fb bound */
  984. if (!atomic && !crtc->fb) {
  985. DRM_DEBUG_KMS("No FB bound\n");
  986. return 0;
  987. }
  988. if (atomic) {
  989. radeon_fb = to_radeon_framebuffer(fb);
  990. target_fb = fb;
  991. }
  992. else {
  993. radeon_fb = to_radeon_framebuffer(crtc->fb);
  994. target_fb = crtc->fb;
  995. }
  996. /* If atomic, assume fb object is pinned & idle & fenced and
  997. * just update base pointers
  998. */
  999. obj = radeon_fb->obj;
  1000. rbo = gem_to_radeon_bo(obj);
  1001. r = radeon_bo_reserve(rbo, false);
  1002. if (unlikely(r != 0))
  1003. return r;
  1004. if (atomic)
  1005. fb_location = radeon_bo_gpu_offset(rbo);
  1006. else {
  1007. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1008. if (unlikely(r != 0)) {
  1009. radeon_bo_unreserve(rbo);
  1010. return -EINVAL;
  1011. }
  1012. }
  1013. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1014. radeon_bo_unreserve(rbo);
  1015. switch (target_fb->bits_per_pixel) {
  1016. case 8:
  1017. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1018. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1019. break;
  1020. case 15:
  1021. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1022. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1023. break;
  1024. case 16:
  1025. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1026. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1027. #ifdef __BIG_ENDIAN
  1028. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1029. #endif
  1030. break;
  1031. case 24:
  1032. case 32:
  1033. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1034. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1035. #ifdef __BIG_ENDIAN
  1036. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1037. #endif
  1038. break;
  1039. default:
  1040. DRM_ERROR("Unsupported screen depth %d\n",
  1041. target_fb->bits_per_pixel);
  1042. return -EINVAL;
  1043. }
  1044. if (tiling_flags & RADEON_TILING_MACRO) {
  1045. if (rdev->family >= CHIP_BONAIRE)
  1046. tmp = rdev->config.cik.tile_config;
  1047. else if (rdev->family >= CHIP_TAHITI)
  1048. tmp = rdev->config.si.tile_config;
  1049. else if (rdev->family >= CHIP_CAYMAN)
  1050. tmp = rdev->config.cayman.tile_config;
  1051. else
  1052. tmp = rdev->config.evergreen.tile_config;
  1053. switch ((tmp & 0xf0) >> 4) {
  1054. case 0: /* 4 banks */
  1055. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1056. break;
  1057. case 1: /* 8 banks */
  1058. default:
  1059. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1060. break;
  1061. case 2: /* 16 banks */
  1062. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1063. break;
  1064. }
  1065. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1066. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1067. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1068. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1069. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1070. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1071. if (rdev->family >= CHIP_BONAIRE) {
  1072. /* XXX need to know more about the surface tiling mode */
  1073. fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
  1074. }
  1075. } else if (tiling_flags & RADEON_TILING_MICRO)
  1076. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1077. if (rdev->family >= CHIP_BONAIRE) {
  1078. u32 num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1079. u32 num_rb = rdev->config.cik.max_backends_per_se;
  1080. if (num_pipe_configs > 8)
  1081. num_pipe_configs = 8;
  1082. if (num_pipe_configs == 8)
  1083. fb_format |= CIK_GRPH_PIPE_CONFIG(CIK_ADDR_SURF_P8_32x32_16x16);
  1084. else if (num_pipe_configs == 4) {
  1085. if (num_rb == 4)
  1086. fb_format |= CIK_GRPH_PIPE_CONFIG(CIK_ADDR_SURF_P4_16x16);
  1087. else if (num_rb < 4)
  1088. fb_format |= CIK_GRPH_PIPE_CONFIG(CIK_ADDR_SURF_P4_8x16);
  1089. } else if (num_pipe_configs == 2)
  1090. fb_format |= CIK_GRPH_PIPE_CONFIG(CIK_ADDR_SURF_P2);
  1091. } else if ((rdev->family == CHIP_TAHITI) ||
  1092. (rdev->family == CHIP_PITCAIRN))
  1093. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1094. else if (rdev->family == CHIP_VERDE)
  1095. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1096. switch (radeon_crtc->crtc_id) {
  1097. case 0:
  1098. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1099. break;
  1100. case 1:
  1101. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1102. break;
  1103. case 2:
  1104. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1105. break;
  1106. case 3:
  1107. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1108. break;
  1109. case 4:
  1110. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1111. break;
  1112. case 5:
  1113. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1114. break;
  1115. default:
  1116. break;
  1117. }
  1118. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1119. upper_32_bits(fb_location));
  1120. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1121. upper_32_bits(fb_location));
  1122. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1123. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1124. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1125. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1126. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1127. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1128. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1129. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1130. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1131. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1132. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1133. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1134. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1135. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1136. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1137. if (rdev->family >= CHIP_BONAIRE)
  1138. WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1139. target_fb->height);
  1140. else
  1141. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1142. target_fb->height);
  1143. x &= ~3;
  1144. y &= ~1;
  1145. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1146. (x << 16) | y);
  1147. viewport_w = crtc->mode.hdisplay;
  1148. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1149. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1150. (viewport_w << 16) | viewport_h);
  1151. /* pageflip setup */
  1152. /* make sure flip is at vb rather than hb */
  1153. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1154. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1155. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1156. /* set pageflip to happen anywhere in vblank interval */
  1157. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1158. if (!atomic && fb && fb != crtc->fb) {
  1159. radeon_fb = to_radeon_framebuffer(fb);
  1160. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1161. r = radeon_bo_reserve(rbo, false);
  1162. if (unlikely(r != 0))
  1163. return r;
  1164. radeon_bo_unpin(rbo);
  1165. radeon_bo_unreserve(rbo);
  1166. }
  1167. /* Bytes per pixel may have changed */
  1168. radeon_bandwidth_update(rdev);
  1169. return 0;
  1170. }
  1171. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1172. struct drm_framebuffer *fb,
  1173. int x, int y, int atomic)
  1174. {
  1175. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1176. struct drm_device *dev = crtc->dev;
  1177. struct radeon_device *rdev = dev->dev_private;
  1178. struct radeon_framebuffer *radeon_fb;
  1179. struct drm_gem_object *obj;
  1180. struct radeon_bo *rbo;
  1181. struct drm_framebuffer *target_fb;
  1182. uint64_t fb_location;
  1183. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1184. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1185. u32 tmp, viewport_w, viewport_h;
  1186. int r;
  1187. /* no fb bound */
  1188. if (!atomic && !crtc->fb) {
  1189. DRM_DEBUG_KMS("No FB bound\n");
  1190. return 0;
  1191. }
  1192. if (atomic) {
  1193. radeon_fb = to_radeon_framebuffer(fb);
  1194. target_fb = fb;
  1195. }
  1196. else {
  1197. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1198. target_fb = crtc->fb;
  1199. }
  1200. obj = radeon_fb->obj;
  1201. rbo = gem_to_radeon_bo(obj);
  1202. r = radeon_bo_reserve(rbo, false);
  1203. if (unlikely(r != 0))
  1204. return r;
  1205. /* If atomic, assume fb object is pinned & idle & fenced and
  1206. * just update base pointers
  1207. */
  1208. if (atomic)
  1209. fb_location = radeon_bo_gpu_offset(rbo);
  1210. else {
  1211. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1212. if (unlikely(r != 0)) {
  1213. radeon_bo_unreserve(rbo);
  1214. return -EINVAL;
  1215. }
  1216. }
  1217. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1218. radeon_bo_unreserve(rbo);
  1219. switch (target_fb->bits_per_pixel) {
  1220. case 8:
  1221. fb_format =
  1222. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1223. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1224. break;
  1225. case 15:
  1226. fb_format =
  1227. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1228. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1229. break;
  1230. case 16:
  1231. fb_format =
  1232. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1233. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1234. #ifdef __BIG_ENDIAN
  1235. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1236. #endif
  1237. break;
  1238. case 24:
  1239. case 32:
  1240. fb_format =
  1241. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1242. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1243. #ifdef __BIG_ENDIAN
  1244. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1245. #endif
  1246. break;
  1247. default:
  1248. DRM_ERROR("Unsupported screen depth %d\n",
  1249. target_fb->bits_per_pixel);
  1250. return -EINVAL;
  1251. }
  1252. if (rdev->family >= CHIP_R600) {
  1253. if (tiling_flags & RADEON_TILING_MACRO)
  1254. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1255. else if (tiling_flags & RADEON_TILING_MICRO)
  1256. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1257. } else {
  1258. if (tiling_flags & RADEON_TILING_MACRO)
  1259. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1260. if (tiling_flags & RADEON_TILING_MICRO)
  1261. fb_format |= AVIVO_D1GRPH_TILED;
  1262. }
  1263. if (radeon_crtc->crtc_id == 0)
  1264. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1265. else
  1266. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1267. if (rdev->family >= CHIP_RV770) {
  1268. if (radeon_crtc->crtc_id) {
  1269. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1270. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1271. } else {
  1272. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1273. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1274. }
  1275. }
  1276. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1277. (u32) fb_location);
  1278. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1279. radeon_crtc->crtc_offset, (u32) fb_location);
  1280. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1281. if (rdev->family >= CHIP_R600)
  1282. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1283. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1284. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1285. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1286. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1287. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1288. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1289. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1290. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1291. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1292. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1293. target_fb->height);
  1294. x &= ~3;
  1295. y &= ~1;
  1296. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1297. (x << 16) | y);
  1298. viewport_w = crtc->mode.hdisplay;
  1299. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1300. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1301. (viewport_w << 16) | viewport_h);
  1302. /* pageflip setup */
  1303. /* make sure flip is at vb rather than hb */
  1304. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1305. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1306. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1307. /* set pageflip to happen anywhere in vblank interval */
  1308. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1309. if (!atomic && fb && fb != crtc->fb) {
  1310. radeon_fb = to_radeon_framebuffer(fb);
  1311. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1312. r = radeon_bo_reserve(rbo, false);
  1313. if (unlikely(r != 0))
  1314. return r;
  1315. radeon_bo_unpin(rbo);
  1316. radeon_bo_unreserve(rbo);
  1317. }
  1318. /* Bytes per pixel may have changed */
  1319. radeon_bandwidth_update(rdev);
  1320. return 0;
  1321. }
  1322. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1323. struct drm_framebuffer *old_fb)
  1324. {
  1325. struct drm_device *dev = crtc->dev;
  1326. struct radeon_device *rdev = dev->dev_private;
  1327. if (ASIC_IS_DCE4(rdev))
  1328. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1329. else if (ASIC_IS_AVIVO(rdev))
  1330. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1331. else
  1332. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1333. }
  1334. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1335. struct drm_framebuffer *fb,
  1336. int x, int y, enum mode_set_atomic state)
  1337. {
  1338. struct drm_device *dev = crtc->dev;
  1339. struct radeon_device *rdev = dev->dev_private;
  1340. if (ASIC_IS_DCE4(rdev))
  1341. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1342. else if (ASIC_IS_AVIVO(rdev))
  1343. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1344. else
  1345. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1346. }
  1347. /* properly set additional regs when using atombios */
  1348. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1349. {
  1350. struct drm_device *dev = crtc->dev;
  1351. struct radeon_device *rdev = dev->dev_private;
  1352. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1353. u32 disp_merge_cntl;
  1354. switch (radeon_crtc->crtc_id) {
  1355. case 0:
  1356. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1357. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1358. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1359. break;
  1360. case 1:
  1361. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1362. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1363. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1364. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1365. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1366. break;
  1367. }
  1368. }
  1369. /**
  1370. * radeon_get_pll_use_mask - look up a mask of which pplls are in use
  1371. *
  1372. * @crtc: drm crtc
  1373. *
  1374. * Returns the mask of which PPLLs (Pixel PLLs) are in use.
  1375. */
  1376. static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
  1377. {
  1378. struct drm_device *dev = crtc->dev;
  1379. struct drm_crtc *test_crtc;
  1380. struct radeon_crtc *test_radeon_crtc;
  1381. u32 pll_in_use = 0;
  1382. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1383. if (crtc == test_crtc)
  1384. continue;
  1385. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1386. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1387. pll_in_use |= (1 << test_radeon_crtc->pll_id);
  1388. }
  1389. return pll_in_use;
  1390. }
  1391. /**
  1392. * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
  1393. *
  1394. * @crtc: drm crtc
  1395. *
  1396. * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
  1397. * also in DP mode. For DP, a single PPLL can be used for all DP
  1398. * crtcs/encoders.
  1399. */
  1400. static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
  1401. {
  1402. struct drm_device *dev = crtc->dev;
  1403. struct drm_crtc *test_crtc;
  1404. struct radeon_crtc *test_radeon_crtc;
  1405. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1406. if (crtc == test_crtc)
  1407. continue;
  1408. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1409. if (test_radeon_crtc->encoder &&
  1410. ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1411. /* for DP use the same PLL for all */
  1412. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1413. return test_radeon_crtc->pll_id;
  1414. }
  1415. }
  1416. return ATOM_PPLL_INVALID;
  1417. }
  1418. /**
  1419. * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
  1420. *
  1421. * @crtc: drm crtc
  1422. * @encoder: drm encoder
  1423. *
  1424. * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
  1425. * be shared (i.e., same clock).
  1426. */
  1427. static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
  1428. {
  1429. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1430. struct drm_device *dev = crtc->dev;
  1431. struct drm_crtc *test_crtc;
  1432. struct radeon_crtc *test_radeon_crtc;
  1433. u32 adjusted_clock, test_adjusted_clock;
  1434. adjusted_clock = radeon_crtc->adjusted_clock;
  1435. if (adjusted_clock == 0)
  1436. return ATOM_PPLL_INVALID;
  1437. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1438. if (crtc == test_crtc)
  1439. continue;
  1440. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1441. if (test_radeon_crtc->encoder &&
  1442. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1443. /* check if we are already driving this connector with another crtc */
  1444. if (test_radeon_crtc->connector == radeon_crtc->connector) {
  1445. /* if we are, return that pll */
  1446. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1447. return test_radeon_crtc->pll_id;
  1448. }
  1449. /* for non-DP check the clock */
  1450. test_adjusted_clock = test_radeon_crtc->adjusted_clock;
  1451. if ((crtc->mode.clock == test_crtc->mode.clock) &&
  1452. (adjusted_clock == test_adjusted_clock) &&
  1453. (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
  1454. (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
  1455. return test_radeon_crtc->pll_id;
  1456. }
  1457. }
  1458. return ATOM_PPLL_INVALID;
  1459. }
  1460. /**
  1461. * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
  1462. *
  1463. * @crtc: drm crtc
  1464. *
  1465. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1466. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1467. * monitors a dedicated PPLL must be used. If a particular board has
  1468. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1469. * as there is no need to program the PLL itself. If we are not able to
  1470. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1471. * avoid messing up an existing monitor.
  1472. *
  1473. * Asic specific PLL information
  1474. *
  1475. * DCE 8.x
  1476. * KB/KV
  1477. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  1478. * CI
  1479. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1480. *
  1481. * DCE 6.1
  1482. * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
  1483. * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
  1484. *
  1485. * DCE 6.0
  1486. * - PPLL0 is available to all UNIPHY (DP only)
  1487. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1488. *
  1489. * DCE 5.0
  1490. * - DCPLL is available to all UNIPHY (DP only)
  1491. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1492. *
  1493. * DCE 3.0/4.0/4.1
  1494. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1495. *
  1496. */
  1497. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1498. {
  1499. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1500. struct drm_device *dev = crtc->dev;
  1501. struct radeon_device *rdev = dev->dev_private;
  1502. struct radeon_encoder *radeon_encoder =
  1503. to_radeon_encoder(radeon_crtc->encoder);
  1504. u32 pll_in_use;
  1505. int pll;
  1506. if (ASIC_IS_DCE8(rdev)) {
  1507. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1508. if (rdev->clock.dp_extclk)
  1509. /* skip PPLL programming if using ext clock */
  1510. return ATOM_PPLL_INVALID;
  1511. else {
  1512. /* use the same PPLL for all DP monitors */
  1513. pll = radeon_get_shared_dp_ppll(crtc);
  1514. if (pll != ATOM_PPLL_INVALID)
  1515. return pll;
  1516. }
  1517. } else {
  1518. /* use the same PPLL for all monitors with the same clock */
  1519. pll = radeon_get_shared_nondp_ppll(crtc);
  1520. if (pll != ATOM_PPLL_INVALID)
  1521. return pll;
  1522. }
  1523. /* otherwise, pick one of the plls */
  1524. if ((rdev->family == CHIP_KAVERI) ||
  1525. (rdev->family == CHIP_KABINI)) {
  1526. /* KB/KV has PPLL1 and PPLL2 */
  1527. pll_in_use = radeon_get_pll_use_mask(crtc);
  1528. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1529. return ATOM_PPLL2;
  1530. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1531. return ATOM_PPLL1;
  1532. DRM_ERROR("unable to allocate a PPLL\n");
  1533. return ATOM_PPLL_INVALID;
  1534. } else {
  1535. /* CI has PPLL0, PPLL1, and PPLL2 */
  1536. pll_in_use = radeon_get_pll_use_mask(crtc);
  1537. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1538. return ATOM_PPLL2;
  1539. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1540. return ATOM_PPLL1;
  1541. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1542. return ATOM_PPLL0;
  1543. DRM_ERROR("unable to allocate a PPLL\n");
  1544. return ATOM_PPLL_INVALID;
  1545. }
  1546. } else if (ASIC_IS_DCE61(rdev)) {
  1547. struct radeon_encoder_atom_dig *dig =
  1548. radeon_encoder->enc_priv;
  1549. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1550. (dig->linkb == false))
  1551. /* UNIPHY A uses PPLL2 */
  1552. return ATOM_PPLL2;
  1553. else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1554. /* UNIPHY B/C/D/E/F */
  1555. if (rdev->clock.dp_extclk)
  1556. /* skip PPLL programming if using ext clock */
  1557. return ATOM_PPLL_INVALID;
  1558. else {
  1559. /* use the same PPLL for all DP monitors */
  1560. pll = radeon_get_shared_dp_ppll(crtc);
  1561. if (pll != ATOM_PPLL_INVALID)
  1562. return pll;
  1563. }
  1564. } else {
  1565. /* use the same PPLL for all monitors with the same clock */
  1566. pll = radeon_get_shared_nondp_ppll(crtc);
  1567. if (pll != ATOM_PPLL_INVALID)
  1568. return pll;
  1569. }
  1570. /* UNIPHY B/C/D/E/F */
  1571. pll_in_use = radeon_get_pll_use_mask(crtc);
  1572. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1573. return ATOM_PPLL0;
  1574. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1575. return ATOM_PPLL1;
  1576. DRM_ERROR("unable to allocate a PPLL\n");
  1577. return ATOM_PPLL_INVALID;
  1578. } else if (ASIC_IS_DCE4(rdev)) {
  1579. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1580. * depending on the asic:
  1581. * DCE4: PPLL or ext clock
  1582. * DCE5: PPLL, DCPLL, or ext clock
  1583. * DCE6: PPLL, PPLL0, or ext clock
  1584. *
  1585. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1586. * PPLL/DCPLL programming and only program the DP DTO for the
  1587. * crtc virtual pixel clock.
  1588. */
  1589. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1590. if (rdev->clock.dp_extclk)
  1591. /* skip PPLL programming if using ext clock */
  1592. return ATOM_PPLL_INVALID;
  1593. else if (ASIC_IS_DCE6(rdev))
  1594. /* use PPLL0 for all DP */
  1595. return ATOM_PPLL0;
  1596. else if (ASIC_IS_DCE5(rdev))
  1597. /* use DCPLL for all DP */
  1598. return ATOM_DCPLL;
  1599. else {
  1600. /* use the same PPLL for all DP monitors */
  1601. pll = radeon_get_shared_dp_ppll(crtc);
  1602. if (pll != ATOM_PPLL_INVALID)
  1603. return pll;
  1604. }
  1605. } else {
  1606. /* use the same PPLL for all monitors with the same clock */
  1607. pll = radeon_get_shared_nondp_ppll(crtc);
  1608. if (pll != ATOM_PPLL_INVALID)
  1609. return pll;
  1610. }
  1611. /* all other cases */
  1612. pll_in_use = radeon_get_pll_use_mask(crtc);
  1613. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1614. return ATOM_PPLL1;
  1615. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1616. return ATOM_PPLL2;
  1617. DRM_ERROR("unable to allocate a PPLL\n");
  1618. return ATOM_PPLL_INVALID;
  1619. } else {
  1620. /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
  1621. /* some atombios (observed in some DCE2/DCE3) code have a bug,
  1622. * the matching btw pll and crtc is done through
  1623. * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
  1624. * pll (1 or 2) to select which register to write. ie if using
  1625. * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
  1626. * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
  1627. * choose which value to write. Which is reverse order from
  1628. * register logic. So only case that works is when pllid is
  1629. * same as crtcid or when both pll and crtc are enabled and
  1630. * both use same clock.
  1631. *
  1632. * So just return crtc id as if crtc and pll were hard linked
  1633. * together even if they aren't
  1634. */
  1635. return radeon_crtc->crtc_id;
  1636. }
  1637. }
  1638. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1639. {
  1640. /* always set DCPLL */
  1641. if (ASIC_IS_DCE6(rdev))
  1642. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1643. else if (ASIC_IS_DCE4(rdev)) {
  1644. struct radeon_atom_ss ss;
  1645. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1646. ASIC_INTERNAL_SS_ON_DCPLL,
  1647. rdev->clock.default_dispclk);
  1648. if (ss_enabled)
  1649. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1650. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1651. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1652. if (ss_enabled)
  1653. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1654. }
  1655. }
  1656. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1657. struct drm_display_mode *mode,
  1658. struct drm_display_mode *adjusted_mode,
  1659. int x, int y, struct drm_framebuffer *old_fb)
  1660. {
  1661. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1662. struct drm_device *dev = crtc->dev;
  1663. struct radeon_device *rdev = dev->dev_private;
  1664. struct radeon_encoder *radeon_encoder =
  1665. to_radeon_encoder(radeon_crtc->encoder);
  1666. bool is_tvcv = false;
  1667. if (radeon_encoder->active_device &
  1668. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1669. is_tvcv = true;
  1670. atombios_crtc_set_pll(crtc, adjusted_mode);
  1671. if (ASIC_IS_DCE4(rdev))
  1672. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1673. else if (ASIC_IS_AVIVO(rdev)) {
  1674. if (is_tvcv)
  1675. atombios_crtc_set_timing(crtc, adjusted_mode);
  1676. else
  1677. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1678. } else {
  1679. atombios_crtc_set_timing(crtc, adjusted_mode);
  1680. if (radeon_crtc->crtc_id == 0)
  1681. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1682. radeon_legacy_atom_fixup(crtc);
  1683. }
  1684. atombios_crtc_set_base(crtc, x, y, old_fb);
  1685. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1686. atombios_scaler_setup(crtc);
  1687. /* update the hw version fpr dpm */
  1688. radeon_crtc->hw_mode = *adjusted_mode;
  1689. return 0;
  1690. }
  1691. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1692. const struct drm_display_mode *mode,
  1693. struct drm_display_mode *adjusted_mode)
  1694. {
  1695. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1696. struct drm_device *dev = crtc->dev;
  1697. struct drm_encoder *encoder;
  1698. /* assign the encoder to the radeon crtc to avoid repeated lookups later */
  1699. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1700. if (encoder->crtc == crtc) {
  1701. radeon_crtc->encoder = encoder;
  1702. radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
  1703. break;
  1704. }
  1705. }
  1706. if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
  1707. radeon_crtc->encoder = NULL;
  1708. radeon_crtc->connector = NULL;
  1709. return false;
  1710. }
  1711. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1712. return false;
  1713. if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
  1714. return false;
  1715. /* pick pll */
  1716. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1717. /* if we can't get a PPLL for a non-DP encoder, fail */
  1718. if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
  1719. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
  1720. return false;
  1721. return true;
  1722. }
  1723. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1724. {
  1725. struct drm_device *dev = crtc->dev;
  1726. struct radeon_device *rdev = dev->dev_private;
  1727. /* disable crtc pair power gating before programming */
  1728. if (ASIC_IS_DCE6(rdev))
  1729. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1730. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1731. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1732. }
  1733. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1734. {
  1735. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1736. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1737. }
  1738. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1739. {
  1740. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1741. struct drm_device *dev = crtc->dev;
  1742. struct radeon_device *rdev = dev->dev_private;
  1743. struct radeon_atom_ss ss;
  1744. int i;
  1745. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1746. if (ASIC_IS_DCE6(rdev))
  1747. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  1748. for (i = 0; i < rdev->num_crtc; i++) {
  1749. if (rdev->mode_info.crtcs[i] &&
  1750. rdev->mode_info.crtcs[i]->enabled &&
  1751. i != radeon_crtc->crtc_id &&
  1752. radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  1753. /* one other crtc is using this pll don't turn
  1754. * off the pll
  1755. */
  1756. goto done;
  1757. }
  1758. }
  1759. switch (radeon_crtc->pll_id) {
  1760. case ATOM_PPLL1:
  1761. case ATOM_PPLL2:
  1762. /* disable the ppll */
  1763. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1764. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1765. break;
  1766. case ATOM_PPLL0:
  1767. /* disable the ppll */
  1768. if ((rdev->family == CHIP_ARUBA) || (rdev->family == CHIP_BONAIRE))
  1769. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1770. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1771. break;
  1772. default:
  1773. break;
  1774. }
  1775. done:
  1776. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1777. radeon_crtc->adjusted_clock = 0;
  1778. radeon_crtc->encoder = NULL;
  1779. radeon_crtc->connector = NULL;
  1780. }
  1781. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1782. .dpms = atombios_crtc_dpms,
  1783. .mode_fixup = atombios_crtc_mode_fixup,
  1784. .mode_set = atombios_crtc_mode_set,
  1785. .mode_set_base = atombios_crtc_set_base,
  1786. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1787. .prepare = atombios_crtc_prepare,
  1788. .commit = atombios_crtc_commit,
  1789. .load_lut = radeon_crtc_load_lut,
  1790. .disable = atombios_crtc_disable,
  1791. };
  1792. void radeon_atombios_init_crtc(struct drm_device *dev,
  1793. struct radeon_crtc *radeon_crtc)
  1794. {
  1795. struct radeon_device *rdev = dev->dev_private;
  1796. if (ASIC_IS_DCE4(rdev)) {
  1797. switch (radeon_crtc->crtc_id) {
  1798. case 0:
  1799. default:
  1800. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1801. break;
  1802. case 1:
  1803. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1804. break;
  1805. case 2:
  1806. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1807. break;
  1808. case 3:
  1809. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1810. break;
  1811. case 4:
  1812. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1813. break;
  1814. case 5:
  1815. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1816. break;
  1817. }
  1818. } else {
  1819. if (radeon_crtc->crtc_id == 1)
  1820. radeon_crtc->crtc_offset =
  1821. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1822. else
  1823. radeon_crtc->crtc_offset = 0;
  1824. }
  1825. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1826. radeon_crtc->adjusted_clock = 0;
  1827. radeon_crtc->encoder = NULL;
  1828. radeon_crtc->connector = NULL;
  1829. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1830. }