atombios.h 409 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487
  1. /*
  2. * Copyright 2006-2007 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. /****************************************************************************/
  23. /*Portion I: Definitions shared between VBIOS and Driver */
  24. /****************************************************************************/
  25. #ifndef _ATOMBIOS_H
  26. #define _ATOMBIOS_H
  27. #define ATOM_VERSION_MAJOR 0x00020000
  28. #define ATOM_VERSION_MINOR 0x00000002
  29. #define ATOM_HEADER_VERSION (ATOM_VERSION_MAJOR | ATOM_VERSION_MINOR)
  30. /* Endianness should be specified before inclusion,
  31. * default to little endian
  32. */
  33. #ifndef ATOM_BIG_ENDIAN
  34. #error Endian not specified
  35. #endif
  36. #ifdef _H2INC
  37. #ifndef ULONG
  38. typedef unsigned long ULONG;
  39. #endif
  40. #ifndef UCHAR
  41. typedef unsigned char UCHAR;
  42. #endif
  43. #ifndef USHORT
  44. typedef unsigned short USHORT;
  45. #endif
  46. #endif
  47. #define ATOM_DAC_A 0
  48. #define ATOM_DAC_B 1
  49. #define ATOM_EXT_DAC 2
  50. #define ATOM_CRTC1 0
  51. #define ATOM_CRTC2 1
  52. #define ATOM_CRTC3 2
  53. #define ATOM_CRTC4 3
  54. #define ATOM_CRTC5 4
  55. #define ATOM_CRTC6 5
  56. #define ATOM_CRTC_INVALID 0xFF
  57. #define ATOM_DIGA 0
  58. #define ATOM_DIGB 1
  59. #define ATOM_PPLL1 0
  60. #define ATOM_PPLL2 1
  61. #define ATOM_DCPLL 2
  62. #define ATOM_PPLL0 2
  63. #define ATOM_PPLL3 3
  64. #define ATOM_EXT_PLL1 8
  65. #define ATOM_EXT_PLL2 9
  66. #define ATOM_EXT_CLOCK 10
  67. #define ATOM_PPLL_INVALID 0xFF
  68. #define ENCODER_REFCLK_SRC_P1PLL 0
  69. #define ENCODER_REFCLK_SRC_P2PLL 1
  70. #define ENCODER_REFCLK_SRC_DCPLL 2
  71. #define ENCODER_REFCLK_SRC_EXTCLK 3
  72. #define ENCODER_REFCLK_SRC_INVALID 0xFF
  73. #define ATOM_SCALER1 0
  74. #define ATOM_SCALER2 1
  75. #define ATOM_SCALER_DISABLE 0
  76. #define ATOM_SCALER_CENTER 1
  77. #define ATOM_SCALER_EXPANSION 2
  78. #define ATOM_SCALER_MULTI_EX 3
  79. #define ATOM_DISABLE 0
  80. #define ATOM_ENABLE 1
  81. #define ATOM_LCD_BLOFF (ATOM_DISABLE+2)
  82. #define ATOM_LCD_BLON (ATOM_ENABLE+2)
  83. #define ATOM_LCD_BL_BRIGHTNESS_CONTROL (ATOM_ENABLE+3)
  84. #define ATOM_LCD_SELFTEST_START (ATOM_DISABLE+5)
  85. #define ATOM_LCD_SELFTEST_STOP (ATOM_ENABLE+5)
  86. #define ATOM_ENCODER_INIT (ATOM_DISABLE+7)
  87. #define ATOM_INIT (ATOM_DISABLE+7)
  88. #define ATOM_GET_STATUS (ATOM_DISABLE+8)
  89. #define ATOM_BLANKING 1
  90. #define ATOM_BLANKING_OFF 0
  91. #define ATOM_CURSOR1 0
  92. #define ATOM_CURSOR2 1
  93. #define ATOM_ICON1 0
  94. #define ATOM_ICON2 1
  95. #define ATOM_CRT1 0
  96. #define ATOM_CRT2 1
  97. #define ATOM_TV_NTSC 1
  98. #define ATOM_TV_NTSCJ 2
  99. #define ATOM_TV_PAL 3
  100. #define ATOM_TV_PALM 4
  101. #define ATOM_TV_PALCN 5
  102. #define ATOM_TV_PALN 6
  103. #define ATOM_TV_PAL60 7
  104. #define ATOM_TV_SECAM 8
  105. #define ATOM_TV_CV 16
  106. #define ATOM_DAC1_PS2 1
  107. #define ATOM_DAC1_CV 2
  108. #define ATOM_DAC1_NTSC 3
  109. #define ATOM_DAC1_PAL 4
  110. #define ATOM_DAC2_PS2 ATOM_DAC1_PS2
  111. #define ATOM_DAC2_CV ATOM_DAC1_CV
  112. #define ATOM_DAC2_NTSC ATOM_DAC1_NTSC
  113. #define ATOM_DAC2_PAL ATOM_DAC1_PAL
  114. #define ATOM_PM_ON 0
  115. #define ATOM_PM_STANDBY 1
  116. #define ATOM_PM_SUSPEND 2
  117. #define ATOM_PM_OFF 3
  118. /* Bit0:{=0:single, =1:dual},
  119. Bit1 {=0:666RGB, =1:888RGB},
  120. Bit2:3:{Grey level}
  121. Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}*/
  122. #define ATOM_PANEL_MISC_DUAL 0x00000001
  123. #define ATOM_PANEL_MISC_888RGB 0x00000002
  124. #define ATOM_PANEL_MISC_GREY_LEVEL 0x0000000C
  125. #define ATOM_PANEL_MISC_FPDI 0x00000010
  126. #define ATOM_PANEL_MISC_GREY_LEVEL_SHIFT 2
  127. #define ATOM_PANEL_MISC_SPATIAL 0x00000020
  128. #define ATOM_PANEL_MISC_TEMPORAL 0x00000040
  129. #define ATOM_PANEL_MISC_API_ENABLED 0x00000080
  130. #define MEMTYPE_DDR1 "DDR1"
  131. #define MEMTYPE_DDR2 "DDR2"
  132. #define MEMTYPE_DDR3 "DDR3"
  133. #define MEMTYPE_DDR4 "DDR4"
  134. #define ASIC_BUS_TYPE_PCI "PCI"
  135. #define ASIC_BUS_TYPE_AGP "AGP"
  136. #define ASIC_BUS_TYPE_PCIE "PCI_EXPRESS"
  137. /* Maximum size of that FireGL flag string */
  138. #define ATOM_FIREGL_FLAG_STRING "FGL" //Flag used to enable FireGL Support
  139. #define ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING 3 //sizeof( ATOM_FIREGL_FLAG_STRING )
  140. #define ATOM_FAKE_DESKTOP_STRING "DSK" //Flag used to enable mobile ASIC on Desktop
  141. #define ATOM_MAX_SIZE_OF_FAKE_DESKTOP_STRING ATOM_MAX_SIZE_OF_FIREGL_FLAG_STRING
  142. #define ATOM_M54T_FLAG_STRING "M54T" //Flag used to enable M54T Support
  143. #define ATOM_MAX_SIZE_OF_M54T_FLAG_STRING 4 //sizeof( ATOM_M54T_FLAG_STRING )
  144. #define HW_ASSISTED_I2C_STATUS_FAILURE 2
  145. #define HW_ASSISTED_I2C_STATUS_SUCCESS 1
  146. #pragma pack(1) /* BIOS data must use byte aligment */
  147. /* Define offset to location of ROM header. */
  148. #define OFFSET_TO_POINTER_TO_ATOM_ROM_HEADER 0x00000048L
  149. #define OFFSET_TO_ATOM_ROM_IMAGE_SIZE 0x00000002L
  150. #define OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE 0x94
  151. #define MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE 20 /* including the terminator 0x0! */
  152. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_NUMBER 0x002f
  153. #define OFFSET_TO_GET_ATOMBIOS_STRINGS_START 0x006e
  154. /* Common header for all ROM Data tables.
  155. Every table pointed _ATOM_MASTER_DATA_TABLE has this common header.
  156. And the pointer actually points to this header. */
  157. typedef struct _ATOM_COMMON_TABLE_HEADER
  158. {
  159. USHORT usStructureSize;
  160. UCHAR ucTableFormatRevision; /*Change it when the Parser is not backward compatible */
  161. UCHAR ucTableContentRevision; /*Change it only when the table needs to change but the firmware */
  162. /*Image can't be updated, while Driver needs to carry the new table! */
  163. }ATOM_COMMON_TABLE_HEADER;
  164. /****************************************************************************/
  165. // Structure stores the ROM header.
  166. /****************************************************************************/
  167. typedef struct _ATOM_ROM_HEADER
  168. {
  169. ATOM_COMMON_TABLE_HEADER sHeader;
  170. UCHAR uaFirmWareSignature[4]; /*Signature to distinguish between Atombios and non-atombios,
  171. atombios should init it as "ATOM", don't change the position */
  172. USHORT usBiosRuntimeSegmentAddress;
  173. USHORT usProtectedModeInfoOffset;
  174. USHORT usConfigFilenameOffset;
  175. USHORT usCRC_BlockOffset;
  176. USHORT usBIOS_BootupMessageOffset;
  177. USHORT usInt10Offset;
  178. USHORT usPciBusDevInitCode;
  179. USHORT usIoBaseAddress;
  180. USHORT usSubsystemVendorID;
  181. USHORT usSubsystemID;
  182. USHORT usPCI_InfoOffset;
  183. USHORT usMasterCommandTableOffset; /*Offset for SW to get all command table offsets, Don't change the position */
  184. USHORT usMasterDataTableOffset; /*Offset for SW to get all data table offsets, Don't change the position */
  185. UCHAR ucExtendedFunctionCode;
  186. UCHAR ucReserved;
  187. }ATOM_ROM_HEADER;
  188. /*==============================Command Table Portion==================================== */
  189. #ifdef UEFI_BUILD
  190. #define UTEMP USHORT
  191. #define USHORT void*
  192. #endif
  193. /****************************************************************************/
  194. // Structures used in Command.mtb
  195. /****************************************************************************/
  196. typedef struct _ATOM_MASTER_LIST_OF_COMMAND_TABLES{
  197. USHORT ASIC_Init; //Function Table, used by various SW components,latest version 1.1
  198. USHORT GetDisplaySurfaceSize; //Atomic Table, Used by Bios when enabling HW ICON
  199. USHORT ASIC_RegistersInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  200. USHORT VRAM_BlockVenderDetection; //Atomic Table, used only by Bios
  201. USHORT DIGxEncoderControl; //Only used by Bios
  202. USHORT MemoryControllerInit; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  203. USHORT EnableCRTCMemReq; //Function Table,directly used by various SW components,latest version 2.1
  204. USHORT MemoryParamAdjust; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock if needed
  205. USHORT DVOEncoderControl; //Function Table,directly used by various SW components,latest version 1.2
  206. USHORT GPIOPinControl; //Atomic Table, only used by Bios
  207. USHORT SetEngineClock; //Function Table,directly used by various SW components,latest version 1.1
  208. USHORT SetMemoryClock; //Function Table,directly used by various SW components,latest version 1.1
  209. USHORT SetPixelClock; //Function Table,directly used by various SW components,latest version 1.2
  210. USHORT EnableDispPowerGating; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  211. USHORT ResetMemoryDLL; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  212. USHORT ResetMemoryDevice; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  213. USHORT MemoryPLLInit; //Atomic Table, used only by Bios
  214. USHORT AdjustDisplayPll; //Atomic Table, used by various SW componentes.
  215. USHORT AdjustMemoryController; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  216. USHORT EnableASIC_StaticPwrMgt; //Atomic Table, only used by Bios
  217. USHORT SetUniphyInstance; //Atomic Table, only used by Bios
  218. USHORT DAC_LoadDetection; //Atomic Table, directly used by various SW components,latest version 1.2
  219. USHORT LVTMAEncoderControl; //Atomic Table,directly used by various SW components,latest version 1.3
  220. USHORT HW_Misc_Operation; //Atomic Table, directly used by various SW components,latest version 1.1
  221. USHORT DAC1EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  222. USHORT DAC2EncoderControl; //Atomic Table, directly used by various SW components,latest version 1.1
  223. USHORT DVOOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  224. USHORT CV1OutputControl; //Atomic Table, Atomic Table, Obsolete from Ry6xx, use DAC2 Output instead
  225. USHORT GetConditionalGoldenSetting; //Only used by Bios
  226. USHORT TVEncoderControl; //Function Table,directly used by various SW components,latest version 1.1
  227. USHORT PatchMCSetting; //only used by BIOS
  228. USHORT MC_SEQ_Control; //only used by BIOS
  229. USHORT Gfx_Harvesting; //Atomic Table, Obsolete from Ry6xx, Now only used by BIOS for GFX harvesting
  230. USHORT EnableScaler; //Atomic Table, used only by Bios
  231. USHORT BlankCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  232. USHORT EnableCRTC; //Atomic Table, directly used by various SW components,latest version 1.1
  233. USHORT GetPixelClock; //Atomic Table, directly used by various SW components,latest version 1.1
  234. USHORT EnableVGA_Render; //Function Table,directly used by various SW components,latest version 1.1
  235. USHORT GetSCLKOverMCLKRatio; //Atomic Table, only used by Bios
  236. USHORT SetCRTC_Timing; //Atomic Table, directly used by various SW components,latest version 1.1
  237. USHORT SetCRTC_OverScan; //Atomic Table, used by various SW components,latest version 1.1
  238. USHORT SetCRTC_Replication; //Atomic Table, used only by Bios
  239. USHORT SelectCRTC_Source; //Atomic Table, directly used by various SW components,latest version 1.1
  240. USHORT EnableGraphSurfaces; //Atomic Table, used only by Bios
  241. USHORT UpdateCRTC_DoubleBufferRegisters; //Atomic Table, used only by Bios
  242. USHORT LUT_AutoFill; //Atomic Table, only used by Bios
  243. USHORT EnableHW_IconCursor; //Atomic Table, only used by Bios
  244. USHORT GetMemoryClock; //Atomic Table, directly used by various SW components,latest version 1.1
  245. USHORT GetEngineClock; //Atomic Table, directly used by various SW components,latest version 1.1
  246. USHORT SetCRTC_UsingDTDTiming; //Atomic Table, directly used by various SW components,latest version 1.1
  247. USHORT ExternalEncoderControl; //Atomic Table, directly used by various SW components,latest version 2.1
  248. USHORT LVTMAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  249. USHORT VRAM_BlockDetectionByStrap; //Atomic Table, used only by Bios
  250. USHORT MemoryCleanUp; //Atomic Table, only used by Bios
  251. USHORT ProcessI2cChannelTransaction; //Function Table,only used by Bios
  252. USHORT WriteOneByteToHWAssistedI2C; //Function Table,indirectly used by various SW components
  253. USHORT ReadHWAssistedI2CStatus; //Atomic Table, indirectly used by various SW components
  254. USHORT SpeedFanControl; //Function Table,indirectly used by various SW components,called from ASIC_Init
  255. USHORT PowerConnectorDetection; //Atomic Table, directly used by various SW components,latest version 1.1
  256. USHORT MC_Synchronization; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  257. USHORT ComputeMemoryEnginePLL; //Atomic Table, indirectly used by various SW components,called from SetMemory/EngineClock
  258. USHORT MemoryRefreshConversion; //Atomic Table, indirectly used by various SW components,called from SetMemory or SetEngineClock
  259. USHORT VRAM_GetCurrentInfoBlock; //Atomic Table, used only by Bios
  260. USHORT DynamicMemorySettings; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  261. USHORT MemoryTraining; //Atomic Table, used only by Bios
  262. USHORT EnableSpreadSpectrumOnPPLL; //Atomic Table, directly used by various SW components,latest version 1.2
  263. USHORT TMDSAOutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  264. USHORT SetVoltage; //Function Table,directly and/or indirectly used by various SW components,latest version 1.1
  265. USHORT DAC1OutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  266. USHORT DAC2OutputControl; //Atomic Table, directly used by various SW components,latest version 1.1
  267. USHORT ComputeMemoryClockParam; //Function Table,only used by Bios, obsolete soon.Switch to use "ReadEDIDFromHWAssistedI2C"
  268. USHORT ClockSource; //Atomic Table, indirectly used by various SW components,called from ASIC_Init
  269. USHORT MemoryDeviceInit; //Atomic Table, indirectly used by various SW components,called from SetMemoryClock
  270. USHORT GetDispObjectInfo; //Atomic Table, indirectly used by various SW components,called from EnableVGARender
  271. USHORT DIG1EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  272. USHORT DIG2EncoderControl; //Atomic Table,directly used by various SW components,latest version 1.1
  273. USHORT DIG1TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  274. USHORT DIG2TransmitterControl; //Atomic Table,directly used by various SW components,latest version 1.1
  275. USHORT ProcessAuxChannelTransaction; //Function Table,only used by Bios
  276. USHORT DPEncoderService; //Function Table,only used by Bios
  277. USHORT GetVoltageInfo; //Function Table,only used by Bios since SI
  278. }ATOM_MASTER_LIST_OF_COMMAND_TABLES;
  279. // For backward compatible
  280. #define ReadEDIDFromHWAssistedI2C ProcessI2cChannelTransaction
  281. #define DPTranslatorControl DIG2EncoderControl
  282. #define UNIPHYTransmitterControl DIG1TransmitterControl
  283. #define LVTMATransmitterControl DIG2TransmitterControl
  284. #define SetCRTC_DPM_State GetConditionalGoldenSetting
  285. #define ASIC_StaticPwrMgtStatusChange SetUniphyInstance
  286. #define HPDInterruptService ReadHWAssistedI2CStatus
  287. #define EnableVGA_Access GetSCLKOverMCLKRatio
  288. #define EnableYUV GetDispObjectInfo
  289. #define DynamicClockGating EnableDispPowerGating
  290. #define SetupHWAssistedI2CStatus ComputeMemoryClockParam
  291. #define TMDSAEncoderControl PatchMCSetting
  292. #define LVDSEncoderControl MC_SEQ_Control
  293. #define LCD1OutputControl HW_Misc_Operation
  294. #define TV1OutputControl Gfx_Harvesting
  295. typedef struct _ATOM_MASTER_COMMAND_TABLE
  296. {
  297. ATOM_COMMON_TABLE_HEADER sHeader;
  298. ATOM_MASTER_LIST_OF_COMMAND_TABLES ListOfCommandTables;
  299. }ATOM_MASTER_COMMAND_TABLE;
  300. /****************************************************************************/
  301. // Structures used in every command table
  302. /****************************************************************************/
  303. typedef struct _ATOM_TABLE_ATTRIBUTE
  304. {
  305. #if ATOM_BIG_ENDIAN
  306. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  307. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  308. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  309. #else
  310. USHORT WS_SizeInBytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  311. USHORT PS_SizeInBytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  312. USHORT UpdatedByUtility:1; //[15]=Table updated by utility flag
  313. #endif
  314. }ATOM_TABLE_ATTRIBUTE;
  315. typedef union _ATOM_TABLE_ATTRIBUTE_ACCESS
  316. {
  317. ATOM_TABLE_ATTRIBUTE sbfAccess;
  318. USHORT susAccess;
  319. }ATOM_TABLE_ATTRIBUTE_ACCESS;
  320. /****************************************************************************/
  321. // Common header for all command tables.
  322. // Every table pointed by _ATOM_MASTER_COMMAND_TABLE has this common header.
  323. // And the pointer actually points to this header.
  324. /****************************************************************************/
  325. typedef struct _ATOM_COMMON_ROM_COMMAND_TABLE_HEADER
  326. {
  327. ATOM_COMMON_TABLE_HEADER CommonHeader;
  328. ATOM_TABLE_ATTRIBUTE TableAttribute;
  329. }ATOM_COMMON_ROM_COMMAND_TABLE_HEADER;
  330. /****************************************************************************/
  331. // Structures used by ComputeMemoryEnginePLLTable
  332. /****************************************************************************/
  333. #define COMPUTE_MEMORY_PLL_PARAM 1
  334. #define COMPUTE_ENGINE_PLL_PARAM 2
  335. #define ADJUST_MC_SETTING_PARAM 3
  336. /****************************************************************************/
  337. // Structures used by AdjustMemoryControllerTable
  338. /****************************************************************************/
  339. typedef struct _ATOM_ADJUST_MEMORY_CLOCK_FREQ
  340. {
  341. #if ATOM_BIG_ENDIAN
  342. ULONG ulPointerReturnFlag:1; // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block
  343. ULONG ulMemoryModuleNumber:7; // BYTE_3[6:0]
  344. ULONG ulClockFreq:24;
  345. #else
  346. ULONG ulClockFreq:24;
  347. ULONG ulMemoryModuleNumber:7; // BYTE_3[6:0]
  348. ULONG ulPointerReturnFlag:1; // BYTE_3[7]=1 - Return the pointer to the right Data Block; BYTE_3[7]=0 - Program the right Data Block
  349. #endif
  350. }ATOM_ADJUST_MEMORY_CLOCK_FREQ;
  351. #define POINTER_RETURN_FLAG 0x80
  352. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  353. {
  354. ULONG ulClock; //When returen, it's the re-calculated clock based on given Fb_div Post_Div and ref_div
  355. UCHAR ucAction; //0:reserved //1:Memory //2:Engine
  356. UCHAR ucReserved; //may expand to return larger Fbdiv later
  357. UCHAR ucFbDiv; //return value
  358. UCHAR ucPostDiv; //return value
  359. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS;
  360. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2
  361. {
  362. ULONG ulClock; //When return, [23:0] return real clock
  363. UCHAR ucAction; //0:reserved;COMPUTE_MEMORY_PLL_PARAM:Memory;COMPUTE_ENGINE_PLL_PARAM:Engine. it return ref_div to be written to register
  364. USHORT usFbDiv; //return Feedback value to be written to register
  365. UCHAR ucPostDiv; //return post div to be written to register
  366. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2;
  367. #define COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS
  368. #define SET_CLOCK_FREQ_MASK 0x00FFFFFF //Clock change tables only take bit [23:0] as the requested clock value
  369. #define USE_NON_BUS_CLOCK_MASK 0x01000000 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  370. #define USE_MEMORY_SELF_REFRESH_MASK 0x02000000 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  371. #define SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04000000 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  372. #define FIRST_TIME_CHANGE_CLOCK 0x08000000 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  373. #define SKIP_SW_PROGRAM_PLL 0x10000000 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  374. #define USE_SS_ENABLED_PIXEL_CLOCK USE_NON_BUS_CLOCK_MASK
  375. #define b3USE_NON_BUS_CLOCK_MASK 0x01 //Applicable to both memory and engine clock change, when set, it uses another clock as the temporary clock (engine uses memory and vice versa)
  376. #define b3USE_MEMORY_SELF_REFRESH 0x02 //Only applicable to memory clock change, when set, using memory self refresh during clock transition
  377. #define b3SKIP_INTERNAL_MEMORY_PARAMETER_CHANGE 0x04 //Only applicable to memory clock change, when set, the table will skip predefined internal memory parameter change
  378. #define b3FIRST_TIME_CHANGE_CLOCK 0x08 //Applicable to both memory and engine clock change,when set, it means this is 1st time to change clock after ASIC bootup
  379. #define b3SKIP_SW_PROGRAM_PLL 0x10 //Applicable to both memory and engine clock change, when set, it means the table will not program SPLL/MPLL
  380. typedef struct _ATOM_COMPUTE_CLOCK_FREQ
  381. {
  382. #if ATOM_BIG_ENDIAN
  383. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  384. ULONG ulClockFreq:24; // in unit of 10kHz
  385. #else
  386. ULONG ulClockFreq:24; // in unit of 10kHz
  387. ULONG ulComputeClockFlag:8; // =1: COMPUTE_MEMORY_PLL_PARAM, =2: COMPUTE_ENGINE_PLL_PARAM
  388. #endif
  389. }ATOM_COMPUTE_CLOCK_FREQ;
  390. typedef struct _ATOM_S_MPLL_FB_DIVIDER
  391. {
  392. USHORT usFbDivFrac;
  393. USHORT usFbDiv;
  394. }ATOM_S_MPLL_FB_DIVIDER;
  395. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3
  396. {
  397. union
  398. {
  399. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  400. ULONG ulClockParams; //ULONG access for BE
  401. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter
  402. };
  403. UCHAR ucRefDiv; //Output Parameter
  404. UCHAR ucPostDiv; //Output Parameter
  405. UCHAR ucCntlFlag; //Output Parameter
  406. UCHAR ucReserved;
  407. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3;
  408. // ucCntlFlag
  409. #define ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN 1
  410. #define ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE 2
  411. #define ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE 4
  412. #define ATOM_PLL_CNTL_FLAG_SPLL_ISPARE_9 8
  413. // V4 are only used for APU which PLL outside GPU
  414. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4
  415. {
  416. #if ATOM_BIG_ENDIAN
  417. ULONG ucPostDiv:8; //return parameter: post divider which is used to program to register directly
  418. ULONG ulClock:24; //Input= target clock, output = actual clock
  419. #else
  420. ULONG ulClock:24; //Input= target clock, output = actual clock
  421. ULONG ucPostDiv:8; //return parameter: post divider which is used to program to register directly
  422. #endif
  423. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4;
  424. typedef struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5
  425. {
  426. union
  427. {
  428. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  429. ULONG ulClockParams; //ULONG access for BE
  430. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter
  431. };
  432. UCHAR ucRefDiv; //Output Parameter
  433. UCHAR ucPostDiv; //Output Parameter
  434. union
  435. {
  436. UCHAR ucCntlFlag; //Output Flags
  437. UCHAR ucInputFlag; //Input Flags. ucInputFlag[0] - Strobe(1)/Performance(0) mode
  438. };
  439. UCHAR ucReserved;
  440. }COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5;
  441. typedef struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6
  442. {
  443. ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter
  444. ULONG ulReserved[2];
  445. }COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6;
  446. //ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag
  447. #define COMPUTE_GPUCLK_INPUT_FLAG_CLK_TYPE_MASK 0x0f
  448. #define COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK 0x00
  449. #define COMPUTE_GPUCLK_INPUT_FLAG_SCLK 0x01
  450. typedef struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6
  451. {
  452. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock; //Output Parameter: ucPostDiv=DFS divider
  453. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output Parameter: PLL FB divider
  454. UCHAR ucPllRefDiv; //Output Parameter: PLL ref divider
  455. UCHAR ucPllPostDiv; //Output Parameter: PLL post divider
  456. UCHAR ucPllCntlFlag; //Output Flags: control flag
  457. UCHAR ucReserved;
  458. }COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6;
  459. //ucPllCntlFlag
  460. #define SPLL_CNTL_FLAG_VCO_MODE_MASK 0x03
  461. // ucInputFlag
  462. #define ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN 1 // 1-StrobeMode, 0-PerformanceMode
  463. // use for ComputeMemoryClockParamTable
  464. typedef struct _COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1
  465. {
  466. union
  467. {
  468. ULONG ulClock;
  469. ATOM_S_MPLL_FB_DIVIDER ulFbDiv; //Output:UPPER_WORD=FB_DIV_INTEGER, LOWER_WORD=FB_DIV_FRAC shl (16-FB_FRACTION_BITS)
  470. };
  471. UCHAR ucDllSpeed; //Output
  472. UCHAR ucPostDiv; //Output
  473. union{
  474. UCHAR ucInputFlag; //Input : ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN: 1-StrobeMode, 0-PerformanceMode
  475. UCHAR ucPllCntlFlag; //Output:
  476. };
  477. UCHAR ucBWCntl;
  478. }COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1;
  479. // definition of ucInputFlag
  480. #define MPLL_INPUT_FLAG_STROBE_MODE_EN 0x01
  481. // definition of ucPllCntlFlag
  482. #define MPLL_CNTL_FLAG_VCO_MODE_MASK 0x03
  483. #define MPLL_CNTL_FLAG_BYPASS_DQ_PLL 0x04
  484. #define MPLL_CNTL_FLAG_QDR_ENABLE 0x08
  485. #define MPLL_CNTL_FLAG_AD_HALF_RATE 0x10
  486. //MPLL_CNTL_FLAG_BYPASS_AD_PLL has a wrong name, should be BYPASS_DQ_PLL
  487. #define MPLL_CNTL_FLAG_BYPASS_AD_PLL 0x04
  488. typedef struct _DYNAMICE_MEMORY_SETTINGS_PARAMETER
  489. {
  490. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  491. ULONG ulReserved[2];
  492. }DYNAMICE_MEMORY_SETTINGS_PARAMETER;
  493. typedef struct _DYNAMICE_ENGINE_SETTINGS_PARAMETER
  494. {
  495. ATOM_COMPUTE_CLOCK_FREQ ulClock;
  496. ULONG ulMemoryClock;
  497. ULONG ulReserved;
  498. }DYNAMICE_ENGINE_SETTINGS_PARAMETER;
  499. /****************************************************************************/
  500. // Structures used by SetEngineClockTable
  501. /****************************************************************************/
  502. typedef struct _SET_ENGINE_CLOCK_PARAMETERS
  503. {
  504. ULONG ulTargetEngineClock; //In 10Khz unit
  505. }SET_ENGINE_CLOCK_PARAMETERS;
  506. typedef struct _SET_ENGINE_CLOCK_PS_ALLOCATION
  507. {
  508. ULONG ulTargetEngineClock; //In 10Khz unit
  509. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  510. }SET_ENGINE_CLOCK_PS_ALLOCATION;
  511. /****************************************************************************/
  512. // Structures used by SetMemoryClockTable
  513. /****************************************************************************/
  514. typedef struct _SET_MEMORY_CLOCK_PARAMETERS
  515. {
  516. ULONG ulTargetMemoryClock; //In 10Khz unit
  517. }SET_MEMORY_CLOCK_PARAMETERS;
  518. typedef struct _SET_MEMORY_CLOCK_PS_ALLOCATION
  519. {
  520. ULONG ulTargetMemoryClock; //In 10Khz unit
  521. COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_PS_ALLOCATION sReserved;
  522. }SET_MEMORY_CLOCK_PS_ALLOCATION;
  523. /****************************************************************************/
  524. // Structures used by ASIC_Init.ctb
  525. /****************************************************************************/
  526. typedef struct _ASIC_INIT_PARAMETERS
  527. {
  528. ULONG ulDefaultEngineClock; //In 10Khz unit
  529. ULONG ulDefaultMemoryClock; //In 10Khz unit
  530. }ASIC_INIT_PARAMETERS;
  531. typedef struct _ASIC_INIT_PS_ALLOCATION
  532. {
  533. ASIC_INIT_PARAMETERS sASICInitClocks;
  534. SET_ENGINE_CLOCK_PS_ALLOCATION sReserved; //Caller doesn't need to init this structure
  535. }ASIC_INIT_PS_ALLOCATION;
  536. /****************************************************************************/
  537. // Structure used by DynamicClockGatingTable.ctb
  538. /****************************************************************************/
  539. typedef struct _DYNAMIC_CLOCK_GATING_PARAMETERS
  540. {
  541. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  542. UCHAR ucPadding[3];
  543. }DYNAMIC_CLOCK_GATING_PARAMETERS;
  544. #define DYNAMIC_CLOCK_GATING_PS_ALLOCATION DYNAMIC_CLOCK_GATING_PARAMETERS
  545. /****************************************************************************/
  546. // Structure used by EnableDispPowerGatingTable.ctb
  547. /****************************************************************************/
  548. typedef struct _ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1
  549. {
  550. UCHAR ucDispPipeId; // ATOM_CRTC1, ATOM_CRTC2, ...
  551. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  552. UCHAR ucPadding[2];
  553. }ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1;
  554. /****************************************************************************/
  555. // Structure used by EnableASIC_StaticPwrMgtTable.ctb
  556. /****************************************************************************/
  557. typedef struct _ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  558. {
  559. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  560. UCHAR ucPadding[3];
  561. }ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS;
  562. #define ENABLE_ASIC_STATIC_PWR_MGT_PS_ALLOCATION ENABLE_ASIC_STATIC_PWR_MGT_PARAMETERS
  563. /****************************************************************************/
  564. // Structures used by DAC_LoadDetectionTable.ctb
  565. /****************************************************************************/
  566. typedef struct _DAC_LOAD_DETECTION_PARAMETERS
  567. {
  568. USHORT usDeviceID; //{ATOM_DEVICE_CRTx_SUPPORT,ATOM_DEVICE_TVx_SUPPORT,ATOM_DEVICE_CVx_SUPPORT}
  569. UCHAR ucDacType; //{ATOM_DAC_A,ATOM_DAC_B, ATOM_EXT_DAC}
  570. UCHAR ucMisc; //Valid only when table revision =1.3 and above
  571. }DAC_LOAD_DETECTION_PARAMETERS;
  572. // DAC_LOAD_DETECTION_PARAMETERS.ucMisc
  573. #define DAC_LOAD_MISC_YPrPb 0x01
  574. typedef struct _DAC_LOAD_DETECTION_PS_ALLOCATION
  575. {
  576. DAC_LOAD_DETECTION_PARAMETERS sDacload;
  577. ULONG Reserved[2];// Don't set this one, allocation for EXT DAC
  578. }DAC_LOAD_DETECTION_PS_ALLOCATION;
  579. /****************************************************************************/
  580. // Structures used by DAC1EncoderControlTable.ctb and DAC2EncoderControlTable.ctb
  581. /****************************************************************************/
  582. typedef struct _DAC_ENCODER_CONTROL_PARAMETERS
  583. {
  584. USHORT usPixelClock; // in 10KHz; for bios convenient
  585. UCHAR ucDacStandard; // See definition of ATOM_DACx_xxx, For DEC3.0, bit 7 used as internal flag to indicate DAC2 (==1) or DAC1 (==0)
  586. UCHAR ucAction; // 0: turn off encoder
  587. // 1: setup and turn on encoder
  588. // 7: ATOM_ENCODER_INIT Initialize DAC
  589. }DAC_ENCODER_CONTROL_PARAMETERS;
  590. #define DAC_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PARAMETERS
  591. /****************************************************************************/
  592. // Structures used by DIG1EncoderControlTable
  593. // DIG2EncoderControlTable
  594. // ExternalEncoderControlTable
  595. /****************************************************************************/
  596. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS
  597. {
  598. USHORT usPixelClock; // in 10KHz; for bios convenient
  599. UCHAR ucConfig;
  600. // [2] Link Select:
  601. // =0: PHY linkA if bfLane<3
  602. // =1: PHY linkB if bfLanes<3
  603. // =0: PHY linkA+B if bfLanes=3
  604. // [3] Transmitter Sel
  605. // =0: UNIPHY or PCIEPHY
  606. // =1: LVTMA
  607. UCHAR ucAction; // =0: turn off encoder
  608. // =1: turn on encoder
  609. UCHAR ucEncoderMode;
  610. // =0: DP encoder
  611. // =1: LVDS encoder
  612. // =2: DVI encoder
  613. // =3: HDMI encoder
  614. // =4: SDVO encoder
  615. UCHAR ucLaneNum; // how many lanes to enable
  616. UCHAR ucReserved[2];
  617. }DIG_ENCODER_CONTROL_PARAMETERS;
  618. #define DIG_ENCODER_CONTROL_PS_ALLOCATION DIG_ENCODER_CONTROL_PARAMETERS
  619. #define EXTERNAL_ENCODER_CONTROL_PARAMETER DIG_ENCODER_CONTROL_PARAMETERS
  620. //ucConfig
  621. #define ATOM_ENCODER_CONFIG_DPLINKRATE_MASK 0x01
  622. #define ATOM_ENCODER_CONFIG_DPLINKRATE_1_62GHZ 0x00
  623. #define ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ 0x01
  624. #define ATOM_ENCODER_CONFIG_DPLINKRATE_5_40GHZ 0x02
  625. #define ATOM_ENCODER_CONFIG_LINK_SEL_MASK 0x04
  626. #define ATOM_ENCODER_CONFIG_LINKA 0x00
  627. #define ATOM_ENCODER_CONFIG_LINKB 0x04
  628. #define ATOM_ENCODER_CONFIG_LINKA_B ATOM_TRANSMITTER_CONFIG_LINKA
  629. #define ATOM_ENCODER_CONFIG_LINKB_A ATOM_ENCODER_CONFIG_LINKB
  630. #define ATOM_ENCODER_CONFIG_TRANSMITTER_SEL_MASK 0x08
  631. #define ATOM_ENCODER_CONFIG_UNIPHY 0x00
  632. #define ATOM_ENCODER_CONFIG_LVTMA 0x08
  633. #define ATOM_ENCODER_CONFIG_TRANSMITTER1 0x00
  634. #define ATOM_ENCODER_CONFIG_TRANSMITTER2 0x08
  635. #define ATOM_ENCODER_CONFIG_DIGB 0x80 // VBIOS Internal use, outside SW should set this bit=0
  636. // ucAction
  637. // ATOM_ENABLE: Enable Encoder
  638. // ATOM_DISABLE: Disable Encoder
  639. //ucEncoderMode
  640. #define ATOM_ENCODER_MODE_DP 0
  641. #define ATOM_ENCODER_MODE_LVDS 1
  642. #define ATOM_ENCODER_MODE_DVI 2
  643. #define ATOM_ENCODER_MODE_HDMI 3
  644. #define ATOM_ENCODER_MODE_SDVO 4
  645. #define ATOM_ENCODER_MODE_DP_AUDIO 5
  646. #define ATOM_ENCODER_MODE_TV 13
  647. #define ATOM_ENCODER_MODE_CV 14
  648. #define ATOM_ENCODER_MODE_CRT 15
  649. #define ATOM_ENCODER_MODE_DVO 16
  650. #define ATOM_ENCODER_MODE_DP_SST ATOM_ENCODER_MODE_DP // For DP1.2
  651. #define ATOM_ENCODER_MODE_DP_MST 5 // For DP1.2
  652. typedef struct _ATOM_DIG_ENCODER_CONFIG_V2
  653. {
  654. #if ATOM_BIG_ENDIAN
  655. UCHAR ucReserved1:2;
  656. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  657. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  658. UCHAR ucReserved:1;
  659. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  660. #else
  661. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  662. UCHAR ucReserved:1;
  663. UCHAR ucLinkSel:1; // =0: linkA/C/E =1: linkB/D/F
  664. UCHAR ucTransmitterSel:2; // =0: UniphyAB, =1: UniphyCD =2: UniphyEF
  665. UCHAR ucReserved1:2;
  666. #endif
  667. }ATOM_DIG_ENCODER_CONFIG_V2;
  668. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V2
  669. {
  670. USHORT usPixelClock; // in 10KHz; for bios convenient
  671. ATOM_DIG_ENCODER_CONFIG_V2 acConfig;
  672. UCHAR ucAction;
  673. UCHAR ucEncoderMode;
  674. // =0: DP encoder
  675. // =1: LVDS encoder
  676. // =2: DVI encoder
  677. // =3: HDMI encoder
  678. // =4: SDVO encoder
  679. UCHAR ucLaneNum; // how many lanes to enable
  680. UCHAR ucStatus; // = DP_LINK_TRAINING_COMPLETE or DP_LINK_TRAINING_INCOMPLETE, only used by VBIOS with command ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS
  681. UCHAR ucReserved;
  682. }DIG_ENCODER_CONTROL_PARAMETERS_V2;
  683. //ucConfig
  684. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_MASK 0x01
  685. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_1_62GHZ 0x00
  686. #define ATOM_ENCODER_CONFIG_V2_DPLINKRATE_2_70GHZ 0x01
  687. #define ATOM_ENCODER_CONFIG_V2_LINK_SEL_MASK 0x04
  688. #define ATOM_ENCODER_CONFIG_V2_LINKA 0x00
  689. #define ATOM_ENCODER_CONFIG_V2_LINKB 0x04
  690. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER_SEL_MASK 0x18
  691. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER1 0x00
  692. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER2 0x08
  693. #define ATOM_ENCODER_CONFIG_V2_TRANSMITTER3 0x10
  694. // ucAction:
  695. // ATOM_DISABLE
  696. // ATOM_ENABLE
  697. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_START 0x08
  698. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1 0x09
  699. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2 0x0a
  700. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3 0x13
  701. #define ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE 0x0b
  702. #define ATOM_ENCODER_CMD_DP_VIDEO_OFF 0x0c
  703. #define ATOM_ENCODER_CMD_DP_VIDEO_ON 0x0d
  704. #define ATOM_ENCODER_CMD_QUERY_DP_LINK_TRAINING_STATUS 0x0e
  705. #define ATOM_ENCODER_CMD_SETUP 0x0f
  706. #define ATOM_ENCODER_CMD_SETUP_PANEL_MODE 0x10
  707. // ucStatus
  708. #define ATOM_ENCODER_STATUS_LINK_TRAINING_COMPLETE 0x10
  709. #define ATOM_ENCODER_STATUS_LINK_TRAINING_INCOMPLETE 0x00
  710. //ucTableFormatRevision=1
  711. //ucTableContentRevision=3
  712. // Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver
  713. typedef struct _ATOM_DIG_ENCODER_CONFIG_V3
  714. {
  715. #if ATOM_BIG_ENDIAN
  716. UCHAR ucReserved1:1;
  717. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  718. UCHAR ucReserved:3;
  719. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  720. #else
  721. UCHAR ucDPLinkRate:1; // =0: 1.62Ghz, =1: 2.7Ghz
  722. UCHAR ucReserved:3;
  723. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  724. UCHAR ucReserved1:1;
  725. #endif
  726. }ATOM_DIG_ENCODER_CONFIG_V3;
  727. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_MASK 0x03
  728. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ 0x00
  729. #define ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ 0x01
  730. #define ATOM_ENCODER_CONFIG_V3_ENCODER_SEL 0x70
  731. #define ATOM_ENCODER_CONFIG_V3_DIG0_ENCODER 0x00
  732. #define ATOM_ENCODER_CONFIG_V3_DIG1_ENCODER 0x10
  733. #define ATOM_ENCODER_CONFIG_V3_DIG2_ENCODER 0x20
  734. #define ATOM_ENCODER_CONFIG_V3_DIG3_ENCODER 0x30
  735. #define ATOM_ENCODER_CONFIG_V3_DIG4_ENCODER 0x40
  736. #define ATOM_ENCODER_CONFIG_V3_DIG5_ENCODER 0x50
  737. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V3
  738. {
  739. USHORT usPixelClock; // in 10KHz; for bios convenient
  740. ATOM_DIG_ENCODER_CONFIG_V3 acConfig;
  741. UCHAR ucAction;
  742. union {
  743. UCHAR ucEncoderMode;
  744. // =0: DP encoder
  745. // =1: LVDS encoder
  746. // =2: DVI encoder
  747. // =3: HDMI encoder
  748. // =4: SDVO encoder
  749. // =5: DP audio
  750. UCHAR ucPanelMode; // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE
  751. // =0: external DP
  752. // =1: internal DP2
  753. // =0x11: internal DP1 for NutMeg/Travis DP translator
  754. };
  755. UCHAR ucLaneNum; // how many lanes to enable
  756. UCHAR ucBitPerColor; // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP
  757. UCHAR ucReserved;
  758. }DIG_ENCODER_CONTROL_PARAMETERS_V3;
  759. //ucTableFormatRevision=1
  760. //ucTableContentRevision=4
  761. // start from NI
  762. // Following function ENABLE sub-function will be used by driver when TMDS/HDMI/LVDS is used, disable function will be used by driver
  763. typedef struct _ATOM_DIG_ENCODER_CONFIG_V4
  764. {
  765. #if ATOM_BIG_ENDIAN
  766. UCHAR ucReserved1:1;
  767. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  768. UCHAR ucReserved:2;
  769. UCHAR ucDPLinkRate:2; // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz <= Changed comparing to previous version
  770. #else
  771. UCHAR ucDPLinkRate:2; // =0: 1.62Ghz, =1: 2.7Ghz, 2=5.4Ghz <= Changed comparing to previous version
  772. UCHAR ucReserved:2;
  773. UCHAR ucDigSel:3; // =0/1/2/3/4/5: DIG0/1/2/3/4/5 (In register spec also referred as DIGA/B/C/D/E/F)
  774. UCHAR ucReserved1:1;
  775. #endif
  776. }ATOM_DIG_ENCODER_CONFIG_V4;
  777. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_MASK 0x03
  778. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ 0x00
  779. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ 0x01
  780. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ 0x02
  781. #define ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ 0x03
  782. #define ATOM_ENCODER_CONFIG_V4_ENCODER_SEL 0x70
  783. #define ATOM_ENCODER_CONFIG_V4_DIG0_ENCODER 0x00
  784. #define ATOM_ENCODER_CONFIG_V4_DIG1_ENCODER 0x10
  785. #define ATOM_ENCODER_CONFIG_V4_DIG2_ENCODER 0x20
  786. #define ATOM_ENCODER_CONFIG_V4_DIG3_ENCODER 0x30
  787. #define ATOM_ENCODER_CONFIG_V4_DIG4_ENCODER 0x40
  788. #define ATOM_ENCODER_CONFIG_V4_DIG5_ENCODER 0x50
  789. #define ATOM_ENCODER_CONFIG_V4_DIG6_ENCODER 0x60
  790. typedef struct _DIG_ENCODER_CONTROL_PARAMETERS_V4
  791. {
  792. USHORT usPixelClock; // in 10KHz; for bios convenient
  793. union{
  794. ATOM_DIG_ENCODER_CONFIG_V4 acConfig;
  795. UCHAR ucConfig;
  796. };
  797. UCHAR ucAction;
  798. union {
  799. UCHAR ucEncoderMode;
  800. // =0: DP encoder
  801. // =1: LVDS encoder
  802. // =2: DVI encoder
  803. // =3: HDMI encoder
  804. // =4: SDVO encoder
  805. // =5: DP audio
  806. UCHAR ucPanelMode; // only valid when ucAction == ATOM_ENCODER_CMD_SETUP_PANEL_MODE
  807. // =0: external DP
  808. // =1: internal DP2
  809. // =0x11: internal DP1 for NutMeg/Travis DP translator
  810. };
  811. UCHAR ucLaneNum; // how many lanes to enable
  812. UCHAR ucBitPerColor; // only valid for DP mode when ucAction = ATOM_ENCODER_CMD_SETUP
  813. UCHAR ucHPD_ID; // HPD ID (1-6). =0 means to skip HDP programming. New comparing to previous version
  814. }DIG_ENCODER_CONTROL_PARAMETERS_V4;
  815. // define ucBitPerColor:
  816. #define PANEL_BPC_UNDEFINE 0x00
  817. #define PANEL_6BIT_PER_COLOR 0x01
  818. #define PANEL_8BIT_PER_COLOR 0x02
  819. #define PANEL_10BIT_PER_COLOR 0x03
  820. #define PANEL_12BIT_PER_COLOR 0x04
  821. #define PANEL_16BIT_PER_COLOR 0x05
  822. //define ucPanelMode
  823. #define DP_PANEL_MODE_EXTERNAL_DP_MODE 0x00
  824. #define DP_PANEL_MODE_INTERNAL_DP2_MODE 0x01
  825. #define DP_PANEL_MODE_INTERNAL_DP1_MODE 0x11
  826. /****************************************************************************/
  827. // Structures used by UNIPHYTransmitterControlTable
  828. // LVTMATransmitterControlTable
  829. // DVOOutputControlTable
  830. /****************************************************************************/
  831. typedef struct _ATOM_DP_VS_MODE
  832. {
  833. UCHAR ucLaneSel;
  834. UCHAR ucLaneSet;
  835. }ATOM_DP_VS_MODE;
  836. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS
  837. {
  838. union
  839. {
  840. USHORT usPixelClock; // in 10KHz; for bios convenient
  841. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  842. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  843. };
  844. UCHAR ucConfig;
  845. // [0]=0: 4 lane Link,
  846. // =1: 8 lane Link ( Dual Links TMDS )
  847. // [1]=0: InCoherent mode
  848. // =1: Coherent Mode
  849. // [2] Link Select:
  850. // =0: PHY linkA if bfLane<3
  851. // =1: PHY linkB if bfLanes<3
  852. // =0: PHY linkA+B if bfLanes=3
  853. // [5:4]PCIE lane Sel
  854. // =0: lane 0~3 or 0~7
  855. // =1: lane 4~7
  856. // =2: lane 8~11 or 8~15
  857. // =3: lane 12~15
  858. UCHAR ucAction; // =0: turn off encoder
  859. // =1: turn on encoder
  860. UCHAR ucReserved[4];
  861. }DIG_TRANSMITTER_CONTROL_PARAMETERS;
  862. #define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PARAMETERS
  863. //ucInitInfo
  864. #define ATOM_TRAMITTER_INITINFO_CONNECTOR_MASK 0x00ff
  865. //ucConfig
  866. #define ATOM_TRANSMITTER_CONFIG_8LANE_LINK 0x01
  867. #define ATOM_TRANSMITTER_CONFIG_COHERENT 0x02
  868. #define ATOM_TRANSMITTER_CONFIG_LINK_SEL_MASK 0x04
  869. #define ATOM_TRANSMITTER_CONFIG_LINKA 0x00
  870. #define ATOM_TRANSMITTER_CONFIG_LINKB 0x04
  871. #define ATOM_TRANSMITTER_CONFIG_LINKA_B 0x00
  872. #define ATOM_TRANSMITTER_CONFIG_LINKB_A 0x04
  873. #define ATOM_TRANSMITTER_CONFIG_ENCODER_SEL_MASK 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  874. #define ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER 0x00 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  875. #define ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER 0x08 // only used when ATOM_TRANSMITTER_ACTION_ENABLE
  876. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_MASK 0x30
  877. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL 0x00
  878. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_PCIE 0x20
  879. #define ATOM_TRANSMITTER_CONFIG_CLKSRC_XTALIN 0x30
  880. #define ATOM_TRANSMITTER_CONFIG_LANE_SEL_MASK 0xc0
  881. #define ATOM_TRANSMITTER_CONFIG_LANE_0_3 0x00
  882. #define ATOM_TRANSMITTER_CONFIG_LANE_0_7 0x00
  883. #define ATOM_TRANSMITTER_CONFIG_LANE_4_7 0x40
  884. #define ATOM_TRANSMITTER_CONFIG_LANE_8_11 0x80
  885. #define ATOM_TRANSMITTER_CONFIG_LANE_8_15 0x80
  886. #define ATOM_TRANSMITTER_CONFIG_LANE_12_15 0xc0
  887. //ucAction
  888. #define ATOM_TRANSMITTER_ACTION_DISABLE 0
  889. #define ATOM_TRANSMITTER_ACTION_ENABLE 1
  890. #define ATOM_TRANSMITTER_ACTION_LCD_BLOFF 2
  891. #define ATOM_TRANSMITTER_ACTION_LCD_BLON 3
  892. #define ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL 4
  893. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START 5
  894. #define ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP 6
  895. #define ATOM_TRANSMITTER_ACTION_INIT 7
  896. #define ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT 8
  897. #define ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT 9
  898. #define ATOM_TRANSMITTER_ACTION_SETUP 10
  899. #define ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH 11
  900. #define ATOM_TRANSMITTER_ACTION_POWER_ON 12
  901. #define ATOM_TRANSMITTER_ACTION_POWER_OFF 13
  902. // Following are used for DigTransmitterControlTable ver1.2
  903. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V2
  904. {
  905. #if ATOM_BIG_ENDIAN
  906. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  907. // =1 Dig Transmitter 2 ( Uniphy CD )
  908. // =2 Dig Transmitter 3 ( Uniphy EF )
  909. UCHAR ucReserved:1;
  910. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  911. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  912. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  913. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  914. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  915. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  916. #else
  917. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  918. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  919. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  920. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  921. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA( DIG inst0 ). =1: Data/clk path source from DIGB ( DIG inst1 )
  922. UCHAR fDPConnector:1; //bit4=0: DP connector =1: None DP connector
  923. UCHAR ucReserved:1;
  924. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  925. // =1 Dig Transmitter 2 ( Uniphy CD )
  926. // =2 Dig Transmitter 3 ( Uniphy EF )
  927. #endif
  928. }ATOM_DIG_TRANSMITTER_CONFIG_V2;
  929. //ucConfig
  930. //Bit0
  931. #define ATOM_TRANSMITTER_CONFIG_V2_DUAL_LINK_CONNECTOR 0x01
  932. //Bit1
  933. #define ATOM_TRANSMITTER_CONFIG_V2_COHERENT 0x02
  934. //Bit2
  935. #define ATOM_TRANSMITTER_CONFIG_V2_LINK_SEL_MASK 0x04
  936. #define ATOM_TRANSMITTER_CONFIG_V2_LINKA 0x00
  937. #define ATOM_TRANSMITTER_CONFIG_V2_LINKB 0x04
  938. // Bit3
  939. #define ATOM_TRANSMITTER_CONFIG_V2_ENCODER_SEL_MASK 0x08
  940. #define ATOM_TRANSMITTER_CONFIG_V2_DIG1_ENCODER 0x00 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  941. #define ATOM_TRANSMITTER_CONFIG_V2_DIG2_ENCODER 0x08 // only used when ucAction == ATOM_TRANSMITTER_ACTION_ENABLE or ATOM_TRANSMITTER_ACTION_SETUP
  942. // Bit4
  943. #define ATOM_TRASMITTER_CONFIG_V2_DP_CONNECTOR 0x10
  944. // Bit7:6
  945. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER_SEL_MASK 0xC0
  946. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER1 0x00 //AB
  947. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER2 0x40 //CD
  948. #define ATOM_TRANSMITTER_CONFIG_V2_TRANSMITTER3 0x80 //EF
  949. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V2
  950. {
  951. union
  952. {
  953. USHORT usPixelClock; // in 10KHz; for bios convenient
  954. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  955. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  956. };
  957. ATOM_DIG_TRANSMITTER_CONFIG_V2 acConfig;
  958. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  959. UCHAR ucReserved[4];
  960. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V2;
  961. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V3
  962. {
  963. #if ATOM_BIG_ENDIAN
  964. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  965. // =1 Dig Transmitter 2 ( Uniphy CD )
  966. // =2 Dig Transmitter 3 ( Uniphy EF )
  967. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  968. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  969. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  970. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  971. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  972. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  973. #else
  974. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  975. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  976. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  977. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  978. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  979. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, EXT_CLK=2
  980. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  981. // =1 Dig Transmitter 2 ( Uniphy CD )
  982. // =2 Dig Transmitter 3 ( Uniphy EF )
  983. #endif
  984. }ATOM_DIG_TRANSMITTER_CONFIG_V3;
  985. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V3
  986. {
  987. union
  988. {
  989. USHORT usPixelClock; // in 10KHz; for bios convenient
  990. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  991. ATOM_DP_VS_MODE asMode; // DP Voltage swing mode
  992. };
  993. ATOM_DIG_TRANSMITTER_CONFIG_V3 acConfig;
  994. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  995. UCHAR ucLaneNum;
  996. UCHAR ucReserved[3];
  997. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V3;
  998. //ucConfig
  999. //Bit0
  1000. #define ATOM_TRANSMITTER_CONFIG_V3_DUAL_LINK_CONNECTOR 0x01
  1001. //Bit1
  1002. #define ATOM_TRANSMITTER_CONFIG_V3_COHERENT 0x02
  1003. //Bit2
  1004. #define ATOM_TRANSMITTER_CONFIG_V3_LINK_SEL_MASK 0x04
  1005. #define ATOM_TRANSMITTER_CONFIG_V3_LINKA 0x00
  1006. #define ATOM_TRANSMITTER_CONFIG_V3_LINKB 0x04
  1007. // Bit3
  1008. #define ATOM_TRANSMITTER_CONFIG_V3_ENCODER_SEL_MASK 0x08
  1009. #define ATOM_TRANSMITTER_CONFIG_V3_DIG1_ENCODER 0x00
  1010. #define ATOM_TRANSMITTER_CONFIG_V3_DIG2_ENCODER 0x08
  1011. // Bit5:4
  1012. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SEL_MASK 0x30
  1013. #define ATOM_TRASMITTER_CONFIG_V3_P1PLL 0x00
  1014. #define ATOM_TRASMITTER_CONFIG_V3_P2PLL 0x10
  1015. #define ATOM_TRASMITTER_CONFIG_V3_REFCLK_SRC_EXT 0x20
  1016. // Bit7:6
  1017. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER_SEL_MASK 0xC0
  1018. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER1 0x00 //AB
  1019. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER2 0x40 //CD
  1020. #define ATOM_TRANSMITTER_CONFIG_V3_TRANSMITTER3 0x80 //EF
  1021. /****************************************************************************/
  1022. // Structures used by UNIPHYTransmitterControlTable V1.4
  1023. // ASIC Families: NI
  1024. // ucTableFormatRevision=1
  1025. // ucTableContentRevision=4
  1026. /****************************************************************************/
  1027. typedef struct _ATOM_DP_VS_MODE_V4
  1028. {
  1029. UCHAR ucLaneSel;
  1030. union
  1031. {
  1032. UCHAR ucLaneSet;
  1033. struct {
  1034. #if ATOM_BIG_ENDIAN
  1035. UCHAR ucPOST_CURSOR2:2; //Bit[7:6] Post Cursor2 Level <= New in V4
  1036. UCHAR ucPRE_EMPHASIS:3; //Bit[5:3] Pre-emphasis Level
  1037. UCHAR ucVOLTAGE_SWING:3; //Bit[2:0] Voltage Swing Level
  1038. #else
  1039. UCHAR ucVOLTAGE_SWING:3; //Bit[2:0] Voltage Swing Level
  1040. UCHAR ucPRE_EMPHASIS:3; //Bit[5:3] Pre-emphasis Level
  1041. UCHAR ucPOST_CURSOR2:2; //Bit[7:6] Post Cursor2 Level <= New in V4
  1042. #endif
  1043. };
  1044. };
  1045. }ATOM_DP_VS_MODE_V4;
  1046. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V4
  1047. {
  1048. #if ATOM_BIG_ENDIAN
  1049. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1050. // =1 Dig Transmitter 2 ( Uniphy CD )
  1051. // =2 Dig Transmitter 3 ( Uniphy EF )
  1052. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3 <= New
  1053. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1054. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1055. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1056. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1057. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1058. #else
  1059. UCHAR fDualLinkConnector:1; //bit0=1: Dual Link DVI connector
  1060. UCHAR fCoherentMode:1; //bit1=1: Coherent Mode ( for DVI/HDMI mode )
  1061. UCHAR ucLinkSel:1; //bit2=0: Uniphy LINKA or C or E when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is A or C or E
  1062. // =1: Uniphy LINKB or D or F when fDualLinkConnector=0. when fDualLinkConnector=1, it means master link of dual link is B or D or F
  1063. UCHAR ucEncoderSel:1; //bit3=0: Data/Clk path source from DIGA/C/E. =1: Data/clk path source from DIGB/D/F
  1064. UCHAR ucRefClkSource:2; //bit5:4: PPLL1 =0, PPLL2=1, DCPLL=2, EXT_CLK=3 <= New
  1065. UCHAR ucTransmitterSel:2; //bit7:6: =0 Dig Transmitter 1 ( Uniphy AB )
  1066. // =1 Dig Transmitter 2 ( Uniphy CD )
  1067. // =2 Dig Transmitter 3 ( Uniphy EF )
  1068. #endif
  1069. }ATOM_DIG_TRANSMITTER_CONFIG_V4;
  1070. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V4
  1071. {
  1072. union
  1073. {
  1074. USHORT usPixelClock; // in 10KHz; for bios convenient
  1075. USHORT usInitInfo; // when init uniphy,lower 8bit is used for connector type defined in objectid.h
  1076. ATOM_DP_VS_MODE_V4 asMode; // DP Voltage swing mode Redefined comparing to previous version
  1077. };
  1078. union
  1079. {
  1080. ATOM_DIG_TRANSMITTER_CONFIG_V4 acConfig;
  1081. UCHAR ucConfig;
  1082. };
  1083. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_XXX
  1084. UCHAR ucLaneNum;
  1085. UCHAR ucReserved[3];
  1086. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V4;
  1087. //ucConfig
  1088. //Bit0
  1089. #define ATOM_TRANSMITTER_CONFIG_V4_DUAL_LINK_CONNECTOR 0x01
  1090. //Bit1
  1091. #define ATOM_TRANSMITTER_CONFIG_V4_COHERENT 0x02
  1092. //Bit2
  1093. #define ATOM_TRANSMITTER_CONFIG_V4_LINK_SEL_MASK 0x04
  1094. #define ATOM_TRANSMITTER_CONFIG_V4_LINKA 0x00
  1095. #define ATOM_TRANSMITTER_CONFIG_V4_LINKB 0x04
  1096. // Bit3
  1097. #define ATOM_TRANSMITTER_CONFIG_V4_ENCODER_SEL_MASK 0x08
  1098. #define ATOM_TRANSMITTER_CONFIG_V4_DIG1_ENCODER 0x00
  1099. #define ATOM_TRANSMITTER_CONFIG_V4_DIG2_ENCODER 0x08
  1100. // Bit5:4
  1101. #define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SEL_MASK 0x30
  1102. #define ATOM_TRANSMITTER_CONFIG_V4_P1PLL 0x00
  1103. #define ATOM_TRANSMITTER_CONFIG_V4_P2PLL 0x10
  1104. #define ATOM_TRANSMITTER_CONFIG_V4_DCPLL 0x20 // New in _V4
  1105. #define ATOM_TRANSMITTER_CONFIG_V4_REFCLK_SRC_EXT 0x30 // Changed comparing to V3
  1106. // Bit7:6
  1107. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER_SEL_MASK 0xC0
  1108. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER1 0x00 //AB
  1109. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER2 0x40 //CD
  1110. #define ATOM_TRANSMITTER_CONFIG_V4_TRANSMITTER3 0x80 //EF
  1111. typedef struct _ATOM_DIG_TRANSMITTER_CONFIG_V5
  1112. {
  1113. #if ATOM_BIG_ENDIAN
  1114. UCHAR ucReservd1:1;
  1115. UCHAR ucHPDSel:3;
  1116. UCHAR ucPhyClkSrcId:2;
  1117. UCHAR ucCoherentMode:1;
  1118. UCHAR ucReserved:1;
  1119. #else
  1120. UCHAR ucReserved:1;
  1121. UCHAR ucCoherentMode:1;
  1122. UCHAR ucPhyClkSrcId:2;
  1123. UCHAR ucHPDSel:3;
  1124. UCHAR ucReservd1:1;
  1125. #endif
  1126. }ATOM_DIG_TRANSMITTER_CONFIG_V5;
  1127. typedef struct _DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5
  1128. {
  1129. USHORT usSymClock; // Encoder Clock in 10kHz,(DP mode)= linkclock/10, (TMDS/LVDS/HDMI)= pixel clock, (HDMI deep color), =pixel clock * deep_color_ratio
  1130. UCHAR ucPhyId; // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF
  1131. UCHAR ucAction; // define as ATOM_TRANSMITER_ACTION_xxx
  1132. UCHAR ucLaneNum; // indicate lane number 1-8
  1133. UCHAR ucConnObjId; // Connector Object Id defined in ObjectId.h
  1134. UCHAR ucDigMode; // indicate DIG mode
  1135. union{
  1136. ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig;
  1137. UCHAR ucConfig;
  1138. };
  1139. UCHAR ucDigEncoderSel; // indicate DIG front end encoder
  1140. UCHAR ucDPLaneSet;
  1141. UCHAR ucReserved;
  1142. UCHAR ucReserved1;
  1143. }DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5;
  1144. //ucPhyId
  1145. #define ATOM_PHY_ID_UNIPHYA 0
  1146. #define ATOM_PHY_ID_UNIPHYB 1
  1147. #define ATOM_PHY_ID_UNIPHYC 2
  1148. #define ATOM_PHY_ID_UNIPHYD 3
  1149. #define ATOM_PHY_ID_UNIPHYE 4
  1150. #define ATOM_PHY_ID_UNIPHYF 5
  1151. #define ATOM_PHY_ID_UNIPHYG 6
  1152. // ucDigEncoderSel
  1153. #define ATOM_TRANMSITTER_V5__DIGA_SEL 0x01
  1154. #define ATOM_TRANMSITTER_V5__DIGB_SEL 0x02
  1155. #define ATOM_TRANMSITTER_V5__DIGC_SEL 0x04
  1156. #define ATOM_TRANMSITTER_V5__DIGD_SEL 0x08
  1157. #define ATOM_TRANMSITTER_V5__DIGE_SEL 0x10
  1158. #define ATOM_TRANMSITTER_V5__DIGF_SEL 0x20
  1159. #define ATOM_TRANMSITTER_V5__DIGG_SEL 0x40
  1160. // ucDigMode
  1161. #define ATOM_TRANSMITTER_DIGMODE_V5_DP 0
  1162. #define ATOM_TRANSMITTER_DIGMODE_V5_LVDS 1
  1163. #define ATOM_TRANSMITTER_DIGMODE_V5_DVI 2
  1164. #define ATOM_TRANSMITTER_DIGMODE_V5_HDMI 3
  1165. #define ATOM_TRANSMITTER_DIGMODE_V5_SDVO 4
  1166. #define ATOM_TRANSMITTER_DIGMODE_V5_DP_MST 5
  1167. // ucDPLaneSet
  1168. #define DP_LANE_SET__0DB_0_4V 0x00
  1169. #define DP_LANE_SET__0DB_0_6V 0x01
  1170. #define DP_LANE_SET__0DB_0_8V 0x02
  1171. #define DP_LANE_SET__0DB_1_2V 0x03
  1172. #define DP_LANE_SET__3_5DB_0_4V 0x08
  1173. #define DP_LANE_SET__3_5DB_0_6V 0x09
  1174. #define DP_LANE_SET__3_5DB_0_8V 0x0a
  1175. #define DP_LANE_SET__6DB_0_4V 0x10
  1176. #define DP_LANE_SET__6DB_0_6V 0x11
  1177. #define DP_LANE_SET__9_5DB_0_4V 0x18
  1178. // ATOM_DIG_TRANSMITTER_CONFIG_V5 asConfig;
  1179. // Bit1
  1180. #define ATOM_TRANSMITTER_CONFIG_V5_COHERENT 0x02
  1181. // Bit3:2
  1182. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_MASK 0x0c
  1183. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SEL_SHIFT 0x02
  1184. #define ATOM_TRANSMITTER_CONFIG_V5_P1PLL 0x00
  1185. #define ATOM_TRANSMITTER_CONFIG_V5_P2PLL 0x04
  1186. #define ATOM_TRANSMITTER_CONFIG_V5_P0PLL 0x08
  1187. #define ATOM_TRANSMITTER_CONFIG_V5_REFCLK_SRC_EXT 0x0c
  1188. // Bit6:4
  1189. #define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_MASK 0x70
  1190. #define ATOM_TRANSMITTER_CONFIG_V5_HPD_SEL_SHIFT 0x04
  1191. #define ATOM_TRANSMITTER_CONFIG_V5_NO_HPD_SEL 0x00
  1192. #define ATOM_TRANSMITTER_CONFIG_V5_HPD1_SEL 0x10
  1193. #define ATOM_TRANSMITTER_CONFIG_V5_HPD2_SEL 0x20
  1194. #define ATOM_TRANSMITTER_CONFIG_V5_HPD3_SEL 0x30
  1195. #define ATOM_TRANSMITTER_CONFIG_V5_HPD4_SEL 0x40
  1196. #define ATOM_TRANSMITTER_CONFIG_V5_HPD5_SEL 0x50
  1197. #define ATOM_TRANSMITTER_CONFIG_V5_HPD6_SEL 0x60
  1198. #define DIG_TRANSMITTER_CONTROL_PS_ALLOCATION_V1_5 DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5
  1199. /****************************************************************************/
  1200. // Structures used by ExternalEncoderControlTable V1.3
  1201. // ASIC Families: Evergreen, Llano, NI
  1202. // ucTableFormatRevision=1
  1203. // ucTableContentRevision=3
  1204. /****************************************************************************/
  1205. typedef struct _EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3
  1206. {
  1207. union{
  1208. USHORT usPixelClock; // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT
  1209. USHORT usConnectorId; // connector id, valid when ucAction = INIT
  1210. };
  1211. UCHAR ucConfig; // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT
  1212. UCHAR ucAction; //
  1213. UCHAR ucEncoderMode; // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT
  1214. UCHAR ucLaneNum; // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT
  1215. UCHAR ucBitPerColor; // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP
  1216. UCHAR ucReserved;
  1217. }EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3;
  1218. // ucAction
  1219. #define EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT 0x00
  1220. #define EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT 0x01
  1221. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT 0x07
  1222. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP 0x0f
  1223. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF 0x10
  1224. #define EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING 0x11
  1225. #define EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION 0x12
  1226. #define EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP 0x14
  1227. // ucConfig
  1228. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK 0x03
  1229. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ 0x00
  1230. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ 0x01
  1231. #define EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ 0x02
  1232. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MASK 0x70
  1233. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER1 0x00
  1234. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER2 0x10
  1235. #define EXTERNAL_ENCODER_CONFIG_V3_ENCODER3 0x20
  1236. typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3
  1237. {
  1238. EXTERNAL_ENCODER_CONTROL_PARAMETERS_V3 sExtEncoder;
  1239. ULONG ulReserved[2];
  1240. }EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3;
  1241. /****************************************************************************/
  1242. // Structures used by DAC1OuputControlTable
  1243. // DAC2OuputControlTable
  1244. // LVTMAOutputControlTable (Before DEC30)
  1245. // TMDSAOutputControlTable (Before DEC30)
  1246. /****************************************************************************/
  1247. typedef struct _DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1248. {
  1249. UCHAR ucAction; // Possible input:ATOM_ENABLE||ATOMDISABLE
  1250. // When the display is LCD, in addition to above:
  1251. // ATOM_LCD_BLOFF|| ATOM_LCD_BLON ||ATOM_LCD_BL_BRIGHTNESS_CONTROL||ATOM_LCD_SELFTEST_START||
  1252. // ATOM_LCD_SELFTEST_STOP
  1253. UCHAR aucPadding[3]; // padding to DWORD aligned
  1254. }DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS;
  1255. #define DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1256. #define CRT1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1257. #define CRT1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1258. #define CRT2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1259. #define CRT2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1260. #define CV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1261. #define CV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1262. #define TV1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1263. #define TV1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1264. #define DFP1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1265. #define DFP1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1266. #define DFP2_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1267. #define DFP2_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1268. #define LCD1_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1269. #define LCD1_OUTPUT_CONTROL_PS_ALLOCATION DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION
  1270. #define DVO_OUTPUT_CONTROL_PARAMETERS DISPLAY_DEVICE_OUTPUT_CONTROL_PARAMETERS
  1271. #define DVO_OUTPUT_CONTROL_PS_ALLOCATION DIG_TRANSMITTER_CONTROL_PS_ALLOCATION
  1272. #define DVO_OUTPUT_CONTROL_PARAMETERS_V3 DIG_TRANSMITTER_CONTROL_PARAMETERS
  1273. /****************************************************************************/
  1274. // Structures used by BlankCRTCTable
  1275. /****************************************************************************/
  1276. typedef struct _BLANK_CRTC_PARAMETERS
  1277. {
  1278. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1279. UCHAR ucBlanking; // ATOM_BLANKING or ATOM_BLANKINGOFF
  1280. USHORT usBlackColorRCr;
  1281. USHORT usBlackColorGY;
  1282. USHORT usBlackColorBCb;
  1283. }BLANK_CRTC_PARAMETERS;
  1284. #define BLANK_CRTC_PS_ALLOCATION BLANK_CRTC_PARAMETERS
  1285. /****************************************************************************/
  1286. // Structures used by EnableCRTCTable
  1287. // EnableCRTCMemReqTable
  1288. // UpdateCRTC_DoubleBufferRegistersTable
  1289. /****************************************************************************/
  1290. typedef struct _ENABLE_CRTC_PARAMETERS
  1291. {
  1292. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1293. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1294. UCHAR ucPadding[2];
  1295. }ENABLE_CRTC_PARAMETERS;
  1296. #define ENABLE_CRTC_PS_ALLOCATION ENABLE_CRTC_PARAMETERS
  1297. /****************************************************************************/
  1298. // Structures used by SetCRTC_OverScanTable
  1299. /****************************************************************************/
  1300. typedef struct _SET_CRTC_OVERSCAN_PARAMETERS
  1301. {
  1302. USHORT usOverscanRight; // right
  1303. USHORT usOverscanLeft; // left
  1304. USHORT usOverscanBottom; // bottom
  1305. USHORT usOverscanTop; // top
  1306. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1307. UCHAR ucPadding[3];
  1308. }SET_CRTC_OVERSCAN_PARAMETERS;
  1309. #define SET_CRTC_OVERSCAN_PS_ALLOCATION SET_CRTC_OVERSCAN_PARAMETERS
  1310. /****************************************************************************/
  1311. // Structures used by SetCRTC_ReplicationTable
  1312. /****************************************************************************/
  1313. typedef struct _SET_CRTC_REPLICATION_PARAMETERS
  1314. {
  1315. UCHAR ucH_Replication; // horizontal replication
  1316. UCHAR ucV_Replication; // vertical replication
  1317. UCHAR usCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1318. UCHAR ucPadding;
  1319. }SET_CRTC_REPLICATION_PARAMETERS;
  1320. #define SET_CRTC_REPLICATION_PS_ALLOCATION SET_CRTC_REPLICATION_PARAMETERS
  1321. /****************************************************************************/
  1322. // Structures used by SelectCRTC_SourceTable
  1323. /****************************************************************************/
  1324. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS
  1325. {
  1326. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1327. UCHAR ucDevice; // ATOM_DEVICE_CRT1|ATOM_DEVICE_CRT2|....
  1328. UCHAR ucPadding[2];
  1329. }SELECT_CRTC_SOURCE_PARAMETERS;
  1330. #define SELECT_CRTC_SOURCE_PS_ALLOCATION SELECT_CRTC_SOURCE_PARAMETERS
  1331. typedef struct _SELECT_CRTC_SOURCE_PARAMETERS_V2
  1332. {
  1333. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  1334. UCHAR ucEncoderID; // DAC1/DAC2/TVOUT/DIG1/DIG2/DVO
  1335. UCHAR ucEncodeMode; // Encoding mode, only valid when using DIG1/DIG2/DVO
  1336. UCHAR ucPadding;
  1337. }SELECT_CRTC_SOURCE_PARAMETERS_V2;
  1338. //ucEncoderID
  1339. //#define ASIC_INT_DAC1_ENCODER_ID 0x00
  1340. //#define ASIC_INT_TV_ENCODER_ID 0x02
  1341. //#define ASIC_INT_DIG1_ENCODER_ID 0x03
  1342. //#define ASIC_INT_DAC2_ENCODER_ID 0x04
  1343. //#define ASIC_EXT_TV_ENCODER_ID 0x06
  1344. //#define ASIC_INT_DVO_ENCODER_ID 0x07
  1345. //#define ASIC_INT_DIG2_ENCODER_ID 0x09
  1346. //#define ASIC_EXT_DIG_ENCODER_ID 0x05
  1347. //ucEncodeMode
  1348. //#define ATOM_ENCODER_MODE_DP 0
  1349. //#define ATOM_ENCODER_MODE_LVDS 1
  1350. //#define ATOM_ENCODER_MODE_DVI 2
  1351. //#define ATOM_ENCODER_MODE_HDMI 3
  1352. //#define ATOM_ENCODER_MODE_SDVO 4
  1353. //#define ATOM_ENCODER_MODE_TV 13
  1354. //#define ATOM_ENCODER_MODE_CV 14
  1355. //#define ATOM_ENCODER_MODE_CRT 15
  1356. /****************************************************************************/
  1357. // Structures used by SetPixelClockTable
  1358. // GetPixelClockTable
  1359. /****************************************************************************/
  1360. //Major revision=1., Minor revision=1
  1361. typedef struct _PIXEL_CLOCK_PARAMETERS
  1362. {
  1363. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1364. // 0 means disable PPLL
  1365. USHORT usRefDiv; // Reference divider
  1366. USHORT usFbDiv; // feedback divider
  1367. UCHAR ucPostDiv; // post divider
  1368. UCHAR ucFracFbDiv; // fractional feedback divider
  1369. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1370. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  1371. UCHAR ucCRTC; // Which CRTC uses this Ppll
  1372. UCHAR ucPadding;
  1373. }PIXEL_CLOCK_PARAMETERS;
  1374. //Major revision=1., Minor revision=2, add ucMiscIfno
  1375. //ucMiscInfo:
  1376. #define MISC_FORCE_REPROG_PIXEL_CLOCK 0x1
  1377. #define MISC_DEVICE_INDEX_MASK 0xF0
  1378. #define MISC_DEVICE_INDEX_SHIFT 4
  1379. typedef struct _PIXEL_CLOCK_PARAMETERS_V2
  1380. {
  1381. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1382. // 0 means disable PPLL
  1383. USHORT usRefDiv; // Reference divider
  1384. USHORT usFbDiv; // feedback divider
  1385. UCHAR ucPostDiv; // post divider
  1386. UCHAR ucFracFbDiv; // fractional feedback divider
  1387. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1388. UCHAR ucRefDivSrc; // ATOM_PJITTER or ATO_NONPJITTER
  1389. UCHAR ucCRTC; // Which CRTC uses this Ppll
  1390. UCHAR ucMiscInfo; // Different bits for different purpose, bit [7:4] as device index, bit[0]=Force prog
  1391. }PIXEL_CLOCK_PARAMETERS_V2;
  1392. //Major revision=1., Minor revision=3, structure/definition change
  1393. //ucEncoderMode:
  1394. //ATOM_ENCODER_MODE_DP
  1395. //ATOM_ENOCDER_MODE_LVDS
  1396. //ATOM_ENOCDER_MODE_DVI
  1397. //ATOM_ENOCDER_MODE_HDMI
  1398. //ATOM_ENOCDER_MODE_SDVO
  1399. //ATOM_ENCODER_MODE_TV 13
  1400. //ATOM_ENCODER_MODE_CV 14
  1401. //ATOM_ENCODER_MODE_CRT 15
  1402. //ucDVOConfig
  1403. //#define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  1404. //#define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  1405. //#define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  1406. //#define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  1407. //#define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  1408. //#define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  1409. //#define DVO_ENCODER_CONFIG_24BIT 0x08
  1410. //ucMiscInfo: also changed, see below
  1411. #define PIXEL_CLOCK_MISC_FORCE_PROG_PPLL 0x01
  1412. #define PIXEL_CLOCK_MISC_VGA_MODE 0x02
  1413. #define PIXEL_CLOCK_MISC_CRTC_SEL_MASK 0x04
  1414. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1 0x00
  1415. #define PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2 0x04
  1416. #define PIXEL_CLOCK_MISC_USE_ENGINE_FOR_DISPCLK 0x08
  1417. #define PIXEL_CLOCK_MISC_REF_DIV_SRC 0x10
  1418. // V1.4 for RoadRunner
  1419. #define PIXEL_CLOCK_V4_MISC_SS_ENABLE 0x10
  1420. #define PIXEL_CLOCK_V4_MISC_COHERENT_MODE 0x20
  1421. typedef struct _PIXEL_CLOCK_PARAMETERS_V3
  1422. {
  1423. USHORT usPixelClock; // in 10kHz unit; for bios convenient = (RefClk*FB_Div)/(Ref_Div*Post_Div)
  1424. // 0 means disable PPLL. For VGA PPLL,make sure this value is not 0.
  1425. USHORT usRefDiv; // Reference divider
  1426. USHORT usFbDiv; // feedback divider
  1427. UCHAR ucPostDiv; // post divider
  1428. UCHAR ucFracFbDiv; // fractional feedback divider
  1429. UCHAR ucPpll; // ATOM_PPLL1 or ATOM_PPL2
  1430. UCHAR ucTransmitterId; // graphic encoder id defined in objectId.h
  1431. union
  1432. {
  1433. UCHAR ucEncoderMode; // encoder type defined as ATOM_ENCODER_MODE_DP/DVI/HDMI/
  1434. UCHAR ucDVOConfig; // when use DVO, need to know SDR/DDR, 12bit or 24bit
  1435. };
  1436. UCHAR ucMiscInfo; // bit[0]=Force program, bit[1]= set pclk for VGA, b[2]= CRTC sel
  1437. // bit[3]=0:use PPLL for dispclk source, =1: use engine clock for dispclock source
  1438. // bit[4]=0:use XTALIN as the source of reference divider,=1 use the pre-defined clock as the source of reference divider
  1439. }PIXEL_CLOCK_PARAMETERS_V3;
  1440. #define PIXEL_CLOCK_PARAMETERS_LAST PIXEL_CLOCK_PARAMETERS_V2
  1441. #define GET_PIXEL_CLOCK_PS_ALLOCATION PIXEL_CLOCK_PARAMETERS_LAST
  1442. typedef struct _PIXEL_CLOCK_PARAMETERS_V5
  1443. {
  1444. UCHAR ucCRTC; // ATOM_CRTC1~6, indicate the CRTC controller to
  1445. // drive the pixel clock. not used for DCPLL case.
  1446. union{
  1447. UCHAR ucReserved;
  1448. UCHAR ucFracFbDiv; // [gphan] temporary to prevent build problem. remove it after driver code is changed.
  1449. };
  1450. USHORT usPixelClock; // target the pixel clock to drive the CRTC timing
  1451. // 0 means disable PPLL/DCPLL.
  1452. USHORT usFbDiv; // feedback divider integer part.
  1453. UCHAR ucPostDiv; // post divider.
  1454. UCHAR ucRefDiv; // Reference divider
  1455. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL
  1456. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1457. // indicate which graphic encoder will be used.
  1458. UCHAR ucEncoderMode; // Encoder mode:
  1459. UCHAR ucMiscInfo; // bit[0]= Force program PPLL
  1460. // bit[1]= when VGA timing is used.
  1461. // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp
  1462. // bit[4]= RefClock source for PPLL.
  1463. // =0: XTLAIN( default mode )
  1464. // =1: other external clock source, which is pre-defined
  1465. // by VBIOS depend on the feature required.
  1466. // bit[7:5]: reserved.
  1467. ULONG ulFbDivDecFrac; // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 )
  1468. }PIXEL_CLOCK_PARAMETERS_V5;
  1469. #define PIXEL_CLOCK_V5_MISC_FORCE_PROG_PPLL 0x01
  1470. #define PIXEL_CLOCK_V5_MISC_VGA_MODE 0x02
  1471. #define PIXEL_CLOCK_V5_MISC_HDMI_BPP_MASK 0x0c
  1472. #define PIXEL_CLOCK_V5_MISC_HDMI_24BPP 0x00
  1473. #define PIXEL_CLOCK_V5_MISC_HDMI_30BPP 0x04
  1474. #define PIXEL_CLOCK_V5_MISC_HDMI_32BPP 0x08
  1475. #define PIXEL_CLOCK_V5_MISC_REF_DIV_SRC 0x10
  1476. typedef struct _CRTC_PIXEL_CLOCK_FREQ
  1477. {
  1478. #if ATOM_BIG_ENDIAN
  1479. ULONG ucCRTC:8; // ATOM_CRTC1~6, indicate the CRTC controller to
  1480. // drive the pixel clock. not used for DCPLL case.
  1481. ULONG ulPixelClock:24; // target the pixel clock to drive the CRTC timing.
  1482. // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version.
  1483. #else
  1484. ULONG ulPixelClock:24; // target the pixel clock to drive the CRTC timing.
  1485. // 0 means disable PPLL/DCPLL. Expanded to 24 bits comparing to previous version.
  1486. ULONG ucCRTC:8; // ATOM_CRTC1~6, indicate the CRTC controller to
  1487. // drive the pixel clock. not used for DCPLL case.
  1488. #endif
  1489. }CRTC_PIXEL_CLOCK_FREQ;
  1490. typedef struct _PIXEL_CLOCK_PARAMETERS_V6
  1491. {
  1492. union{
  1493. CRTC_PIXEL_CLOCK_FREQ ulCrtcPclkFreq; // pixel clock and CRTC id frequency
  1494. ULONG ulDispEngClkFreq; // dispclk frequency
  1495. };
  1496. USHORT usFbDiv; // feedback divider integer part.
  1497. UCHAR ucPostDiv; // post divider.
  1498. UCHAR ucRefDiv; // Reference divider
  1499. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2/ATOM_DCPLL
  1500. UCHAR ucTransmitterID; // ASIC encoder id defined in objectId.h,
  1501. // indicate which graphic encoder will be used.
  1502. UCHAR ucEncoderMode; // Encoder mode:
  1503. UCHAR ucMiscInfo; // bit[0]= Force program PPLL
  1504. // bit[1]= when VGA timing is used.
  1505. // bit[3:2]= HDMI panel bit depth: =0: 24bpp =1:30bpp, =2:32bpp
  1506. // bit[4]= RefClock source for PPLL.
  1507. // =0: XTLAIN( default mode )
  1508. // =1: other external clock source, which is pre-defined
  1509. // by VBIOS depend on the feature required.
  1510. // bit[7:5]: reserved.
  1511. ULONG ulFbDivDecFrac; // 20 bit feedback divider decimal fraction part, range from 1~999999 ( 0.000001 to 0.999999 )
  1512. }PIXEL_CLOCK_PARAMETERS_V6;
  1513. #define PIXEL_CLOCK_V6_MISC_FORCE_PROG_PPLL 0x01
  1514. #define PIXEL_CLOCK_V6_MISC_VGA_MODE 0x02
  1515. #define PIXEL_CLOCK_V6_MISC_HDMI_BPP_MASK 0x0c
  1516. #define PIXEL_CLOCK_V6_MISC_HDMI_24BPP 0x00
  1517. #define PIXEL_CLOCK_V6_MISC_HDMI_36BPP 0x04
  1518. #define PIXEL_CLOCK_V6_MISC_HDMI_30BPP 0x08
  1519. #define PIXEL_CLOCK_V6_MISC_HDMI_48BPP 0x0c
  1520. #define PIXEL_CLOCK_V6_MISC_REF_DIV_SRC 0x10
  1521. #define PIXEL_CLOCK_V6_MISC_GEN_DPREFCLK 0x40
  1522. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2
  1523. {
  1524. PIXEL_CLOCK_PARAMETERS_V3 sDispClkInput;
  1525. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V2;
  1526. typedef struct _GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2
  1527. {
  1528. UCHAR ucStatus;
  1529. UCHAR ucRefDivSrc; // =1: reference clock source from XTALIN, =0: source from PCIE ref clock
  1530. UCHAR ucReserved[2];
  1531. }GET_DISP_PLL_STATUS_OUTPUT_PARAMETERS_V2;
  1532. typedef struct _GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3
  1533. {
  1534. PIXEL_CLOCK_PARAMETERS_V5 sDispClkInput;
  1535. }GET_DISP_PLL_STATUS_INPUT_PARAMETERS_V3;
  1536. /****************************************************************************/
  1537. // Structures used by AdjustDisplayPllTable
  1538. /****************************************************************************/
  1539. typedef struct _ADJUST_DISPLAY_PLL_PARAMETERS
  1540. {
  1541. USHORT usPixelClock;
  1542. UCHAR ucTransmitterID;
  1543. UCHAR ucEncodeMode;
  1544. union
  1545. {
  1546. UCHAR ucDVOConfig; //if DVO, need passing link rate and output 12bitlow or 24bit
  1547. UCHAR ucConfig; //if none DVO, not defined yet
  1548. };
  1549. UCHAR ucReserved[3];
  1550. }ADJUST_DISPLAY_PLL_PARAMETERS;
  1551. #define ADJUST_DISPLAY_CONFIG_SS_ENABLE 0x10
  1552. #define ADJUST_DISPLAY_PLL_PS_ALLOCATION ADJUST_DISPLAY_PLL_PARAMETERS
  1553. typedef struct _ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3
  1554. {
  1555. USHORT usPixelClock; // target pixel clock
  1556. UCHAR ucTransmitterID; // GPU transmitter id defined in objectid.h
  1557. UCHAR ucEncodeMode; // encoder mode: CRT, LVDS, DP, TMDS or HDMI
  1558. UCHAR ucDispPllConfig; // display pll configure parameter defined as following DISPPLL_CONFIG_XXXX
  1559. UCHAR ucExtTransmitterID; // external encoder id.
  1560. UCHAR ucReserved[2];
  1561. }ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3;
  1562. // usDispPllConfig v1.2 for RoadRunner
  1563. #define DISPPLL_CONFIG_DVO_RATE_SEL 0x0001 // need only when ucTransmitterID = DVO
  1564. #define DISPPLL_CONFIG_DVO_DDR_SPEED 0x0000 // need only when ucTransmitterID = DVO
  1565. #define DISPPLL_CONFIG_DVO_SDR_SPEED 0x0001 // need only when ucTransmitterID = DVO
  1566. #define DISPPLL_CONFIG_DVO_OUTPUT_SEL 0x000c // need only when ucTransmitterID = DVO
  1567. #define DISPPLL_CONFIG_DVO_LOW12BIT 0x0000 // need only when ucTransmitterID = DVO
  1568. #define DISPPLL_CONFIG_DVO_UPPER12BIT 0x0004 // need only when ucTransmitterID = DVO
  1569. #define DISPPLL_CONFIG_DVO_24BIT 0x0008 // need only when ucTransmitterID = DVO
  1570. #define DISPPLL_CONFIG_SS_ENABLE 0x0010 // Only used when ucEncoderMode = DP or LVDS
  1571. #define DISPPLL_CONFIG_COHERENT_MODE 0x0020 // Only used when ucEncoderMode = TMDS or HDMI
  1572. #define DISPPLL_CONFIG_DUAL_LINK 0x0040 // Only used when ucEncoderMode = TMDS or LVDS
  1573. typedef struct _ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3
  1574. {
  1575. ULONG ulDispPllFreq; // return display PPLL freq which is used to generate the pixclock, and related idclk, symclk etc
  1576. UCHAR ucRefDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider and post_div ( if it is not given )
  1577. UCHAR ucPostDiv; // if it is none-zero, it is used to be calculated the other ppll parameter fb_divider
  1578. UCHAR ucReserved[2];
  1579. }ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3;
  1580. typedef struct _ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3
  1581. {
  1582. union
  1583. {
  1584. ADJUST_DISPLAY_PLL_INPUT_PARAMETERS_V3 sInput;
  1585. ADJUST_DISPLAY_PLL_OUTPUT_PARAMETERS_V3 sOutput;
  1586. };
  1587. } ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3;
  1588. /****************************************************************************/
  1589. // Structures used by EnableYUVTable
  1590. /****************************************************************************/
  1591. typedef struct _ENABLE_YUV_PARAMETERS
  1592. {
  1593. UCHAR ucEnable; // ATOM_ENABLE:Enable YUV or ATOM_DISABLE:Disable YUV (RGB)
  1594. UCHAR ucCRTC; // Which CRTC needs this YUV or RGB format
  1595. UCHAR ucPadding[2];
  1596. }ENABLE_YUV_PARAMETERS;
  1597. #define ENABLE_YUV_PS_ALLOCATION ENABLE_YUV_PARAMETERS
  1598. /****************************************************************************/
  1599. // Structures used by GetMemoryClockTable
  1600. /****************************************************************************/
  1601. typedef struct _GET_MEMORY_CLOCK_PARAMETERS
  1602. {
  1603. ULONG ulReturnMemoryClock; // current memory speed in 10KHz unit
  1604. } GET_MEMORY_CLOCK_PARAMETERS;
  1605. #define GET_MEMORY_CLOCK_PS_ALLOCATION GET_MEMORY_CLOCK_PARAMETERS
  1606. /****************************************************************************/
  1607. // Structures used by GetEngineClockTable
  1608. /****************************************************************************/
  1609. typedef struct _GET_ENGINE_CLOCK_PARAMETERS
  1610. {
  1611. ULONG ulReturnEngineClock; // current engine speed in 10KHz unit
  1612. } GET_ENGINE_CLOCK_PARAMETERS;
  1613. #define GET_ENGINE_CLOCK_PS_ALLOCATION GET_ENGINE_CLOCK_PARAMETERS
  1614. /****************************************************************************/
  1615. // Following Structures and constant may be obsolete
  1616. /****************************************************************************/
  1617. //Maxium 8 bytes,the data read in will be placed in the parameter space.
  1618. //Read operaion successeful when the paramter space is non-zero, otherwise read operation failed
  1619. typedef struct _READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1620. {
  1621. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1622. USHORT usVRAMAddress; //Address in Frame Buffer where to pace raw EDID
  1623. USHORT usStatus; //When use output: lower byte EDID checksum, high byte hardware status
  1624. //WHen use input: lower byte as 'byte to read':currently limited to 128byte or 1byte
  1625. UCHAR ucSlaveAddr; //Read from which slave
  1626. UCHAR ucLineNumber; //Read from which HW assisted line
  1627. }READ_EDID_FROM_HW_I2C_DATA_PARAMETERS;
  1628. #define READ_EDID_FROM_HW_I2C_DATA_PS_ALLOCATION READ_EDID_FROM_HW_I2C_DATA_PARAMETERS
  1629. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSDATABYTE 0
  1630. #define ATOM_WRITE_I2C_FORMAT_PSOFFSET_PSTWODATABYTES 1
  1631. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_PSOFFSET_IDDATABLOCK 2
  1632. #define ATOM_WRITE_I2C_FORMAT_PSCOUNTER_IDOFFSET_PLUS_IDDATABLOCK 3
  1633. #define ATOM_WRITE_I2C_FORMAT_IDCOUNTER_IDOFFSET_IDDATABLOCK 4
  1634. typedef struct _WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1635. {
  1636. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1637. USHORT usByteOffset; //Write to which byte
  1638. //Upper portion of usByteOffset is Format of data
  1639. //1bytePS+offsetPS
  1640. //2bytesPS+offsetPS
  1641. //blockID+offsetPS
  1642. //blockID+offsetID
  1643. //blockID+counterID+offsetID
  1644. UCHAR ucData; //PS data1
  1645. UCHAR ucStatus; //Status byte 1=success, 2=failure, Also is used as PS data2
  1646. UCHAR ucSlaveAddr; //Write to which slave
  1647. UCHAR ucLineNumber; //Write from which HW assisted line
  1648. }WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS;
  1649. #define WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1650. typedef struct _SET_UP_HW_I2C_DATA_PARAMETERS
  1651. {
  1652. USHORT usPrescale; //Ratio between Engine clock and I2C clock
  1653. UCHAR ucSlaveAddr; //Write to which slave
  1654. UCHAR ucLineNumber; //Write from which HW assisted line
  1655. }SET_UP_HW_I2C_DATA_PARAMETERS;
  1656. /**************************************************************************/
  1657. #define SPEED_FAN_CONTROL_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  1658. /****************************************************************************/
  1659. // Structures used by PowerConnectorDetectionTable
  1660. /****************************************************************************/
  1661. typedef struct _POWER_CONNECTOR_DETECTION_PARAMETERS
  1662. {
  1663. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1664. UCHAR ucPwrBehaviorId;
  1665. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1666. }POWER_CONNECTOR_DETECTION_PARAMETERS;
  1667. typedef struct POWER_CONNECTOR_DETECTION_PS_ALLOCATION
  1668. {
  1669. UCHAR ucPowerConnectorStatus; //Used for return value 0: detected, 1:not detected
  1670. UCHAR ucReserved;
  1671. USHORT usPwrBudget; //how much power currently boot to in unit of watt
  1672. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1673. }POWER_CONNECTOR_DETECTION_PS_ALLOCATION;
  1674. /****************************LVDS SS Command Table Definitions**********************/
  1675. /****************************************************************************/
  1676. // Structures used by EnableSpreadSpectrumOnPPLLTable
  1677. /****************************************************************************/
  1678. typedef struct _ENABLE_LVDS_SS_PARAMETERS
  1679. {
  1680. USHORT usSpreadSpectrumPercentage;
  1681. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1682. UCHAR ucSpreadSpectrumStepSize_Delay; //bits3:2 SS_STEP_SIZE; bit 6:4 SS_DELAY
  1683. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  1684. UCHAR ucPadding[3];
  1685. }ENABLE_LVDS_SS_PARAMETERS;
  1686. //ucTableFormatRevision=1,ucTableContentRevision=2
  1687. typedef struct _ENABLE_LVDS_SS_PARAMETERS_V2
  1688. {
  1689. USHORT usSpreadSpectrumPercentage;
  1690. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1691. UCHAR ucSpreadSpectrumStep; //
  1692. UCHAR ucEnable; //ATOM_ENABLE or ATOM_DISABLE
  1693. UCHAR ucSpreadSpectrumDelay;
  1694. UCHAR ucSpreadSpectrumRange;
  1695. UCHAR ucPadding;
  1696. }ENABLE_LVDS_SS_PARAMETERS_V2;
  1697. //This new structure is based on ENABLE_LVDS_SS_PARAMETERS but expands to SS on PPLL, so other devices can use SS.
  1698. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL
  1699. {
  1700. USHORT usSpreadSpectrumPercentage;
  1701. UCHAR ucSpreadSpectrumType; // Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Others:TBD
  1702. UCHAR ucSpreadSpectrumStep; //
  1703. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1704. UCHAR ucSpreadSpectrumDelay;
  1705. UCHAR ucSpreadSpectrumRange;
  1706. UCHAR ucPpll; // ATOM_PPLL1/ATOM_PPLL2
  1707. }ENABLE_SPREAD_SPECTRUM_ON_PPLL;
  1708. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2
  1709. {
  1710. USHORT usSpreadSpectrumPercentage;
  1711. UCHAR ucSpreadSpectrumType; // Bit[0]: 0-Down Spread,1-Center Spread.
  1712. // Bit[1]: 1-Ext. 0-Int.
  1713. // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL
  1714. // Bits[7:4] reserved
  1715. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1716. USHORT usSpreadSpectrumAmount; // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8]
  1717. USHORT usSpreadSpectrumStep; // SS_STEP_SIZE_DSFRAC
  1718. }ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2;
  1719. #define ATOM_PPLL_SS_TYPE_V2_DOWN_SPREAD 0x00
  1720. #define ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD 0x01
  1721. #define ATOM_PPLL_SS_TYPE_V2_EXT_SPREAD 0x02
  1722. #define ATOM_PPLL_SS_TYPE_V2_PPLL_SEL_MASK 0x0c
  1723. #define ATOM_PPLL_SS_TYPE_V2_P1PLL 0x00
  1724. #define ATOM_PPLL_SS_TYPE_V2_P2PLL 0x04
  1725. #define ATOM_PPLL_SS_TYPE_V2_DCPLL 0x08
  1726. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK 0x00FF
  1727. #define ATOM_PPLL_SS_AMOUNT_V2_FBDIV_SHIFT 0
  1728. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK 0x0F00
  1729. #define ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT 8
  1730. // Used by DCE5.0
  1731. typedef struct _ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3
  1732. {
  1733. USHORT usSpreadSpectrumAmountFrac; // SS_AMOUNT_DSFRAC New in DCE5.0
  1734. UCHAR ucSpreadSpectrumType; // Bit[0]: 0-Down Spread,1-Center Spread.
  1735. // Bit[1]: 1-Ext. 0-Int.
  1736. // Bit[3:2]: =0 P1PLL =1 P2PLL =2 DCPLL
  1737. // Bits[7:4] reserved
  1738. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  1739. USHORT usSpreadSpectrumAmount; // Includes SS_AMOUNT_FBDIV[7:0] and SS_AMOUNT_NFRAC_SLIP[11:8]
  1740. USHORT usSpreadSpectrumStep; // SS_STEP_SIZE_DSFRAC
  1741. }ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3;
  1742. #define ATOM_PPLL_SS_TYPE_V3_DOWN_SPREAD 0x00
  1743. #define ATOM_PPLL_SS_TYPE_V3_CENTRE_SPREAD 0x01
  1744. #define ATOM_PPLL_SS_TYPE_V3_EXT_SPREAD 0x02
  1745. #define ATOM_PPLL_SS_TYPE_V3_PPLL_SEL_MASK 0x0c
  1746. #define ATOM_PPLL_SS_TYPE_V3_P1PLL 0x00
  1747. #define ATOM_PPLL_SS_TYPE_V3_P2PLL 0x04
  1748. #define ATOM_PPLL_SS_TYPE_V3_DCPLL 0x08
  1749. #define ATOM_PPLL_SS_TYPE_V3_P0PLL ATOM_PPLL_SS_TYPE_V3_DCPLL
  1750. #define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_MASK 0x00FF
  1751. #define ATOM_PPLL_SS_AMOUNT_V3_FBDIV_SHIFT 0
  1752. #define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_MASK 0x0F00
  1753. #define ATOM_PPLL_SS_AMOUNT_V3_NFRAC_SHIFT 8
  1754. #define ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION ENABLE_SPREAD_SPECTRUM_ON_PPLL
  1755. /**************************************************************************/
  1756. typedef struct _SET_PIXEL_CLOCK_PS_ALLOCATION
  1757. {
  1758. PIXEL_CLOCK_PARAMETERS sPCLKInput;
  1759. ENABLE_SPREAD_SPECTRUM_ON_PPLL sReserved;//Caller doesn't need to init this portion
  1760. }SET_PIXEL_CLOCK_PS_ALLOCATION;
  1761. #define ENABLE_VGA_RENDER_PS_ALLOCATION SET_PIXEL_CLOCK_PS_ALLOCATION
  1762. /****************************************************************************/
  1763. // Structures used by ###
  1764. /****************************************************************************/
  1765. typedef struct _MEMORY_TRAINING_PARAMETERS
  1766. {
  1767. ULONG ulTargetMemoryClock; //In 10Khz unit
  1768. }MEMORY_TRAINING_PARAMETERS;
  1769. #define MEMORY_TRAINING_PS_ALLOCATION MEMORY_TRAINING_PARAMETERS
  1770. /****************************LVDS and other encoder command table definitions **********************/
  1771. /****************************************************************************/
  1772. // Structures used by LVDSEncoderControlTable (Before DCE30)
  1773. // LVTMAEncoderControlTable (Before DCE30)
  1774. // TMDSAEncoderControlTable (Before DCE30)
  1775. /****************************************************************************/
  1776. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS
  1777. {
  1778. USHORT usPixelClock; // in 10KHz; for bios convenient
  1779. UCHAR ucMisc; // bit0=0: Enable single link
  1780. // =1: Enable dual link
  1781. // Bit1=0: 666RGB
  1782. // =1: 888RGB
  1783. UCHAR ucAction; // 0: turn off encoder
  1784. // 1: setup and turn on encoder
  1785. }LVDS_ENCODER_CONTROL_PARAMETERS;
  1786. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION LVDS_ENCODER_CONTROL_PARAMETERS
  1787. #define TMDS1_ENCODER_CONTROL_PARAMETERS LVDS_ENCODER_CONTROL_PARAMETERS
  1788. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION TMDS1_ENCODER_CONTROL_PARAMETERS
  1789. #define TMDS2_ENCODER_CONTROL_PARAMETERS TMDS1_ENCODER_CONTROL_PARAMETERS
  1790. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION TMDS2_ENCODER_CONTROL_PARAMETERS
  1791. //ucTableFormatRevision=1,ucTableContentRevision=2
  1792. typedef struct _LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1793. {
  1794. USHORT usPixelClock; // in 10KHz; for bios convenient
  1795. UCHAR ucMisc; // see PANEL_ENCODER_MISC_xx defintions below
  1796. UCHAR ucAction; // 0: turn off encoder
  1797. // 1: setup and turn on encoder
  1798. UCHAR ucTruncate; // bit0=0: Disable truncate
  1799. // =1: Enable truncate
  1800. // bit4=0: 666RGB
  1801. // =1: 888RGB
  1802. UCHAR ucSpatial; // bit0=0: Disable spatial dithering
  1803. // =1: Enable spatial dithering
  1804. // bit4=0: 666RGB
  1805. // =1: 888RGB
  1806. UCHAR ucTemporal; // bit0=0: Disable temporal dithering
  1807. // =1: Enable temporal dithering
  1808. // bit4=0: 666RGB
  1809. // =1: 888RGB
  1810. // bit5=0: Gray level 2
  1811. // =1: Gray level 4
  1812. UCHAR ucFRC; // bit4=0: 25FRC_SEL pattern E
  1813. // =1: 25FRC_SEL pattern F
  1814. // bit6:5=0: 50FRC_SEL pattern A
  1815. // =1: 50FRC_SEL pattern B
  1816. // =2: 50FRC_SEL pattern C
  1817. // =3: 50FRC_SEL pattern D
  1818. // bit7=0: 75FRC_SEL pattern E
  1819. // =1: 75FRC_SEL pattern F
  1820. }LVDS_ENCODER_CONTROL_PARAMETERS_V2;
  1821. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1822. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1823. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  1824. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V2 TMDS1_ENCODER_CONTROL_PARAMETERS_V2
  1825. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V2 TMDS2_ENCODER_CONTROL_PARAMETERS_V2
  1826. #define LVDS_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1827. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1828. #define TMDS1_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1829. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS1_ENCODER_CONTROL_PARAMETERS_V3
  1830. #define TMDS2_ENCODER_CONTROL_PARAMETERS_V3 LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1831. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_V3 TMDS2_ENCODER_CONTROL_PARAMETERS_V3
  1832. /****************************************************************************/
  1833. // Structures used by ###
  1834. /****************************************************************************/
  1835. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS
  1836. {
  1837. UCHAR ucEnable; // Enable or Disable External TMDS encoder
  1838. UCHAR ucMisc; // Bit0=0:Enable Single link;=1:Enable Dual link;Bit1 {=0:666RGB, =1:888RGB}
  1839. UCHAR ucPadding[2];
  1840. }ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS;
  1841. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION
  1842. {
  1843. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS sXTmdsEncoder;
  1844. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  1845. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION;
  1846. #define ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 LVDS_ENCODER_CONTROL_PARAMETERS_V2
  1847. typedef struct _ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2
  1848. {
  1849. ENABLE_EXTERNAL_TMDS_ENCODER_PARAMETERS_V2 sXTmdsEncoder;
  1850. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  1851. }ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION_V2;
  1852. typedef struct _EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION
  1853. {
  1854. DIG_ENCODER_CONTROL_PARAMETERS sDigEncoder;
  1855. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1856. }EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION;
  1857. /****************************************************************************/
  1858. // Structures used by DVOEncoderControlTable
  1859. /****************************************************************************/
  1860. //ucTableFormatRevision=1,ucTableContentRevision=3
  1861. //ucDVOConfig:
  1862. #define DVO_ENCODER_CONFIG_RATE_SEL 0x01
  1863. #define DVO_ENCODER_CONFIG_DDR_SPEED 0x00
  1864. #define DVO_ENCODER_CONFIG_SDR_SPEED 0x01
  1865. #define DVO_ENCODER_CONFIG_OUTPUT_SEL 0x0c
  1866. #define DVO_ENCODER_CONFIG_LOW12BIT 0x00
  1867. #define DVO_ENCODER_CONFIG_UPPER12BIT 0x04
  1868. #define DVO_ENCODER_CONFIG_24BIT 0x08
  1869. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V3
  1870. {
  1871. USHORT usPixelClock;
  1872. UCHAR ucDVOConfig;
  1873. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  1874. UCHAR ucReseved[4];
  1875. }DVO_ENCODER_CONTROL_PARAMETERS_V3;
  1876. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 DVO_ENCODER_CONTROL_PARAMETERS_V3
  1877. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS_V1_4
  1878. {
  1879. USHORT usPixelClock;
  1880. UCHAR ucDVOConfig;
  1881. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  1882. UCHAR ucBitPerColor; //please refer to definition of PANEL_xBIT_PER_COLOR
  1883. UCHAR ucReseved[3];
  1884. }DVO_ENCODER_CONTROL_PARAMETERS_V1_4;
  1885. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 DVO_ENCODER_CONTROL_PARAMETERS_V1_4
  1886. //ucTableFormatRevision=1
  1887. //ucTableContentRevision=3 structure is not changed but usMisc add bit 1 as another input for
  1888. // bit1=0: non-coherent mode
  1889. // =1: coherent mode
  1890. //==========================================================================================
  1891. //Only change is here next time when changing encoder parameter definitions again!
  1892. #define LVDS_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1893. #define LVDS_ENCODER_CONTROL_PS_ALLOCATION_LAST LVDS_ENCODER_CONTROL_PARAMETERS_LAST
  1894. #define TMDS1_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1895. #define TMDS1_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS1_ENCODER_CONTROL_PARAMETERS_LAST
  1896. #define TMDS2_ENCODER_CONTROL_PARAMETERS_LAST LVDS_ENCODER_CONTROL_PARAMETERS_V3
  1897. #define TMDS2_ENCODER_CONTROL_PS_ALLOCATION_LAST TMDS2_ENCODER_CONTROL_PARAMETERS_LAST
  1898. #define DVO_ENCODER_CONTROL_PARAMETERS_LAST DVO_ENCODER_CONTROL_PARAMETERS
  1899. #define DVO_ENCODER_CONTROL_PS_ALLOCATION_LAST DVO_ENCODER_CONTROL_PS_ALLOCATION
  1900. //==========================================================================================
  1901. #define PANEL_ENCODER_MISC_DUAL 0x01
  1902. #define PANEL_ENCODER_MISC_COHERENT 0x02
  1903. #define PANEL_ENCODER_MISC_TMDS_LINKB 0x04
  1904. #define PANEL_ENCODER_MISC_HDMI_TYPE 0x08
  1905. #define PANEL_ENCODER_ACTION_DISABLE ATOM_DISABLE
  1906. #define PANEL_ENCODER_ACTION_ENABLE ATOM_ENABLE
  1907. #define PANEL_ENCODER_ACTION_COHERENTSEQ (ATOM_ENABLE+1)
  1908. #define PANEL_ENCODER_TRUNCATE_EN 0x01
  1909. #define PANEL_ENCODER_TRUNCATE_DEPTH 0x10
  1910. #define PANEL_ENCODER_SPATIAL_DITHER_EN 0x01
  1911. #define PANEL_ENCODER_SPATIAL_DITHER_DEPTH 0x10
  1912. #define PANEL_ENCODER_TEMPORAL_DITHER_EN 0x01
  1913. #define PANEL_ENCODER_TEMPORAL_DITHER_DEPTH 0x10
  1914. #define PANEL_ENCODER_TEMPORAL_LEVEL_4 0x20
  1915. #define PANEL_ENCODER_25FRC_MASK 0x10
  1916. #define PANEL_ENCODER_25FRC_E 0x00
  1917. #define PANEL_ENCODER_25FRC_F 0x10
  1918. #define PANEL_ENCODER_50FRC_MASK 0x60
  1919. #define PANEL_ENCODER_50FRC_A 0x00
  1920. #define PANEL_ENCODER_50FRC_B 0x20
  1921. #define PANEL_ENCODER_50FRC_C 0x40
  1922. #define PANEL_ENCODER_50FRC_D 0x60
  1923. #define PANEL_ENCODER_75FRC_MASK 0x80
  1924. #define PANEL_ENCODER_75FRC_E 0x00
  1925. #define PANEL_ENCODER_75FRC_F 0x80
  1926. /****************************************************************************/
  1927. // Structures used by SetVoltageTable
  1928. /****************************************************************************/
  1929. #define SET_VOLTAGE_TYPE_ASIC_VDDC 1
  1930. #define SET_VOLTAGE_TYPE_ASIC_MVDDC 2
  1931. #define SET_VOLTAGE_TYPE_ASIC_MVDDQ 3
  1932. #define SET_VOLTAGE_TYPE_ASIC_VDDCI 4
  1933. #define SET_VOLTAGE_INIT_MODE 5
  1934. #define SET_VOLTAGE_GET_MAX_VOLTAGE 6 //Gets the Max. voltage for the soldered Asic
  1935. #define SET_ASIC_VOLTAGE_MODE_ALL_SOURCE 0x1
  1936. #define SET_ASIC_VOLTAGE_MODE_SOURCE_A 0x2
  1937. #define SET_ASIC_VOLTAGE_MODE_SOURCE_B 0x4
  1938. #define SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE 0x0
  1939. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL 0x1
  1940. #define SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK 0x2
  1941. typedef struct _SET_VOLTAGE_PARAMETERS
  1942. {
  1943. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  1944. UCHAR ucVoltageMode; // To set all, to set source A or source B or ...
  1945. UCHAR ucVoltageIndex; // An index to tell which voltage level
  1946. UCHAR ucReserved;
  1947. }SET_VOLTAGE_PARAMETERS;
  1948. typedef struct _SET_VOLTAGE_PARAMETERS_V2
  1949. {
  1950. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ
  1951. UCHAR ucVoltageMode; // Not used, maybe use for state machine for differen power mode
  1952. USHORT usVoltageLevel; // real voltage level
  1953. }SET_VOLTAGE_PARAMETERS_V2;
  1954. typedef struct _SET_VOLTAGE_PARAMETERS_V1_3
  1955. {
  1956. UCHAR ucVoltageType; // To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  1957. UCHAR ucVoltageMode; // Indicate action: Set voltage level
  1958. USHORT usVoltageLevel; // real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. )
  1959. }SET_VOLTAGE_PARAMETERS_V1_3;
  1960. //ucVoltageType
  1961. #define VOLTAGE_TYPE_VDDC 1
  1962. #define VOLTAGE_TYPE_MVDDC 2
  1963. #define VOLTAGE_TYPE_MVDDQ 3
  1964. #define VOLTAGE_TYPE_VDDCI 4
  1965. //SET_VOLTAGE_PARAMETERS_V3.ucVoltageMode
  1966. #define ATOM_SET_VOLTAGE 0 //Set voltage Level
  1967. #define ATOM_INIT_VOLTAGE_REGULATOR 3 //Init Regulator
  1968. #define ATOM_SET_VOLTAGE_PHASE 4 //Set Vregulator Phase, only for SVID/PVID regulator
  1969. #define ATOM_GET_MAX_VOLTAGE 6 //Get Max Voltage, not used from SetVoltageTable v1.3
  1970. #define ATOM_GET_VOLTAGE_LEVEL 6 //Get Voltage level from vitual voltage ID, not used for SetVoltage v1.4
  1971. #define ATOM_GET_LEAKAGE_ID 8 //Get Leakage Voltage Id ( starting from SMU7x IP ), SetVoltage v1.4
  1972. // define vitual voltage id in usVoltageLevel
  1973. #define ATOM_VIRTUAL_VOLTAGE_ID0 0xff01
  1974. #define ATOM_VIRTUAL_VOLTAGE_ID1 0xff02
  1975. #define ATOM_VIRTUAL_VOLTAGE_ID2 0xff03
  1976. #define ATOM_VIRTUAL_VOLTAGE_ID3 0xff04
  1977. #define ATOM_VIRTUAL_VOLTAGE_ID4 0xff05
  1978. #define ATOM_VIRTUAL_VOLTAGE_ID5 0xff06
  1979. #define ATOM_VIRTUAL_VOLTAGE_ID6 0xff07
  1980. #define ATOM_VIRTUAL_VOLTAGE_ID7 0xff08
  1981. typedef struct _SET_VOLTAGE_PS_ALLOCATION
  1982. {
  1983. SET_VOLTAGE_PARAMETERS sASICSetVoltage;
  1984. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved;
  1985. }SET_VOLTAGE_PS_ALLOCATION;
  1986. // New Added from SI for GetVoltageInfoTable, input parameter structure
  1987. typedef struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1
  1988. {
  1989. UCHAR ucVoltageType; // Input: To tell which voltage to set up, VDDC/MVDDC/MVDDQ/VDDCI
  1990. UCHAR ucVoltageMode; // Input: Indicate action: Get voltage info
  1991. USHORT usVoltageLevel; // Input: real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) or Leakage Id
  1992. ULONG ulReserved;
  1993. }GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_1;
  1994. // New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_VID
  1995. typedef struct _GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1
  1996. {
  1997. ULONG ulVotlageGpioState;
  1998. ULONG ulVoltageGPioMask;
  1999. }GET_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1;
  2000. // New Added from SI for GetVoltageInfoTable, output parameter structure when ucVotlageMode == ATOM_GET_VOLTAGE_STATEx_LEAKAGE_VID
  2001. typedef struct _GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1
  2002. {
  2003. USHORT usVoltageLevel;
  2004. USHORT usVoltageId; // Voltage Id programmed in Voltage Regulator
  2005. ULONG ulReseved;
  2006. }GET_LEAKAGE_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_1;
  2007. // GetVoltageInfo v1.1 ucVoltageMode
  2008. #define ATOM_GET_VOLTAGE_VID 0x00
  2009. #define ATOM_GET_VOTLAGE_INIT_SEQ 0x03
  2010. #define ATOM_GET_VOLTTAGE_PHASE_PHASE_VID 0x04
  2011. // for SI, this state map to 0xff02 voltage state in Power Play table, which is power boost state
  2012. #define ATOM_GET_VOLTAGE_STATE0_LEAKAGE_VID 0x10
  2013. // for SI, this state map to 0xff01 voltage state in Power Play table, which is performance state
  2014. #define ATOM_GET_VOLTAGE_STATE1_LEAKAGE_VID 0x11
  2015. // undefined power state
  2016. #define ATOM_GET_VOLTAGE_STATE2_LEAKAGE_VID 0x12
  2017. #define ATOM_GET_VOLTAGE_STATE3_LEAKAGE_VID 0x13
  2018. /****************************************************************************/
  2019. // Structures used by TVEncoderControlTable
  2020. /****************************************************************************/
  2021. typedef struct _TV_ENCODER_CONTROL_PARAMETERS
  2022. {
  2023. USHORT usPixelClock; // in 10KHz; for bios convenient
  2024. UCHAR ucTvStandard; // See definition "ATOM_TV_NTSC ..."
  2025. UCHAR ucAction; // 0: turn off encoder
  2026. // 1: setup and turn on encoder
  2027. }TV_ENCODER_CONTROL_PARAMETERS;
  2028. typedef struct _TV_ENCODER_CONTROL_PS_ALLOCATION
  2029. {
  2030. TV_ENCODER_CONTROL_PARAMETERS sTVEncoder;
  2031. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; // Don't set this one
  2032. }TV_ENCODER_CONTROL_PS_ALLOCATION;
  2033. //==============================Data Table Portion====================================
  2034. /****************************************************************************/
  2035. // Structure used in Data.mtb
  2036. /****************************************************************************/
  2037. typedef struct _ATOM_MASTER_LIST_OF_DATA_TABLES
  2038. {
  2039. USHORT UtilityPipeLine; // Offest for the utility to get parser info,Don't change this position!
  2040. USHORT MultimediaCapabilityInfo; // Only used by MM Lib,latest version 1.1, not configuable from Bios, need to include the table to build Bios
  2041. USHORT MultimediaConfigInfo; // Only used by MM Lib,latest version 2.1, not configuable from Bios, need to include the table to build Bios
  2042. USHORT StandardVESA_Timing; // Only used by Bios
  2043. USHORT FirmwareInfo; // Shared by various SW components,latest version 1.4
  2044. USHORT PaletteData; // Only used by BIOS
  2045. USHORT LCD_Info; // Shared by various SW components,latest version 1.3, was called LVDS_Info
  2046. USHORT DIGTransmitterInfo; // Internal used by VBIOS only version 3.1
  2047. USHORT AnalogTV_Info; // Shared by various SW components,latest version 1.1
  2048. USHORT SupportedDevicesInfo; // Will be obsolete from R600
  2049. USHORT GPIO_I2C_Info; // Shared by various SW components,latest version 1.2 will be used from R600
  2050. USHORT VRAM_UsageByFirmware; // Shared by various SW components,latest version 1.3 will be used from R600
  2051. USHORT GPIO_Pin_LUT; // Shared by various SW components,latest version 1.1
  2052. USHORT VESA_ToInternalModeLUT; // Only used by Bios
  2053. USHORT ComponentVideoInfo; // Shared by various SW components,latest version 2.1 will be used from R600
  2054. USHORT PowerPlayInfo; // Shared by various SW components,latest version 2.1,new design from R600
  2055. USHORT CompassionateData; // Will be obsolete from R600
  2056. USHORT SaveRestoreInfo; // Only used by Bios
  2057. USHORT PPLL_SS_Info; // Shared by various SW components,latest version 1.2, used to call SS_Info, change to new name because of int ASIC SS info
  2058. USHORT OemInfo; // Defined and used by external SW, should be obsolete soon
  2059. USHORT XTMDS_Info; // Will be obsolete from R600
  2060. USHORT MclkSS_Info; // Shared by various SW components,latest version 1.1, only enabled when ext SS chip is used
  2061. USHORT Object_Header; // Shared by various SW components,latest version 1.1
  2062. USHORT IndirectIOAccess; // Only used by Bios,this table position can't change at all!!
  2063. USHORT MC_InitParameter; // Only used by command table
  2064. USHORT ASIC_VDDC_Info; // Will be obsolete from R600
  2065. USHORT ASIC_InternalSS_Info; // New tabel name from R600, used to be called "ASIC_MVDDC_Info"
  2066. USHORT TV_VideoMode; // Only used by command table
  2067. USHORT VRAM_Info; // Only used by command table, latest version 1.3
  2068. USHORT MemoryTrainingInfo; // Used for VBIOS and Diag utility for memory training purpose since R600. the new table rev start from 2.1
  2069. USHORT IntegratedSystemInfo; // Shared by various SW components
  2070. USHORT ASIC_ProfilingInfo; // New table name from R600, used to be called "ASIC_VDDCI_Info" for pre-R600
  2071. USHORT VoltageObjectInfo; // Shared by various SW components, latest version 1.1
  2072. USHORT PowerSourceInfo; // Shared by various SW components, latest versoin 1.1
  2073. }ATOM_MASTER_LIST_OF_DATA_TABLES;
  2074. typedef struct _ATOM_MASTER_DATA_TABLE
  2075. {
  2076. ATOM_COMMON_TABLE_HEADER sHeader;
  2077. ATOM_MASTER_LIST_OF_DATA_TABLES ListOfDataTables;
  2078. }ATOM_MASTER_DATA_TABLE;
  2079. // For backward compatible
  2080. #define LVDS_Info LCD_Info
  2081. #define DAC_Info PaletteData
  2082. #define TMDS_Info DIGTransmitterInfo
  2083. /****************************************************************************/
  2084. // Structure used in MultimediaCapabilityInfoTable
  2085. /****************************************************************************/
  2086. typedef struct _ATOM_MULTIMEDIA_CAPABILITY_INFO
  2087. {
  2088. ATOM_COMMON_TABLE_HEADER sHeader;
  2089. ULONG ulSignature; // HW info table signature string "$ATI"
  2090. UCHAR ucI2C_Type; // I2C type (normal GP_IO, ImpactTV GP_IO, Dedicated I2C pin, etc)
  2091. UCHAR ucTV_OutInfo; // Type of TV out supported (3:0) and video out crystal frequency (6:4) and TV data port (7)
  2092. UCHAR ucVideoPortInfo; // Provides the video port capabilities
  2093. UCHAR ucHostPortInfo; // Provides host port configuration information
  2094. }ATOM_MULTIMEDIA_CAPABILITY_INFO;
  2095. /****************************************************************************/
  2096. // Structure used in MultimediaConfigInfoTable
  2097. /****************************************************************************/
  2098. typedef struct _ATOM_MULTIMEDIA_CONFIG_INFO
  2099. {
  2100. ATOM_COMMON_TABLE_HEADER sHeader;
  2101. ULONG ulSignature; // MM info table signature sting "$MMT"
  2102. UCHAR ucTunerInfo; // Type of tuner installed on the adapter (4:0) and video input for tuner (7:5)
  2103. UCHAR ucAudioChipInfo; // List the audio chip type (3:0) product type (4) and OEM revision (7:5)
  2104. UCHAR ucProductID; // Defines as OEM ID or ATI board ID dependent on product type setting
  2105. UCHAR ucMiscInfo1; // Tuner voltage (1:0) HW teletext support (3:2) FM audio decoder (5:4) reserved (6) audio scrambling (7)
  2106. UCHAR ucMiscInfo2; // I2S input config (0) I2S output config (1) I2S Audio Chip (4:2) SPDIF Output Config (5) reserved (7:6)
  2107. UCHAR ucMiscInfo3; // Video Decoder Type (3:0) Video In Standard/Crystal (7:4)
  2108. UCHAR ucMiscInfo4; // Video Decoder Host Config (2:0) reserved (7:3)
  2109. UCHAR ucVideoInput0Info;// Video Input 0 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2110. UCHAR ucVideoInput1Info;// Video Input 1 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2111. UCHAR ucVideoInput2Info;// Video Input 2 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2112. UCHAR ucVideoInput3Info;// Video Input 3 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2113. UCHAR ucVideoInput4Info;// Video Input 4 Type (1:0) F/B setting (2) physical connector ID (5:3) reserved (7:6)
  2114. }ATOM_MULTIMEDIA_CONFIG_INFO;
  2115. /****************************************************************************/
  2116. // Structures used in FirmwareInfoTable
  2117. /****************************************************************************/
  2118. // usBIOSCapability Definition:
  2119. // Bit 0 = 0: Bios image is not Posted, =1:Bios image is Posted;
  2120. // Bit 1 = 0: Dual CRTC is not supported, =1: Dual CRTC is supported;
  2121. // Bit 2 = 0: Extended Desktop is not supported, =1: Extended Desktop is supported;
  2122. // Others: Reserved
  2123. #define ATOM_BIOS_INFO_ATOM_FIRMWARE_POSTED 0x0001
  2124. #define ATOM_BIOS_INFO_DUAL_CRTC_SUPPORT 0x0002
  2125. #define ATOM_BIOS_INFO_EXTENDED_DESKTOP_SUPPORT 0x0004
  2126. #define ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT 0x0008 // (valid from v1.1 ~v1.4):=1: memclk SS enable, =0 memclk SS disable.
  2127. #define ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT 0x0010 // (valid from v1.1 ~v1.4):=1: engclk SS enable, =0 engclk SS disable.
  2128. #define ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU 0x0020
  2129. #define ATOM_BIOS_INFO_WMI_SUPPORT 0x0040
  2130. #define ATOM_BIOS_INFO_PPMODE_ASSIGNGED_BY_SYSTEM 0x0080
  2131. #define ATOM_BIOS_INFO_HYPERMEMORY_SUPPORT 0x0100
  2132. #define ATOM_BIOS_INFO_HYPERMEMORY_SIZE_MASK 0x1E00
  2133. #define ATOM_BIOS_INFO_VPOST_WITHOUT_FIRST_MODE_SET 0x2000
  2134. #define ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE 0x4000
  2135. #define ATOM_BIOS_INFO_MEMORY_CLOCK_EXT_SS_SUPPORT 0x0008 // (valid from v2.1 ): =1: memclk ss enable with external ss chip
  2136. #define ATOM_BIOS_INFO_ENGINE_CLOCK_EXT_SS_SUPPORT 0x0010 // (valid from v2.1 ): =1: engclk ss enable with external ss chip
  2137. #ifndef _H2INC
  2138. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  2139. typedef struct _ATOM_FIRMWARE_CAPABILITY
  2140. {
  2141. #if ATOM_BIG_ENDIAN
  2142. USHORT Reserved:1;
  2143. USHORT SCL2Redefined:1;
  2144. USHORT PostWithoutModeSet:1;
  2145. USHORT HyperMemory_Size:4;
  2146. USHORT HyperMemory_Support:1;
  2147. USHORT PPMode_Assigned:1;
  2148. USHORT WMI_SUPPORT:1;
  2149. USHORT GPUControlsBL:1;
  2150. USHORT EngineClockSS_Support:1;
  2151. USHORT MemoryClockSS_Support:1;
  2152. USHORT ExtendedDesktopSupport:1;
  2153. USHORT DualCRTC_Support:1;
  2154. USHORT FirmwarePosted:1;
  2155. #else
  2156. USHORT FirmwarePosted:1;
  2157. USHORT DualCRTC_Support:1;
  2158. USHORT ExtendedDesktopSupport:1;
  2159. USHORT MemoryClockSS_Support:1;
  2160. USHORT EngineClockSS_Support:1;
  2161. USHORT GPUControlsBL:1;
  2162. USHORT WMI_SUPPORT:1;
  2163. USHORT PPMode_Assigned:1;
  2164. USHORT HyperMemory_Support:1;
  2165. USHORT HyperMemory_Size:4;
  2166. USHORT PostWithoutModeSet:1;
  2167. USHORT SCL2Redefined:1;
  2168. USHORT Reserved:1;
  2169. #endif
  2170. }ATOM_FIRMWARE_CAPABILITY;
  2171. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  2172. {
  2173. ATOM_FIRMWARE_CAPABILITY sbfAccess;
  2174. USHORT susAccess;
  2175. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  2176. #else
  2177. typedef union _ATOM_FIRMWARE_CAPABILITY_ACCESS
  2178. {
  2179. USHORT susAccess;
  2180. }ATOM_FIRMWARE_CAPABILITY_ACCESS;
  2181. #endif
  2182. typedef struct _ATOM_FIRMWARE_INFO
  2183. {
  2184. ATOM_COMMON_TABLE_HEADER sHeader;
  2185. ULONG ulFirmwareRevision;
  2186. ULONG ulDefaultEngineClock; //In 10Khz unit
  2187. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2188. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2189. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2190. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2191. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2192. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2193. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2194. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2195. UCHAR ucASICMaxTemperature;
  2196. UCHAR ucPadding[3]; //Don't use them
  2197. ULONG aulReservedForBIOS[3]; //Don't use them
  2198. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2199. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2200. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2201. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2202. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2203. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2204. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2205. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2206. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2207. USHORT usMinPixelClockPLL_Output; //In 10Khz unit, the definitions above can't change!!!
  2208. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2209. USHORT usReferenceClock; //In 10Khz unit
  2210. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2211. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2212. UCHAR ucDesign_ID; //Indicate what is the board design
  2213. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2214. }ATOM_FIRMWARE_INFO;
  2215. typedef struct _ATOM_FIRMWARE_INFO_V1_2
  2216. {
  2217. ATOM_COMMON_TABLE_HEADER sHeader;
  2218. ULONG ulFirmwareRevision;
  2219. ULONG ulDefaultEngineClock; //In 10Khz unit
  2220. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2221. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2222. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2223. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2224. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2225. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2226. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2227. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2228. UCHAR ucASICMaxTemperature;
  2229. UCHAR ucMinAllowedBL_Level;
  2230. UCHAR ucPadding[2]; //Don't use them
  2231. ULONG aulReservedForBIOS[2]; //Don't use them
  2232. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2233. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2234. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2235. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2236. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2237. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2238. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2239. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2240. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2241. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2242. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2243. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2244. USHORT usReferenceClock; //In 10Khz unit
  2245. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2246. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2247. UCHAR ucDesign_ID; //Indicate what is the board design
  2248. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2249. }ATOM_FIRMWARE_INFO_V1_2;
  2250. typedef struct _ATOM_FIRMWARE_INFO_V1_3
  2251. {
  2252. ATOM_COMMON_TABLE_HEADER sHeader;
  2253. ULONG ulFirmwareRevision;
  2254. ULONG ulDefaultEngineClock; //In 10Khz unit
  2255. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2256. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2257. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2258. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2259. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2260. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2261. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2262. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2263. UCHAR ucASICMaxTemperature;
  2264. UCHAR ucMinAllowedBL_Level;
  2265. UCHAR ucPadding[2]; //Don't use them
  2266. ULONG aulReservedForBIOS; //Don't use them
  2267. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  2268. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2269. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2270. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2271. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2272. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2273. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2274. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2275. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2276. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2277. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2278. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2279. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2280. USHORT usReferenceClock; //In 10Khz unit
  2281. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2282. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2283. UCHAR ucDesign_ID; //Indicate what is the board design
  2284. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2285. }ATOM_FIRMWARE_INFO_V1_3;
  2286. typedef struct _ATOM_FIRMWARE_INFO_V1_4
  2287. {
  2288. ATOM_COMMON_TABLE_HEADER sHeader;
  2289. ULONG ulFirmwareRevision;
  2290. ULONG ulDefaultEngineClock; //In 10Khz unit
  2291. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2292. ULONG ulDriverTargetEngineClock; //In 10Khz unit
  2293. ULONG ulDriverTargetMemoryClock; //In 10Khz unit
  2294. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2295. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2296. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2297. ULONG ulASICMaxEngineClock; //In 10Khz unit
  2298. ULONG ulASICMaxMemoryClock; //In 10Khz unit
  2299. UCHAR ucASICMaxTemperature;
  2300. UCHAR ucMinAllowedBL_Level;
  2301. USHORT usBootUpVDDCVoltage; //In MV unit
  2302. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2303. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2304. ULONG ul3DAccelerationEngineClock;//In 10Khz unit
  2305. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2306. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2307. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2308. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2309. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2310. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2311. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2312. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2313. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2314. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2315. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2316. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2317. USHORT usReferenceClock; //In 10Khz unit
  2318. USHORT usPM_RTS_Location; //RTS PM4 starting location in ROM in 1Kb unit
  2319. UCHAR ucPM_RTS_StreamSize; //RTS PM4 packets in Kb unit
  2320. UCHAR ucDesign_ID; //Indicate what is the board design
  2321. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2322. }ATOM_FIRMWARE_INFO_V1_4;
  2323. //the structure below to be used from Cypress
  2324. typedef struct _ATOM_FIRMWARE_INFO_V2_1
  2325. {
  2326. ATOM_COMMON_TABLE_HEADER sHeader;
  2327. ULONG ulFirmwareRevision;
  2328. ULONG ulDefaultEngineClock; //In 10Khz unit
  2329. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2330. ULONG ulReserved1;
  2331. ULONG ulReserved2;
  2332. ULONG ulMaxEngineClockPLL_Output; //In 10Khz unit
  2333. ULONG ulMaxMemoryClockPLL_Output; //In 10Khz unit
  2334. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2335. ULONG ulBinaryAlteredInfo; //Was ulASICMaxEngineClock
  2336. ULONG ulDefaultDispEngineClkFreq; //In 10Khz unit
  2337. UCHAR ucReserved1; //Was ucASICMaxTemperature;
  2338. UCHAR ucMinAllowedBL_Level;
  2339. USHORT usBootUpVDDCVoltage; //In MV unit
  2340. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2341. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2342. ULONG ulReserved4; //Was ulAsicMaximumVoltage
  2343. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2344. USHORT usMinEngineClockPLL_Input; //In 10Khz unit
  2345. USHORT usMaxEngineClockPLL_Input; //In 10Khz unit
  2346. USHORT usMinEngineClockPLL_Output; //In 10Khz unit
  2347. USHORT usMinMemoryClockPLL_Input; //In 10Khz unit
  2348. USHORT usMaxMemoryClockPLL_Input; //In 10Khz unit
  2349. USHORT usMinMemoryClockPLL_Output; //In 10Khz unit
  2350. USHORT usMaxPixelClock; //In 10Khz unit, Max. Pclk
  2351. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2352. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2353. USHORT usMinPixelClockPLL_Output; //In 10Khz unit - lower 16bit of ulMinPixelClockPLL_Output
  2354. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2355. USHORT usCoreReferenceClock; //In 10Khz unit
  2356. USHORT usMemoryReferenceClock; //In 10Khz unit
  2357. USHORT usUniphyDPModeExtClkFreq; //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock
  2358. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2359. UCHAR ucReserved4[3];
  2360. }ATOM_FIRMWARE_INFO_V2_1;
  2361. //the structure below to be used from NI
  2362. //ucTableFormatRevision=2
  2363. //ucTableContentRevision=2
  2364. typedef struct _ATOM_FIRMWARE_INFO_V2_2
  2365. {
  2366. ATOM_COMMON_TABLE_HEADER sHeader;
  2367. ULONG ulFirmwareRevision;
  2368. ULONG ulDefaultEngineClock; //In 10Khz unit
  2369. ULONG ulDefaultMemoryClock; //In 10Khz unit
  2370. ULONG ulSPLL_OutputFreq; //In 10Khz unit
  2371. ULONG ulGPUPLL_OutputFreq; //In 10Khz unit
  2372. ULONG ulReserved1; //Was ulMaxEngineClockPLL_Output; //In 10Khz unit*
  2373. ULONG ulReserved2; //Was ulMaxMemoryClockPLL_Output; //In 10Khz unit*
  2374. ULONG ulMaxPixelClockPLL_Output; //In 10Khz unit
  2375. ULONG ulBinaryAlteredInfo; //Was ulASICMaxEngineClock ?
  2376. ULONG ulDefaultDispEngineClkFreq; //In 10Khz unit. This is the frequency before DCDTO, corresponding to usBootUpVDDCVoltage.
  2377. UCHAR ucReserved3; //Was ucASICMaxTemperature;
  2378. UCHAR ucMinAllowedBL_Level;
  2379. USHORT usBootUpVDDCVoltage; //In MV unit
  2380. USHORT usLcdMinPixelClockPLL_Output; // In MHz unit
  2381. USHORT usLcdMaxPixelClockPLL_Output; // In MHz unit
  2382. ULONG ulReserved4; //Was ulAsicMaximumVoltage
  2383. ULONG ulMinPixelClockPLL_Output; //In 10Khz unit
  2384. UCHAR ucRemoteDisplayConfig;
  2385. UCHAR ucReserved5[3]; //Was usMinEngineClockPLL_Input and usMaxEngineClockPLL_Input
  2386. ULONG ulReserved6; //Was usMinEngineClockPLL_Output and usMinMemoryClockPLL_Input
  2387. ULONG ulReserved7; //Was usMaxMemoryClockPLL_Input and usMinMemoryClockPLL_Output
  2388. USHORT usReserved11; //Was usMaxPixelClock; //In 10Khz unit, Max. Pclk used only for DAC
  2389. USHORT usMinPixelClockPLL_Input; //In 10Khz unit
  2390. USHORT usMaxPixelClockPLL_Input; //In 10Khz unit
  2391. USHORT usBootUpVDDCIVoltage; //In unit of mv; Was usMinPixelClockPLL_Output;
  2392. ATOM_FIRMWARE_CAPABILITY_ACCESS usFirmwareCapability;
  2393. USHORT usCoreReferenceClock; //In 10Khz unit
  2394. USHORT usMemoryReferenceClock; //In 10Khz unit
  2395. USHORT usUniphyDPModeExtClkFreq; //In 10Khz unit, if it is 0, In DP Mode Uniphy Input clock from internal PPLL, otherwise Input clock from external Spread clock
  2396. UCHAR ucMemoryModule_ID; //Indicate what is the board design
  2397. UCHAR ucReserved9[3];
  2398. USHORT usBootUpMVDDCVoltage; //In unit of mv; Was usMinPixelClockPLL_Output;
  2399. USHORT usReserved12;
  2400. ULONG ulReserved10[3]; // New added comparing to previous version
  2401. }ATOM_FIRMWARE_INFO_V2_2;
  2402. #define ATOM_FIRMWARE_INFO_LAST ATOM_FIRMWARE_INFO_V2_2
  2403. // definition of ucRemoteDisplayConfig
  2404. #define REMOTE_DISPLAY_DISABLE 0x00
  2405. #define REMOTE_DISPLAY_ENABLE 0x01
  2406. /****************************************************************************/
  2407. // Structures used in IntegratedSystemInfoTable
  2408. /****************************************************************************/
  2409. #define IGP_CAP_FLAG_DYNAMIC_CLOCK_EN 0x2
  2410. #define IGP_CAP_FLAG_AC_CARD 0x4
  2411. #define IGP_CAP_FLAG_SDVO_CARD 0x8
  2412. #define IGP_CAP_FLAG_POSTDIV_BY_2_MODE 0x10
  2413. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO
  2414. {
  2415. ATOM_COMMON_TABLE_HEADER sHeader;
  2416. ULONG ulBootUpEngineClock; //in 10kHz unit
  2417. ULONG ulBootUpMemoryClock; //in 10kHz unit
  2418. ULONG ulMaxSystemMemoryClock; //in 10kHz unit
  2419. ULONG ulMinSystemMemoryClock; //in 10kHz unit
  2420. UCHAR ucNumberOfCyclesInPeriodHi;
  2421. UCHAR ucLCDTimingSel; //=0:not valid.!=0 sel this timing descriptor from LCD EDID.
  2422. USHORT usReserved1;
  2423. USHORT usInterNBVoltageLow; //An intermidiate PMW value to set the voltage
  2424. USHORT usInterNBVoltageHigh; //Another intermidiate PMW value to set the voltage
  2425. ULONG ulReserved[2];
  2426. USHORT usFSBClock; //In MHz unit
  2427. USHORT usCapabilityFlag; //Bit0=1 indicates the fake HDMI support,Bit1=0/1 for Dynamic clocking dis/enable
  2428. //Bit[3:2]== 0:No PCIE card, 1:AC card, 2:SDVO card
  2429. //Bit[4]==1: P/2 mode, ==0: P/1 mode
  2430. USHORT usPCIENBCfgReg7; //bit[7:0]=MUX_Sel, bit[9:8]=MUX_SEL_LEVEL2, bit[10]=Lane_Reversal
  2431. USHORT usK8MemoryClock; //in MHz unit
  2432. USHORT usK8SyncStartDelay; //in 0.01 us unit
  2433. USHORT usK8DataReturnTime; //in 0.01 us unit
  2434. UCHAR ucMaxNBVoltage;
  2435. UCHAR ucMinNBVoltage;
  2436. UCHAR ucMemoryType; //[7:4]=1:DDR1;=2:DDR2;=3:DDR3.[3:0] is reserved
  2437. UCHAR ucNumberOfCyclesInPeriod; //CG.FVTHROT_PWM_CTRL_REG0.NumberOfCyclesInPeriod
  2438. UCHAR ucStartingPWM_HighTime; //CG.FVTHROT_PWM_CTRL_REG0.StartingPWM_HighTime
  2439. UCHAR ucHTLinkWidth; //16 bit vs. 8 bit
  2440. UCHAR ucMaxNBVoltageHigh;
  2441. UCHAR ucMinNBVoltageHigh;
  2442. }ATOM_INTEGRATED_SYSTEM_INFO;
  2443. /* Explanation on entries in ATOM_INTEGRATED_SYSTEM_INFO
  2444. ulBootUpMemoryClock: For Intel IGP,it's the UMA system memory clock
  2445. For AMD IGP,it's 0 if no SidePort memory installed or it's the boot-up SidePort memory clock
  2446. ulMaxSystemMemoryClock: For Intel IGP,it's the Max freq from memory SPD if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  2447. For AMD IGP,for now this can be 0
  2448. ulMinSystemMemoryClock: For Intel IGP,it's 133MHz if memory runs in ASYNC mode or otherwise (SYNC mode) it's 0
  2449. For AMD IGP,for now this can be 0
  2450. usFSBClock: For Intel IGP,it's FSB Freq
  2451. For AMD IGP,it's HT Link Speed
  2452. usK8MemoryClock: For AMD IGP only. For RevF CPU, set it to 200
  2453. usK8SyncStartDelay: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  2454. usK8DataReturnTime: For AMD IGP only. Memory access latency in K8, required for watermark calculation
  2455. VC:Voltage Control
  2456. ucMaxNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  2457. ucMinNBVoltage: Voltage regulator dependent PWM value. Low 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  2458. ucNumberOfCyclesInPeriod: Indicate how many cycles when PWM duty is 100%. low 8 bits of the value.
  2459. ucNumberOfCyclesInPeriodHi: Indicate how many cycles when PWM duty is 100%. high 8 bits of the value.If the PWM has an inverter,set bit [7]==1,otherwise set it 0
  2460. ucMaxNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the max voltage.Set this one to 0xFF if VC without PWM. Set this to 0x0 if no VC at all.
  2461. ucMinNBVoltageHigh: Voltage regulator dependent PWM value. High 8 bits of the value for the min voltage.Set this one to 0x00 if VC without PWM or no VC at all.
  2462. usInterNBVoltageLow: Voltage regulator dependent PWM value. The value makes the the voltage >=Min NB voltage but <=InterNBVoltageHigh. Set this to 0x0000 if VC without PWM or no VC at all.
  2463. usInterNBVoltageHigh: Voltage regulator dependent PWM value. The value makes the the voltage >=InterNBVoltageLow but <=Max NB voltage.Set this to 0x0000 if VC without PWM or no VC at all.
  2464. */
  2465. /*
  2466. The following IGP table is introduced from RS780, which is supposed to be put by SBIOS in FB before IGP VBIOS starts VPOST;
  2467. Then VBIOS will copy the whole structure to its image so all GPU SW components can access this data structure to get whatever they need.
  2468. The enough reservation should allow us to never change table revisions. Whenever needed, a GPU SW component can use reserved portion for new data entries.
  2469. SW components can access the IGP system infor structure in the same way as before
  2470. */
  2471. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V2
  2472. {
  2473. ATOM_COMMON_TABLE_HEADER sHeader;
  2474. ULONG ulBootUpEngineClock; //in 10kHz unit
  2475. ULONG ulReserved1[2]; //must be 0x0 for the reserved
  2476. ULONG ulBootUpUMAClock; //in 10kHz unit
  2477. ULONG ulBootUpSidePortClock; //in 10kHz unit
  2478. ULONG ulMinSidePortClock; //in 10kHz unit
  2479. ULONG ulReserved2[6]; //must be 0x0 for the reserved
  2480. ULONG ulSystemConfig; //see explanation below
  2481. ULONG ulBootUpReqDisplayVector;
  2482. ULONG ulOtherDisplayMisc;
  2483. ULONG ulDDISlot1Config;
  2484. ULONG ulDDISlot2Config;
  2485. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  2486. UCHAR ucUMAChannelNumber;
  2487. UCHAR ucDockingPinBit;
  2488. UCHAR ucDockingPinPolarity;
  2489. ULONG ulDockingPinCFGInfo;
  2490. ULONG ulCPUCapInfo;
  2491. USHORT usNumberOfCyclesInPeriod;
  2492. USHORT usMaxNBVoltage;
  2493. USHORT usMinNBVoltage;
  2494. USHORT usBootUpNBVoltage;
  2495. ULONG ulHTLinkFreq; //in 10Khz
  2496. USHORT usMinHTLinkWidth;
  2497. USHORT usMaxHTLinkWidth;
  2498. USHORT usUMASyncStartDelay;
  2499. USHORT usUMADataReturnTime;
  2500. USHORT usLinkStatusZeroTime;
  2501. USHORT usDACEfuse; //for storing badgap value (for RS880 only)
  2502. ULONG ulHighVoltageHTLinkFreq; // in 10Khz
  2503. ULONG ulLowVoltageHTLinkFreq; // in 10Khz
  2504. USHORT usMaxUpStreamHTLinkWidth;
  2505. USHORT usMaxDownStreamHTLinkWidth;
  2506. USHORT usMinUpStreamHTLinkWidth;
  2507. USHORT usMinDownStreamHTLinkWidth;
  2508. USHORT usFirmwareVersion; //0 means FW is not supported. Otherwise it's the FW version loaded by SBIOS and driver should enable FW.
  2509. USHORT usFullT0Time; // Input to calculate minimum HT link change time required by NB P-State. Unit is 0.01us.
  2510. ULONG ulReserved3[96]; //must be 0x0
  2511. }ATOM_INTEGRATED_SYSTEM_INFO_V2;
  2512. /*
  2513. ulBootUpEngineClock: Boot-up Engine Clock in 10Khz;
  2514. ulBootUpUMAClock: Boot-up UMA Clock in 10Khz; it must be 0x0 when UMA is not present
  2515. ulBootUpSidePortClock: Boot-up SidePort Clock in 10Khz; it must be 0x0 when SidePort Memory is not present,this could be equal to or less than maximum supported Sideport memory clock
  2516. ulSystemConfig:
  2517. Bit[0]=1: PowerExpress mode =0 Non-PowerExpress mode;
  2518. Bit[1]=1: system boots up at AMD overdrived state or user customized mode. In this case, driver will just stick to this boot-up mode. No other PowerPlay state
  2519. =0: system boots up at driver control state. Power state depends on PowerPlay table.
  2520. Bit[2]=1: PWM method is used on NB voltage control. =0: GPIO method is used.
  2521. Bit[3]=1: Only one power state(Performance) will be supported.
  2522. =0: Multiple power states supported from PowerPlay table.
  2523. Bit[4]=1: CLMC is supported and enabled on current system.
  2524. =0: CLMC is not supported or enabled on current system. SBIOS need to support HT link/freq change through ATIF interface.
  2525. Bit[5]=1: Enable CDLW for all driver control power states. Max HT width is from SBIOS, while Min HT width is determined by display requirement.
  2526. =0: CDLW is disabled. If CLMC is enabled case, Min HT width will be set equal to Max HT width. If CLMC disabled case, Max HT width will be applied.
  2527. Bit[6]=1: High Voltage requested for all power states. In this case, voltage will be forced at 1.1v and powerplay table voltage drop/throttling request will be ignored.
  2528. =0: Voltage settings is determined by powerplay table.
  2529. Bit[7]=1: Enable CLMC as hybrid Mode. CDLD and CILR will be disabled in this case and we're using legacy C1E. This is workaround for CPU(Griffin) performance issue.
  2530. =0: Enable CLMC as regular mode, CDLD and CILR will be enabled.
  2531. Bit[8]=1: CDLF is supported and enabled on current system.
  2532. =0: CDLF is not supported or enabled on current system.
  2533. Bit[9]=1: DLL Shut Down feature is enabled on current system.
  2534. =0: DLL Shut Down feature is not enabled or supported on current system.
  2535. ulBootUpReqDisplayVector: This dword is a bit vector indicates what display devices are requested during boot-up. Refer to ATOM_DEVICE_xxx_SUPPORT for the bit vector definitions.
  2536. ulOtherDisplayMisc: [15:8]- Bootup LCD Expansion selection; 0-center, 1-full panel size expansion;
  2537. [7:0] - BootupTV standard selection; This is a bit vector to indicate what TV standards are supported by the system. Refer to ucTVSupportedStd definition;
  2538. ulDDISlot1Config: Describes the PCIE lane configuration on this DDI PCIE slot (ADD2 card) or connector (Mobile design).
  2539. [3:0] - Bit vector to indicate PCIE lane config of the DDI slot/connector on chassis (bit 0=1 lane 3:0; bit 1=1 lane 7:4; bit 2=1 lane 11:8; bit 3=1 lane 15:12)
  2540. [7:4] - Bit vector to indicate PCIE lane config of the same DDI slot/connector on docking station (bit 4=1 lane 3:0; bit 5=1 lane 7:4; bit 6=1 lane 11:8; bit 7=1 lane 15:12)
  2541. When a DDI connector is not "paired" (meaming two connections mutualexclusive on chassis or docking, only one of them can be connected at one time.
  2542. in both chassis and docking, SBIOS has to duplicate the same PCIE lane info from chassis to docking or vice versa. For example:
  2543. one DDI connector is only populated in docking with PCIE lane 8-11, but there is no paired connection on chassis, SBIOS has to copy bit 6 to bit 2.
  2544. [15:8] - Lane configuration attribute;
  2545. [23:16]- Connector type, possible value:
  2546. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D
  2547. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D
  2548. CONNECTOR_OBJECT_ID_HDMI_TYPE_A
  2549. CONNECTOR_OBJECT_ID_DISPLAYPORT
  2550. CONNECTOR_OBJECT_ID_eDP
  2551. [31:24]- Reserved
  2552. ulDDISlot2Config: Same as Slot1.
  2553. ucMemoryType: SidePort memory type, set it to 0x0 when Sideport memory is not installed. Driver needs this info to change sideport memory clock. Not for display in CCC.
  2554. For IGP, Hypermemory is the only memory type showed in CCC.
  2555. ucUMAChannelNumber: how many channels for the UMA;
  2556. ulDockingPinCFGInfo: [15:0]-Bus/Device/Function # to CFG to read this Docking Pin; [31:16]-reg offset in CFG to read this pin
  2557. ucDockingPinBit: which bit in this register to read the pin status;
  2558. ucDockingPinPolarity:Polarity of the pin when docked;
  2559. ulCPUCapInfo: [7:0]=1:Griffin;[7:0]=2:Greyhound;[7:0]=3:K8, [7:0]=4:Pharaoh, other bits reserved for now and must be 0x0
  2560. usNumberOfCyclesInPeriod:Indicate how many cycles when PWM duty is 100%.
  2561. usMaxNBVoltage:Max. voltage control value in either PWM or GPIO mode.
  2562. usMinNBVoltage:Min. voltage control value in either PWM or GPIO mode.
  2563. GPIO mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=0
  2564. PWM mode: both usMaxNBVoltage & usMinNBVoltage have a valid value ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE=1
  2565. GPU SW don't control mode: usMaxNBVoltage & usMinNBVoltage=0 and no care about ulSystemConfig.SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE
  2566. usBootUpNBVoltage:Boot-up voltage regulator dependent PWM value.
  2567. ulHTLinkFreq: Bootup HT link Frequency in 10Khz.
  2568. usMinHTLinkWidth: Bootup minimum HT link width. If CDLW disabled, this is equal to usMaxHTLinkWidth.
  2569. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  2570. usMaxHTLinkWidth: Bootup maximum HT link width. If CDLW disabled, this is equal to usMinHTLinkWidth.
  2571. If CDLW enabled, both upstream and downstream width should be the same during bootup.
  2572. usUMASyncStartDelay: Memory access latency, required for watermark calculation
  2573. usUMADataReturnTime: Memory access latency, required for watermark calculation
  2574. usLinkStatusZeroTime:Memory access latency required for watermark calculation, set this to 0x0 for K8 CPU, set a proper value in 0.01 the unit of us
  2575. for Griffin or Greyhound. SBIOS needs to convert to actual time by:
  2576. if T0Ttime [5:4]=00b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.1us (0.0 to 1.5us)
  2577. if T0Ttime [5:4]=01b, then usLinkStatusZeroTime=T0Ttime [3:0]*0.5us (0.0 to 7.5us)
  2578. if T0Ttime [5:4]=10b, then usLinkStatusZeroTime=T0Ttime [3:0]*2.0us (0.0 to 30us)
  2579. if T0Ttime [5:4]=11b, and T0Ttime [3:0]=0x0 to 0xa, then usLinkStatusZeroTime=T0Ttime [3:0]*20us (0.0 to 200us)
  2580. ulHighVoltageHTLinkFreq: HT link frequency for power state with low voltage. If boot up runs in HT1, this must be 0.
  2581. This must be less than or equal to ulHTLinkFreq(bootup frequency).
  2582. ulLowVoltageHTLinkFreq: HT link frequency for power state with low voltage or voltage scaling 1.0v~1.1v. If boot up runs in HT1, this must be 0.
  2583. This must be less than or equal to ulHighVoltageHTLinkFreq.
  2584. usMaxUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMaxHTLinkWidth. Not used for now.
  2585. usMaxDownStreamHTLinkWidth: same as above.
  2586. usMinUpStreamHTLinkWidth: Asymmetric link width support in the future, to replace usMinHTLinkWidth. Not used for now.
  2587. usMinDownStreamHTLinkWidth: same as above.
  2588. */
  2589. // ATOM_INTEGRATED_SYSTEM_INFO::ulCPUCapInfo - CPU type definition
  2590. #define INTEGRATED_SYSTEM_INFO__UNKNOWN_CPU 0
  2591. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__GRIFFIN 1
  2592. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__GREYHOUND 2
  2593. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__K8 3
  2594. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__PHARAOH 4
  2595. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI 5
  2596. #define INTEGRATED_SYSTEM_INFO__AMD_CPU__MAX_CODE INTEGRATED_SYSTEM_INFO__AMD_CPU__OROCHI // this deff reflects max defined CPU code
  2597. #define SYSTEM_CONFIG_POWEREXPRESS_ENABLE 0x00000001
  2598. #define SYSTEM_CONFIG_RUN_AT_OVERDRIVE_ENGINE 0x00000002
  2599. #define SYSTEM_CONFIG_USE_PWM_ON_VOLTAGE 0x00000004
  2600. #define SYSTEM_CONFIG_PERFORMANCE_POWERSTATE_ONLY 0x00000008
  2601. #define SYSTEM_CONFIG_CLMC_ENABLED 0x00000010
  2602. #define SYSTEM_CONFIG_CDLW_ENABLED 0x00000020
  2603. #define SYSTEM_CONFIG_HIGH_VOLTAGE_REQUESTED 0x00000040
  2604. #define SYSTEM_CONFIG_CLMC_HYBRID_MODE_ENABLED 0x00000080
  2605. #define SYSTEM_CONFIG_CDLF_ENABLED 0x00000100
  2606. #define SYSTEM_CONFIG_DLL_SHUTDOWN_ENABLED 0x00000200
  2607. #define IGP_DDI_SLOT_LANE_CONFIG_MASK 0x000000FF
  2608. #define b0IGP_DDI_SLOT_LANE_MAP_MASK 0x0F
  2609. #define b0IGP_DDI_SLOT_DOCKING_LANE_MAP_MASK 0xF0
  2610. #define b0IGP_DDI_SLOT_CONFIG_LANE_0_3 0x01
  2611. #define b0IGP_DDI_SLOT_CONFIG_LANE_4_7 0x02
  2612. #define b0IGP_DDI_SLOT_CONFIG_LANE_8_11 0x04
  2613. #define b0IGP_DDI_SLOT_CONFIG_LANE_12_15 0x08
  2614. #define IGP_DDI_SLOT_ATTRIBUTE_MASK 0x0000FF00
  2615. #define IGP_DDI_SLOT_CONFIG_REVERSED 0x00000100
  2616. #define b1IGP_DDI_SLOT_CONFIG_REVERSED 0x01
  2617. #define IGP_DDI_SLOT_CONNECTOR_TYPE_MASK 0x00FF0000
  2618. // IntegratedSystemInfoTable new Rev is V5 after V2, because of the real rev of V2 is v1.4. This rev is used for RR
  2619. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V5
  2620. {
  2621. ATOM_COMMON_TABLE_HEADER sHeader;
  2622. ULONG ulBootUpEngineClock; //in 10kHz unit
  2623. ULONG ulDentistVCOFreq; //Dentist VCO clock in 10kHz unit, the source of GPU SCLK, LCLK, UCLK and VCLK.
  2624. ULONG ulLClockFreq; //GPU Lclk freq in 10kHz unit, have relationship with NCLK in NorthBridge
  2625. ULONG ulBootUpUMAClock; //in 10kHz unit
  2626. ULONG ulReserved1[8]; //must be 0x0 for the reserved
  2627. ULONG ulBootUpReqDisplayVector;
  2628. ULONG ulOtherDisplayMisc;
  2629. ULONG ulReserved2[4]; //must be 0x0 for the reserved
  2630. ULONG ulSystemConfig; //TBD
  2631. ULONG ulCPUCapInfo; //TBD
  2632. USHORT usMaxNBVoltage; //high NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  2633. USHORT usMinNBVoltage; //low NB voltage, calculated using current VDDNB (D24F2xDC) and VDDNB offset fuse;
  2634. USHORT usBootUpNBVoltage; //boot up NB voltage
  2635. UCHAR ucHtcTmpLmt; //bit [22:16] of D24F3x64 Hardware Thermal Control (HTC) Register, may not be needed, TBD
  2636. UCHAR ucTjOffset; //bit [28:22] of D24F3xE4 Thermtrip Status Register,may not be needed, TBD
  2637. ULONG ulReserved3[4]; //must be 0x0 for the reserved
  2638. ULONG ulDDISlot1Config; //see above ulDDISlot1Config definition
  2639. ULONG ulDDISlot2Config;
  2640. ULONG ulDDISlot3Config;
  2641. ULONG ulDDISlot4Config;
  2642. ULONG ulReserved4[4]; //must be 0x0 for the reserved
  2643. UCHAR ucMemoryType; //[3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved
  2644. UCHAR ucUMAChannelNumber;
  2645. USHORT usReserved;
  2646. ULONG ulReserved5[4]; //must be 0x0 for the reserved
  2647. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];//arrays with values for CSR M3 arbiter for default
  2648. ULONG ulCSR_M3_ARB_CNTL_UVD[10]; //arrays with values for CSR M3 arbiter for UVD playback
  2649. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];//arrays with values for CSR M3 arbiter for Full Screen 3D applications
  2650. ULONG ulReserved6[61]; //must be 0x0
  2651. }ATOM_INTEGRATED_SYSTEM_INFO_V5;
  2652. #define ATOM_CRT_INT_ENCODER1_INDEX 0x00000000
  2653. #define ATOM_LCD_INT_ENCODER1_INDEX 0x00000001
  2654. #define ATOM_TV_INT_ENCODER1_INDEX 0x00000002
  2655. #define ATOM_DFP_INT_ENCODER1_INDEX 0x00000003
  2656. #define ATOM_CRT_INT_ENCODER2_INDEX 0x00000004
  2657. #define ATOM_LCD_EXT_ENCODER1_INDEX 0x00000005
  2658. #define ATOM_TV_EXT_ENCODER1_INDEX 0x00000006
  2659. #define ATOM_DFP_EXT_ENCODER1_INDEX 0x00000007
  2660. #define ATOM_CV_INT_ENCODER1_INDEX 0x00000008
  2661. #define ATOM_DFP_INT_ENCODER2_INDEX 0x00000009
  2662. #define ATOM_CRT_EXT_ENCODER1_INDEX 0x0000000A
  2663. #define ATOM_CV_EXT_ENCODER1_INDEX 0x0000000B
  2664. #define ATOM_DFP_INT_ENCODER3_INDEX 0x0000000C
  2665. #define ATOM_DFP_INT_ENCODER4_INDEX 0x0000000D
  2666. // define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSelTable
  2667. #define ASIC_INT_DAC1_ENCODER_ID 0x00
  2668. #define ASIC_INT_TV_ENCODER_ID 0x02
  2669. #define ASIC_INT_DIG1_ENCODER_ID 0x03
  2670. #define ASIC_INT_DAC2_ENCODER_ID 0x04
  2671. #define ASIC_EXT_TV_ENCODER_ID 0x06
  2672. #define ASIC_INT_DVO_ENCODER_ID 0x07
  2673. #define ASIC_INT_DIG2_ENCODER_ID 0x09
  2674. #define ASIC_EXT_DIG_ENCODER_ID 0x05
  2675. #define ASIC_EXT_DIG2_ENCODER_ID 0x08
  2676. #define ASIC_INT_DIG3_ENCODER_ID 0x0a
  2677. #define ASIC_INT_DIG4_ENCODER_ID 0x0b
  2678. #define ASIC_INT_DIG5_ENCODER_ID 0x0c
  2679. #define ASIC_INT_DIG6_ENCODER_ID 0x0d
  2680. #define ASIC_INT_DIG7_ENCODER_ID 0x0e
  2681. //define Encoder attribute
  2682. #define ATOM_ANALOG_ENCODER 0
  2683. #define ATOM_DIGITAL_ENCODER 1
  2684. #define ATOM_DP_ENCODER 2
  2685. #define ATOM_ENCODER_ENUM_MASK 0x70
  2686. #define ATOM_ENCODER_ENUM_ID1 0x00
  2687. #define ATOM_ENCODER_ENUM_ID2 0x10
  2688. #define ATOM_ENCODER_ENUM_ID3 0x20
  2689. #define ATOM_ENCODER_ENUM_ID4 0x30
  2690. #define ATOM_ENCODER_ENUM_ID5 0x40
  2691. #define ATOM_ENCODER_ENUM_ID6 0x50
  2692. #define ATOM_DEVICE_CRT1_INDEX 0x00000000
  2693. #define ATOM_DEVICE_LCD1_INDEX 0x00000001
  2694. #define ATOM_DEVICE_TV1_INDEX 0x00000002
  2695. #define ATOM_DEVICE_DFP1_INDEX 0x00000003
  2696. #define ATOM_DEVICE_CRT2_INDEX 0x00000004
  2697. #define ATOM_DEVICE_LCD2_INDEX 0x00000005
  2698. #define ATOM_DEVICE_DFP6_INDEX 0x00000006
  2699. #define ATOM_DEVICE_DFP2_INDEX 0x00000007
  2700. #define ATOM_DEVICE_CV_INDEX 0x00000008
  2701. #define ATOM_DEVICE_DFP3_INDEX 0x00000009
  2702. #define ATOM_DEVICE_DFP4_INDEX 0x0000000A
  2703. #define ATOM_DEVICE_DFP5_INDEX 0x0000000B
  2704. #define ATOM_DEVICE_RESERVEDC_INDEX 0x0000000C
  2705. #define ATOM_DEVICE_RESERVEDD_INDEX 0x0000000D
  2706. #define ATOM_DEVICE_RESERVEDE_INDEX 0x0000000E
  2707. #define ATOM_DEVICE_RESERVEDF_INDEX 0x0000000F
  2708. #define ATOM_MAX_SUPPORTED_DEVICE_INFO (ATOM_DEVICE_DFP3_INDEX+1)
  2709. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_2 ATOM_MAX_SUPPORTED_DEVICE_INFO
  2710. #define ATOM_MAX_SUPPORTED_DEVICE_INFO_3 (ATOM_DEVICE_DFP5_INDEX + 1 )
  2711. #define ATOM_MAX_SUPPORTED_DEVICE (ATOM_DEVICE_RESERVEDF_INDEX+1)
  2712. #define ATOM_DEVICE_CRT1_SUPPORT (0x1L << ATOM_DEVICE_CRT1_INDEX )
  2713. #define ATOM_DEVICE_LCD1_SUPPORT (0x1L << ATOM_DEVICE_LCD1_INDEX )
  2714. #define ATOM_DEVICE_TV1_SUPPORT (0x1L << ATOM_DEVICE_TV1_INDEX )
  2715. #define ATOM_DEVICE_DFP1_SUPPORT (0x1L << ATOM_DEVICE_DFP1_INDEX )
  2716. #define ATOM_DEVICE_CRT2_SUPPORT (0x1L << ATOM_DEVICE_CRT2_INDEX )
  2717. #define ATOM_DEVICE_LCD2_SUPPORT (0x1L << ATOM_DEVICE_LCD2_INDEX )
  2718. #define ATOM_DEVICE_DFP6_SUPPORT (0x1L << ATOM_DEVICE_DFP6_INDEX )
  2719. #define ATOM_DEVICE_DFP2_SUPPORT (0x1L << ATOM_DEVICE_DFP2_INDEX )
  2720. #define ATOM_DEVICE_CV_SUPPORT (0x1L << ATOM_DEVICE_CV_INDEX )
  2721. #define ATOM_DEVICE_DFP3_SUPPORT (0x1L << ATOM_DEVICE_DFP3_INDEX )
  2722. #define ATOM_DEVICE_DFP4_SUPPORT (0x1L << ATOM_DEVICE_DFP4_INDEX )
  2723. #define ATOM_DEVICE_DFP5_SUPPORT (0x1L << ATOM_DEVICE_DFP5_INDEX )
  2724. #define ATOM_DEVICE_CRT_SUPPORT (ATOM_DEVICE_CRT1_SUPPORT | ATOM_DEVICE_CRT2_SUPPORT)
  2725. #define ATOM_DEVICE_DFP_SUPPORT (ATOM_DEVICE_DFP1_SUPPORT | ATOM_DEVICE_DFP2_SUPPORT | ATOM_DEVICE_DFP3_SUPPORT | ATOM_DEVICE_DFP4_SUPPORT | ATOM_DEVICE_DFP5_SUPPORT | ATOM_DEVICE_DFP6_SUPPORT)
  2726. #define ATOM_DEVICE_TV_SUPPORT (ATOM_DEVICE_TV1_SUPPORT)
  2727. #define ATOM_DEVICE_LCD_SUPPORT (ATOM_DEVICE_LCD1_SUPPORT | ATOM_DEVICE_LCD2_SUPPORT)
  2728. #define ATOM_DEVICE_CONNECTOR_TYPE_MASK 0x000000F0
  2729. #define ATOM_DEVICE_CONNECTOR_TYPE_SHIFT 0x00000004
  2730. #define ATOM_DEVICE_CONNECTOR_VGA 0x00000001
  2731. #define ATOM_DEVICE_CONNECTOR_DVI_I 0x00000002
  2732. #define ATOM_DEVICE_CONNECTOR_DVI_D 0x00000003
  2733. #define ATOM_DEVICE_CONNECTOR_DVI_A 0x00000004
  2734. #define ATOM_DEVICE_CONNECTOR_SVIDEO 0x00000005
  2735. #define ATOM_DEVICE_CONNECTOR_COMPOSITE 0x00000006
  2736. #define ATOM_DEVICE_CONNECTOR_LVDS 0x00000007
  2737. #define ATOM_DEVICE_CONNECTOR_DIGI_LINK 0x00000008
  2738. #define ATOM_DEVICE_CONNECTOR_SCART 0x00000009
  2739. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_A 0x0000000A
  2740. #define ATOM_DEVICE_CONNECTOR_HDMI_TYPE_B 0x0000000B
  2741. #define ATOM_DEVICE_CONNECTOR_CASE_1 0x0000000E
  2742. #define ATOM_DEVICE_CONNECTOR_DISPLAYPORT 0x0000000F
  2743. #define ATOM_DEVICE_DAC_INFO_MASK 0x0000000F
  2744. #define ATOM_DEVICE_DAC_INFO_SHIFT 0x00000000
  2745. #define ATOM_DEVICE_DAC_INFO_NODAC 0x00000000
  2746. #define ATOM_DEVICE_DAC_INFO_DACA 0x00000001
  2747. #define ATOM_DEVICE_DAC_INFO_DACB 0x00000002
  2748. #define ATOM_DEVICE_DAC_INFO_EXDAC 0x00000003
  2749. #define ATOM_DEVICE_I2C_ID_NOI2C 0x00000000
  2750. #define ATOM_DEVICE_I2C_LINEMUX_MASK 0x0000000F
  2751. #define ATOM_DEVICE_I2C_LINEMUX_SHIFT 0x00000000
  2752. #define ATOM_DEVICE_I2C_ID_MASK 0x00000070
  2753. #define ATOM_DEVICE_I2C_ID_SHIFT 0x00000004
  2754. #define ATOM_DEVICE_I2C_ID_IS_FOR_NON_MM_USE 0x00000001
  2755. #define ATOM_DEVICE_I2C_ID_IS_FOR_MM_USE 0x00000002
  2756. #define ATOM_DEVICE_I2C_ID_IS_FOR_SDVO_USE 0x00000003 //For IGP RS600
  2757. #define ATOM_DEVICE_I2C_ID_IS_FOR_DAC_SCL 0x00000004 //For IGP RS690
  2758. #define ATOM_DEVICE_I2C_HARDWARE_CAP_MASK 0x00000080
  2759. #define ATOM_DEVICE_I2C_HARDWARE_CAP_SHIFT 0x00000007
  2760. #define ATOM_DEVICE_USES_SOFTWARE_ASSISTED_I2C 0x00000000
  2761. #define ATOM_DEVICE_USES_HARDWARE_ASSISTED_I2C 0x00000001
  2762. // usDeviceSupport:
  2763. // Bits0 = 0 - no CRT1 support= 1- CRT1 is supported
  2764. // Bit 1 = 0 - no LCD1 support= 1- LCD1 is supported
  2765. // Bit 2 = 0 - no TV1 support= 1- TV1 is supported
  2766. // Bit 3 = 0 - no DFP1 support= 1- DFP1 is supported
  2767. // Bit 4 = 0 - no CRT2 support= 1- CRT2 is supported
  2768. // Bit 5 = 0 - no LCD2 support= 1- LCD2 is supported
  2769. // Bit 6 = 0 - no DFP6 support= 1- DFP6 is supported
  2770. // Bit 7 = 0 - no DFP2 support= 1- DFP2 is supported
  2771. // Bit 8 = 0 - no CV support= 1- CV is supported
  2772. // Bit 9 = 0 - no DFP3 support= 1- DFP3 is supported
  2773. // Bit 10 = 0 - no DFP4 support= 1- DFP4 is supported
  2774. // Bit 11 = 0 - no DFP5 support= 1- DFP5 is supported
  2775. //
  2776. //
  2777. /****************************************************************************/
  2778. /* Structure used in MclkSS_InfoTable */
  2779. /****************************************************************************/
  2780. // ucI2C_ConfigID
  2781. // [7:0] - I2C LINE Associate ID
  2782. // = 0 - no I2C
  2783. // [7] - HW_Cap = 1, [6:0]=HW assisted I2C ID(HW line selection)
  2784. // = 0, [6:0]=SW assisted I2C ID
  2785. // [6-4] - HW_ENGINE_ID = 1, HW engine for NON multimedia use
  2786. // = 2, HW engine for Multimedia use
  2787. // = 3-7 Reserved for future I2C engines
  2788. // [3-0] - I2C_LINE_MUX = A Mux number when it's HW assisted I2C or GPIO ID when it's SW I2C
  2789. typedef struct _ATOM_I2C_ID_CONFIG
  2790. {
  2791. #if ATOM_BIG_ENDIAN
  2792. UCHAR bfHW_Capable:1;
  2793. UCHAR bfHW_EngineID:3;
  2794. UCHAR bfI2C_LineMux:4;
  2795. #else
  2796. UCHAR bfI2C_LineMux:4;
  2797. UCHAR bfHW_EngineID:3;
  2798. UCHAR bfHW_Capable:1;
  2799. #endif
  2800. }ATOM_I2C_ID_CONFIG;
  2801. typedef union _ATOM_I2C_ID_CONFIG_ACCESS
  2802. {
  2803. ATOM_I2C_ID_CONFIG sbfAccess;
  2804. UCHAR ucAccess;
  2805. }ATOM_I2C_ID_CONFIG_ACCESS;
  2806. /****************************************************************************/
  2807. // Structure used in GPIO_I2C_InfoTable
  2808. /****************************************************************************/
  2809. typedef struct _ATOM_GPIO_I2C_ASSIGMENT
  2810. {
  2811. USHORT usClkMaskRegisterIndex;
  2812. USHORT usClkEnRegisterIndex;
  2813. USHORT usClkY_RegisterIndex;
  2814. USHORT usClkA_RegisterIndex;
  2815. USHORT usDataMaskRegisterIndex;
  2816. USHORT usDataEnRegisterIndex;
  2817. USHORT usDataY_RegisterIndex;
  2818. USHORT usDataA_RegisterIndex;
  2819. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  2820. UCHAR ucClkMaskShift;
  2821. UCHAR ucClkEnShift;
  2822. UCHAR ucClkY_Shift;
  2823. UCHAR ucClkA_Shift;
  2824. UCHAR ucDataMaskShift;
  2825. UCHAR ucDataEnShift;
  2826. UCHAR ucDataY_Shift;
  2827. UCHAR ucDataA_Shift;
  2828. UCHAR ucReserved1;
  2829. UCHAR ucReserved2;
  2830. }ATOM_GPIO_I2C_ASSIGMENT;
  2831. typedef struct _ATOM_GPIO_I2C_INFO
  2832. {
  2833. ATOM_COMMON_TABLE_HEADER sHeader;
  2834. ATOM_GPIO_I2C_ASSIGMENT asGPIO_Info[ATOM_MAX_SUPPORTED_DEVICE];
  2835. }ATOM_GPIO_I2C_INFO;
  2836. /****************************************************************************/
  2837. // Common Structure used in other structures
  2838. /****************************************************************************/
  2839. #ifndef _H2INC
  2840. //Please don't add or expand this bitfield structure below, this one will retire soon.!
  2841. typedef struct _ATOM_MODE_MISC_INFO
  2842. {
  2843. #if ATOM_BIG_ENDIAN
  2844. USHORT Reserved:6;
  2845. USHORT RGB888:1;
  2846. USHORT DoubleClock:1;
  2847. USHORT Interlace:1;
  2848. USHORT CompositeSync:1;
  2849. USHORT V_ReplicationBy2:1;
  2850. USHORT H_ReplicationBy2:1;
  2851. USHORT VerticalCutOff:1;
  2852. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  2853. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  2854. USHORT HorizontalCutOff:1;
  2855. #else
  2856. USHORT HorizontalCutOff:1;
  2857. USHORT HSyncPolarity:1; //0=Active High, 1=Active Low
  2858. USHORT VSyncPolarity:1; //0=Active High, 1=Active Low
  2859. USHORT VerticalCutOff:1;
  2860. USHORT H_ReplicationBy2:1;
  2861. USHORT V_ReplicationBy2:1;
  2862. USHORT CompositeSync:1;
  2863. USHORT Interlace:1;
  2864. USHORT DoubleClock:1;
  2865. USHORT RGB888:1;
  2866. USHORT Reserved:6;
  2867. #endif
  2868. }ATOM_MODE_MISC_INFO;
  2869. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  2870. {
  2871. ATOM_MODE_MISC_INFO sbfAccess;
  2872. USHORT usAccess;
  2873. }ATOM_MODE_MISC_INFO_ACCESS;
  2874. #else
  2875. typedef union _ATOM_MODE_MISC_INFO_ACCESS
  2876. {
  2877. USHORT usAccess;
  2878. }ATOM_MODE_MISC_INFO_ACCESS;
  2879. #endif
  2880. // usModeMiscInfo-
  2881. #define ATOM_H_CUTOFF 0x01
  2882. #define ATOM_HSYNC_POLARITY 0x02 //0=Active High, 1=Active Low
  2883. #define ATOM_VSYNC_POLARITY 0x04 //0=Active High, 1=Active Low
  2884. #define ATOM_V_CUTOFF 0x08
  2885. #define ATOM_H_REPLICATIONBY2 0x10
  2886. #define ATOM_V_REPLICATIONBY2 0x20
  2887. #define ATOM_COMPOSITESYNC 0x40
  2888. #define ATOM_INTERLACE 0x80
  2889. #define ATOM_DOUBLE_CLOCK_MODE 0x100
  2890. #define ATOM_RGB888_MODE 0x200
  2891. //usRefreshRate-
  2892. #define ATOM_REFRESH_43 43
  2893. #define ATOM_REFRESH_47 47
  2894. #define ATOM_REFRESH_56 56
  2895. #define ATOM_REFRESH_60 60
  2896. #define ATOM_REFRESH_65 65
  2897. #define ATOM_REFRESH_70 70
  2898. #define ATOM_REFRESH_72 72
  2899. #define ATOM_REFRESH_75 75
  2900. #define ATOM_REFRESH_85 85
  2901. // ATOM_MODE_TIMING data are exactly the same as VESA timing data.
  2902. // Translation from EDID to ATOM_MODE_TIMING, use the following formula.
  2903. //
  2904. // VESA_HTOTAL = VESA_ACTIVE + 2* VESA_BORDER + VESA_BLANK
  2905. // = EDID_HA + EDID_HBL
  2906. // VESA_HDISP = VESA_ACTIVE = EDID_HA
  2907. // VESA_HSYNC_START = VESA_ACTIVE + VESA_BORDER + VESA_FRONT_PORCH
  2908. // = EDID_HA + EDID_HSO
  2909. // VESA_HSYNC_WIDTH = VESA_HSYNC_TIME = EDID_HSPW
  2910. // VESA_BORDER = EDID_BORDER
  2911. /****************************************************************************/
  2912. // Structure used in SetCRTC_UsingDTDTimingTable
  2913. /****************************************************************************/
  2914. typedef struct _SET_CRTC_USING_DTD_TIMING_PARAMETERS
  2915. {
  2916. USHORT usH_Size;
  2917. USHORT usH_Blanking_Time;
  2918. USHORT usV_Size;
  2919. USHORT usV_Blanking_Time;
  2920. USHORT usH_SyncOffset;
  2921. USHORT usH_SyncWidth;
  2922. USHORT usV_SyncOffset;
  2923. USHORT usV_SyncWidth;
  2924. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  2925. UCHAR ucH_Border; // From DFP EDID
  2926. UCHAR ucV_Border;
  2927. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  2928. UCHAR ucPadding[3];
  2929. }SET_CRTC_USING_DTD_TIMING_PARAMETERS;
  2930. /****************************************************************************/
  2931. // Structure used in SetCRTC_TimingTable
  2932. /****************************************************************************/
  2933. typedef struct _SET_CRTC_TIMING_PARAMETERS
  2934. {
  2935. USHORT usH_Total; // horizontal total
  2936. USHORT usH_Disp; // horizontal display
  2937. USHORT usH_SyncStart; // horozontal Sync start
  2938. USHORT usH_SyncWidth; // horizontal Sync width
  2939. USHORT usV_Total; // vertical total
  2940. USHORT usV_Disp; // vertical display
  2941. USHORT usV_SyncStart; // vertical Sync start
  2942. USHORT usV_SyncWidth; // vertical Sync width
  2943. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  2944. UCHAR ucCRTC; // ATOM_CRTC1 or ATOM_CRTC2
  2945. UCHAR ucOverscanRight; // right
  2946. UCHAR ucOverscanLeft; // left
  2947. UCHAR ucOverscanBottom; // bottom
  2948. UCHAR ucOverscanTop; // top
  2949. UCHAR ucReserved;
  2950. }SET_CRTC_TIMING_PARAMETERS;
  2951. #define SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION SET_CRTC_TIMING_PARAMETERS
  2952. /****************************************************************************/
  2953. // Structure used in StandardVESA_TimingTable
  2954. // AnalogTV_InfoTable
  2955. // ComponentVideoInfoTable
  2956. /****************************************************************************/
  2957. typedef struct _ATOM_MODE_TIMING
  2958. {
  2959. USHORT usCRTC_H_Total;
  2960. USHORT usCRTC_H_Disp;
  2961. USHORT usCRTC_H_SyncStart;
  2962. USHORT usCRTC_H_SyncWidth;
  2963. USHORT usCRTC_V_Total;
  2964. USHORT usCRTC_V_Disp;
  2965. USHORT usCRTC_V_SyncStart;
  2966. USHORT usCRTC_V_SyncWidth;
  2967. USHORT usPixelClock; //in 10Khz unit
  2968. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  2969. USHORT usCRTC_OverscanRight;
  2970. USHORT usCRTC_OverscanLeft;
  2971. USHORT usCRTC_OverscanBottom;
  2972. USHORT usCRTC_OverscanTop;
  2973. USHORT usReserve;
  2974. UCHAR ucInternalModeNumber;
  2975. UCHAR ucRefreshRate;
  2976. }ATOM_MODE_TIMING;
  2977. typedef struct _ATOM_DTD_FORMAT
  2978. {
  2979. USHORT usPixClk;
  2980. USHORT usHActive;
  2981. USHORT usHBlanking_Time;
  2982. USHORT usVActive;
  2983. USHORT usVBlanking_Time;
  2984. USHORT usHSyncOffset;
  2985. USHORT usHSyncWidth;
  2986. USHORT usVSyncOffset;
  2987. USHORT usVSyncWidth;
  2988. USHORT usImageHSize;
  2989. USHORT usImageVSize;
  2990. UCHAR ucHBorder;
  2991. UCHAR ucVBorder;
  2992. ATOM_MODE_MISC_INFO_ACCESS susModeMiscInfo;
  2993. UCHAR ucInternalModeNumber;
  2994. UCHAR ucRefreshRate;
  2995. }ATOM_DTD_FORMAT;
  2996. /****************************************************************************/
  2997. // Structure used in LVDS_InfoTable
  2998. // * Need a document to describe this table
  2999. /****************************************************************************/
  3000. #define SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  3001. #define SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  3002. #define SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  3003. #define SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  3004. //ucTableFormatRevision=1
  3005. //ucTableContentRevision=1
  3006. typedef struct _ATOM_LVDS_INFO
  3007. {
  3008. ATOM_COMMON_TABLE_HEADER sHeader;
  3009. ATOM_DTD_FORMAT sLCDTiming;
  3010. USHORT usModePatchTableOffset;
  3011. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  3012. USHORT usOffDelayInMs;
  3013. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  3014. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  3015. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  3016. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  3017. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  3018. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  3019. UCHAR ucPanelDefaultRefreshRate;
  3020. UCHAR ucPanelIdentification;
  3021. UCHAR ucSS_Id;
  3022. }ATOM_LVDS_INFO;
  3023. //ucTableFormatRevision=1
  3024. //ucTableContentRevision=2
  3025. typedef struct _ATOM_LVDS_INFO_V12
  3026. {
  3027. ATOM_COMMON_TABLE_HEADER sHeader;
  3028. ATOM_DTD_FORMAT sLCDTiming;
  3029. USHORT usExtInfoTableOffset;
  3030. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  3031. USHORT usOffDelayInMs;
  3032. UCHAR ucPowerSequenceDigOntoDEin10Ms;
  3033. UCHAR ucPowerSequenceDEtoBLOnin10Ms;
  3034. UCHAR ucLVDS_Misc; // Bit0:{=0:single, =1:dual},Bit1 {=0:666RGB, =1:888RGB},Bit2:3:{Grey level}
  3035. // Bit4:{=0:LDI format for RGB888, =1 FPDI format for RGB888}
  3036. // Bit5:{=0:Spatial Dithering disabled;1 Spatial Dithering enabled}
  3037. // Bit6:{=0:Temporal Dithering disabled;1 Temporal Dithering enabled}
  3038. UCHAR ucPanelDefaultRefreshRate;
  3039. UCHAR ucPanelIdentification;
  3040. UCHAR ucSS_Id;
  3041. USHORT usLCDVenderID;
  3042. USHORT usLCDProductID;
  3043. UCHAR ucLCDPanel_SpecialHandlingCap;
  3044. UCHAR ucPanelInfoSize; // start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable
  3045. UCHAR ucReserved[2];
  3046. }ATOM_LVDS_INFO_V12;
  3047. //Definitions for ucLCDPanel_SpecialHandlingCap:
  3048. //Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12.
  3049. //Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL
  3050. #define LCDPANEL_CAP_READ_EDID 0x1
  3051. //If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together
  3052. //with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static
  3053. //refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12
  3054. #define LCDPANEL_CAP_DRR_SUPPORTED 0x2
  3055. //Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP.
  3056. #define LCDPANEL_CAP_eDP 0x4
  3057. //Color Bit Depth definition in EDID V1.4 @BYTE 14h
  3058. //Bit 6 5 4
  3059. // 0 0 0 - Color bit depth is undefined
  3060. // 0 0 1 - 6 Bits per Primary Color
  3061. // 0 1 0 - 8 Bits per Primary Color
  3062. // 0 1 1 - 10 Bits per Primary Color
  3063. // 1 0 0 - 12 Bits per Primary Color
  3064. // 1 0 1 - 14 Bits per Primary Color
  3065. // 1 1 0 - 16 Bits per Primary Color
  3066. // 1 1 1 - Reserved
  3067. #define PANEL_COLOR_BIT_DEPTH_MASK 0x70
  3068. // Bit7:{=0:Random Dithering disabled;1 Random Dithering enabled}
  3069. #define PANEL_RANDOM_DITHER 0x80
  3070. #define PANEL_RANDOM_DITHER_MASK 0x80
  3071. #define ATOM_LVDS_INFO_LAST ATOM_LVDS_INFO_V12 // no need to change this
  3072. /****************************************************************************/
  3073. // Structures used by LCD_InfoTable V1.3 Note: previous version was called ATOM_LVDS_INFO_V12
  3074. // ASIC Families: NI
  3075. // ucTableFormatRevision=1
  3076. // ucTableContentRevision=3
  3077. /****************************************************************************/
  3078. typedef struct _ATOM_LCD_INFO_V13
  3079. {
  3080. ATOM_COMMON_TABLE_HEADER sHeader;
  3081. ATOM_DTD_FORMAT sLCDTiming;
  3082. USHORT usExtInfoTableOffset;
  3083. USHORT usSupportedRefreshRate; //Refer to panel info table in ATOMBIOS extension Spec.
  3084. ULONG ulReserved0;
  3085. UCHAR ucLCD_Misc; // Reorganized in V13
  3086. // Bit0: {=0:single, =1:dual},
  3087. // Bit1: {=0:LDI format for RGB888, =1 FPDI format for RGB888} // was {=0:666RGB, =1:888RGB},
  3088. // Bit3:2: {Grey level}
  3089. // Bit6:4 Color Bit Depth definition (see below definition in EDID V1.4 @BYTE 14h)
  3090. // Bit7 Reserved. was for ATOM_PANEL_MISC_API_ENABLED, still need it?
  3091. UCHAR ucPanelDefaultRefreshRate;
  3092. UCHAR ucPanelIdentification;
  3093. UCHAR ucSS_Id;
  3094. USHORT usLCDVenderID;
  3095. USHORT usLCDProductID;
  3096. UCHAR ucLCDPanel_SpecialHandlingCap; // Reorganized in V13
  3097. // Bit0: Once DAL sees this CAP is set, it will read EDID from LCD on its own
  3098. // Bit1: See LCDPANEL_CAP_DRR_SUPPORTED
  3099. // Bit2: a quick reference whether an embadded panel (LCD1 ) is LVDS (0) or eDP (1)
  3100. // Bit7-3: Reserved
  3101. UCHAR ucPanelInfoSize; // start from ATOM_DTD_FORMAT to end of panel info, include ExtInfoTable
  3102. USHORT usBacklightPWM; // Backlight PWM in Hz. New in _V13
  3103. UCHAR ucPowerSequenceDIGONtoDE_in4Ms;
  3104. UCHAR ucPowerSequenceDEtoVARY_BL_in4Ms;
  3105. UCHAR ucPowerSequenceVARY_BLtoDE_in4Ms;
  3106. UCHAR ucPowerSequenceDEtoDIGON_in4Ms;
  3107. UCHAR ucOffDelay_in4Ms;
  3108. UCHAR ucPowerSequenceVARY_BLtoBLON_in4Ms;
  3109. UCHAR ucPowerSequenceBLONtoVARY_BL_in4Ms;
  3110. UCHAR ucReserved1;
  3111. UCHAR ucDPCD_eDP_CONFIGURATION_CAP; // dpcd 0dh
  3112. UCHAR ucDPCD_MAX_LINK_RATE; // dpcd 01h
  3113. UCHAR ucDPCD_MAX_LANE_COUNT; // dpcd 02h
  3114. UCHAR ucDPCD_MAX_DOWNSPREAD; // dpcd 03h
  3115. USHORT usMaxPclkFreqInSingleLink; // Max PixelClock frequency in single link mode.
  3116. UCHAR uceDPToLVDSRxId;
  3117. UCHAR ucLcdReservd;
  3118. ULONG ulReserved[2];
  3119. }ATOM_LCD_INFO_V13;
  3120. #define ATOM_LCD_INFO_LAST ATOM_LCD_INFO_V13
  3121. //Definitions for ucLCD_Misc
  3122. #define ATOM_PANEL_MISC_V13_DUAL 0x00000001
  3123. #define ATOM_PANEL_MISC_V13_FPDI 0x00000002
  3124. #define ATOM_PANEL_MISC_V13_GREY_LEVEL 0x0000000C
  3125. #define ATOM_PANEL_MISC_V13_GREY_LEVEL_SHIFT 2
  3126. #define ATOM_PANEL_MISC_V13_COLOR_BIT_DEPTH_MASK 0x70
  3127. #define ATOM_PANEL_MISC_V13_6BIT_PER_COLOR 0x10
  3128. #define ATOM_PANEL_MISC_V13_8BIT_PER_COLOR 0x20
  3129. //Color Bit Depth definition in EDID V1.4 @BYTE 14h
  3130. //Bit 6 5 4
  3131. // 0 0 0 - Color bit depth is undefined
  3132. // 0 0 1 - 6 Bits per Primary Color
  3133. // 0 1 0 - 8 Bits per Primary Color
  3134. // 0 1 1 - 10 Bits per Primary Color
  3135. // 1 0 0 - 12 Bits per Primary Color
  3136. // 1 0 1 - 14 Bits per Primary Color
  3137. // 1 1 0 - 16 Bits per Primary Color
  3138. // 1 1 1 - Reserved
  3139. //Definitions for ucLCDPanel_SpecialHandlingCap:
  3140. //Once DAL sees this CAP is set, it will read EDID from LCD on its own instead of using sLCDTiming in ATOM_LVDS_INFO_V12.
  3141. //Other entries in ATOM_LVDS_INFO_V12 are still valid/useful to DAL
  3142. #define LCDPANEL_CAP_V13_READ_EDID 0x1 // = LCDPANEL_CAP_READ_EDID no change comparing to previous version
  3143. //If a design supports DRR (dynamic refresh rate) on internal panels (LVDS or EDP), this cap is set in ucLCDPanel_SpecialHandlingCap together
  3144. //with multiple supported refresh rates@usSupportedRefreshRate. This cap should not be set when only slow refresh rate is supported (static
  3145. //refresh rate switch by SW. This is only valid from ATOM_LVDS_INFO_V12
  3146. #define LCDPANEL_CAP_V13_DRR_SUPPORTED 0x2 // = LCDPANEL_CAP_DRR_SUPPORTED no change comparing to previous version
  3147. //Use this cap bit for a quick reference whether an embadded panel (LCD1 ) is LVDS or eDP.
  3148. #define LCDPANEL_CAP_V13_eDP 0x4 // = LCDPANEL_CAP_eDP no change comparing to previous version
  3149. //uceDPToLVDSRxId
  3150. #define eDP_TO_LVDS_RX_DISABLE 0x00 // no eDP->LVDS translator chip
  3151. #define eDP_TO_LVDS_COMMON_ID 0x01 // common eDP->LVDS translator chip without AMD SW init
  3152. #define eDP_TO_LVDS_RT_ID 0x02 // RT tanslator which require AMD SW init
  3153. typedef struct _ATOM_PATCH_RECORD_MODE
  3154. {
  3155. UCHAR ucRecordType;
  3156. USHORT usHDisp;
  3157. USHORT usVDisp;
  3158. }ATOM_PATCH_RECORD_MODE;
  3159. typedef struct _ATOM_LCD_RTS_RECORD
  3160. {
  3161. UCHAR ucRecordType;
  3162. UCHAR ucRTSValue;
  3163. }ATOM_LCD_RTS_RECORD;
  3164. //!! If the record below exits, it shoud always be the first record for easy use in command table!!!
  3165. // The record below is only used when LVDS_Info is present. From ATOM_LVDS_INFO_V12, use ucLCDPanel_SpecialHandlingCap instead.
  3166. typedef struct _ATOM_LCD_MODE_CONTROL_CAP
  3167. {
  3168. UCHAR ucRecordType;
  3169. USHORT usLCDCap;
  3170. }ATOM_LCD_MODE_CONTROL_CAP;
  3171. #define LCD_MODE_CAP_BL_OFF 1
  3172. #define LCD_MODE_CAP_CRTC_OFF 2
  3173. #define LCD_MODE_CAP_PANEL_OFF 4
  3174. typedef struct _ATOM_FAKE_EDID_PATCH_RECORD
  3175. {
  3176. UCHAR ucRecordType;
  3177. UCHAR ucFakeEDIDLength;
  3178. UCHAR ucFakeEDIDString[1]; // This actually has ucFakeEdidLength elements.
  3179. } ATOM_FAKE_EDID_PATCH_RECORD;
  3180. typedef struct _ATOM_PANEL_RESOLUTION_PATCH_RECORD
  3181. {
  3182. UCHAR ucRecordType;
  3183. USHORT usHSize;
  3184. USHORT usVSize;
  3185. }ATOM_PANEL_RESOLUTION_PATCH_RECORD;
  3186. #define LCD_MODE_PATCH_RECORD_MODE_TYPE 1
  3187. #define LCD_RTS_RECORD_TYPE 2
  3188. #define LCD_CAP_RECORD_TYPE 3
  3189. #define LCD_FAKE_EDID_PATCH_RECORD_TYPE 4
  3190. #define LCD_PANEL_RESOLUTION_RECORD_TYPE 5
  3191. #define LCD_EDID_OFFSET_PATCH_RECORD_TYPE 6
  3192. #define ATOM_RECORD_END_TYPE 0xFF
  3193. /****************************Spread Spectrum Info Table Definitions **********************/
  3194. //ucTableFormatRevision=1
  3195. //ucTableContentRevision=2
  3196. typedef struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT
  3197. {
  3198. USHORT usSpreadSpectrumPercentage;
  3199. UCHAR ucSpreadSpectrumType; //Bit1=0 Down Spread,=1 Center Spread. Bit1=1 Ext. =0 Int. Bit2=1: PCIE REFCLK SS =0 iternal PPLL SS Others:TBD
  3200. UCHAR ucSS_Step;
  3201. UCHAR ucSS_Delay;
  3202. UCHAR ucSS_Id;
  3203. UCHAR ucRecommendedRef_Div;
  3204. UCHAR ucSS_Range; //it was reserved for V11
  3205. }ATOM_SPREAD_SPECTRUM_ASSIGNMENT;
  3206. #define ATOM_MAX_SS_ENTRY 16
  3207. #define ATOM_DP_SS_ID1 0x0f1 // SS ID for internal DP stream at 2.7Ghz. if ATOM_DP_SS_ID2 does not exist in SS_InfoTable, it is used for internal DP stream at 1.62Ghz as well.
  3208. #define ATOM_DP_SS_ID2 0x0f2 // SS ID for internal DP stream at 1.62Ghz, if it exists in SS_InfoTable.
  3209. #define ATOM_LVLINK_2700MHz_SS_ID 0x0f3 // SS ID for LV link translator chip at 2.7Ghz
  3210. #define ATOM_LVLINK_1620MHz_SS_ID 0x0f4 // SS ID for LV link translator chip at 1.62Ghz
  3211. #define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  3212. #define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  3213. #define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  3214. #define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  3215. #define ATOM_INTERNAL_SS_MASK 0x00000000
  3216. #define ATOM_EXTERNAL_SS_MASK 0x00000002
  3217. #define EXEC_SS_STEP_SIZE_SHIFT 2
  3218. #define EXEC_SS_DELAY_SHIFT 4
  3219. #define ACTIVEDATA_TO_BLON_DELAY_SHIFT 4
  3220. typedef struct _ATOM_SPREAD_SPECTRUM_INFO
  3221. {
  3222. ATOM_COMMON_TABLE_HEADER sHeader;
  3223. ATOM_SPREAD_SPECTRUM_ASSIGNMENT asSS_Info[ATOM_MAX_SS_ENTRY];
  3224. }ATOM_SPREAD_SPECTRUM_INFO;
  3225. /****************************************************************************/
  3226. // Structure used in AnalogTV_InfoTable (Top level)
  3227. /****************************************************************************/
  3228. //ucTVBootUpDefaultStd definition:
  3229. //ATOM_TV_NTSC 1
  3230. //ATOM_TV_NTSCJ 2
  3231. //ATOM_TV_PAL 3
  3232. //ATOM_TV_PALM 4
  3233. //ATOM_TV_PALCN 5
  3234. //ATOM_TV_PALN 6
  3235. //ATOM_TV_PAL60 7
  3236. //ATOM_TV_SECAM 8
  3237. //ucTVSupportedStd definition:
  3238. #define NTSC_SUPPORT 0x1
  3239. #define NTSCJ_SUPPORT 0x2
  3240. #define PAL_SUPPORT 0x4
  3241. #define PALM_SUPPORT 0x8
  3242. #define PALCN_SUPPORT 0x10
  3243. #define PALN_SUPPORT 0x20
  3244. #define PAL60_SUPPORT 0x40
  3245. #define SECAM_SUPPORT 0x80
  3246. #define MAX_SUPPORTED_TV_TIMING 2
  3247. typedef struct _ATOM_ANALOG_TV_INFO
  3248. {
  3249. ATOM_COMMON_TABLE_HEADER sHeader;
  3250. UCHAR ucTV_SupportedStandard;
  3251. UCHAR ucTV_BootUpDefaultStandard;
  3252. UCHAR ucExt_TV_ASIC_ID;
  3253. UCHAR ucExt_TV_ASIC_SlaveAddr;
  3254. /*ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_TV_TIMING];*/
  3255. ATOM_MODE_TIMING aModeTimings[MAX_SUPPORTED_TV_TIMING];
  3256. }ATOM_ANALOG_TV_INFO;
  3257. #define MAX_SUPPORTED_TV_TIMING_V1_2 3
  3258. typedef struct _ATOM_ANALOG_TV_INFO_V1_2
  3259. {
  3260. ATOM_COMMON_TABLE_HEADER sHeader;
  3261. UCHAR ucTV_SupportedStandard;
  3262. UCHAR ucTV_BootUpDefaultStandard;
  3263. UCHAR ucExt_TV_ASIC_ID;
  3264. UCHAR ucExt_TV_ASIC_SlaveAddr;
  3265. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_TV_TIMING_V1_2];
  3266. }ATOM_ANALOG_TV_INFO_V1_2;
  3267. typedef struct _ATOM_DPCD_INFO
  3268. {
  3269. UCHAR ucRevisionNumber; //10h : Revision 1.0; 11h : Revision 1.1
  3270. UCHAR ucMaxLinkRate; //06h : 1.62Gbps per lane; 0Ah = 2.7Gbps per lane
  3271. UCHAR ucMaxLane; //Bits 4:0 = MAX_LANE_COUNT (1/2/4). Bit 7 = ENHANCED_FRAME_CAP
  3272. UCHAR ucMaxDownSpread; //Bit0 = 0: No Down spread; Bit0 = 1: 0.5% (Subject to change according to DP spec)
  3273. }ATOM_DPCD_INFO;
  3274. #define ATOM_DPCD_MAX_LANE_MASK 0x1F
  3275. /**************************************************************************/
  3276. // VRAM usage and their defintions
  3277. // One chunk of VRAM used by Bios are for HWICON surfaces,EDID data.
  3278. // Current Mode timing and Dail Timing and/or STD timing data EACH device. They can be broken down as below.
  3279. // All the addresses below are the offsets from the frame buffer start.They all MUST be Dword aligned!
  3280. // To driver: The physical address of this memory portion=mmFB_START(4K aligned)+ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR
  3281. // To Bios: ATOMBIOS_VRAM_USAGE_START_ADDR+ATOM_x_ADDR->MM_INDEX
  3282. #ifndef VESA_MEMORY_IN_64K_BLOCK
  3283. #define VESA_MEMORY_IN_64K_BLOCK 0x100 //256*64K=16Mb (Max. VESA memory is 16Mb!)
  3284. #endif
  3285. #define ATOM_EDID_RAW_DATASIZE 256 //In Bytes
  3286. #define ATOM_HWICON_SURFACE_SIZE 4096 //In Bytes
  3287. #define ATOM_HWICON_INFOTABLE_SIZE 32
  3288. #define MAX_DTD_MODE_IN_VRAM 6
  3289. #define ATOM_DTD_MODE_SUPPORT_TBL_SIZE (MAX_DTD_MODE_IN_VRAM*28) //28= (SIZEOF ATOM_DTD_FORMAT)
  3290. #define ATOM_STD_MODE_SUPPORT_TBL_SIZE 32*8 //32 is a predefined number,8= (SIZEOF ATOM_STD_FORMAT)
  3291. //20 bytes for Encoder Type and DPCD in STD EDID area
  3292. #define DFP_ENCODER_TYPE_OFFSET (ATOM_EDID_RAW_DATASIZE + ATOM_DTD_MODE_SUPPORT_TBL_SIZE + ATOM_STD_MODE_SUPPORT_TBL_SIZE - 20)
  3293. #define ATOM_DP_DPCD_OFFSET (DFP_ENCODER_TYPE_OFFSET + 4 )
  3294. #define ATOM_HWICON1_SURFACE_ADDR 0
  3295. #define ATOM_HWICON2_SURFACE_ADDR (ATOM_HWICON1_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  3296. #define ATOM_HWICON_INFOTABLE_ADDR (ATOM_HWICON2_SURFACE_ADDR + ATOM_HWICON_SURFACE_SIZE)
  3297. #define ATOM_CRT1_EDID_ADDR (ATOM_HWICON_INFOTABLE_ADDR + ATOM_HWICON_INFOTABLE_SIZE)
  3298. #define ATOM_CRT1_DTD_MODE_TBL_ADDR (ATOM_CRT1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3299. #define ATOM_CRT1_STD_MODE_TBL_ADDR (ATOM_CRT1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3300. #define ATOM_LCD1_EDID_ADDR (ATOM_CRT1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3301. #define ATOM_LCD1_DTD_MODE_TBL_ADDR (ATOM_LCD1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3302. #define ATOM_LCD1_STD_MODE_TBL_ADDR (ATOM_LCD1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3303. #define ATOM_TV1_DTD_MODE_TBL_ADDR (ATOM_LCD1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3304. #define ATOM_DFP1_EDID_ADDR (ATOM_TV1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3305. #define ATOM_DFP1_DTD_MODE_TBL_ADDR (ATOM_DFP1_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3306. #define ATOM_DFP1_STD_MODE_TBL_ADDR (ATOM_DFP1_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3307. #define ATOM_CRT2_EDID_ADDR (ATOM_DFP1_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3308. #define ATOM_CRT2_DTD_MODE_TBL_ADDR (ATOM_CRT2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3309. #define ATOM_CRT2_STD_MODE_TBL_ADDR (ATOM_CRT2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3310. #define ATOM_LCD2_EDID_ADDR (ATOM_CRT2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3311. #define ATOM_LCD2_DTD_MODE_TBL_ADDR (ATOM_LCD2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3312. #define ATOM_LCD2_STD_MODE_TBL_ADDR (ATOM_LCD2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3313. #define ATOM_DFP6_EDID_ADDR (ATOM_LCD2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3314. #define ATOM_DFP6_DTD_MODE_TBL_ADDR (ATOM_DFP6_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3315. #define ATOM_DFP6_STD_MODE_TBL_ADDR (ATOM_DFP6_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3316. #define ATOM_DFP2_EDID_ADDR (ATOM_DFP6_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3317. #define ATOM_DFP2_DTD_MODE_TBL_ADDR (ATOM_DFP2_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3318. #define ATOM_DFP2_STD_MODE_TBL_ADDR (ATOM_DFP2_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3319. #define ATOM_CV_EDID_ADDR (ATOM_DFP2_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3320. #define ATOM_CV_DTD_MODE_TBL_ADDR (ATOM_CV_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3321. #define ATOM_CV_STD_MODE_TBL_ADDR (ATOM_CV_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3322. #define ATOM_DFP3_EDID_ADDR (ATOM_CV_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3323. #define ATOM_DFP3_DTD_MODE_TBL_ADDR (ATOM_DFP3_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3324. #define ATOM_DFP3_STD_MODE_TBL_ADDR (ATOM_DFP3_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3325. #define ATOM_DFP4_EDID_ADDR (ATOM_DFP3_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3326. #define ATOM_DFP4_DTD_MODE_TBL_ADDR (ATOM_DFP4_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3327. #define ATOM_DFP4_STD_MODE_TBL_ADDR (ATOM_DFP4_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3328. #define ATOM_DFP5_EDID_ADDR (ATOM_DFP4_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3329. #define ATOM_DFP5_DTD_MODE_TBL_ADDR (ATOM_DFP5_EDID_ADDR + ATOM_EDID_RAW_DATASIZE)
  3330. #define ATOM_DFP5_STD_MODE_TBL_ADDR (ATOM_DFP5_DTD_MODE_TBL_ADDR + ATOM_DTD_MODE_SUPPORT_TBL_SIZE)
  3331. #define ATOM_DP_TRAINING_TBL_ADDR (ATOM_DFP5_STD_MODE_TBL_ADDR + ATOM_STD_MODE_SUPPORT_TBL_SIZE)
  3332. #define ATOM_STACK_STORAGE_START (ATOM_DP_TRAINING_TBL_ADDR + 1024)
  3333. #define ATOM_STACK_STORAGE_END ATOM_STACK_STORAGE_START + 512
  3334. //The size below is in Kb!
  3335. #define ATOM_VRAM_RESERVE_SIZE ((((ATOM_STACK_STORAGE_END - ATOM_HWICON1_SURFACE_ADDR)>>10)+4)&0xFFFC)
  3336. #define ATOM_VRAM_RESERVE_V2_SIZE 32
  3337. #define ATOM_VRAM_OPERATION_FLAGS_MASK 0xC0000000L
  3338. #define ATOM_VRAM_OPERATION_FLAGS_SHIFT 30
  3339. #define ATOM_VRAM_BLOCK_NEEDS_NO_RESERVATION 0x1
  3340. #define ATOM_VRAM_BLOCK_NEEDS_RESERVATION 0x0
  3341. /***********************************************************************************/
  3342. // Structure used in VRAM_UsageByFirmwareTable
  3343. // Note1: This table is filled by SetBiosReservationStartInFB in CoreCommSubs.asm
  3344. // at running time.
  3345. // note2: From RV770, the memory is more than 32bit addressable, so we will change
  3346. // ucTableFormatRevision=1,ucTableContentRevision=4, the strcuture remains
  3347. // exactly same as 1.1 and 1.2 (1.3 is never in use), but ulStartAddrUsedByFirmware
  3348. // (in offset to start of memory address) is KB aligned instead of byte aligend.
  3349. /***********************************************************************************/
  3350. // Note3:
  3351. /* If we change usReserved to "usFBUsedbyDrvInKB", then to VBIOS this usFBUsedbyDrvInKB is a predefined, unchanged constant across VGA or non VGA adapter,
  3352. for CAIL, The size of FB access area is known, only thing missing is the Offset of FB Access area, so we can have:
  3353. If (ulStartAddrUsedByFirmware!=0)
  3354. FBAccessAreaOffset= ulStartAddrUsedByFirmware - usFBUsedbyDrvInKB;
  3355. Reserved area has been claimed by VBIOS including this FB access area; CAIL doesn't need to reserve any extra area for this purpose
  3356. else //Non VGA case
  3357. if (FB_Size<=2Gb)
  3358. FBAccessAreaOffset= FB_Size - usFBUsedbyDrvInKB;
  3359. else
  3360. FBAccessAreaOffset= Aper_Size - usFBUsedbyDrvInKB
  3361. CAIL needs to claim an reserved area defined by FBAccessAreaOffset and usFBUsedbyDrvInKB in non VGA case.*/
  3362. /***********************************************************************************/
  3363. #define ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO 1
  3364. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO
  3365. {
  3366. ULONG ulStartAddrUsedByFirmware;
  3367. USHORT usFirmwareUseInKb;
  3368. USHORT usReserved;
  3369. }ATOM_FIRMWARE_VRAM_RESERVE_INFO;
  3370. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE
  3371. {
  3372. ATOM_COMMON_TABLE_HEADER sHeader;
  3373. ATOM_FIRMWARE_VRAM_RESERVE_INFO asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  3374. }ATOM_VRAM_USAGE_BY_FIRMWARE;
  3375. // change verion to 1.5, when allow driver to allocate the vram area for command table access.
  3376. typedef struct _ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5
  3377. {
  3378. ULONG ulStartAddrUsedByFirmware;
  3379. USHORT usFirmwareUseInKb;
  3380. USHORT usFBUsedByDrvInKb;
  3381. }ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5;
  3382. typedef struct _ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5
  3383. {
  3384. ATOM_COMMON_TABLE_HEADER sHeader;
  3385. ATOM_FIRMWARE_VRAM_RESERVE_INFO_V1_5 asFirmwareVramReserveInfo[ATOM_MAX_FIRMWARE_VRAM_USAGE_INFO];
  3386. }ATOM_VRAM_USAGE_BY_FIRMWARE_V1_5;
  3387. /****************************************************************************/
  3388. // Structure used in GPIO_Pin_LUTTable
  3389. /****************************************************************************/
  3390. typedef struct _ATOM_GPIO_PIN_ASSIGNMENT
  3391. {
  3392. USHORT usGpioPin_AIndex;
  3393. UCHAR ucGpioPinBitShift;
  3394. UCHAR ucGPIO_ID;
  3395. }ATOM_GPIO_PIN_ASSIGNMENT;
  3396. //ucGPIO_ID pre-define id for multiple usage
  3397. //from SMU7.x, if ucGPIO_ID=PP_AC_DC_SWITCH_GPIO_PINID in GPIO_LUTTable, AC/DC swithing feature is enable
  3398. #define PP_AC_DC_SWITCH_GPIO_PINID 60
  3399. //from SMU7.x, if ucGPIO_ID=VDDC_REGULATOR_VRHOT_GPIO_PINID in GPIO_LUTable, VRHot feature is enable
  3400. #define VDDC_VRHOT_GPIO_PINID 61
  3401. typedef struct _ATOM_GPIO_PIN_LUT
  3402. {
  3403. ATOM_COMMON_TABLE_HEADER sHeader;
  3404. ATOM_GPIO_PIN_ASSIGNMENT asGPIO_Pin[1];
  3405. }ATOM_GPIO_PIN_LUT;
  3406. /****************************************************************************/
  3407. // Structure used in ComponentVideoInfoTable
  3408. /****************************************************************************/
  3409. #define GPIO_PIN_ACTIVE_HIGH 0x1
  3410. #define MAX_SUPPORTED_CV_STANDARDS 5
  3411. // definitions for ATOM_D_INFO.ucSettings
  3412. #define ATOM_GPIO_SETTINGS_BITSHIFT_MASK 0x1F // [4:0]
  3413. #define ATOM_GPIO_SETTINGS_RESERVED_MASK 0x60 // [6:5] = must be zeroed out
  3414. #define ATOM_GPIO_SETTINGS_ACTIVE_MASK 0x80 // [7]
  3415. typedef struct _ATOM_GPIO_INFO
  3416. {
  3417. USHORT usAOffset;
  3418. UCHAR ucSettings;
  3419. UCHAR ucReserved;
  3420. }ATOM_GPIO_INFO;
  3421. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucMiscInfo (bit vector)
  3422. #define ATOM_CV_RESTRICT_FORMAT_SELECTION 0x2
  3423. // definitions for ATOM_COMPONENT_VIDEO_INFO.uc480i/uc480p/uc720p/uc1080i
  3424. #define ATOM_GPIO_DEFAULT_MODE_EN 0x80 //[7];
  3425. #define ATOM_GPIO_SETTING_PERMODE_MASK 0x7F //[6:0]
  3426. // definitions for ATOM_COMPONENT_VIDEO_INFO.ucLetterBoxMode
  3427. //Line 3 out put 5V.
  3428. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_A 0x01 //represent gpio 3 state for 16:9
  3429. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_B 0x02 //represent gpio 4 state for 16:9
  3430. #define ATOM_CV_LINE3_ASPECTRATIO_16_9_GPIO_SHIFT 0x0
  3431. //Line 3 out put 2.2V
  3432. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_A 0x04 //represent gpio 3 state for 4:3 Letter box
  3433. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_B 0x08 //represent gpio 4 state for 4:3 Letter box
  3434. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_LETBOX_GPIO_SHIFT 0x2
  3435. //Line 3 out put 0V
  3436. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_A 0x10 //represent gpio 3 state for 4:3
  3437. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_B 0x20 //represent gpio 4 state for 4:3
  3438. #define ATOM_CV_LINE3_ASPECTRATIO_4_3_GPIO_SHIFT 0x4
  3439. #define ATOM_CV_LINE3_ASPECTRATIO_MASK 0x3F // bit [5:0]
  3440. #define ATOM_CV_LINE3_ASPECTRATIO_EXIST 0x80 //bit 7
  3441. //GPIO bit index in gpio setting per mode value, also represend the block no. in gpio blocks.
  3442. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_A 3 //bit 3 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  3443. #define ATOM_GPIO_INDEX_LINE3_ASPECRATIO_GPIO_B 4 //bit 4 in uc480i/uc480p/uc720p/uc1080i, which represend the default gpio bit setting for the mode.
  3444. typedef struct _ATOM_COMPONENT_VIDEO_INFO
  3445. {
  3446. ATOM_COMMON_TABLE_HEADER sHeader;
  3447. USHORT usMask_PinRegisterIndex;
  3448. USHORT usEN_PinRegisterIndex;
  3449. USHORT usY_PinRegisterIndex;
  3450. USHORT usA_PinRegisterIndex;
  3451. UCHAR ucBitShift;
  3452. UCHAR ucPinActiveState; //ucPinActiveState: Bit0=1 active high, =0 active low
  3453. ATOM_DTD_FORMAT sReserved; // must be zeroed out
  3454. UCHAR ucMiscInfo;
  3455. UCHAR uc480i;
  3456. UCHAR uc480p;
  3457. UCHAR uc720p;
  3458. UCHAR uc1080i;
  3459. UCHAR ucLetterBoxMode;
  3460. UCHAR ucReserved[3];
  3461. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  3462. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  3463. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  3464. }ATOM_COMPONENT_VIDEO_INFO;
  3465. //ucTableFormatRevision=2
  3466. //ucTableContentRevision=1
  3467. typedef struct _ATOM_COMPONENT_VIDEO_INFO_V21
  3468. {
  3469. ATOM_COMMON_TABLE_HEADER sHeader;
  3470. UCHAR ucMiscInfo;
  3471. UCHAR uc480i;
  3472. UCHAR uc480p;
  3473. UCHAR uc720p;
  3474. UCHAR uc1080i;
  3475. UCHAR ucReserved;
  3476. UCHAR ucLetterBoxMode;
  3477. UCHAR ucNumOfWbGpioBlocks; //For Component video D-Connector support. If zere, NTSC type connector
  3478. ATOM_GPIO_INFO aWbGpioStateBlock[MAX_SUPPORTED_CV_STANDARDS];
  3479. ATOM_DTD_FORMAT aModeTimings[MAX_SUPPORTED_CV_STANDARDS];
  3480. }ATOM_COMPONENT_VIDEO_INFO_V21;
  3481. #define ATOM_COMPONENT_VIDEO_INFO_LAST ATOM_COMPONENT_VIDEO_INFO_V21
  3482. /****************************************************************************/
  3483. // Structure used in object_InfoTable
  3484. /****************************************************************************/
  3485. typedef struct _ATOM_OBJECT_HEADER
  3486. {
  3487. ATOM_COMMON_TABLE_HEADER sHeader;
  3488. USHORT usDeviceSupport;
  3489. USHORT usConnectorObjectTableOffset;
  3490. USHORT usRouterObjectTableOffset;
  3491. USHORT usEncoderObjectTableOffset;
  3492. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  3493. USHORT usDisplayPathTableOffset;
  3494. }ATOM_OBJECT_HEADER;
  3495. typedef struct _ATOM_OBJECT_HEADER_V3
  3496. {
  3497. ATOM_COMMON_TABLE_HEADER sHeader;
  3498. USHORT usDeviceSupport;
  3499. USHORT usConnectorObjectTableOffset;
  3500. USHORT usRouterObjectTableOffset;
  3501. USHORT usEncoderObjectTableOffset;
  3502. USHORT usProtectionObjectTableOffset; //only available when Protection block is independent.
  3503. USHORT usDisplayPathTableOffset;
  3504. USHORT usMiscObjectTableOffset;
  3505. }ATOM_OBJECT_HEADER_V3;
  3506. typedef struct _ATOM_DISPLAY_OBJECT_PATH
  3507. {
  3508. USHORT usDeviceTag; //supported device
  3509. USHORT usSize; //the size of ATOM_DISPLAY_OBJECT_PATH
  3510. USHORT usConnObjectId; //Connector Object ID
  3511. USHORT usGPUObjectId; //GPU ID
  3512. USHORT usGraphicObjIds[1]; //1st Encoder Obj source from GPU to last Graphic Obj destinate to connector.
  3513. }ATOM_DISPLAY_OBJECT_PATH;
  3514. typedef struct _ATOM_DISPLAY_EXTERNAL_OBJECT_PATH
  3515. {
  3516. USHORT usDeviceTag; //supported device
  3517. USHORT usSize; //the size of ATOM_DISPLAY_OBJECT_PATH
  3518. USHORT usConnObjectId; //Connector Object ID
  3519. USHORT usGPUObjectId; //GPU ID
  3520. USHORT usGraphicObjIds[2]; //usGraphicObjIds[0]= GPU internal encoder, usGraphicObjIds[1]= external encoder
  3521. }ATOM_DISPLAY_EXTERNAL_OBJECT_PATH;
  3522. typedef struct _ATOM_DISPLAY_OBJECT_PATH_TABLE
  3523. {
  3524. UCHAR ucNumOfDispPath;
  3525. UCHAR ucVersion;
  3526. UCHAR ucPadding[2];
  3527. ATOM_DISPLAY_OBJECT_PATH asDispPath[1];
  3528. }ATOM_DISPLAY_OBJECT_PATH_TABLE;
  3529. typedef struct _ATOM_OBJECT //each object has this structure
  3530. {
  3531. USHORT usObjectID;
  3532. USHORT usSrcDstTableOffset;
  3533. USHORT usRecordOffset; //this pointing to a bunch of records defined below
  3534. USHORT usReserved;
  3535. }ATOM_OBJECT;
  3536. typedef struct _ATOM_OBJECT_TABLE //Above 4 object table offset pointing to a bunch of objects all have this structure
  3537. {
  3538. UCHAR ucNumberOfObjects;
  3539. UCHAR ucPadding[3];
  3540. ATOM_OBJECT asObjects[1];
  3541. }ATOM_OBJECT_TABLE;
  3542. typedef struct _ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT //usSrcDstTableOffset pointing to this structure
  3543. {
  3544. UCHAR ucNumberOfSrc;
  3545. USHORT usSrcObjectID[1];
  3546. UCHAR ucNumberOfDst;
  3547. USHORT usDstObjectID[1];
  3548. }ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT;
  3549. //Two definitions below are for OPM on MXM module designs
  3550. #define EXT_HPDPIN_LUTINDEX_0 0
  3551. #define EXT_HPDPIN_LUTINDEX_1 1
  3552. #define EXT_HPDPIN_LUTINDEX_2 2
  3553. #define EXT_HPDPIN_LUTINDEX_3 3
  3554. #define EXT_HPDPIN_LUTINDEX_4 4
  3555. #define EXT_HPDPIN_LUTINDEX_5 5
  3556. #define EXT_HPDPIN_LUTINDEX_6 6
  3557. #define EXT_HPDPIN_LUTINDEX_7 7
  3558. #define MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES (EXT_HPDPIN_LUTINDEX_7+1)
  3559. #define EXT_AUXDDC_LUTINDEX_0 0
  3560. #define EXT_AUXDDC_LUTINDEX_1 1
  3561. #define EXT_AUXDDC_LUTINDEX_2 2
  3562. #define EXT_AUXDDC_LUTINDEX_3 3
  3563. #define EXT_AUXDDC_LUTINDEX_4 4
  3564. #define EXT_AUXDDC_LUTINDEX_5 5
  3565. #define EXT_AUXDDC_LUTINDEX_6 6
  3566. #define EXT_AUXDDC_LUTINDEX_7 7
  3567. #define MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES (EXT_AUXDDC_LUTINDEX_7+1)
  3568. //ucChannelMapping are defined as following
  3569. //for DP connector, eDP, DP to VGA/LVDS
  3570. //Bit[1:0]: Define which pin connect to DP connector DP_Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3571. //Bit[3:2]: Define which pin connect to DP connector DP_Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3572. //Bit[5:4]: Define which pin connect to DP connector DP_Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3573. //Bit[7:6]: Define which pin connect to DP connector DP_Lane3, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3574. typedef struct _ATOM_DP_CONN_CHANNEL_MAPPING
  3575. {
  3576. #if ATOM_BIG_ENDIAN
  3577. UCHAR ucDP_Lane3_Source:2;
  3578. UCHAR ucDP_Lane2_Source:2;
  3579. UCHAR ucDP_Lane1_Source:2;
  3580. UCHAR ucDP_Lane0_Source:2;
  3581. #else
  3582. UCHAR ucDP_Lane0_Source:2;
  3583. UCHAR ucDP_Lane1_Source:2;
  3584. UCHAR ucDP_Lane2_Source:2;
  3585. UCHAR ucDP_Lane3_Source:2;
  3586. #endif
  3587. }ATOM_DP_CONN_CHANNEL_MAPPING;
  3588. //for DVI/HDMI, in dual link case, both links have to have same mapping.
  3589. //Bit[1:0]: Define which pin connect to DVI connector data Lane2, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3590. //Bit[3:2]: Define which pin connect to DVI connector data Lane1, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3591. //Bit[5:4]: Define which pin connect to DVI connector data Lane0, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3592. //Bit[7:6]: Define which pin connect to DVI connector clock lane, =0: source from GPU pin TX0, =1: from GPU pin TX1, =2: from GPU pin TX2, =3 from GPU pin TX3
  3593. typedef struct _ATOM_DVI_CONN_CHANNEL_MAPPING
  3594. {
  3595. #if ATOM_BIG_ENDIAN
  3596. UCHAR ucDVI_CLK_Source:2;
  3597. UCHAR ucDVI_DATA0_Source:2;
  3598. UCHAR ucDVI_DATA1_Source:2;
  3599. UCHAR ucDVI_DATA2_Source:2;
  3600. #else
  3601. UCHAR ucDVI_DATA2_Source:2;
  3602. UCHAR ucDVI_DATA1_Source:2;
  3603. UCHAR ucDVI_DATA0_Source:2;
  3604. UCHAR ucDVI_CLK_Source:2;
  3605. #endif
  3606. }ATOM_DVI_CONN_CHANNEL_MAPPING;
  3607. typedef struct _EXT_DISPLAY_PATH
  3608. {
  3609. USHORT usDeviceTag; //A bit vector to show what devices are supported
  3610. USHORT usDeviceACPIEnum; //16bit device ACPI id.
  3611. USHORT usDeviceConnector; //A physical connector for displays to plug in, using object connector definitions
  3612. UCHAR ucExtAUXDDCLutIndex; //An index into external AUX/DDC channel LUT
  3613. UCHAR ucExtHPDPINLutIndex; //An index into external HPD pin LUT
  3614. USHORT usExtEncoderObjId; //external encoder object id
  3615. union{
  3616. UCHAR ucChannelMapping; // if ucChannelMapping=0, using default one to one mapping
  3617. ATOM_DP_CONN_CHANNEL_MAPPING asDPMapping;
  3618. ATOM_DVI_CONN_CHANNEL_MAPPING asDVIMapping;
  3619. };
  3620. UCHAR ucChPNInvert; // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted
  3621. USHORT usCaps;
  3622. USHORT usReserved;
  3623. }EXT_DISPLAY_PATH;
  3624. #define NUMBER_OF_UCHAR_FOR_GUID 16
  3625. #define MAX_NUMBER_OF_EXT_DISPLAY_PATH 7
  3626. //usCaps
  3627. #define EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE 0x01
  3628. #define EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN 0x02
  3629. typedef struct _ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO
  3630. {
  3631. ATOM_COMMON_TABLE_HEADER sHeader;
  3632. UCHAR ucGuid [NUMBER_OF_UCHAR_FOR_GUID]; // a GUID is a 16 byte long string
  3633. EXT_DISPLAY_PATH sPath[MAX_NUMBER_OF_EXT_DISPLAY_PATH]; // total of fixed 7 entries.
  3634. UCHAR ucChecksum; // a simple Checksum of the sum of whole structure equal to 0x0.
  3635. UCHAR uc3DStereoPinId; // use for eDP panel
  3636. UCHAR ucRemoteDisplayConfig;
  3637. UCHAR uceDPToLVDSRxId;
  3638. UCHAR ucFixDPVoltageSwing; // usCaps[1]=1, this indicate DP_LANE_SET value
  3639. UCHAR Reserved[3]; // for potential expansion
  3640. }ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO;
  3641. //Related definitions, all records are different but they have a commond header
  3642. typedef struct _ATOM_COMMON_RECORD_HEADER
  3643. {
  3644. UCHAR ucRecordType; //An emun to indicate the record type
  3645. UCHAR ucRecordSize; //The size of the whole record in byte
  3646. }ATOM_COMMON_RECORD_HEADER;
  3647. #define ATOM_I2C_RECORD_TYPE 1
  3648. #define ATOM_HPD_INT_RECORD_TYPE 2
  3649. #define ATOM_OUTPUT_PROTECTION_RECORD_TYPE 3
  3650. #define ATOM_CONNECTOR_DEVICE_TAG_RECORD_TYPE 4
  3651. #define ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD_TYPE 5 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  3652. #define ATOM_ENCODER_FPGA_CONTROL_RECORD_TYPE 6 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  3653. #define ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD_TYPE 7
  3654. #define ATOM_JTAG_RECORD_TYPE 8 //Obsolete, switch to use GPIO_CNTL_RECORD_TYPE
  3655. #define ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE 9
  3656. #define ATOM_ENCODER_DVO_CF_RECORD_TYPE 10
  3657. #define ATOM_CONNECTOR_CF_RECORD_TYPE 11
  3658. #define ATOM_CONNECTOR_HARDCODE_DTD_RECORD_TYPE 12
  3659. #define ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE 13
  3660. #define ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE 14
  3661. #define ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE 15
  3662. #define ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE 16 //This is for the case when connectors are not known to object table
  3663. #define ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE 17 //This is for the case when connectors are not known to object table
  3664. #define ATOM_OBJECT_LINK_RECORD_TYPE 18 //Once this record is present under one object, it indicats the oobject is linked to another obj described by the record
  3665. #define ATOM_CONNECTOR_REMOTE_CAP_RECORD_TYPE 19
  3666. #define ATOM_ENCODER_CAP_RECORD_TYPE 20
  3667. //Must be updated when new record type is added,equal to that record definition!
  3668. #define ATOM_MAX_OBJECT_RECORD_NUMBER ATOM_ENCODER_CAP_RECORD_TYPE
  3669. typedef struct _ATOM_I2C_RECORD
  3670. {
  3671. ATOM_COMMON_RECORD_HEADER sheader;
  3672. ATOM_I2C_ID_CONFIG sucI2cId;
  3673. UCHAR ucI2CAddr; //The slave address, it's 0 when the record is attached to connector for DDC
  3674. }ATOM_I2C_RECORD;
  3675. typedef struct _ATOM_HPD_INT_RECORD
  3676. {
  3677. ATOM_COMMON_RECORD_HEADER sheader;
  3678. UCHAR ucHPDIntGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  3679. UCHAR ucPlugged_PinState;
  3680. }ATOM_HPD_INT_RECORD;
  3681. typedef struct _ATOM_OUTPUT_PROTECTION_RECORD
  3682. {
  3683. ATOM_COMMON_RECORD_HEADER sheader;
  3684. UCHAR ucProtectionFlag;
  3685. UCHAR ucReserved;
  3686. }ATOM_OUTPUT_PROTECTION_RECORD;
  3687. typedef struct _ATOM_CONNECTOR_DEVICE_TAG
  3688. {
  3689. ULONG ulACPIDeviceEnum; //Reserved for now
  3690. USHORT usDeviceID; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT"
  3691. USHORT usPadding;
  3692. }ATOM_CONNECTOR_DEVICE_TAG;
  3693. typedef struct _ATOM_CONNECTOR_DEVICE_TAG_RECORD
  3694. {
  3695. ATOM_COMMON_RECORD_HEADER sheader;
  3696. UCHAR ucNumberOfDevice;
  3697. UCHAR ucReserved;
  3698. ATOM_CONNECTOR_DEVICE_TAG asDeviceTag[1]; //This Id is same as "ATOM_DEVICE_XXX_SUPPORT", 1 is only for allocation
  3699. }ATOM_CONNECTOR_DEVICE_TAG_RECORD;
  3700. typedef struct _ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD
  3701. {
  3702. ATOM_COMMON_RECORD_HEADER sheader;
  3703. UCHAR ucConfigGPIOID;
  3704. UCHAR ucConfigGPIOState; //Set to 1 when it's active high to enable external flow in
  3705. UCHAR ucFlowinGPIPID;
  3706. UCHAR ucExtInGPIPID;
  3707. }ATOM_CONNECTOR_DVI_EXT_INPUT_RECORD;
  3708. typedef struct _ATOM_ENCODER_FPGA_CONTROL_RECORD
  3709. {
  3710. ATOM_COMMON_RECORD_HEADER sheader;
  3711. UCHAR ucCTL1GPIO_ID;
  3712. UCHAR ucCTL1GPIOState; //Set to 1 when it's active high
  3713. UCHAR ucCTL2GPIO_ID;
  3714. UCHAR ucCTL2GPIOState; //Set to 1 when it's active high
  3715. UCHAR ucCTL3GPIO_ID;
  3716. UCHAR ucCTL3GPIOState; //Set to 1 when it's active high
  3717. UCHAR ucCTLFPGA_IN_ID;
  3718. UCHAR ucPadding[3];
  3719. }ATOM_ENCODER_FPGA_CONTROL_RECORD;
  3720. typedef struct _ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD
  3721. {
  3722. ATOM_COMMON_RECORD_HEADER sheader;
  3723. UCHAR ucGPIOID; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  3724. UCHAR ucTVActiveState; //Indicating when the pin==0 or 1 when TV is connected
  3725. }ATOM_CONNECTOR_CVTV_SHARE_DIN_RECORD;
  3726. typedef struct _ATOM_JTAG_RECORD
  3727. {
  3728. ATOM_COMMON_RECORD_HEADER sheader;
  3729. UCHAR ucTMSGPIO_ID;
  3730. UCHAR ucTMSGPIOState; //Set to 1 when it's active high
  3731. UCHAR ucTCKGPIO_ID;
  3732. UCHAR ucTCKGPIOState; //Set to 1 when it's active high
  3733. UCHAR ucTDOGPIO_ID;
  3734. UCHAR ucTDOGPIOState; //Set to 1 when it's active high
  3735. UCHAR ucTDIGPIO_ID;
  3736. UCHAR ucTDIGPIOState; //Set to 1 when it's active high
  3737. UCHAR ucPadding[2];
  3738. }ATOM_JTAG_RECORD;
  3739. //The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually
  3740. typedef struct _ATOM_GPIO_PIN_CONTROL_PAIR
  3741. {
  3742. UCHAR ucGPIOID; // GPIO_ID, find the corresponding ID in GPIO_LUT table
  3743. UCHAR ucGPIO_PinState; // Pin state showing how to set-up the pin
  3744. }ATOM_GPIO_PIN_CONTROL_PAIR;
  3745. typedef struct _ATOM_OBJECT_GPIO_CNTL_RECORD
  3746. {
  3747. ATOM_COMMON_RECORD_HEADER sheader;
  3748. UCHAR ucFlags; // Future expnadibility
  3749. UCHAR ucNumberOfPins; // Number of GPIO pins used to control the object
  3750. ATOM_GPIO_PIN_CONTROL_PAIR asGpio[1]; // the real gpio pin pair determined by number of pins ucNumberOfPins
  3751. }ATOM_OBJECT_GPIO_CNTL_RECORD;
  3752. //Definitions for GPIO pin state
  3753. #define GPIO_PIN_TYPE_INPUT 0x00
  3754. #define GPIO_PIN_TYPE_OUTPUT 0x10
  3755. #define GPIO_PIN_TYPE_HW_CONTROL 0x20
  3756. //For GPIO_PIN_TYPE_OUTPUT the following is defined
  3757. #define GPIO_PIN_OUTPUT_STATE_MASK 0x01
  3758. #define GPIO_PIN_OUTPUT_STATE_SHIFT 0
  3759. #define GPIO_PIN_STATE_ACTIVE_LOW 0x0
  3760. #define GPIO_PIN_STATE_ACTIVE_HIGH 0x1
  3761. // Indexes to GPIO array in GLSync record
  3762. // GLSync record is for Frame Lock/Gen Lock feature.
  3763. #define ATOM_GPIO_INDEX_GLSYNC_REFCLK 0
  3764. #define ATOM_GPIO_INDEX_GLSYNC_HSYNC 1
  3765. #define ATOM_GPIO_INDEX_GLSYNC_VSYNC 2
  3766. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ 3
  3767. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT 4
  3768. #define ATOM_GPIO_INDEX_GLSYNC_INTERRUPT 5
  3769. #define ATOM_GPIO_INDEX_GLSYNC_V_RESET 6
  3770. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL 7
  3771. #define ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL 8
  3772. #define ATOM_GPIO_INDEX_GLSYNC_MAX 9
  3773. typedef struct _ATOM_ENCODER_DVO_CF_RECORD
  3774. {
  3775. ATOM_COMMON_RECORD_HEADER sheader;
  3776. ULONG ulStrengthControl; // DVOA strength control for CF
  3777. UCHAR ucPadding[2];
  3778. }ATOM_ENCODER_DVO_CF_RECORD;
  3779. // Bit maps for ATOM_ENCODER_CAP_RECORD.ucEncoderCap
  3780. #define ATOM_ENCODER_CAP_RECORD_HBR2 0x01 // DP1.2 HBR2 is supported by HW encoder
  3781. #define ATOM_ENCODER_CAP_RECORD_HBR2_EN 0x02 // DP1.2 HBR2 setting is qualified and HBR2 can be enabled
  3782. typedef struct _ATOM_ENCODER_CAP_RECORD
  3783. {
  3784. ATOM_COMMON_RECORD_HEADER sheader;
  3785. union {
  3786. USHORT usEncoderCap;
  3787. struct {
  3788. #if ATOM_BIG_ENDIAN
  3789. USHORT usReserved:14; // Bit1-15 may be defined for other capability in future
  3790. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  3791. USHORT usHBR2Cap:1; // Bit0 is for DP1.2 HBR2 capability.
  3792. #else
  3793. USHORT usHBR2Cap:1; // Bit0 is for DP1.2 HBR2 capability.
  3794. USHORT usHBR2En:1; // Bit1 is for DP1.2 HBR2 enable
  3795. USHORT usReserved:14; // Bit1-15 may be defined for other capability in future
  3796. #endif
  3797. };
  3798. };
  3799. }ATOM_ENCODER_CAP_RECORD;
  3800. // value for ATOM_CONNECTOR_CF_RECORD.ucConnectedDvoBundle
  3801. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_UPPER12BITBUNDLEA 1
  3802. #define ATOM_CONNECTOR_CF_RECORD_CONNECTED_LOWER12BITBUNDLEB 2
  3803. typedef struct _ATOM_CONNECTOR_CF_RECORD
  3804. {
  3805. ATOM_COMMON_RECORD_HEADER sheader;
  3806. USHORT usMaxPixClk;
  3807. UCHAR ucFlowCntlGpioId;
  3808. UCHAR ucSwapCntlGpioId;
  3809. UCHAR ucConnectedDvoBundle;
  3810. UCHAR ucPadding;
  3811. }ATOM_CONNECTOR_CF_RECORD;
  3812. typedef struct _ATOM_CONNECTOR_HARDCODE_DTD_RECORD
  3813. {
  3814. ATOM_COMMON_RECORD_HEADER sheader;
  3815. ATOM_DTD_FORMAT asTiming;
  3816. }ATOM_CONNECTOR_HARDCODE_DTD_RECORD;
  3817. typedef struct _ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD
  3818. {
  3819. ATOM_COMMON_RECORD_HEADER sheader; //ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD_TYPE
  3820. UCHAR ucSubConnectorType; //CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D|X_ID_DUAL_LINK_DVI_D|HDMI_TYPE_A
  3821. UCHAR ucReserved;
  3822. }ATOM_CONNECTOR_PCIE_SUBCONNECTOR_RECORD;
  3823. typedef struct _ATOM_ROUTER_DDC_PATH_SELECT_RECORD
  3824. {
  3825. ATOM_COMMON_RECORD_HEADER sheader;
  3826. UCHAR ucMuxType; //decide the number of ucMuxState, =0, no pin state, =1: single state with complement, >1: multiple state
  3827. UCHAR ucMuxControlPin;
  3828. UCHAR ucMuxState[2]; //for alligment purpose
  3829. }ATOM_ROUTER_DDC_PATH_SELECT_RECORD;
  3830. typedef struct _ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD
  3831. {
  3832. ATOM_COMMON_RECORD_HEADER sheader;
  3833. UCHAR ucMuxType;
  3834. UCHAR ucMuxControlPin;
  3835. UCHAR ucMuxState[2]; //for alligment purpose
  3836. }ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD;
  3837. // define ucMuxType
  3838. #define ATOM_ROUTER_MUX_PIN_STATE_MASK 0x0f
  3839. #define ATOM_ROUTER_MUX_PIN_SINGLE_STATE_COMPLEMENT 0x01
  3840. typedef struct _ATOM_CONNECTOR_HPDPIN_LUT_RECORD //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE
  3841. {
  3842. ATOM_COMMON_RECORD_HEADER sheader;
  3843. UCHAR ucHPDPINMap[MAX_NUMBER_OF_EXT_HPDPIN_LUT_ENTRIES]; //An fixed size array which maps external pins to internal GPIO_PIN_INFO table
  3844. }ATOM_CONNECTOR_HPDPIN_LUT_RECORD;
  3845. typedef struct _ATOM_CONNECTOR_AUXDDC_LUT_RECORD //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE
  3846. {
  3847. ATOM_COMMON_RECORD_HEADER sheader;
  3848. ATOM_I2C_ID_CONFIG ucAUXDDCMap[MAX_NUMBER_OF_EXT_AUXDDC_LUT_ENTRIES]; //An fixed size array which maps external pins to internal DDC ID
  3849. }ATOM_CONNECTOR_AUXDDC_LUT_RECORD;
  3850. typedef struct _ATOM_OBJECT_LINK_RECORD
  3851. {
  3852. ATOM_COMMON_RECORD_HEADER sheader;
  3853. USHORT usObjectID; //could be connector, encorder or other object in object.h
  3854. }ATOM_OBJECT_LINK_RECORD;
  3855. typedef struct _ATOM_CONNECTOR_REMOTE_CAP_RECORD
  3856. {
  3857. ATOM_COMMON_RECORD_HEADER sheader;
  3858. USHORT usReserved;
  3859. }ATOM_CONNECTOR_REMOTE_CAP_RECORD;
  3860. /****************************************************************************/
  3861. // ASIC voltage data table
  3862. /****************************************************************************/
  3863. typedef struct _ATOM_VOLTAGE_INFO_HEADER
  3864. {
  3865. USHORT usVDDCBaseLevel; //In number of 50mv unit
  3866. USHORT usReserved; //For possible extension table offset
  3867. UCHAR ucNumOfVoltageEntries;
  3868. UCHAR ucBytesPerVoltageEntry;
  3869. UCHAR ucVoltageStep; //Indicating in how many mv increament is one step, 0.5mv unit
  3870. UCHAR ucDefaultVoltageEntry;
  3871. UCHAR ucVoltageControlI2cLine;
  3872. UCHAR ucVoltageControlAddress;
  3873. UCHAR ucVoltageControlOffset;
  3874. }ATOM_VOLTAGE_INFO_HEADER;
  3875. typedef struct _ATOM_VOLTAGE_INFO
  3876. {
  3877. ATOM_COMMON_TABLE_HEADER sHeader;
  3878. ATOM_VOLTAGE_INFO_HEADER viHeader;
  3879. UCHAR ucVoltageEntries[64]; //64 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries*ucBytesPerVoltageEntry
  3880. }ATOM_VOLTAGE_INFO;
  3881. typedef struct _ATOM_VOLTAGE_FORMULA
  3882. {
  3883. USHORT usVoltageBaseLevel; // In number of 1mv unit
  3884. USHORT usVoltageStep; // Indicating in how many mv increament is one step, 1mv unit
  3885. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  3886. UCHAR ucFlag; // bit0=0 :step is 1mv =1 0.5mv
  3887. UCHAR ucBaseVID; // if there is no lookup table, VID= BaseVID + ( Vol - BaseLevle ) /VoltageStep
  3888. UCHAR ucReserved;
  3889. UCHAR ucVIDAdjustEntries[32]; // 32 is for allocation, the actual number of entry is present at ucNumOfVoltageEntries
  3890. }ATOM_VOLTAGE_FORMULA;
  3891. typedef struct _VOLTAGE_LUT_ENTRY
  3892. {
  3893. USHORT usVoltageCode; // The Voltage ID, either GPIO or I2C code
  3894. USHORT usVoltageValue; // The corresponding Voltage Value, in mV
  3895. }VOLTAGE_LUT_ENTRY;
  3896. typedef struct _ATOM_VOLTAGE_FORMULA_V2
  3897. {
  3898. UCHAR ucNumOfVoltageEntries; // Number of Voltage Entry, which indicate max Voltage
  3899. UCHAR ucReserved[3];
  3900. VOLTAGE_LUT_ENTRY asVIDAdjustEntries[32];// 32 is for allocation, the actual number of entries is in ucNumOfVoltageEntries
  3901. }ATOM_VOLTAGE_FORMULA_V2;
  3902. typedef struct _ATOM_VOLTAGE_CONTROL
  3903. {
  3904. UCHAR ucVoltageControlId; //Indicate it is controlled by I2C or GPIO or HW state machine
  3905. UCHAR ucVoltageControlI2cLine;
  3906. UCHAR ucVoltageControlAddress;
  3907. UCHAR ucVoltageControlOffset;
  3908. USHORT usGpioPin_AIndex; //GPIO_PAD register index
  3909. UCHAR ucGpioPinBitShift[9]; //at most 8 pin support 255 VIDs, termintate with 0xff
  3910. UCHAR ucReserved;
  3911. }ATOM_VOLTAGE_CONTROL;
  3912. // Define ucVoltageControlId
  3913. #define VOLTAGE_CONTROLLED_BY_HW 0x00
  3914. #define VOLTAGE_CONTROLLED_BY_I2C_MASK 0x7F
  3915. #define VOLTAGE_CONTROLLED_BY_GPIO 0x80
  3916. #define VOLTAGE_CONTROL_ID_LM64 0x01 //I2C control, used for R5xx Core Voltage
  3917. #define VOLTAGE_CONTROL_ID_DAC 0x02 //I2C control, used for R5xx/R6xx MVDDC,MVDDQ or VDDCI
  3918. #define VOLTAGE_CONTROL_ID_VT116xM 0x03 //I2C control, used for R6xx Core Voltage
  3919. #define VOLTAGE_CONTROL_ID_DS4402 0x04
  3920. #define VOLTAGE_CONTROL_ID_UP6266 0x05
  3921. #define VOLTAGE_CONTROL_ID_SCORPIO 0x06
  3922. #define VOLTAGE_CONTROL_ID_VT1556M 0x07
  3923. #define VOLTAGE_CONTROL_ID_CHL822x 0x08
  3924. #define VOLTAGE_CONTROL_ID_VT1586M 0x09
  3925. #define VOLTAGE_CONTROL_ID_UP1637 0x0A
  3926. #define VOLTAGE_CONTROL_ID_CHL8214 0x0B
  3927. #define VOLTAGE_CONTROL_ID_UP1801 0x0C
  3928. #define VOLTAGE_CONTROL_ID_ST6788A 0x0D
  3929. #define VOLTAGE_CONTROL_ID_CHLIR3564SVI2 0x0E
  3930. #define VOLTAGE_CONTROL_ID_AD527x 0x0F
  3931. #define VOLTAGE_CONTROL_ID_NCP81022 0x10
  3932. #define VOLTAGE_CONTROL_ID_LTC2635 0x11
  3933. typedef struct _ATOM_VOLTAGE_OBJECT
  3934. {
  3935. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  3936. UCHAR ucSize; //Size of Object
  3937. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  3938. ATOM_VOLTAGE_FORMULA asFormula; //Indicate How to convert real Voltage to VID
  3939. }ATOM_VOLTAGE_OBJECT;
  3940. typedef struct _ATOM_VOLTAGE_OBJECT_V2
  3941. {
  3942. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  3943. UCHAR ucSize; //Size of Object
  3944. ATOM_VOLTAGE_CONTROL asControl; //describ how to control
  3945. ATOM_VOLTAGE_FORMULA_V2 asFormula; //Indicate How to convert real Voltage to VID
  3946. }ATOM_VOLTAGE_OBJECT_V2;
  3947. typedef struct _ATOM_VOLTAGE_OBJECT_INFO
  3948. {
  3949. ATOM_COMMON_TABLE_HEADER sHeader;
  3950. ATOM_VOLTAGE_OBJECT asVoltageObj[3]; //Info for Voltage control
  3951. }ATOM_VOLTAGE_OBJECT_INFO;
  3952. typedef struct _ATOM_VOLTAGE_OBJECT_INFO_V2
  3953. {
  3954. ATOM_COMMON_TABLE_HEADER sHeader;
  3955. ATOM_VOLTAGE_OBJECT_V2 asVoltageObj[3]; //Info for Voltage control
  3956. }ATOM_VOLTAGE_OBJECT_INFO_V2;
  3957. typedef struct _ATOM_LEAKID_VOLTAGE
  3958. {
  3959. UCHAR ucLeakageId;
  3960. UCHAR ucReserved;
  3961. USHORT usVoltage;
  3962. }ATOM_LEAKID_VOLTAGE;
  3963. typedef struct _ATOM_VOLTAGE_OBJECT_HEADER_V3{
  3964. UCHAR ucVoltageType; //Indicate Voltage Source: VDDC, MVDDC, MVDDQ or MVDDCI
  3965. UCHAR ucVoltageMode; //Indicate voltage control mode: Init/Set/Leakage/Set phase
  3966. USHORT usSize; //Size of Object
  3967. }ATOM_VOLTAGE_OBJECT_HEADER_V3;
  3968. // ATOM_VOLTAGE_OBJECT_HEADER_V3.ucVoltageMode
  3969. #define VOLTAGE_OBJ_GPIO_LUT 0 //VOLTAGE and GPIO Lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3
  3970. #define VOLTAGE_OBJ_VR_I2C_INIT_SEQ 3 //VOLTAGE REGULATOR INIT sequece through I2C -> ATOM_I2C_VOLTAGE_OBJECT_V3
  3971. #define VOLTAGE_OBJ_PHASE_LUT 4 //Set Vregulator Phase lookup table ->ATOM_GPIO_VOLTAGE_OBJECT_V3
  3972. #define VOLTAGE_OBJ_SVID2 7 //Indicate voltage control by SVID2 ->ATOM_SVID2_VOLTAGE_OBJECT_V3
  3973. #define VOLTAGE_OBJ_PWRBOOST_LEAKAGE_LUT 0x10 //Powerboost Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  3974. #define VOLTAGE_OBJ_HIGH_STATE_LEAKAGE_LUT 0x11 //High voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  3975. #define VOLTAGE_OBJ_HIGH1_STATE_LEAKAGE_LUT 0x12 //High1 voltage state Voltage and LeakageId lookup table->ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  3976. typedef struct _VOLTAGE_LUT_ENTRY_V2
  3977. {
  3978. ULONG ulVoltageId; // The Voltage ID which is used to program GPIO register
  3979. USHORT usVoltageValue; // The corresponding Voltage Value, in mV
  3980. }VOLTAGE_LUT_ENTRY_V2;
  3981. typedef struct _LEAKAGE_VOLTAGE_LUT_ENTRY_V2
  3982. {
  3983. USHORT usVoltageLevel; // The Voltage ID which is used to program GPIO register
  3984. USHORT usVoltageId;
  3985. USHORT usLeakageId; // The corresponding Voltage Value, in mV
  3986. }LEAKAGE_VOLTAGE_LUT_ENTRY_V2;
  3987. typedef struct _ATOM_I2C_VOLTAGE_OBJECT_V3
  3988. {
  3989. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ
  3990. UCHAR ucVoltageRegulatorId; //Indicate Voltage Regulator Id
  3991. UCHAR ucVoltageControlI2cLine;
  3992. UCHAR ucVoltageControlAddress;
  3993. UCHAR ucVoltageControlOffset;
  3994. ULONG ulReserved;
  3995. VOLTAGE_LUT_ENTRY asVolI2cLut[1]; // end with 0xff
  3996. }ATOM_I2C_VOLTAGE_OBJECT_V3;
  3997. typedef struct _ATOM_GPIO_VOLTAGE_OBJECT_V3
  3998. {
  3999. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT
  4000. UCHAR ucVoltageGpioCntlId; // default is 0 which indicate control through CG VID mode
  4001. UCHAR ucGpioEntryNum; // indiate the entry numbers of Votlage/Gpio value Look up table
  4002. UCHAR ucPhaseDelay; // phase delay in unit of micro second
  4003. UCHAR ucReserved;
  4004. ULONG ulGpioMaskVal; // GPIO Mask value
  4005. VOLTAGE_LUT_ENTRY_V2 asVolGpioLut[1];
  4006. }ATOM_GPIO_VOLTAGE_OBJECT_V3;
  4007. typedef struct _ATOM_LEAKAGE_VOLTAGE_OBJECT_V3
  4008. {
  4009. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = 0x10/0x11/0x12
  4010. UCHAR ucLeakageCntlId; // default is 0
  4011. UCHAR ucLeakageEntryNum; // indicate the entry number of LeakageId/Voltage Lut table
  4012. UCHAR ucReserved[2];
  4013. ULONG ulMaxVoltageLevel;
  4014. LEAKAGE_VOLTAGE_LUT_ENTRY_V2 asLeakageIdLut[1];
  4015. }ATOM_LEAKAGE_VOLTAGE_OBJECT_V3;
  4016. typedef struct _ATOM_SVID2_VOLTAGE_OBJECT_V3
  4017. {
  4018. ATOM_VOLTAGE_OBJECT_HEADER_V3 sHeader; // voltage mode = VOLTAGE_OBJ_SVID2
  4019. // 14:7 – PSI0_VID
  4020. // 6 – PSI0_EN
  4021. // 5 – PSI1
  4022. // 4:2 – load line slope trim.
  4023. // 1:0 – offset trim,
  4024. USHORT usLoadLine_PSI;
  4025. // GPU GPIO pin Id to SVID2 regulator VRHot pin. possible value 0~31. 0 means GPIO0, 31 means GPIO31
  4026. UCHAR ucReserved[2];
  4027. ULONG ulReserved;
  4028. }ATOM_SVID2_VOLTAGE_OBJECT_V3;
  4029. typedef union _ATOM_VOLTAGE_OBJECT_V3{
  4030. ATOM_GPIO_VOLTAGE_OBJECT_V3 asGpioVoltageObj;
  4031. ATOM_I2C_VOLTAGE_OBJECT_V3 asI2cVoltageObj;
  4032. ATOM_LEAKAGE_VOLTAGE_OBJECT_V3 asLeakageObj;
  4033. ATOM_SVID2_VOLTAGE_OBJECT_V3 asSVID2Obj;
  4034. }ATOM_VOLTAGE_OBJECT_V3;
  4035. typedef struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1
  4036. {
  4037. ATOM_COMMON_TABLE_HEADER sHeader;
  4038. ATOM_VOLTAGE_OBJECT_V3 asVoltageObj[3]; //Info for Voltage control
  4039. }ATOM_VOLTAGE_OBJECT_INFO_V3_1;
  4040. typedef struct _ATOM_ASIC_PROFILE_VOLTAGE
  4041. {
  4042. UCHAR ucProfileId;
  4043. UCHAR ucReserved;
  4044. USHORT usSize;
  4045. USHORT usEfuseSpareStartAddr;
  4046. USHORT usFuseIndex[8]; //from LSB to MSB, Max 8bit,end of 0xffff if less than 8 efuse id,
  4047. ATOM_LEAKID_VOLTAGE asLeakVol[2]; //Leakid and relatd voltage
  4048. }ATOM_ASIC_PROFILE_VOLTAGE;
  4049. //ucProfileId
  4050. #define ATOM_ASIC_PROFILE_ID_EFUSE_VOLTAGE 1
  4051. #define ATOM_ASIC_PROFILE_ID_EFUSE_PERFORMANCE_VOLTAGE 1
  4052. #define ATOM_ASIC_PROFILE_ID_EFUSE_THERMAL_VOLTAGE 2
  4053. typedef struct _ATOM_ASIC_PROFILING_INFO
  4054. {
  4055. ATOM_COMMON_TABLE_HEADER asHeader;
  4056. ATOM_ASIC_PROFILE_VOLTAGE asVoltage;
  4057. }ATOM_ASIC_PROFILING_INFO;
  4058. typedef struct _ATOM_ASIC_PROFILING_INFO_V2_1
  4059. {
  4060. ATOM_COMMON_TABLE_HEADER asHeader;
  4061. UCHAR ucLeakageBinNum; // indicate the entry number of LeakageId/Voltage Lut table
  4062. USHORT usLeakageBinArrayOffset; // offset of USHORT Leakage Bin list array ( from lower LeakageId to higher)
  4063. UCHAR ucElbVDDC_Num;
  4064. USHORT usElbVDDC_IdArrayOffset; // offset of USHORT virtual VDDC voltage id ( 0xff01~0xff08 )
  4065. USHORT usElbVDDC_LevelArrayOffset; // offset of 2 dimension voltage level USHORT array
  4066. UCHAR ucElbVDDCI_Num;
  4067. USHORT usElbVDDCI_IdArrayOffset; // offset of USHORT virtual VDDCI voltage id ( 0xff01~0xff08 )
  4068. USHORT usElbVDDCI_LevelArrayOffset; // offset of 2 dimension voltage level USHORT array
  4069. }ATOM_ASIC_PROFILING_INFO_V2_1;
  4070. typedef struct _ATOM_POWER_SOURCE_OBJECT
  4071. {
  4072. UCHAR ucPwrSrcId; // Power source
  4073. UCHAR ucPwrSensorType; // GPIO, I2C or none
  4074. UCHAR ucPwrSensId; // if GPIO detect, it is GPIO id, if I2C detect, it is I2C id
  4075. UCHAR ucPwrSensSlaveAddr; // Slave address if I2C detect
  4076. UCHAR ucPwrSensRegIndex; // I2C register Index if I2C detect
  4077. UCHAR ucPwrSensRegBitMask; // detect which bit is used if I2C detect
  4078. UCHAR ucPwrSensActiveState; // high active or low active
  4079. UCHAR ucReserve[3]; // reserve
  4080. USHORT usSensPwr; // in unit of watt
  4081. }ATOM_POWER_SOURCE_OBJECT;
  4082. typedef struct _ATOM_POWER_SOURCE_INFO
  4083. {
  4084. ATOM_COMMON_TABLE_HEADER asHeader;
  4085. UCHAR asPwrbehave[16];
  4086. ATOM_POWER_SOURCE_OBJECT asPwrObj[1];
  4087. }ATOM_POWER_SOURCE_INFO;
  4088. //Define ucPwrSrcId
  4089. #define POWERSOURCE_PCIE_ID1 0x00
  4090. #define POWERSOURCE_6PIN_CONNECTOR_ID1 0x01
  4091. #define POWERSOURCE_8PIN_CONNECTOR_ID1 0x02
  4092. #define POWERSOURCE_6PIN_CONNECTOR_ID2 0x04
  4093. #define POWERSOURCE_8PIN_CONNECTOR_ID2 0x08
  4094. //define ucPwrSensorId
  4095. #define POWER_SENSOR_ALWAYS 0x00
  4096. #define POWER_SENSOR_GPIO 0x01
  4097. #define POWER_SENSOR_I2C 0x02
  4098. typedef struct _ATOM_CLK_VOLT_CAPABILITY
  4099. {
  4100. ULONG ulVoltageIndex; // The Voltage Index indicated by FUSE, same voltage index shared with SCLK DPM fuse table
  4101. ULONG ulMaximumSupportedCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  4102. }ATOM_CLK_VOLT_CAPABILITY;
  4103. typedef struct _ATOM_AVAILABLE_SCLK_LIST
  4104. {
  4105. ULONG ulSupportedSCLK; // Maximum clock supported with specified voltage index, unit in 10kHz
  4106. USHORT usVoltageIndex; // The Voltage Index indicated by FUSE for specified SCLK
  4107. USHORT usVoltageID; // The Voltage ID indicated by FUSE for specified SCLK
  4108. }ATOM_AVAILABLE_SCLK_LIST;
  4109. // ATOM_INTEGRATED_SYSTEM_INFO_V6 ulSystemConfig cap definition
  4110. #define ATOM_IGP_INFO_V6_SYSTEM_CONFIG__PCIE_POWER_GATING_ENABLE 1 // refer to ulSystemConfig bit[0]
  4111. // this IntegrateSystemInfoTable is used for Liano/Ontario APU
  4112. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V6
  4113. {
  4114. ATOM_COMMON_TABLE_HEADER sHeader;
  4115. ULONG ulBootUpEngineClock;
  4116. ULONG ulDentistVCOFreq;
  4117. ULONG ulBootUpUMAClock;
  4118. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  4119. ULONG ulBootUpReqDisplayVector;
  4120. ULONG ulOtherDisplayMisc;
  4121. ULONG ulGPUCapInfo;
  4122. ULONG ulSB_MMIO_Base_Addr;
  4123. USHORT usRequestedPWMFreqInHz;
  4124. UCHAR ucHtcTmpLmt;
  4125. UCHAR ucHtcHystLmt;
  4126. ULONG ulMinEngineClock;
  4127. ULONG ulSystemConfig;
  4128. ULONG ulCPUCapInfo;
  4129. USHORT usNBP0Voltage;
  4130. USHORT usNBP1Voltage;
  4131. USHORT usBootUpNBVoltage;
  4132. USHORT usExtDispConnInfoOffset;
  4133. USHORT usPanelRefreshRateRange;
  4134. UCHAR ucMemoryType;
  4135. UCHAR ucUMAChannelNumber;
  4136. ULONG ulCSR_M3_ARB_CNTL_DEFAULT[10];
  4137. ULONG ulCSR_M3_ARB_CNTL_UVD[10];
  4138. ULONG ulCSR_M3_ARB_CNTL_FS3D[10];
  4139. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  4140. ULONG ulGMCRestoreResetTime;
  4141. ULONG ulMinimumNClk;
  4142. ULONG ulIdleNClk;
  4143. ULONG ulDDR_DLL_PowerUpTime;
  4144. ULONG ulDDR_PLL_PowerUpTime;
  4145. USHORT usPCIEClkSSPercentage;
  4146. USHORT usPCIEClkSSType;
  4147. USHORT usLvdsSSPercentage;
  4148. USHORT usLvdsSSpreadRateIn10Hz;
  4149. USHORT usHDMISSPercentage;
  4150. USHORT usHDMISSpreadRateIn10Hz;
  4151. USHORT usDVISSPercentage;
  4152. USHORT usDVISSpreadRateIn10Hz;
  4153. ULONG SclkDpmBoostMargin;
  4154. ULONG SclkDpmThrottleMargin;
  4155. USHORT SclkDpmTdpLimitPG;
  4156. USHORT SclkDpmTdpLimitBoost;
  4157. ULONG ulBoostEngineCLock;
  4158. UCHAR ulBoostVid_2bit;
  4159. UCHAR EnableBoost;
  4160. USHORT GnbTdpLimit;
  4161. USHORT usMaxLVDSPclkFreqInSingleLink;
  4162. UCHAR ucLvdsMisc;
  4163. UCHAR ucLVDSReserved;
  4164. ULONG ulReserved3[15];
  4165. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  4166. }ATOM_INTEGRATED_SYSTEM_INFO_V6;
  4167. // ulGPUCapInfo
  4168. #define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__TMDSHDMI_COHERENT_SINGLEPLL_MODE 0x01
  4169. #define INTEGRATED_SYSTEM_INFO_V6_GPUCAPINFO__DISABLE_AUX_HW_MODE_DETECTION 0x08
  4170. //ucLVDSMisc:
  4171. #define SYS_INFO_LVDSMISC__888_FPDI_MODE 0x01
  4172. #define SYS_INFO_LVDSMISC__DL_CH_SWAP 0x02
  4173. #define SYS_INFO_LVDSMISC__888_BPC 0x04
  4174. #define SYS_INFO_LVDSMISC__OVERRIDE_EN 0x08
  4175. #define SYS_INFO_LVDSMISC__BLON_ACTIVE_LOW 0x10
  4176. // new since Trinity
  4177. #define SYS_INFO_LVDSMISC__TRAVIS_LVDS_VOL_OVERRIDE_EN 0x20
  4178. // not used any more
  4179. #define SYS_INFO_LVDSMISC__VSYNC_ACTIVE_LOW 0x04
  4180. #define SYS_INFO_LVDSMISC__HSYNC_ACTIVE_LOW 0x08
  4181. /**********************************************************************************************************************
  4182. ATOM_INTEGRATED_SYSTEM_INFO_V6 Description
  4183. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  4184. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  4185. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  4186. sDISPCLK_Voltage: Report Display clock voltage requirement.
  4187. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Liano/Ontaio projects:
  4188. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  4189. ATOM_DEVICE_CRT2_SUPPORT 0x0010
  4190. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  4191. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  4192. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  4193. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  4194. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  4195. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  4196. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  4197. ulOtherDisplayMisc: Other display related flags, not defined yet.
  4198. ulGPUCapInfo: bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode.
  4199. =1: TMDS/HDMI Coherent Mode use signel PLL mode.
  4200. bit[3]=0: Enable HW AUX mode detection logic
  4201. =1: Disable HW AUX mode dettion logic
  4202. ulSB_MMIO_Base_Addr: Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage.
  4203. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  4204. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  4205. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  4206. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  4207. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  4208. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  4209. and enabling VariBri under the driver environment from PP table is optional.
  4210. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  4211. that BL control from GPU is expected.
  4212. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  4213. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  4214. it's per platform
  4215. and enabling VariBri under the driver environment from PP table is optional.
  4216. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt.
  4217. Threshold on value to enter HTC_active state.
  4218. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  4219. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  4220. ulMinEngineClock: Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings.
  4221. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  4222. =1: PCIE Power Gating Enabled
  4223. Bit[1]=0: DDR-DLL shut-down feature disabled.
  4224. 1: DDR-DLL shut-down feature enabled.
  4225. Bit[2]=0: DDR-PLL Power down feature disabled.
  4226. 1: DDR-PLL Power down feature enabled.
  4227. ulCPUCapInfo: TBD
  4228. usNBP0Voltage: VID for voltage on NB P0 State
  4229. usNBP1Voltage: VID for voltage on NB P1 State
  4230. usBootUpNBVoltage: Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement.
  4231. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  4232. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  4233. to indicate a range.
  4234. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  4235. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  4236. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  4237. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  4238. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved.
  4239. ucUMAChannelNumber: System memory channel numbers.
  4240. ulCSR_M3_ARB_CNTL_DEFAULT[10]: Arrays with values for CSR M3 arbiter for default
  4241. ulCSR_M3_ARB_CNTL_UVD[10]: Arrays with values for CSR M3 arbiter for UVD playback.
  4242. ulCSR_M3_ARB_CNTL_FS3D[10]: Arrays with values for CSR M3 arbiter for Full Screen 3D applications.
  4243. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  4244. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  4245. ulMinimumNClk: Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz.
  4246. ulIdleNClk: NCLK speed while memory runs in self-refresh state. Unit in 10kHz.
  4247. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  4248. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  4249. usPCIEClkSSPercentage: PCIE Clock Spred Spectrum Percentage in unit 0.01%; 100 mean 1%.
  4250. usPCIEClkSSType: PCIE Clock Spred Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  4251. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  4252. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4253. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4254. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4255. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4256. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4257. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  4258. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  4259. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  4260. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  4261. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  4262. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  4263. **********************************************************************************************************************/
  4264. // this Table is used for Liano/Ontario APU
  4265. typedef struct _ATOM_FUSION_SYSTEM_INFO_V1
  4266. {
  4267. ATOM_INTEGRATED_SYSTEM_INFO_V6 sIntegratedSysInfo;
  4268. ULONG ulPowerplayTable[128];
  4269. }ATOM_FUSION_SYSTEM_INFO_V1;
  4270. typedef struct _ATOM_TDP_CONFIG_BITS
  4271. {
  4272. #if ATOM_BIG_ENDIAN
  4273. ULONG uReserved:2;
  4274. ULONG uTDP_Value:14; // Original TDP value in tens of milli watts
  4275. ULONG uCTDP_Value:14; // Override value in tens of milli watts
  4276. ULONG uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value))
  4277. #else
  4278. ULONG uCTDP_Enable:2; // = (uCTDP_Value > uTDP_Value? 2: (uCTDP_Value < uTDP_Value))
  4279. ULONG uCTDP_Value:14; // Override value in tens of milli watts
  4280. ULONG uTDP_Value:14; // Original TDP value in tens of milli watts
  4281. ULONG uReserved:2;
  4282. #endif
  4283. }ATOM_TDP_CONFIG_BITS;
  4284. typedef union _ATOM_TDP_CONFIG
  4285. {
  4286. ATOM_TDP_CONFIG_BITS TDP_config;
  4287. ULONG TDP_config_all;
  4288. }ATOM_TDP_CONFIG;
  4289. /**********************************************************************************************************************
  4290. ATOM_FUSION_SYSTEM_INFO_V1 Description
  4291. sIntegratedSysInfo: refer to ATOM_INTEGRATED_SYSTEM_INFO_V6 definition.
  4292. ulPowerplayTable[128]: This 512 bytes memory is used to save ATOM_PPLIB_POWERPLAYTABLE3, starting form ulPowerplayTable[0]
  4293. **********************************************************************************************************************/
  4294. // this IntegrateSystemInfoTable is used for Trinity APU
  4295. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7
  4296. {
  4297. ATOM_COMMON_TABLE_HEADER sHeader;
  4298. ULONG ulBootUpEngineClock;
  4299. ULONG ulDentistVCOFreq;
  4300. ULONG ulBootUpUMAClock;
  4301. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  4302. ULONG ulBootUpReqDisplayVector;
  4303. ULONG ulOtherDisplayMisc;
  4304. ULONG ulGPUCapInfo;
  4305. ULONG ulSB_MMIO_Base_Addr;
  4306. USHORT usRequestedPWMFreqInHz;
  4307. UCHAR ucHtcTmpLmt;
  4308. UCHAR ucHtcHystLmt;
  4309. ULONG ulMinEngineClock;
  4310. ULONG ulSystemConfig;
  4311. ULONG ulCPUCapInfo;
  4312. USHORT usNBP0Voltage;
  4313. USHORT usNBP1Voltage;
  4314. USHORT usBootUpNBVoltage;
  4315. USHORT usExtDispConnInfoOffset;
  4316. USHORT usPanelRefreshRateRange;
  4317. UCHAR ucMemoryType;
  4318. UCHAR ucUMAChannelNumber;
  4319. UCHAR strVBIOSMsg[40];
  4320. ATOM_TDP_CONFIG asTdpConfig;
  4321. ULONG ulReserved[19];
  4322. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  4323. ULONG ulGMCRestoreResetTime;
  4324. ULONG ulMinimumNClk;
  4325. ULONG ulIdleNClk;
  4326. ULONG ulDDR_DLL_PowerUpTime;
  4327. ULONG ulDDR_PLL_PowerUpTime;
  4328. USHORT usPCIEClkSSPercentage;
  4329. USHORT usPCIEClkSSType;
  4330. USHORT usLvdsSSPercentage;
  4331. USHORT usLvdsSSpreadRateIn10Hz;
  4332. USHORT usHDMISSPercentage;
  4333. USHORT usHDMISSpreadRateIn10Hz;
  4334. USHORT usDVISSPercentage;
  4335. USHORT usDVISSpreadRateIn10Hz;
  4336. ULONG SclkDpmBoostMargin;
  4337. ULONG SclkDpmThrottleMargin;
  4338. USHORT SclkDpmTdpLimitPG;
  4339. USHORT SclkDpmTdpLimitBoost;
  4340. ULONG ulBoostEngineCLock;
  4341. UCHAR ulBoostVid_2bit;
  4342. UCHAR EnableBoost;
  4343. USHORT GnbTdpLimit;
  4344. USHORT usMaxLVDSPclkFreqInSingleLink;
  4345. UCHAR ucLvdsMisc;
  4346. UCHAR ucTravisLVDSVolAdjust;
  4347. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  4348. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  4349. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  4350. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  4351. UCHAR ucLVDSOffToOnDelay_in4Ms;
  4352. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  4353. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  4354. UCHAR ucMinAllowedBL_Level;
  4355. ULONG ulLCDBitDepthControlVal;
  4356. ULONG ulNbpStateMemclkFreq[4];
  4357. USHORT usNBP2Voltage;
  4358. USHORT usNBP3Voltage;
  4359. ULONG ulNbpStateNClkFreq[4];
  4360. UCHAR ucNBDPMEnable;
  4361. UCHAR ucReserved[3];
  4362. UCHAR ucDPMState0VclkFid;
  4363. UCHAR ucDPMState0DclkFid;
  4364. UCHAR ucDPMState1VclkFid;
  4365. UCHAR ucDPMState1DclkFid;
  4366. UCHAR ucDPMState2VclkFid;
  4367. UCHAR ucDPMState2DclkFid;
  4368. UCHAR ucDPMState3VclkFid;
  4369. UCHAR ucDPMState3DclkFid;
  4370. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  4371. }ATOM_INTEGRATED_SYSTEM_INFO_V1_7;
  4372. // ulOtherDisplayMisc
  4373. #define INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT 0x01
  4374. #define INTEGRATED_SYSTEM_INFO__GET_BOOTUP_DISPLAY_CALLBACK_FUNC_SUPPORT 0x02
  4375. #define INTEGRATED_SYSTEM_INFO__GET_EXPANSION_CALLBACK_FUNC_SUPPORT 0x04
  4376. #define INTEGRATED_SYSTEM_INFO__FAST_BOOT_SUPPORT 0x08
  4377. // ulGPUCapInfo
  4378. #define SYS_INFO_GPUCAPS__TMDSHDMI_COHERENT_SINGLEPLL_MODE 0x01
  4379. #define SYS_INFO_GPUCAPS__DP_SINGLEPLL_MODE 0x02
  4380. #define SYS_INFO_GPUCAPS__DISABLE_AUX_MODE_DETECT 0x08
  4381. #define SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS 0x10
  4382. /**********************************************************************************************************************
  4383. ATOM_INTEGRATED_SYSTEM_INFO_V1_7 Description
  4384. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  4385. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  4386. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  4387. sDISPCLK_Voltage: Report Display clock voltage requirement.
  4388. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Trinity projects:
  4389. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  4390. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  4391. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  4392. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  4393. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  4394. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  4395. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  4396. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  4397. ulOtherDisplayMisc: bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS.
  4398. =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS.
  4399. bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS
  4400. =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS
  4401. bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS
  4402. =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS
  4403. bit[3]=0: VBIOS fast boot is disable
  4404. =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open)
  4405. ulGPUCapInfo: bit[0]=0: TMDS/HDMI Coherent Mode use cascade PLL mode.
  4406. =1: TMDS/HDMI Coherent Mode use signel PLL mode.
  4407. bit[1]=0: DP mode use cascade PLL mode ( New for Trinity )
  4408. =1: DP mode use single PLL mode
  4409. bit[3]=0: Enable AUX HW mode detection logic
  4410. =1: Disable AUX HW mode detection logic
  4411. ulSB_MMIO_Base_Addr: Physical Base address to SB MMIO space. Driver needs to initialize it for SMU usage.
  4412. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  4413. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  4414. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  4415. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  4416. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  4417. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  4418. and enabling VariBri under the driver environment from PP table is optional.
  4419. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  4420. that BL control from GPU is expected.
  4421. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  4422. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  4423. it's per platform
  4424. and enabling VariBri under the driver environment from PP table is optional.
  4425. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt.
  4426. Threshold on value to enter HTC_active state.
  4427. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  4428. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  4429. ulMinEngineClock: Minimum SCLK allowed in 10kHz unit. This is calculated based on WRCK Fuse settings.
  4430. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  4431. =1: PCIE Power Gating Enabled
  4432. Bit[1]=0: DDR-DLL shut-down feature disabled.
  4433. 1: DDR-DLL shut-down feature enabled.
  4434. Bit[2]=0: DDR-PLL Power down feature disabled.
  4435. 1: DDR-PLL Power down feature enabled.
  4436. ulCPUCapInfo: TBD
  4437. usNBP0Voltage: VID for voltage on NB P0 State
  4438. usNBP1Voltage: VID for voltage on NB P1 State
  4439. usNBP2Voltage: VID for voltage on NB P2 State
  4440. usNBP3Voltage: VID for voltage on NB P3 State
  4441. usBootUpNBVoltage: Voltage Index of GNB voltage configured by SBIOS, which is suffcient to support VBIOS DISPCLK requirement.
  4442. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  4443. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  4444. to indicate a range.
  4445. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  4446. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  4447. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  4448. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  4449. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3.[7:4] is reserved.
  4450. ucUMAChannelNumber: System memory channel numbers.
  4451. ulCSR_M3_ARB_CNTL_DEFAULT[10]: Arrays with values for CSR M3 arbiter for default
  4452. ulCSR_M3_ARB_CNTL_UVD[10]: Arrays with values for CSR M3 arbiter for UVD playback.
  4453. ulCSR_M3_ARB_CNTL_FS3D[10]: Arrays with values for CSR M3 arbiter for Full Screen 3D applications.
  4454. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  4455. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  4456. ulMinimumNClk: Minimum NCLK speed among all NB-Pstates to calcualte data reconnection latency. Unit in 10kHz.
  4457. ulIdleNClk: NCLK speed while memory runs in self-refresh state. Unit in 10kHz.
  4458. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  4459. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  4460. usPCIEClkSSPercentage: PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%.
  4461. usPCIEClkSSType: PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  4462. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  4463. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4464. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4465. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4466. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4467. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4468. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  4469. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  4470. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  4471. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  4472. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  4473. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  4474. [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4
  4475. ucTravisLVDSVolAdjust When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust
  4476. value to program Travis register LVDS_CTRL_4
  4477. ucLVDSPwrOnSeqDIGONtoDE_in4Ms: LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ).
  4478. =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4479. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4480. ucLVDSPwrOnDEtoVARY_BL_in4Ms: LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ).
  4481. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4482. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4483. ucLVDSPwrOffVARY_BLtoDE_in4Ms: LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off.
  4484. =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4485. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4486. ucLVDSPwrOffDEtoDIGON_in4Ms: LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off.
  4487. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4488. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4489. ucLVDSOffToOnDelay_in4Ms: LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active.
  4490. =0 means to use VBIOS default delay which is 125 ( 500ms ).
  4491. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4492. ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms:
  4493. LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active.
  4494. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4495. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4496. ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms:
  4497. LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off.
  4498. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4499. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4500. ucMinAllowedBL_Level: Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0.
  4501. ulNbpStateMemclkFreq[4]: system memory clock frequncey in unit of 10Khz in different NB pstate.
  4502. **********************************************************************************************************************/
  4503. // this IntegrateSystemInfoTable is used for Kaveri & Kabini APU
  4504. typedef struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8
  4505. {
  4506. ATOM_COMMON_TABLE_HEADER sHeader;
  4507. ULONG ulBootUpEngineClock;
  4508. ULONG ulDentistVCOFreq;
  4509. ULONG ulBootUpUMAClock;
  4510. ATOM_CLK_VOLT_CAPABILITY sDISPCLK_Voltage[4];
  4511. ULONG ulBootUpReqDisplayVector;
  4512. ULONG ulVBIOSMisc;
  4513. ULONG ulGPUCapInfo;
  4514. ULONG ulDISP_CLK2Freq;
  4515. USHORT usRequestedPWMFreqInHz;
  4516. UCHAR ucHtcTmpLmt;
  4517. UCHAR ucHtcHystLmt;
  4518. ULONG ulReserved2;
  4519. ULONG ulSystemConfig;
  4520. ULONG ulCPUCapInfo;
  4521. ULONG ulReserved3;
  4522. USHORT usGPUReservedSysMemSize;
  4523. USHORT usExtDispConnInfoOffset;
  4524. USHORT usPanelRefreshRateRange;
  4525. UCHAR ucMemoryType;
  4526. UCHAR ucUMAChannelNumber;
  4527. UCHAR strVBIOSMsg[40];
  4528. ATOM_TDP_CONFIG asTdpConfig;
  4529. ULONG ulReserved[19];
  4530. ATOM_AVAILABLE_SCLK_LIST sAvail_SCLK[5];
  4531. ULONG ulGMCRestoreResetTime;
  4532. ULONG ulReserved4;
  4533. ULONG ulIdleNClk;
  4534. ULONG ulDDR_DLL_PowerUpTime;
  4535. ULONG ulDDR_PLL_PowerUpTime;
  4536. USHORT usPCIEClkSSPercentage;
  4537. USHORT usPCIEClkSSType;
  4538. USHORT usLvdsSSPercentage;
  4539. USHORT usLvdsSSpreadRateIn10Hz;
  4540. USHORT usHDMISSPercentage;
  4541. USHORT usHDMISSpreadRateIn10Hz;
  4542. USHORT usDVISSPercentage;
  4543. USHORT usDVISSpreadRateIn10Hz;
  4544. ULONG ulGPUReservedSysMemBaseAddrLo;
  4545. ULONG ulGPUReservedSysMemBaseAddrHi;
  4546. ULONG ulReserved5[3];
  4547. USHORT usMaxLVDSPclkFreqInSingleLink;
  4548. UCHAR ucLvdsMisc;
  4549. UCHAR ucTravisLVDSVolAdjust;
  4550. UCHAR ucLVDSPwrOnSeqDIGONtoDE_in4Ms;
  4551. UCHAR ucLVDSPwrOnSeqDEtoVARY_BL_in4Ms;
  4552. UCHAR ucLVDSPwrOffSeqVARY_BLtoDE_in4Ms;
  4553. UCHAR ucLVDSPwrOffSeqDEtoDIGON_in4Ms;
  4554. UCHAR ucLVDSOffToOnDelay_in4Ms;
  4555. UCHAR ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms;
  4556. UCHAR ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms;
  4557. UCHAR ucMinAllowedBL_Level;
  4558. ULONG ulLCDBitDepthControlVal;
  4559. ULONG ulNbpStateMemclkFreq[4];
  4560. ULONG ulReserved6;
  4561. ULONG ulNbpStateNClkFreq[4];
  4562. USHORT usNBPStateVoltage[4];
  4563. USHORT usBootUpNBVoltage;
  4564. USHORT usReserved2;
  4565. ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO sExtDispConnInfo;
  4566. }ATOM_INTEGRATED_SYSTEM_INFO_V1_8;
  4567. /**********************************************************************************************************************
  4568. ATOM_INTEGRATED_SYSTEM_INFO_V1_8 Description
  4569. ulBootUpEngineClock: VBIOS bootup Engine clock frequency, in 10kHz unit. if it is equal 0, then VBIOS use pre-defined bootup engine clock
  4570. ulDentistVCOFreq: Dentist VCO clock in 10kHz unit.
  4571. ulBootUpUMAClock: System memory boot up clock frequency in 10Khz unit.
  4572. sDISPCLK_Voltage: Report Display clock frequency requirement on GNB voltage(up to 4 voltage levels).
  4573. ulBootUpReqDisplayVector: VBIOS boot up display IDs, following are supported devices in Trinity projects:
  4574. ATOM_DEVICE_CRT1_SUPPORT 0x0001
  4575. ATOM_DEVICE_DFP1_SUPPORT 0x0008
  4576. ATOM_DEVICE_DFP6_SUPPORT 0x0040
  4577. ATOM_DEVICE_DFP2_SUPPORT 0x0080
  4578. ATOM_DEVICE_DFP3_SUPPORT 0x0200
  4579. ATOM_DEVICE_DFP4_SUPPORT 0x0400
  4580. ATOM_DEVICE_DFP5_SUPPORT 0x0800
  4581. ATOM_DEVICE_LCD1_SUPPORT 0x0002
  4582. ulVBIOSMisc: Miscellenous flags for VBIOS requirement and interface
  4583. bit[0]=0: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is not supported by SBIOS.
  4584. =1: INT15 callback function Get LCD EDID ( ax=4e08, bl=1b ) is supported by SBIOS.
  4585. bit[1]=0: INT15 callback function Get boot display( ax=4e08, bl=01h) is not supported by SBIOS
  4586. =1: INT15 callback function Get boot display( ax=4e08, bl=01h) is supported by SBIOS
  4587. bit[2]=0: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is not supported by SBIOS
  4588. =1: INT15 callback function Get panel Expansion ( ax=4e08, bl=02h) is supported by SBIOS
  4589. bit[3]=0: VBIOS fast boot is disable
  4590. =1: VBIOS fast boot is enable. ( VBIOS skip display device detection in every set mode if LCD panel is connect and LID is open)
  4591. ulGPUCapInfo: bit[0~2]= Reserved
  4592. bit[3]=0: Enable AUX HW mode detection logic
  4593. =1: Disable AUX HW mode detection logic
  4594. bit[4]=0: Disable DFS bypass feature
  4595. =1: Enable DFS bypass feature
  4596. usRequestedPWMFreqInHz: When it's set to 0x0 by SBIOS: the LCD BackLight is not controlled by GPU(SW).
  4597. Any attempt to change BL using VBIOS function or enable VariBri from PP table is not effective since ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==0;
  4598. When it's set to a non-zero frequency, the BackLight is controlled by GPU (SW) in one of two ways below:
  4599. 1. SW uses the GPU BL PWM output to control the BL, in chis case, this non-zero frequency determines what freq GPU should use;
  4600. VBIOS will set up proper PWM frequency and ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1,as the result,
  4601. Changing BL using VBIOS function is functional in both driver and non-driver present environment;
  4602. and enabling VariBri under the driver environment from PP table is optional.
  4603. 2. SW uses other means to control BL (like DPCD),this non-zero frequency serves as a flag only indicating
  4604. that BL control from GPU is expected.
  4605. VBIOS will NOT set up PWM frequency but make ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU==1
  4606. Changing BL using VBIOS function could be functional in both driver and non-driver present environment,but
  4607. it's per platform
  4608. and enabling VariBri under the driver environment from PP table is optional.
  4609. ucHtcTmpLmt: Refer to D18F3x64 bit[22:16], HtcTmpLmt. Threshold on value to enter HTC_active state.
  4610. ucHtcHystLmt: Refer to D18F3x64 bit[27:24], HtcHystLmt.
  4611. To calculate threshold off value to exit HTC_active state, which is Threshold on vlaue minus ucHtcHystLmt.
  4612. ulSystemConfig: Bit[0]=0: PCIE Power Gating Disabled
  4613. =1: PCIE Power Gating Enabled
  4614. Bit[1]=0: DDR-DLL shut-down feature disabled.
  4615. 1: DDR-DLL shut-down feature enabled.
  4616. Bit[2]=0: DDR-PLL Power down feature disabled.
  4617. 1: DDR-PLL Power down feature enabled.
  4618. Bit[3]=0: GNB DPM is disabled
  4619. =1: GNB DPM is enabled
  4620. ulCPUCapInfo: TBD
  4621. usExtDispConnInfoOffset: Offset to sExtDispConnInfo inside the structure
  4622. usPanelRefreshRateRange: Bit vector for LCD supported refresh rate range. If DRR is requestd by the platform, at least two bits need to be set
  4623. to indicate a range.
  4624. SUPPORTED_LCD_REFRESHRATE_30Hz 0x0004
  4625. SUPPORTED_LCD_REFRESHRATE_40Hz 0x0008
  4626. SUPPORTED_LCD_REFRESHRATE_50Hz 0x0010
  4627. SUPPORTED_LCD_REFRESHRATE_60Hz 0x0020
  4628. ucMemoryType: [3:0]=1:DDR1;=2:DDR2;=3:DDR3;=5:GDDR5; [7:4] is reserved.
  4629. ucUMAChannelNumber: System memory channel numbers.
  4630. strVBIOSMsg[40]: VBIOS boot up customized message string
  4631. sAvail_SCLK[5]: Arrays to provide availabe list of SLCK and corresponding voltage, order from low to high
  4632. ulGMCRestoreResetTime: GMC power restore and GMC reset time to calculate data reconnection latency. Unit in ns.
  4633. ulIdleNClk: NCLK speed while memory runs in self-refresh state, used to calculate self-refresh latency. Unit in 10kHz.
  4634. ulDDR_DLL_PowerUpTime: DDR PHY DLL power up time. Unit in ns.
  4635. ulDDR_PLL_PowerUpTime: DDR PHY PLL power up time. Unit in ns.
  4636. usPCIEClkSSPercentage: PCIE Clock Spread Spectrum Percentage in unit 0.01%; 100 mean 1%.
  4637. usPCIEClkSSType: PCIE Clock Spread Spectrum Type. 0 for Down spread(default); 1 for Center spread.
  4638. usLvdsSSPercentage: LVDS panel ( not include eDP ) Spread Spectrum Percentage in unit of 0.01%, =0, use VBIOS default setting.
  4639. usLvdsSSpreadRateIn10Hz: LVDS panel ( not include eDP ) Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4640. usHDMISSPercentage: HDMI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4641. usHDMISSpreadRateIn10Hz: HDMI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4642. usDVISSPercentage: DVI Spread Spectrum Percentage in unit 0.01%; 100 mean 1%, =0, use VBIOS default setting.
  4643. usDVISSpreadRateIn10Hz: DVI Spread Spectrum frequency in unit of 10Hz, =0, use VBIOS default setting.
  4644. usGPUReservedSysMemSize: Reserved system memory size for ACP engine in APU GNB, units in MB. 0/2/4MB based on CMOS options, current default could be 0MB. KV only, not on KB.
  4645. ulGPUReservedSysMemBaseAddrLo: Low 32 bits base address to the reserved system memory.
  4646. ulGPUReservedSysMemBaseAddrHi: High 32 bits base address to the reserved system memory.
  4647. usMaxLVDSPclkFreqInSingleLink: Max pixel clock LVDS panel single link, if=0 means VBIOS use default threhold, right now it is 85Mhz
  4648. ucLVDSMisc: [bit0] LVDS 888bit panel mode =0: LVDS 888 panel in LDI mode, =1: LVDS 888 panel in FPDI mode
  4649. [bit1] LVDS panel lower and upper link mapping =0: lower link and upper link not swap, =1: lower link and upper link are swapped
  4650. [bit2] LVDS 888bit per color mode =0: 666 bit per color =1:888 bit per color
  4651. [bit3] LVDS parameter override enable =0: ucLvdsMisc parameter are not used =1: ucLvdsMisc parameter should be used
  4652. [bit4] Polarity of signal sent to digital BLON output pin. =0: not inverted(active high) =1: inverted ( active low )
  4653. [bit5] Travid LVDS output voltage override enable, when =1, use ucTravisLVDSVolAdjust value to overwrite Traivs register LVDS_CTRL_4
  4654. ucTravisLVDSVolAdjust When ucLVDSMisc[5]=1,it means platform SBIOS want to overwrite TravisLVDSVoltage. Then VBIOS will use ucTravisLVDSVolAdjust
  4655. value to program Travis register LVDS_CTRL_4
  4656. ucLVDSPwrOnSeqDIGONtoDE_in4Ms:
  4657. LVDS power up sequence time in unit of 4ms, time delay from DIGON signal active to data enable signal active( DE ).
  4658. =0 mean use VBIOS default which is 8 ( 32ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4659. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4660. ucLVDSPwrOnDEtoVARY_BL_in4Ms:
  4661. LVDS power up sequence time in unit of 4ms., time delay from DE( data enable ) active to Vary Brightness enable signal active( VARY_BL ).
  4662. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power up sequence is as following: DIGON->DE->VARY_BL->BLON.
  4663. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4664. ucLVDSPwrOffVARY_BLtoDE_in4Ms:
  4665. LVDS power down sequence time in unit of 4ms, time delay from data enable ( DE ) signal off to LCDVCC (DIGON) off.
  4666. =0 mean use VBIOS default delay which is 8 ( 32ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4667. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4668. ucLVDSPwrOffDEtoDIGON_in4Ms:
  4669. LVDS power down sequence time in unit of 4ms, time delay from vary brightness enable signal( VARY_BL) off to data enable ( DE ) signal off.
  4670. =0 mean use VBIOS default which is 90 ( 360ms ). The LVDS power down sequence is as following: BLON->VARY_BL->DE->DIGON
  4671. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4672. ucLVDSOffToOnDelay_in4Ms:
  4673. LVDS power down sequence time in unit of 4ms. Time delay from DIGON signal off to DIGON signal active.
  4674. =0 means to use VBIOS default delay which is 125 ( 500ms ).
  4675. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4676. ucLVDSPwrOnSeqVARY_BLtoBLON_in4Ms:
  4677. LVDS power up sequence time in unit of 4ms. Time delay from VARY_BL signal on to DLON signal active.
  4678. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4679. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4680. ucLVDSPwrOffSeqBLONtoVARY_BL_in4Ms:
  4681. LVDS power down sequence time in unit of 4ms. Time delay from BLON signal off to VARY_BL signal off.
  4682. =0 means to use VBIOS default delay which is 0 ( 0ms ).
  4683. This parameter is used by VBIOS only. VBIOS will patch LVDS_InfoTable.
  4684. ucMinAllowedBL_Level: Lowest LCD backlight PWM level. This is customer platform specific parameters. By default it is 0.
  4685. ulLCDBitDepthControlVal: GPU display control encoder bit dither control setting, used to program register mmFMT_BIT_DEPTH_CONTROL
  4686. ulNbpStateMemclkFreq[4]: system memory clock frequncey in unit of 10Khz in different NB P-State(P0, P1, P2 & P3).
  4687. ulNbpStateNClkFreq[4]: NB P-State NClk frequency in different NB P-State
  4688. usNBPStateVoltage[4]: NB P-State (P0/P1 & P2/P3) voltage; NBP3 refers to lowes voltage
  4689. usBootUpNBVoltage: NB P-State voltage during boot up before driver loaded
  4690. sExtDispConnInfo: Display connector information table provided to VBIOS
  4691. **********************************************************************************************************************/
  4692. // this Table is used for Kaveri/Kabini APU
  4693. typedef struct _ATOM_FUSION_SYSTEM_INFO_V2
  4694. {
  4695. ATOM_INTEGRATED_SYSTEM_INFO_V1_8 sIntegratedSysInfo; // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition
  4696. ULONG ulPowerplayTable[128]; // Update comments here to link new powerplay table definition structure
  4697. }ATOM_FUSION_SYSTEM_INFO_V2;
  4698. /**************************************************************************/
  4699. // This portion is only used when ext thermal chip or engine/memory clock SS chip is populated on a design
  4700. //Memory SS Info Table
  4701. //Define Memory Clock SS chip ID
  4702. #define ICS91719 1
  4703. #define ICS91720 2
  4704. //Define one structure to inform SW a "block of data" writing to external SS chip via I2C protocol
  4705. typedef struct _ATOM_I2C_DATA_RECORD
  4706. {
  4707. UCHAR ucNunberOfBytes; //Indicates how many bytes SW needs to write to the external ASIC for one block, besides to "Start" and "Stop"
  4708. UCHAR ucI2CData[1]; //I2C data in bytes, should be less than 16 bytes usually
  4709. }ATOM_I2C_DATA_RECORD;
  4710. //Define one structure to inform SW how many blocks of data writing to external SS chip via I2C protocol, in addition to other information
  4711. typedef struct _ATOM_I2C_DEVICE_SETUP_INFO
  4712. {
  4713. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //I2C line and HW/SW assisted cap.
  4714. UCHAR ucSSChipID; //SS chip being used
  4715. UCHAR ucSSChipSlaveAddr; //Slave Address to set up this SS chip
  4716. UCHAR ucNumOfI2CDataRecords; //number of data block
  4717. ATOM_I2C_DATA_RECORD asI2CData[1];
  4718. }ATOM_I2C_DEVICE_SETUP_INFO;
  4719. //==========================================================================================
  4720. typedef struct _ATOM_ASIC_MVDD_INFO
  4721. {
  4722. ATOM_COMMON_TABLE_HEADER sHeader;
  4723. ATOM_I2C_DEVICE_SETUP_INFO asI2CSetup[1];
  4724. }ATOM_ASIC_MVDD_INFO;
  4725. //==========================================================================================
  4726. #define ATOM_MCLK_SS_INFO ATOM_ASIC_MVDD_INFO
  4727. //==========================================================================================
  4728. /**************************************************************************/
  4729. typedef struct _ATOM_ASIC_SS_ASSIGNMENT
  4730. {
  4731. ULONG ulTargetClockRange; //Clock Out frequence (VCO ), in unit of 10Khz
  4732. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  4733. USHORT usSpreadRateInKhz; //in unit of kHz, modulation freq
  4734. UCHAR ucClockIndication; //Indicate which clock source needs SS
  4735. UCHAR ucSpreadSpectrumMode; //Bit1=0 Down Spread,=1 Center Spread.
  4736. UCHAR ucReserved[2];
  4737. }ATOM_ASIC_SS_ASSIGNMENT;
  4738. //Define ucClockIndication, SW uses the IDs below to search if the SS is required/enabled on a clock branch/signal type.
  4739. //SS is not required or enabled if a match is not found.
  4740. #define ASIC_INTERNAL_MEMORY_SS 1
  4741. #define ASIC_INTERNAL_ENGINE_SS 2
  4742. #define ASIC_INTERNAL_UVD_SS 3
  4743. #define ASIC_INTERNAL_SS_ON_TMDS 4
  4744. #define ASIC_INTERNAL_SS_ON_HDMI 5
  4745. #define ASIC_INTERNAL_SS_ON_LVDS 6
  4746. #define ASIC_INTERNAL_SS_ON_DP 7
  4747. #define ASIC_INTERNAL_SS_ON_DCPLL 8
  4748. #define ASIC_EXTERNAL_SS_ON_DP_CLOCK 9
  4749. #define ASIC_INTERNAL_VCE_SS 10
  4750. #define ASIC_INTERNAL_GPUPLL_SS 11
  4751. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V2
  4752. {
  4753. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  4754. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  4755. USHORT usSpreadSpectrumPercentage; //in unit of 0.01% or 0.001%, decided by ucSpreadSpectrumMode bit4
  4756. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  4757. UCHAR ucClockIndication; //Indicate which clock source needs SS
  4758. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  4759. UCHAR ucReserved[2];
  4760. }ATOM_ASIC_SS_ASSIGNMENT_V2;
  4761. //ucSpreadSpectrumMode
  4762. //#define ATOM_SS_DOWN_SPREAD_MODE_MASK 0x00000000
  4763. //#define ATOM_SS_DOWN_SPREAD_MODE 0x00000000
  4764. //#define ATOM_SS_CENTRE_SPREAD_MODE_MASK 0x00000001
  4765. //#define ATOM_SS_CENTRE_SPREAD_MODE 0x00000001
  4766. //#define ATOM_INTERNAL_SS_MASK 0x00000000
  4767. //#define ATOM_EXTERNAL_SS_MASK 0x00000002
  4768. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO
  4769. {
  4770. ATOM_COMMON_TABLE_HEADER sHeader;
  4771. ATOM_ASIC_SS_ASSIGNMENT asSpreadSpectrum[4];
  4772. }ATOM_ASIC_INTERNAL_SS_INFO;
  4773. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V2
  4774. {
  4775. ATOM_COMMON_TABLE_HEADER sHeader;
  4776. ATOM_ASIC_SS_ASSIGNMENT_V2 asSpreadSpectrum[1]; //this is point only.
  4777. }ATOM_ASIC_INTERNAL_SS_INFO_V2;
  4778. typedef struct _ATOM_ASIC_SS_ASSIGNMENT_V3
  4779. {
  4780. ULONG ulTargetClockRange; //For mem/engine/uvd, Clock Out frequence (VCO ), in unit of 10Khz
  4781. //For TMDS/HDMI/LVDS, it is pixel clock , for DP, it is link clock ( 27000 or 16200 )
  4782. USHORT usSpreadSpectrumPercentage; //in unit of 0.01%
  4783. USHORT usSpreadRateIn10Hz; //in unit of 10Hz, modulation freq
  4784. UCHAR ucClockIndication; //Indicate which clock source needs SS
  4785. UCHAR ucSpreadSpectrumMode; //Bit0=0 Down Spread,=1 Center Spread, bit1=0: internal SS bit1=1: external SS
  4786. UCHAR ucReserved[2];
  4787. }ATOM_ASIC_SS_ASSIGNMENT_V3;
  4788. //ATOM_ASIC_SS_ASSIGNMENT_V3.ucSpreadSpectrumMode
  4789. #define SS_MODE_V3_CENTRE_SPREAD_MASK 0x01
  4790. #define SS_MODE_V3_EXTERNAL_SS_MASK 0x02
  4791. #define SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK 0x10
  4792. typedef struct _ATOM_ASIC_INTERNAL_SS_INFO_V3
  4793. {
  4794. ATOM_COMMON_TABLE_HEADER sHeader;
  4795. ATOM_ASIC_SS_ASSIGNMENT_V3 asSpreadSpectrum[1]; //this is pointer only.
  4796. }ATOM_ASIC_INTERNAL_SS_INFO_V3;
  4797. //==============================Scratch Pad Definition Portion===============================
  4798. #define ATOM_DEVICE_CONNECT_INFO_DEF 0
  4799. #define ATOM_ROM_LOCATION_DEF 1
  4800. #define ATOM_TV_STANDARD_DEF 2
  4801. #define ATOM_ACTIVE_INFO_DEF 3
  4802. #define ATOM_LCD_INFO_DEF 4
  4803. #define ATOM_DOS_REQ_INFO_DEF 5
  4804. #define ATOM_ACC_CHANGE_INFO_DEF 6
  4805. #define ATOM_DOS_MODE_INFO_DEF 7
  4806. #define ATOM_I2C_CHANNEL_STATUS_DEF 8
  4807. #define ATOM_I2C_CHANNEL_STATUS1_DEF 9
  4808. #define ATOM_INTERNAL_TIMER_DEF 10
  4809. // BIOS_0_SCRATCH Definition
  4810. #define ATOM_S0_CRT1_MONO 0x00000001L
  4811. #define ATOM_S0_CRT1_COLOR 0x00000002L
  4812. #define ATOM_S0_CRT1_MASK (ATOM_S0_CRT1_MONO+ATOM_S0_CRT1_COLOR)
  4813. #define ATOM_S0_TV1_COMPOSITE_A 0x00000004L
  4814. #define ATOM_S0_TV1_SVIDEO_A 0x00000008L
  4815. #define ATOM_S0_TV1_MASK_A (ATOM_S0_TV1_COMPOSITE_A+ATOM_S0_TV1_SVIDEO_A)
  4816. #define ATOM_S0_CV_A 0x00000010L
  4817. #define ATOM_S0_CV_DIN_A 0x00000020L
  4818. #define ATOM_S0_CV_MASK_A (ATOM_S0_CV_A+ATOM_S0_CV_DIN_A)
  4819. #define ATOM_S0_CRT2_MONO 0x00000100L
  4820. #define ATOM_S0_CRT2_COLOR 0x00000200L
  4821. #define ATOM_S0_CRT2_MASK (ATOM_S0_CRT2_MONO+ATOM_S0_CRT2_COLOR)
  4822. #define ATOM_S0_TV1_COMPOSITE 0x00000400L
  4823. #define ATOM_S0_TV1_SVIDEO 0x00000800L
  4824. #define ATOM_S0_TV1_SCART 0x00004000L
  4825. #define ATOM_S0_TV1_MASK (ATOM_S0_TV1_COMPOSITE+ATOM_S0_TV1_SVIDEO+ATOM_S0_TV1_SCART)
  4826. #define ATOM_S0_CV 0x00001000L
  4827. #define ATOM_S0_CV_DIN 0x00002000L
  4828. #define ATOM_S0_CV_MASK (ATOM_S0_CV+ATOM_S0_CV_DIN)
  4829. #define ATOM_S0_DFP1 0x00010000L
  4830. #define ATOM_S0_DFP2 0x00020000L
  4831. #define ATOM_S0_LCD1 0x00040000L
  4832. #define ATOM_S0_LCD2 0x00080000L
  4833. #define ATOM_S0_DFP6 0x00100000L
  4834. #define ATOM_S0_DFP3 0x00200000L
  4835. #define ATOM_S0_DFP4 0x00400000L
  4836. #define ATOM_S0_DFP5 0x00800000L
  4837. #define ATOM_S0_DFP_MASK ATOM_S0_DFP1 | ATOM_S0_DFP2 | ATOM_S0_DFP3 | ATOM_S0_DFP4 | ATOM_S0_DFP5 | ATOM_S0_DFP6
  4838. #define ATOM_S0_FAD_REGISTER_BUG 0x02000000L // If set, indicates we are running a PCIE asic with
  4839. // the FAD/HDP reg access bug. Bit is read by DAL, this is obsolete from RV5xx
  4840. #define ATOM_S0_THERMAL_STATE_MASK 0x1C000000L
  4841. #define ATOM_S0_THERMAL_STATE_SHIFT 26
  4842. #define ATOM_S0_SYSTEM_POWER_STATE_MASK 0xE0000000L
  4843. #define ATOM_S0_SYSTEM_POWER_STATE_SHIFT 29
  4844. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_AC 1
  4845. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_DC 2
  4846. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LITEAC 3
  4847. #define ATOM_S0_SYSTEM_POWER_STATE_VALUE_LIT2AC 4
  4848. //Byte aligned definition for BIOS usage
  4849. #define ATOM_S0_CRT1_MONOb0 0x01
  4850. #define ATOM_S0_CRT1_COLORb0 0x02
  4851. #define ATOM_S0_CRT1_MASKb0 (ATOM_S0_CRT1_MONOb0+ATOM_S0_CRT1_COLORb0)
  4852. #define ATOM_S0_TV1_COMPOSITEb0 0x04
  4853. #define ATOM_S0_TV1_SVIDEOb0 0x08
  4854. #define ATOM_S0_TV1_MASKb0 (ATOM_S0_TV1_COMPOSITEb0+ATOM_S0_TV1_SVIDEOb0)
  4855. #define ATOM_S0_CVb0 0x10
  4856. #define ATOM_S0_CV_DINb0 0x20
  4857. #define ATOM_S0_CV_MASKb0 (ATOM_S0_CVb0+ATOM_S0_CV_DINb0)
  4858. #define ATOM_S0_CRT2_MONOb1 0x01
  4859. #define ATOM_S0_CRT2_COLORb1 0x02
  4860. #define ATOM_S0_CRT2_MASKb1 (ATOM_S0_CRT2_MONOb1+ATOM_S0_CRT2_COLORb1)
  4861. #define ATOM_S0_TV1_COMPOSITEb1 0x04
  4862. #define ATOM_S0_TV1_SVIDEOb1 0x08
  4863. #define ATOM_S0_TV1_SCARTb1 0x40
  4864. #define ATOM_S0_TV1_MASKb1 (ATOM_S0_TV1_COMPOSITEb1+ATOM_S0_TV1_SVIDEOb1+ATOM_S0_TV1_SCARTb1)
  4865. #define ATOM_S0_CVb1 0x10
  4866. #define ATOM_S0_CV_DINb1 0x20
  4867. #define ATOM_S0_CV_MASKb1 (ATOM_S0_CVb1+ATOM_S0_CV_DINb1)
  4868. #define ATOM_S0_DFP1b2 0x01
  4869. #define ATOM_S0_DFP2b2 0x02
  4870. #define ATOM_S0_LCD1b2 0x04
  4871. #define ATOM_S0_LCD2b2 0x08
  4872. #define ATOM_S0_DFP6b2 0x10
  4873. #define ATOM_S0_DFP3b2 0x20
  4874. #define ATOM_S0_DFP4b2 0x40
  4875. #define ATOM_S0_DFP5b2 0x80
  4876. #define ATOM_S0_THERMAL_STATE_MASKb3 0x1C
  4877. #define ATOM_S0_THERMAL_STATE_SHIFTb3 2
  4878. #define ATOM_S0_SYSTEM_POWER_STATE_MASKb3 0xE0
  4879. #define ATOM_S0_LCD1_SHIFT 18
  4880. // BIOS_1_SCRATCH Definition
  4881. #define ATOM_S1_ROM_LOCATION_MASK 0x0000FFFFL
  4882. #define ATOM_S1_PCI_BUS_DEV_MASK 0xFFFF0000L
  4883. // BIOS_2_SCRATCH Definition
  4884. #define ATOM_S2_TV1_STANDARD_MASK 0x0000000FL
  4885. #define ATOM_S2_CURRENT_BL_LEVEL_MASK 0x0000FF00L
  4886. #define ATOM_S2_CURRENT_BL_LEVEL_SHIFT 8
  4887. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK 0x0C000000L
  4888. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASK_SHIFT 26
  4889. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_CHANGE 0x10000000L
  4890. #define ATOM_S2_DEVICE_DPMS_STATE 0x00010000L
  4891. #define ATOM_S2_VRI_BRIGHT_ENABLE 0x20000000L
  4892. #define ATOM_S2_DISPLAY_ROTATION_0_DEGREE 0x0
  4893. #define ATOM_S2_DISPLAY_ROTATION_90_DEGREE 0x1
  4894. #define ATOM_S2_DISPLAY_ROTATION_180_DEGREE 0x2
  4895. #define ATOM_S2_DISPLAY_ROTATION_270_DEGREE 0x3
  4896. #define ATOM_S2_DISPLAY_ROTATION_DEGREE_SHIFT 30
  4897. #define ATOM_S2_DISPLAY_ROTATION_ANGLE_MASK 0xC0000000L
  4898. //Byte aligned definition for BIOS usage
  4899. #define ATOM_S2_TV1_STANDARD_MASKb0 0x0F
  4900. #define ATOM_S2_CURRENT_BL_LEVEL_MASKb1 0xFF
  4901. #define ATOM_S2_DEVICE_DPMS_STATEb2 0x01
  4902. #define ATOM_S2_DEVICE_DPMS_MASKw1 0x3FF
  4903. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_MASKb3 0x0C
  4904. #define ATOM_S2_FORCEDLOWPWRMODE_STATE_CHANGEb3 0x10
  4905. #define ATOM_S2_TMDS_COHERENT_MODEb3 0x10 // used by VBIOS code only, use coherent mode for TMDS/HDMI mode
  4906. #define ATOM_S2_VRI_BRIGHT_ENABLEb3 0x20
  4907. #define ATOM_S2_ROTATION_STATE_MASKb3 0xC0
  4908. // BIOS_3_SCRATCH Definition
  4909. #define ATOM_S3_CRT1_ACTIVE 0x00000001L
  4910. #define ATOM_S3_LCD1_ACTIVE 0x00000002L
  4911. #define ATOM_S3_TV1_ACTIVE 0x00000004L
  4912. #define ATOM_S3_DFP1_ACTIVE 0x00000008L
  4913. #define ATOM_S3_CRT2_ACTIVE 0x00000010L
  4914. #define ATOM_S3_LCD2_ACTIVE 0x00000020L
  4915. #define ATOM_S3_DFP6_ACTIVE 0x00000040L
  4916. #define ATOM_S3_DFP2_ACTIVE 0x00000080L
  4917. #define ATOM_S3_CV_ACTIVE 0x00000100L
  4918. #define ATOM_S3_DFP3_ACTIVE 0x00000200L
  4919. #define ATOM_S3_DFP4_ACTIVE 0x00000400L
  4920. #define ATOM_S3_DFP5_ACTIVE 0x00000800L
  4921. #define ATOM_S3_DEVICE_ACTIVE_MASK 0x00000FFFL
  4922. #define ATOM_S3_LCD_FULLEXPANSION_ACTIVE 0x00001000L
  4923. #define ATOM_S3_LCD_EXPANSION_ASPEC_RATIO_ACTIVE 0x00002000L
  4924. #define ATOM_S3_CRT1_CRTC_ACTIVE 0x00010000L
  4925. #define ATOM_S3_LCD1_CRTC_ACTIVE 0x00020000L
  4926. #define ATOM_S3_TV1_CRTC_ACTIVE 0x00040000L
  4927. #define ATOM_S3_DFP1_CRTC_ACTIVE 0x00080000L
  4928. #define ATOM_S3_CRT2_CRTC_ACTIVE 0x00100000L
  4929. #define ATOM_S3_LCD2_CRTC_ACTIVE 0x00200000L
  4930. #define ATOM_S3_DFP6_CRTC_ACTIVE 0x00400000L
  4931. #define ATOM_S3_DFP2_CRTC_ACTIVE 0x00800000L
  4932. #define ATOM_S3_CV_CRTC_ACTIVE 0x01000000L
  4933. #define ATOM_S3_DFP3_CRTC_ACTIVE 0x02000000L
  4934. #define ATOM_S3_DFP4_CRTC_ACTIVE 0x04000000L
  4935. #define ATOM_S3_DFP5_CRTC_ACTIVE 0x08000000L
  4936. #define ATOM_S3_DEVICE_CRTC_ACTIVE_MASK 0x0FFF0000L
  4937. #define ATOM_S3_ASIC_GUI_ENGINE_HUNG 0x20000000L
  4938. //Below two definitions are not supported in pplib, but in the old powerplay in DAL
  4939. #define ATOM_S3_ALLOW_FAST_PWR_SWITCH 0x40000000L
  4940. #define ATOM_S3_RQST_GPU_USE_MIN_PWR 0x80000000L
  4941. //Byte aligned definition for BIOS usage
  4942. #define ATOM_S3_CRT1_ACTIVEb0 0x01
  4943. #define ATOM_S3_LCD1_ACTIVEb0 0x02
  4944. #define ATOM_S3_TV1_ACTIVEb0 0x04
  4945. #define ATOM_S3_DFP1_ACTIVEb0 0x08
  4946. #define ATOM_S3_CRT2_ACTIVEb0 0x10
  4947. #define ATOM_S3_LCD2_ACTIVEb0 0x20
  4948. #define ATOM_S3_DFP6_ACTIVEb0 0x40
  4949. #define ATOM_S3_DFP2_ACTIVEb0 0x80
  4950. #define ATOM_S3_CV_ACTIVEb1 0x01
  4951. #define ATOM_S3_DFP3_ACTIVEb1 0x02
  4952. #define ATOM_S3_DFP4_ACTIVEb1 0x04
  4953. #define ATOM_S3_DFP5_ACTIVEb1 0x08
  4954. #define ATOM_S3_ACTIVE_CRTC1w0 0xFFF
  4955. #define ATOM_S3_CRT1_CRTC_ACTIVEb2 0x01
  4956. #define ATOM_S3_LCD1_CRTC_ACTIVEb2 0x02
  4957. #define ATOM_S3_TV1_CRTC_ACTIVEb2 0x04
  4958. #define ATOM_S3_DFP1_CRTC_ACTIVEb2 0x08
  4959. #define ATOM_S3_CRT2_CRTC_ACTIVEb2 0x10
  4960. #define ATOM_S3_LCD2_CRTC_ACTIVEb2 0x20
  4961. #define ATOM_S3_DFP6_CRTC_ACTIVEb2 0x40
  4962. #define ATOM_S3_DFP2_CRTC_ACTIVEb2 0x80
  4963. #define ATOM_S3_CV_CRTC_ACTIVEb3 0x01
  4964. #define ATOM_S3_DFP3_CRTC_ACTIVEb3 0x02
  4965. #define ATOM_S3_DFP4_CRTC_ACTIVEb3 0x04
  4966. #define ATOM_S3_DFP5_CRTC_ACTIVEb3 0x08
  4967. #define ATOM_S3_ACTIVE_CRTC2w1 0xFFF
  4968. // BIOS_4_SCRATCH Definition
  4969. #define ATOM_S4_LCD1_PANEL_ID_MASK 0x000000FFL
  4970. #define ATOM_S4_LCD1_REFRESH_MASK 0x0000FF00L
  4971. #define ATOM_S4_LCD1_REFRESH_SHIFT 8
  4972. //Byte aligned definition for BIOS usage
  4973. #define ATOM_S4_LCD1_PANEL_ID_MASKb0 0x0FF
  4974. #define ATOM_S4_LCD1_REFRESH_MASKb1 ATOM_S4_LCD1_PANEL_ID_MASKb0
  4975. #define ATOM_S4_VRAM_INFO_MASKb2 ATOM_S4_LCD1_PANEL_ID_MASKb0
  4976. // BIOS_5_SCRATCH Definition, BIOS_5_SCRATCH is used by Firmware only !!!!
  4977. #define ATOM_S5_DOS_REQ_CRT1b0 0x01
  4978. #define ATOM_S5_DOS_REQ_LCD1b0 0x02
  4979. #define ATOM_S5_DOS_REQ_TV1b0 0x04
  4980. #define ATOM_S5_DOS_REQ_DFP1b0 0x08
  4981. #define ATOM_S5_DOS_REQ_CRT2b0 0x10
  4982. #define ATOM_S5_DOS_REQ_LCD2b0 0x20
  4983. #define ATOM_S5_DOS_REQ_DFP6b0 0x40
  4984. #define ATOM_S5_DOS_REQ_DFP2b0 0x80
  4985. #define ATOM_S5_DOS_REQ_CVb1 0x01
  4986. #define ATOM_S5_DOS_REQ_DFP3b1 0x02
  4987. #define ATOM_S5_DOS_REQ_DFP4b1 0x04
  4988. #define ATOM_S5_DOS_REQ_DFP5b1 0x08
  4989. #define ATOM_S5_DOS_REQ_DEVICEw0 0x0FFF
  4990. #define ATOM_S5_DOS_REQ_CRT1 0x0001
  4991. #define ATOM_S5_DOS_REQ_LCD1 0x0002
  4992. #define ATOM_S5_DOS_REQ_TV1 0x0004
  4993. #define ATOM_S5_DOS_REQ_DFP1 0x0008
  4994. #define ATOM_S5_DOS_REQ_CRT2 0x0010
  4995. #define ATOM_S5_DOS_REQ_LCD2 0x0020
  4996. #define ATOM_S5_DOS_REQ_DFP6 0x0040
  4997. #define ATOM_S5_DOS_REQ_DFP2 0x0080
  4998. #define ATOM_S5_DOS_REQ_CV 0x0100
  4999. #define ATOM_S5_DOS_REQ_DFP3 0x0200
  5000. #define ATOM_S5_DOS_REQ_DFP4 0x0400
  5001. #define ATOM_S5_DOS_REQ_DFP5 0x0800
  5002. #define ATOM_S5_DOS_FORCE_CRT1b2 ATOM_S5_DOS_REQ_CRT1b0
  5003. #define ATOM_S5_DOS_FORCE_TV1b2 ATOM_S5_DOS_REQ_TV1b0
  5004. #define ATOM_S5_DOS_FORCE_CRT2b2 ATOM_S5_DOS_REQ_CRT2b0
  5005. #define ATOM_S5_DOS_FORCE_CVb3 ATOM_S5_DOS_REQ_CVb1
  5006. #define ATOM_S5_DOS_FORCE_DEVICEw1 (ATOM_S5_DOS_FORCE_CRT1b2+ATOM_S5_DOS_FORCE_TV1b2+ATOM_S5_DOS_FORCE_CRT2b2+\
  5007. (ATOM_S5_DOS_FORCE_CVb3<<8))
  5008. // BIOS_6_SCRATCH Definition
  5009. #define ATOM_S6_DEVICE_CHANGE 0x00000001L
  5010. #define ATOM_S6_SCALER_CHANGE 0x00000002L
  5011. #define ATOM_S6_LID_CHANGE 0x00000004L
  5012. #define ATOM_S6_DOCKING_CHANGE 0x00000008L
  5013. #define ATOM_S6_ACC_MODE 0x00000010L
  5014. #define ATOM_S6_EXT_DESKTOP_MODE 0x00000020L
  5015. #define ATOM_S6_LID_STATE 0x00000040L
  5016. #define ATOM_S6_DOCK_STATE 0x00000080L
  5017. #define ATOM_S6_CRITICAL_STATE 0x00000100L
  5018. #define ATOM_S6_HW_I2C_BUSY_STATE 0x00000200L
  5019. #define ATOM_S6_THERMAL_STATE_CHANGE 0x00000400L
  5020. #define ATOM_S6_INTERRUPT_SET_BY_BIOS 0x00000800L
  5021. #define ATOM_S6_REQ_LCD_EXPANSION_FULL 0x00001000L //Normal expansion Request bit for LCD
  5022. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIO 0x00002000L //Aspect ratio expansion Request bit for LCD
  5023. #define ATOM_S6_DISPLAY_STATE_CHANGE 0x00004000L //This bit is recycled when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_H_expansion
  5024. #define ATOM_S6_I2C_STATE_CHANGE 0x00008000L //This bit is recycled,when ATOM_BIOS_INFO_BIOS_SCRATCH6_SCL2_REDEFINE is set,previously it's SCL2_V_expansion
  5025. #define ATOM_S6_ACC_REQ_CRT1 0x00010000L
  5026. #define ATOM_S6_ACC_REQ_LCD1 0x00020000L
  5027. #define ATOM_S6_ACC_REQ_TV1 0x00040000L
  5028. #define ATOM_S6_ACC_REQ_DFP1 0x00080000L
  5029. #define ATOM_S6_ACC_REQ_CRT2 0x00100000L
  5030. #define ATOM_S6_ACC_REQ_LCD2 0x00200000L
  5031. #define ATOM_S6_ACC_REQ_DFP6 0x00400000L
  5032. #define ATOM_S6_ACC_REQ_DFP2 0x00800000L
  5033. #define ATOM_S6_ACC_REQ_CV 0x01000000L
  5034. #define ATOM_S6_ACC_REQ_DFP3 0x02000000L
  5035. #define ATOM_S6_ACC_REQ_DFP4 0x04000000L
  5036. #define ATOM_S6_ACC_REQ_DFP5 0x08000000L
  5037. #define ATOM_S6_ACC_REQ_MASK 0x0FFF0000L
  5038. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE 0x10000000L
  5039. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH 0x20000000L
  5040. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE 0x40000000L
  5041. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_MASK 0x80000000L
  5042. //Byte aligned definition for BIOS usage
  5043. #define ATOM_S6_DEVICE_CHANGEb0 0x01
  5044. #define ATOM_S6_SCALER_CHANGEb0 0x02
  5045. #define ATOM_S6_LID_CHANGEb0 0x04
  5046. #define ATOM_S6_DOCKING_CHANGEb0 0x08
  5047. #define ATOM_S6_ACC_MODEb0 0x10
  5048. #define ATOM_S6_EXT_DESKTOP_MODEb0 0x20
  5049. #define ATOM_S6_LID_STATEb0 0x40
  5050. #define ATOM_S6_DOCK_STATEb0 0x80
  5051. #define ATOM_S6_CRITICAL_STATEb1 0x01
  5052. #define ATOM_S6_HW_I2C_BUSY_STATEb1 0x02
  5053. #define ATOM_S6_THERMAL_STATE_CHANGEb1 0x04
  5054. #define ATOM_S6_INTERRUPT_SET_BY_BIOSb1 0x08
  5055. #define ATOM_S6_REQ_LCD_EXPANSION_FULLb1 0x10
  5056. #define ATOM_S6_REQ_LCD_EXPANSION_ASPEC_RATIOb1 0x20
  5057. #define ATOM_S6_ACC_REQ_CRT1b2 0x01
  5058. #define ATOM_S6_ACC_REQ_LCD1b2 0x02
  5059. #define ATOM_S6_ACC_REQ_TV1b2 0x04
  5060. #define ATOM_S6_ACC_REQ_DFP1b2 0x08
  5061. #define ATOM_S6_ACC_REQ_CRT2b2 0x10
  5062. #define ATOM_S6_ACC_REQ_LCD2b2 0x20
  5063. #define ATOM_S6_ACC_REQ_DFP6b2 0x40
  5064. #define ATOM_S6_ACC_REQ_DFP2b2 0x80
  5065. #define ATOM_S6_ACC_REQ_CVb3 0x01
  5066. #define ATOM_S6_ACC_REQ_DFP3b3 0x02
  5067. #define ATOM_S6_ACC_REQ_DFP4b3 0x04
  5068. #define ATOM_S6_ACC_REQ_DFP5b3 0x08
  5069. #define ATOM_S6_ACC_REQ_DEVICEw1 ATOM_S5_DOS_REQ_DEVICEw0
  5070. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGEb3 0x10
  5071. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCHb3 0x20
  5072. #define ATOM_S6_VRI_BRIGHTNESS_CHANGEb3 0x40
  5073. #define ATOM_S6_CONFIG_DISPLAY_CHANGEb3 0x80
  5074. #define ATOM_S6_DEVICE_CHANGE_SHIFT 0
  5075. #define ATOM_S6_SCALER_CHANGE_SHIFT 1
  5076. #define ATOM_S6_LID_CHANGE_SHIFT 2
  5077. #define ATOM_S6_DOCKING_CHANGE_SHIFT 3
  5078. #define ATOM_S6_ACC_MODE_SHIFT 4
  5079. #define ATOM_S6_EXT_DESKTOP_MODE_SHIFT 5
  5080. #define ATOM_S6_LID_STATE_SHIFT 6
  5081. #define ATOM_S6_DOCK_STATE_SHIFT 7
  5082. #define ATOM_S6_CRITICAL_STATE_SHIFT 8
  5083. #define ATOM_S6_HW_I2C_BUSY_STATE_SHIFT 9
  5084. #define ATOM_S6_THERMAL_STATE_CHANGE_SHIFT 10
  5085. #define ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT 11
  5086. #define ATOM_S6_REQ_SCALER_SHIFT 12
  5087. #define ATOM_S6_REQ_SCALER_ARATIO_SHIFT 13
  5088. #define ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT 14
  5089. #define ATOM_S6_I2C_STATE_CHANGE_SHIFT 15
  5090. #define ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT 28
  5091. #define ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH_SHIFT 29
  5092. #define ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT 30
  5093. #define ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT 31
  5094. // BIOS_7_SCRATCH Definition, BIOS_7_SCRATCH is used by Firmware only !!!!
  5095. #define ATOM_S7_DOS_MODE_TYPEb0 0x03
  5096. #define ATOM_S7_DOS_MODE_VGAb0 0x00
  5097. #define ATOM_S7_DOS_MODE_VESAb0 0x01
  5098. #define ATOM_S7_DOS_MODE_EXTb0 0x02
  5099. #define ATOM_S7_DOS_MODE_PIXEL_DEPTHb0 0x0C
  5100. #define ATOM_S7_DOS_MODE_PIXEL_FORMATb0 0xF0
  5101. #define ATOM_S7_DOS_8BIT_DAC_ENb1 0x01
  5102. #define ATOM_S7_DOS_MODE_NUMBERw1 0x0FFFF
  5103. #define ATOM_S7_DOS_8BIT_DAC_EN_SHIFT 8
  5104. // BIOS_8_SCRATCH Definition
  5105. #define ATOM_S8_I2C_CHANNEL_BUSY_MASK 0x00000FFFF
  5106. #define ATOM_S8_I2C_HW_ENGINE_BUSY_MASK 0x0FFFF0000
  5107. #define ATOM_S8_I2C_CHANNEL_BUSY_SHIFT 0
  5108. #define ATOM_S8_I2C_ENGINE_BUSY_SHIFT 16
  5109. // BIOS_9_SCRATCH Definition
  5110. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_MASK
  5111. #define ATOM_S9_I2C_CHANNEL_COMPLETED_MASK 0x0000FFFF
  5112. #endif
  5113. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_MASK
  5114. #define ATOM_S9_I2C_CHANNEL_ABORTED_MASK 0xFFFF0000
  5115. #endif
  5116. #ifndef ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT
  5117. #define ATOM_S9_I2C_CHANNEL_COMPLETED_SHIFT 0
  5118. #endif
  5119. #ifndef ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT
  5120. #define ATOM_S9_I2C_CHANNEL_ABORTED_SHIFT 16
  5121. #endif
  5122. #define ATOM_FLAG_SET 0x20
  5123. #define ATOM_FLAG_CLEAR 0
  5124. #define CLEAR_ATOM_S6_ACC_MODE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_ACC_MODE_SHIFT | ATOM_FLAG_CLEAR)
  5125. #define SET_ATOM_S6_DEVICE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DEVICE_CHANGE_SHIFT | ATOM_FLAG_SET)
  5126. #define SET_ATOM_S6_VRI_BRIGHTNESS_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_VRI_BRIGHTNESS_CHANGE_SHIFT | ATOM_FLAG_SET)
  5127. #define SET_ATOM_S6_SCALER_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SCALER_CHANGE_SHIFT | ATOM_FLAG_SET)
  5128. #define SET_ATOM_S6_LID_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_CHANGE_SHIFT | ATOM_FLAG_SET)
  5129. #define SET_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_SET)
  5130. #define CLEAR_ATOM_S6_LID_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_LID_STATE_SHIFT | ATOM_FLAG_CLEAR)
  5131. #define SET_ATOM_S6_DOCK_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCKING_CHANGE_SHIFT | ATOM_FLAG_SET)
  5132. #define SET_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_SET)
  5133. #define CLEAR_ATOM_S6_DOCK_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DOCK_STATE_SHIFT | ATOM_FLAG_CLEAR)
  5134. #define SET_ATOM_S6_THERMAL_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_THERMAL_STATE_CHANGE_SHIFT | ATOM_FLAG_SET)
  5135. #define SET_ATOM_S6_SYSTEM_POWER_MODE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_SYSTEM_POWER_MODE_CHANGE_SHIFT | ATOM_FLAG_SET)
  5136. #define SET_ATOM_S6_INTERRUPT_SET_BY_BIOS ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_INTERRUPT_SET_BY_BIOS_SHIFT | ATOM_FLAG_SET)
  5137. #define SET_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_SET)
  5138. #define CLEAR_ATOM_S6_CRITICAL_STATE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CRITICAL_STATE_SHIFT | ATOM_FLAG_CLEAR)
  5139. #define SET_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_SET)
  5140. #define CLEAR_ATOM_S6_REQ_SCALER ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_SHIFT | ATOM_FLAG_CLEAR )
  5141. #define SET_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_SET )
  5142. #define CLEAR_ATOM_S6_REQ_SCALER_ARATIO ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_REQ_SCALER_ARATIO_SHIFT | ATOM_FLAG_CLEAR )
  5143. #define SET_ATOM_S6_I2C_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_I2C_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  5144. #define SET_ATOM_S6_DISPLAY_STATE_CHANGE ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_DISPLAY_STATE_CHANGE_SHIFT | ATOM_FLAG_SET )
  5145. #define SET_ATOM_S6_DEVICE_RECONFIG ((ATOM_ACC_CHANGE_INFO_DEF << 8 )|ATOM_S6_CONFIG_DISPLAY_CHANGE_SHIFT | ATOM_FLAG_SET)
  5146. #define CLEAR_ATOM_S0_LCD1 ((ATOM_DEVICE_CONNECT_INFO_DEF << 8 )| ATOM_S0_LCD1_SHIFT | ATOM_FLAG_CLEAR )
  5147. #define SET_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_SET )
  5148. #define CLEAR_ATOM_S7_DOS_8BIT_DAC_EN ((ATOM_DOS_MODE_INFO_DEF << 8 )|ATOM_S7_DOS_8BIT_DAC_EN_SHIFT | ATOM_FLAG_CLEAR )
  5149. /****************************************************************************/
  5150. //Portion II: Definitinos only used in Driver
  5151. /****************************************************************************/
  5152. // Macros used by driver
  5153. #ifdef __cplusplus
  5154. #define GetIndexIntoMasterTable(MasterOrData, FieldName) ((reinterpret_cast<char*>(&(static_cast<ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*>(0))->FieldName)-static_cast<char*>(0))/sizeof(USHORT))
  5155. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableFormatRevision )&0x3F)
  5156. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) (((static_cast<ATOM_COMMON_TABLE_HEADER*>(TABLE_HEADER_OFFSET))->ucTableContentRevision)&0x3F)
  5157. #else // not __cplusplus
  5158. #define GetIndexIntoMasterTable(MasterOrData, FieldName) (((char*)(&((ATOM_MASTER_LIST_OF_##MasterOrData##_TABLES*)0)->FieldName)-(char*)0)/sizeof(USHORT))
  5159. #define GET_COMMAND_TABLE_COMMANDSET_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableFormatRevision)&0x3F)
  5160. #define GET_COMMAND_TABLE_PARAMETER_REVISION(TABLE_HEADER_OFFSET) ((((ATOM_COMMON_TABLE_HEADER*)TABLE_HEADER_OFFSET)->ucTableContentRevision)&0x3F)
  5161. #endif // __cplusplus
  5162. #define GET_DATA_TABLE_MAJOR_REVISION GET_COMMAND_TABLE_COMMANDSET_REVISION
  5163. #define GET_DATA_TABLE_MINOR_REVISION GET_COMMAND_TABLE_PARAMETER_REVISION
  5164. /****************************************************************************/
  5165. //Portion III: Definitinos only used in VBIOS
  5166. /****************************************************************************/
  5167. #define ATOM_DAC_SRC 0x80
  5168. #define ATOM_SRC_DAC1 0
  5169. #define ATOM_SRC_DAC2 0x80
  5170. typedef struct _MEMORY_PLLINIT_PARAMETERS
  5171. {
  5172. ULONG ulTargetMemoryClock; //In 10Khz unit
  5173. UCHAR ucAction; //not define yet
  5174. UCHAR ucFbDiv_Hi; //Fbdiv Hi byte
  5175. UCHAR ucFbDiv; //FB value
  5176. UCHAR ucPostDiv; //Post div
  5177. }MEMORY_PLLINIT_PARAMETERS;
  5178. #define MEMORY_PLLINIT_PS_ALLOCATION MEMORY_PLLINIT_PARAMETERS
  5179. #define GPIO_PIN_WRITE 0x01
  5180. #define GPIO_PIN_READ 0x00
  5181. typedef struct _GPIO_PIN_CONTROL_PARAMETERS
  5182. {
  5183. UCHAR ucGPIO_ID; //return value, read from GPIO pins
  5184. UCHAR ucGPIOBitShift; //define which bit in uGPIOBitVal need to be update
  5185. UCHAR ucGPIOBitVal; //Set/Reset corresponding bit defined in ucGPIOBitMask
  5186. UCHAR ucAction; //=GPIO_PIN_WRITE: Read; =GPIO_PIN_READ: Write
  5187. }GPIO_PIN_CONTROL_PARAMETERS;
  5188. typedef struct _ENABLE_SCALER_PARAMETERS
  5189. {
  5190. UCHAR ucScaler; // ATOM_SCALER1, ATOM_SCALER2
  5191. UCHAR ucEnable; // ATOM_SCALER_DISABLE or ATOM_SCALER_CENTER or ATOM_SCALER_EXPANSION
  5192. UCHAR ucTVStandard; //
  5193. UCHAR ucPadding[1];
  5194. }ENABLE_SCALER_PARAMETERS;
  5195. #define ENABLE_SCALER_PS_ALLOCATION ENABLE_SCALER_PARAMETERS
  5196. //ucEnable:
  5197. #define SCALER_BYPASS_AUTO_CENTER_NO_REPLICATION 0
  5198. #define SCALER_BYPASS_AUTO_CENTER_AUTO_REPLICATION 1
  5199. #define SCALER_ENABLE_2TAP_ALPHA_MODE 2
  5200. #define SCALER_ENABLE_MULTITAP_MODE 3
  5201. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS
  5202. {
  5203. ULONG usHWIconHorzVertPosn; // Hardware Icon Vertical position
  5204. UCHAR ucHWIconVertOffset; // Hardware Icon Vertical offset
  5205. UCHAR ucHWIconHorzOffset; // Hardware Icon Horizontal offset
  5206. UCHAR ucSelection; // ATOM_CURSOR1 or ATOM_ICON1 or ATOM_CURSOR2 or ATOM_ICON2
  5207. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5208. }ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS;
  5209. typedef struct _ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION
  5210. {
  5211. ENABLE_HARDWARE_ICON_CURSOR_PARAMETERS sEnableIcon;
  5212. ENABLE_CRTC_PARAMETERS sReserved;
  5213. }ENABLE_HARDWARE_ICON_CURSOR_PS_ALLOCATION;
  5214. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS
  5215. {
  5216. USHORT usHight; // Image Hight
  5217. USHORT usWidth; // Image Width
  5218. UCHAR ucSurface; // Surface 1 or 2
  5219. UCHAR ucPadding[3];
  5220. }ENABLE_GRAPH_SURFACE_PARAMETERS;
  5221. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2
  5222. {
  5223. USHORT usHight; // Image Hight
  5224. USHORT usWidth; // Image Width
  5225. UCHAR ucSurface; // Surface 1 or 2
  5226. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5227. UCHAR ucPadding[2];
  5228. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_2;
  5229. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3
  5230. {
  5231. USHORT usHight; // Image Hight
  5232. USHORT usWidth; // Image Width
  5233. UCHAR ucSurface; // Surface 1 or 2
  5234. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5235. USHORT usDeviceId; // Active Device Id for this surface. If no device, set to 0.
  5236. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_3;
  5237. typedef struct _ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4
  5238. {
  5239. USHORT usHight; // Image Hight
  5240. USHORT usWidth; // Image Width
  5241. USHORT usGraphPitch;
  5242. UCHAR ucColorDepth;
  5243. UCHAR ucPixelFormat;
  5244. UCHAR ucSurface; // Surface 1 or 2
  5245. UCHAR ucEnable; // ATOM_ENABLE or ATOM_DISABLE
  5246. UCHAR ucModeType;
  5247. UCHAR ucReserved;
  5248. }ENABLE_GRAPH_SURFACE_PARAMETERS_V1_4;
  5249. // ucEnable
  5250. #define ATOM_GRAPH_CONTROL_SET_PITCH 0x0f
  5251. #define ATOM_GRAPH_CONTROL_SET_DISP_START 0x10
  5252. typedef struct _ENABLE_GRAPH_SURFACE_PS_ALLOCATION
  5253. {
  5254. ENABLE_GRAPH_SURFACE_PARAMETERS sSetSurface;
  5255. ENABLE_YUV_PS_ALLOCATION sReserved; // Don't set this one
  5256. }ENABLE_GRAPH_SURFACE_PS_ALLOCATION;
  5257. typedef struct _MEMORY_CLEAN_UP_PARAMETERS
  5258. {
  5259. USHORT usMemoryStart; //in 8Kb boundary, offset from memory base address
  5260. USHORT usMemorySize; //8Kb blocks aligned
  5261. }MEMORY_CLEAN_UP_PARAMETERS;
  5262. #define MEMORY_CLEAN_UP_PS_ALLOCATION MEMORY_CLEAN_UP_PARAMETERS
  5263. typedef struct _GET_DISPLAY_SURFACE_SIZE_PARAMETERS
  5264. {
  5265. USHORT usX_Size; //When use as input parameter, usX_Size indicates which CRTC
  5266. USHORT usY_Size;
  5267. }GET_DISPLAY_SURFACE_SIZE_PARAMETERS;
  5268. typedef struct _GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2
  5269. {
  5270. union{
  5271. USHORT usX_Size; //When use as input parameter, usX_Size indicates which CRTC
  5272. USHORT usSurface;
  5273. };
  5274. USHORT usY_Size;
  5275. USHORT usDispXStart;
  5276. USHORT usDispYStart;
  5277. }GET_DISPLAY_SURFACE_SIZE_PARAMETERS_V2;
  5278. typedef struct _PALETTE_DATA_CONTROL_PARAMETERS_V3
  5279. {
  5280. UCHAR ucLutId;
  5281. UCHAR ucAction;
  5282. USHORT usLutStartIndex;
  5283. USHORT usLutLength;
  5284. USHORT usLutOffsetInVram;
  5285. }PALETTE_DATA_CONTROL_PARAMETERS_V3;
  5286. // ucAction:
  5287. #define PALETTE_DATA_AUTO_FILL 1
  5288. #define PALETTE_DATA_READ 2
  5289. #define PALETTE_DATA_WRITE 3
  5290. typedef struct _INTERRUPT_SERVICE_PARAMETERS_V2
  5291. {
  5292. UCHAR ucInterruptId;
  5293. UCHAR ucServiceId;
  5294. UCHAR ucStatus;
  5295. UCHAR ucReserved;
  5296. }INTERRUPT_SERVICE_PARAMETER_V2;
  5297. // ucInterruptId
  5298. #define HDP1_INTERRUPT_ID 1
  5299. #define HDP2_INTERRUPT_ID 2
  5300. #define HDP3_INTERRUPT_ID 3
  5301. #define HDP4_INTERRUPT_ID 4
  5302. #define HDP5_INTERRUPT_ID 5
  5303. #define HDP6_INTERRUPT_ID 6
  5304. #define SW_INTERRUPT_ID 11
  5305. // ucAction
  5306. #define INTERRUPT_SERVICE_GEN_SW_INT 1
  5307. #define INTERRUPT_SERVICE_GET_STATUS 2
  5308. // ucStatus
  5309. #define INTERRUPT_STATUS__INT_TRIGGER 1
  5310. #define INTERRUPT_STATUS__HPD_HIGH 2
  5311. typedef struct _INDIRECT_IO_ACCESS
  5312. {
  5313. ATOM_COMMON_TABLE_HEADER sHeader;
  5314. UCHAR IOAccessSequence[256];
  5315. } INDIRECT_IO_ACCESS;
  5316. #define INDIRECT_READ 0x00
  5317. #define INDIRECT_WRITE 0x80
  5318. #define INDIRECT_IO_MM 0
  5319. #define INDIRECT_IO_PLL 1
  5320. #define INDIRECT_IO_MC 2
  5321. #define INDIRECT_IO_PCIE 3
  5322. #define INDIRECT_IO_PCIEP 4
  5323. #define INDIRECT_IO_NBMISC 5
  5324. #define INDIRECT_IO_SMU 5
  5325. #define INDIRECT_IO_PLL_READ INDIRECT_IO_PLL | INDIRECT_READ
  5326. #define INDIRECT_IO_PLL_WRITE INDIRECT_IO_PLL | INDIRECT_WRITE
  5327. #define INDIRECT_IO_MC_READ INDIRECT_IO_MC | INDIRECT_READ
  5328. #define INDIRECT_IO_MC_WRITE INDIRECT_IO_MC | INDIRECT_WRITE
  5329. #define INDIRECT_IO_PCIE_READ INDIRECT_IO_PCIE | INDIRECT_READ
  5330. #define INDIRECT_IO_PCIE_WRITE INDIRECT_IO_PCIE | INDIRECT_WRITE
  5331. #define INDIRECT_IO_PCIEP_READ INDIRECT_IO_PCIEP | INDIRECT_READ
  5332. #define INDIRECT_IO_PCIEP_WRITE INDIRECT_IO_PCIEP | INDIRECT_WRITE
  5333. #define INDIRECT_IO_NBMISC_READ INDIRECT_IO_NBMISC | INDIRECT_READ
  5334. #define INDIRECT_IO_NBMISC_WRITE INDIRECT_IO_NBMISC | INDIRECT_WRITE
  5335. #define INDIRECT_IO_SMU_READ INDIRECT_IO_SMU | INDIRECT_READ
  5336. #define INDIRECT_IO_SMU_WRITE INDIRECT_IO_SMU | INDIRECT_WRITE
  5337. typedef struct _ATOM_OEM_INFO
  5338. {
  5339. ATOM_COMMON_TABLE_HEADER sHeader;
  5340. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  5341. }ATOM_OEM_INFO;
  5342. typedef struct _ATOM_TV_MODE
  5343. {
  5344. UCHAR ucVMode_Num; //Video mode number
  5345. UCHAR ucTV_Mode_Num; //Internal TV mode number
  5346. }ATOM_TV_MODE;
  5347. typedef struct _ATOM_BIOS_INT_TVSTD_MODE
  5348. {
  5349. ATOM_COMMON_TABLE_HEADER sHeader;
  5350. USHORT usTV_Mode_LUT_Offset; // Pointer to standard to internal number conversion table
  5351. USHORT usTV_FIFO_Offset; // Pointer to FIFO entry table
  5352. USHORT usNTSC_Tbl_Offset; // Pointer to SDTV_Mode_NTSC table
  5353. USHORT usPAL_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  5354. USHORT usCV_Tbl_Offset; // Pointer to SDTV_Mode_PAL table
  5355. }ATOM_BIOS_INT_TVSTD_MODE;
  5356. typedef struct _ATOM_TV_MODE_SCALER_PTR
  5357. {
  5358. USHORT ucFilter0_Offset; //Pointer to filter format 0 coefficients
  5359. USHORT usFilter1_Offset; //Pointer to filter format 0 coefficients
  5360. UCHAR ucTV_Mode_Num;
  5361. }ATOM_TV_MODE_SCALER_PTR;
  5362. typedef struct _ATOM_STANDARD_VESA_TIMING
  5363. {
  5364. ATOM_COMMON_TABLE_HEADER sHeader;
  5365. ATOM_DTD_FORMAT aModeTimings[16]; // 16 is not the real array number, just for initial allocation
  5366. }ATOM_STANDARD_VESA_TIMING;
  5367. typedef struct _ATOM_STD_FORMAT
  5368. {
  5369. USHORT usSTD_HDisp;
  5370. USHORT usSTD_VDisp;
  5371. USHORT usSTD_RefreshRate;
  5372. USHORT usReserved;
  5373. }ATOM_STD_FORMAT;
  5374. typedef struct _ATOM_VESA_TO_EXTENDED_MODE
  5375. {
  5376. USHORT usVESA_ModeNumber;
  5377. USHORT usExtendedModeNumber;
  5378. }ATOM_VESA_TO_EXTENDED_MODE;
  5379. typedef struct _ATOM_VESA_TO_INTENAL_MODE_LUT
  5380. {
  5381. ATOM_COMMON_TABLE_HEADER sHeader;
  5382. ATOM_VESA_TO_EXTENDED_MODE asVESA_ToExtendedModeInfo[76];
  5383. }ATOM_VESA_TO_INTENAL_MODE_LUT;
  5384. /*************** ATOM Memory Related Data Structure ***********************/
  5385. typedef struct _ATOM_MEMORY_VENDOR_BLOCK{
  5386. UCHAR ucMemoryType;
  5387. UCHAR ucMemoryVendor;
  5388. UCHAR ucAdjMCId;
  5389. UCHAR ucDynClkId;
  5390. ULONG ulDllResetClkRange;
  5391. }ATOM_MEMORY_VENDOR_BLOCK;
  5392. typedef struct _ATOM_MEMORY_SETTING_ID_CONFIG{
  5393. #if ATOM_BIG_ENDIAN
  5394. ULONG ucMemBlkId:8;
  5395. ULONG ulMemClockRange:24;
  5396. #else
  5397. ULONG ulMemClockRange:24;
  5398. ULONG ucMemBlkId:8;
  5399. #endif
  5400. }ATOM_MEMORY_SETTING_ID_CONFIG;
  5401. typedef union _ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS
  5402. {
  5403. ATOM_MEMORY_SETTING_ID_CONFIG slAccess;
  5404. ULONG ulAccess;
  5405. }ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS;
  5406. typedef struct _ATOM_MEMORY_SETTING_DATA_BLOCK{
  5407. ATOM_MEMORY_SETTING_ID_CONFIG_ACCESS ulMemoryID;
  5408. ULONG aulMemData[1];
  5409. }ATOM_MEMORY_SETTING_DATA_BLOCK;
  5410. typedef struct _ATOM_INIT_REG_INDEX_FORMAT{
  5411. USHORT usRegIndex; // MC register index
  5412. UCHAR ucPreRegDataLength; // offset in ATOM_INIT_REG_DATA_BLOCK.saRegDataBuf
  5413. }ATOM_INIT_REG_INDEX_FORMAT;
  5414. typedef struct _ATOM_INIT_REG_BLOCK{
  5415. USHORT usRegIndexTblSize; //size of asRegIndexBuf
  5416. USHORT usRegDataBlkSize; //size of ATOM_MEMORY_SETTING_DATA_BLOCK
  5417. ATOM_INIT_REG_INDEX_FORMAT asRegIndexBuf[1];
  5418. ATOM_MEMORY_SETTING_DATA_BLOCK asRegDataBuf[1];
  5419. }ATOM_INIT_REG_BLOCK;
  5420. #define END_OF_REG_INDEX_BLOCK 0x0ffff
  5421. #define END_OF_REG_DATA_BLOCK 0x00000000
  5422. #define ATOM_INIT_REG_MASK_FLAG 0x80 //Not used in BIOS
  5423. #define CLOCK_RANGE_HIGHEST 0x00ffffff
  5424. #define VALUE_DWORD SIZEOF ULONG
  5425. #define VALUE_SAME_AS_ABOVE 0
  5426. #define VALUE_MASK_DWORD 0x84
  5427. #define INDEX_ACCESS_RANGE_BEGIN (VALUE_DWORD + 1)
  5428. #define INDEX_ACCESS_RANGE_END (INDEX_ACCESS_RANGE_BEGIN + 1)
  5429. #define VALUE_INDEX_ACCESS_SINGLE (INDEX_ACCESS_RANGE_END + 1)
  5430. //#define ACCESS_MCIODEBUGIND 0x40 //defined in BIOS code
  5431. #define ACCESS_PLACEHOLDER 0x80
  5432. typedef struct _ATOM_MC_INIT_PARAM_TABLE
  5433. {
  5434. ATOM_COMMON_TABLE_HEADER sHeader;
  5435. USHORT usAdjustARB_SEQDataOffset;
  5436. USHORT usMCInitMemTypeTblOffset;
  5437. USHORT usMCInitCommonTblOffset;
  5438. USHORT usMCInitPowerDownTblOffset;
  5439. ULONG ulARB_SEQDataBuf[32];
  5440. ATOM_INIT_REG_BLOCK asMCInitMemType;
  5441. ATOM_INIT_REG_BLOCK asMCInitCommon;
  5442. }ATOM_MC_INIT_PARAM_TABLE;
  5443. #define _4Mx16 0x2
  5444. #define _4Mx32 0x3
  5445. #define _8Mx16 0x12
  5446. #define _8Mx32 0x13
  5447. #define _16Mx16 0x22
  5448. #define _16Mx32 0x23
  5449. #define _32Mx16 0x32
  5450. #define _32Mx32 0x33
  5451. #define _64Mx8 0x41
  5452. #define _64Mx16 0x42
  5453. #define _64Mx32 0x43
  5454. #define _128Mx8 0x51
  5455. #define _128Mx16 0x52
  5456. #define _128Mx32 0x53
  5457. #define _256Mx8 0x61
  5458. #define _256Mx16 0x62
  5459. #define SAMSUNG 0x1
  5460. #define INFINEON 0x2
  5461. #define ELPIDA 0x3
  5462. #define ETRON 0x4
  5463. #define NANYA 0x5
  5464. #define HYNIX 0x6
  5465. #define MOSEL 0x7
  5466. #define WINBOND 0x8
  5467. #define ESMT 0x9
  5468. #define MICRON 0xF
  5469. #define QIMONDA INFINEON
  5470. #define PROMOS MOSEL
  5471. #define KRETON INFINEON
  5472. #define ELIXIR NANYA
  5473. #define MEZZA ELPIDA
  5474. /////////////Support for GDDR5 MC uCode to reside in upper 64K of ROM/////////////
  5475. #define UCODE_ROM_START_ADDRESS 0x1b800
  5476. #define UCODE_SIGNATURE 0x4375434d // 'MCuC' - MC uCode
  5477. //uCode block header for reference
  5478. typedef struct _MCuCodeHeader
  5479. {
  5480. ULONG ulSignature;
  5481. UCHAR ucRevision;
  5482. UCHAR ucChecksum;
  5483. UCHAR ucReserved1;
  5484. UCHAR ucReserved2;
  5485. USHORT usParametersLength;
  5486. USHORT usUCodeLength;
  5487. USHORT usReserved1;
  5488. USHORT usReserved2;
  5489. } MCuCodeHeader;
  5490. //////////////////////////////////////////////////////////////////////////////////
  5491. #define ATOM_MAX_NUMBER_OF_VRAM_MODULE 16
  5492. #define ATOM_VRAM_MODULE_MEMORY_VENDOR_ID_MASK 0xF
  5493. typedef struct _ATOM_VRAM_MODULE_V1
  5494. {
  5495. ULONG ulReserved;
  5496. USHORT usEMRSValue;
  5497. USHORT usMRSValue;
  5498. USHORT usReserved;
  5499. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  5500. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] reserved;
  5501. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender
  5502. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  5503. UCHAR ucRow; // Number of Row,in power of 2;
  5504. UCHAR ucColumn; // Number of Column,in power of 2;
  5505. UCHAR ucBank; // Nunber of Bank;
  5506. UCHAR ucRank; // Number of Rank, in power of 2
  5507. UCHAR ucChannelNum; // Number of channel;
  5508. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  5509. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  5510. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  5511. UCHAR ucReserved[2];
  5512. }ATOM_VRAM_MODULE_V1;
  5513. typedef struct _ATOM_VRAM_MODULE_V2
  5514. {
  5515. ULONG ulReserved;
  5516. ULONG ulFlags; // To enable/disable functionalities based on memory type
  5517. ULONG ulEngineClock; // Override of default engine clock for particular memory type
  5518. ULONG ulMemoryClock; // Override of default memory clock for particular memory type
  5519. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  5520. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  5521. USHORT usEMRSValue;
  5522. USHORT usMRSValue;
  5523. USHORT usReserved;
  5524. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  5525. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  5526. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  5527. UCHAR ucMemoryDeviceCfg; // [7:4]=0x0:4M;=0x1:8M;=0x2:16M;0x3:32M....[3:0]=0x0:x4;=0x1:x8;=0x2:x16;=0x3:x32...
  5528. UCHAR ucRow; // Number of Row,in power of 2;
  5529. UCHAR ucColumn; // Number of Column,in power of 2;
  5530. UCHAR ucBank; // Nunber of Bank;
  5531. UCHAR ucRank; // Number of Rank, in power of 2
  5532. UCHAR ucChannelNum; // Number of channel;
  5533. UCHAR ucChannelConfig; // [3:0]=Indication of what channel combination;[4:7]=Channel bit width, in number of 2
  5534. UCHAR ucDefaultMVDDQ_ID; // Default MVDDQ setting for this memory block, ID linking to MVDDQ info table to find real set-up data;
  5535. UCHAR ucDefaultMVDDC_ID; // Default MVDDC setting for this memory block, ID linking to MVDDC info table to find real set-up data;
  5536. UCHAR ucRefreshRateFactor;
  5537. UCHAR ucReserved[3];
  5538. }ATOM_VRAM_MODULE_V2;
  5539. typedef struct _ATOM_MEMORY_TIMING_FORMAT
  5540. {
  5541. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  5542. union{
  5543. USHORT usMRS; // mode register
  5544. USHORT usDDR3_MR0;
  5545. };
  5546. union{
  5547. USHORT usEMRS; // extended mode register
  5548. USHORT usDDR3_MR1;
  5549. };
  5550. UCHAR ucCL; // CAS latency
  5551. UCHAR ucWL; // WRITE Latency
  5552. UCHAR uctRAS; // tRAS
  5553. UCHAR uctRC; // tRC
  5554. UCHAR uctRFC; // tRFC
  5555. UCHAR uctRCDR; // tRCDR
  5556. UCHAR uctRCDW; // tRCDW
  5557. UCHAR uctRP; // tRP
  5558. UCHAR uctRRD; // tRRD
  5559. UCHAR uctWR; // tWR
  5560. UCHAR uctWTR; // tWTR
  5561. UCHAR uctPDIX; // tPDIX
  5562. UCHAR uctFAW; // tFAW
  5563. UCHAR uctAOND; // tAOND
  5564. union
  5565. {
  5566. struct {
  5567. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  5568. UCHAR ucReserved;
  5569. };
  5570. USHORT usDDR3_MR2;
  5571. };
  5572. }ATOM_MEMORY_TIMING_FORMAT;
  5573. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V1
  5574. {
  5575. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  5576. USHORT usMRS; // mode register
  5577. USHORT usEMRS; // extended mode register
  5578. UCHAR ucCL; // CAS latency
  5579. UCHAR ucWL; // WRITE Latency
  5580. UCHAR uctRAS; // tRAS
  5581. UCHAR uctRC; // tRC
  5582. UCHAR uctRFC; // tRFC
  5583. UCHAR uctRCDR; // tRCDR
  5584. UCHAR uctRCDW; // tRCDW
  5585. UCHAR uctRP; // tRP
  5586. UCHAR uctRRD; // tRRD
  5587. UCHAR uctWR; // tWR
  5588. UCHAR uctWTR; // tWTR
  5589. UCHAR uctPDIX; // tPDIX
  5590. UCHAR uctFAW; // tFAW
  5591. UCHAR uctAOND; // tAOND
  5592. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  5593. ////////////////////////////////////GDDR parameters///////////////////////////////////
  5594. UCHAR uctCCDL; //
  5595. UCHAR uctCRCRL; //
  5596. UCHAR uctCRCWL; //
  5597. UCHAR uctCKE; //
  5598. UCHAR uctCKRSE; //
  5599. UCHAR uctCKRSX; //
  5600. UCHAR uctFAW32; //
  5601. UCHAR ucMR5lo; //
  5602. UCHAR ucMR5hi; //
  5603. UCHAR ucTerminator;
  5604. }ATOM_MEMORY_TIMING_FORMAT_V1;
  5605. typedef struct _ATOM_MEMORY_TIMING_FORMAT_V2
  5606. {
  5607. ULONG ulClkRange; // memory clock in 10kHz unit, when target memory clock is below this clock, use this memory timing
  5608. USHORT usMRS; // mode register
  5609. USHORT usEMRS; // extended mode register
  5610. UCHAR ucCL; // CAS latency
  5611. UCHAR ucWL; // WRITE Latency
  5612. UCHAR uctRAS; // tRAS
  5613. UCHAR uctRC; // tRC
  5614. UCHAR uctRFC; // tRFC
  5615. UCHAR uctRCDR; // tRCDR
  5616. UCHAR uctRCDW; // tRCDW
  5617. UCHAR uctRP; // tRP
  5618. UCHAR uctRRD; // tRRD
  5619. UCHAR uctWR; // tWR
  5620. UCHAR uctWTR; // tWTR
  5621. UCHAR uctPDIX; // tPDIX
  5622. UCHAR uctFAW; // tFAW
  5623. UCHAR uctAOND; // tAOND
  5624. UCHAR ucflag; // flag to control memory timing calculation. bit0= control EMRS2 Infineon
  5625. ////////////////////////////////////GDDR parameters///////////////////////////////////
  5626. UCHAR uctCCDL; //
  5627. UCHAR uctCRCRL; //
  5628. UCHAR uctCRCWL; //
  5629. UCHAR uctCKE; //
  5630. UCHAR uctCKRSE; //
  5631. UCHAR uctCKRSX; //
  5632. UCHAR uctFAW32; //
  5633. UCHAR ucMR4lo; //
  5634. UCHAR ucMR4hi; //
  5635. UCHAR ucMR5lo; //
  5636. UCHAR ucMR5hi; //
  5637. UCHAR ucTerminator;
  5638. UCHAR ucReserved;
  5639. }ATOM_MEMORY_TIMING_FORMAT_V2;
  5640. typedef struct _ATOM_MEMORY_FORMAT
  5641. {
  5642. ULONG ulDllDisClock; // memory DLL will be disable when target memory clock is below this clock
  5643. union{
  5644. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  5645. USHORT usDDR3_Reserved; // Not used for DDR3 memory
  5646. };
  5647. union{
  5648. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  5649. USHORT usDDR3_MR3; // Used for DDR3 memory
  5650. };
  5651. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4;[3:0] - must not be used for now;
  5652. UCHAR ucMemoryVenderID; // Predefined,never change across designs or memory type/vender. If not predefined, vendor detection table gets executed
  5653. UCHAR ucRow; // Number of Row,in power of 2;
  5654. UCHAR ucColumn; // Number of Column,in power of 2;
  5655. UCHAR ucBank; // Nunber of Bank;
  5656. UCHAR ucRank; // Number of Rank, in power of 2
  5657. UCHAR ucBurstSize; // burst size, 0= burst size=4 1= burst size=8
  5658. UCHAR ucDllDisBit; // position of DLL Enable/Disable bit in EMRS ( Extended Mode Register )
  5659. UCHAR ucRefreshRateFactor; // memory refresh rate in unit of ms
  5660. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  5661. UCHAR ucPreamble; //[7:4] Write Preamble, [3:0] Read Preamble
  5662. UCHAR ucMemAttrib; // Memory Device Addribute, like RDBI/WDBI etc
  5663. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5]; //Memory Timing block sort from lower clock to higher clock
  5664. }ATOM_MEMORY_FORMAT;
  5665. typedef struct _ATOM_VRAM_MODULE_V3
  5666. {
  5667. ULONG ulChannelMapCfg; // board dependent paramenter:Channel combination
  5668. USHORT usSize; // size of ATOM_VRAM_MODULE_V3
  5669. USHORT usDefaultMVDDQ; // board dependent parameter:Default Memory Core Voltage
  5670. USHORT usDefaultMVDDC; // board dependent parameter:Default Memory IO Voltage
  5671. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  5672. UCHAR ucChannelNum; // board dependent parameter:Number of channel;
  5673. UCHAR ucChannelSize; // board dependent parameter:32bit or 64bit
  5674. UCHAR ucVREFI; // board dependnt parameter: EXT or INT +160mv to -140mv
  5675. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  5676. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  5677. ATOM_MEMORY_FORMAT asMemory; // describ all of video memory parameters from memory spec
  5678. }ATOM_VRAM_MODULE_V3;
  5679. //ATOM_VRAM_MODULE_V3.ucNPL_RT
  5680. #define NPL_RT_MASK 0x0f
  5681. #define BATTERY_ODT_MASK 0xc0
  5682. #define ATOM_VRAM_MODULE ATOM_VRAM_MODULE_V3
  5683. typedef struct _ATOM_VRAM_MODULE_V4
  5684. {
  5685. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  5686. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  5687. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  5688. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  5689. USHORT usReserved;
  5690. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  5691. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  5692. UCHAR ucChannelNum; // Number of channels present in this module config
  5693. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  5694. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  5695. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  5696. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  5697. UCHAR ucVREFI; // board dependent parameter
  5698. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  5699. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  5700. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  5701. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  5702. UCHAR ucReserved[3];
  5703. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  5704. union{
  5705. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  5706. USHORT usDDR3_Reserved;
  5707. };
  5708. union{
  5709. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  5710. USHORT usDDR3_MR3; // Used for DDR3 memory
  5711. };
  5712. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  5713. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  5714. UCHAR ucReserved2[2];
  5715. ATOM_MEMORY_TIMING_FORMAT asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  5716. }ATOM_VRAM_MODULE_V4;
  5717. #define VRAM_MODULE_V4_MISC_RANK_MASK 0x3
  5718. #define VRAM_MODULE_V4_MISC_DUAL_RANK 0x1
  5719. #define VRAM_MODULE_V4_MISC_BL_MASK 0x4
  5720. #define VRAM_MODULE_V4_MISC_BL8 0x4
  5721. #define VRAM_MODULE_V4_MISC_DUAL_CS 0x10
  5722. typedef struct _ATOM_VRAM_MODULE_V5
  5723. {
  5724. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  5725. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  5726. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  5727. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  5728. USHORT usReserved;
  5729. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  5730. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  5731. UCHAR ucChannelNum; // Number of channels present in this module config
  5732. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  5733. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  5734. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  5735. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  5736. UCHAR ucVREFI; // board dependent parameter
  5737. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  5738. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  5739. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  5740. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  5741. UCHAR ucReserved[3];
  5742. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  5743. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  5744. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  5745. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  5746. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  5747. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  5748. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  5749. ATOM_MEMORY_TIMING_FORMAT_V1 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  5750. }ATOM_VRAM_MODULE_V5;
  5751. typedef struct _ATOM_VRAM_MODULE_V6
  5752. {
  5753. ULONG ulChannelMapCfg; // board dependent parameter: Channel combination
  5754. USHORT usModuleSize; // size of ATOM_VRAM_MODULE_V4, make it easy for VBIOS to look for next entry of VRAM_MODULE
  5755. USHORT usPrivateReserved; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  5756. // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  5757. USHORT usReserved;
  5758. UCHAR ucExtMemoryID; // An external indicator (by hardcode, callback or pin) to tell what is the current memory module
  5759. UCHAR ucMemoryType; // [7:4]=0x1:DDR1;=0x2:DDR2;=0x3:DDR3;=0x4:DDR4; 0x5:DDR5 [3:0] - Must be 0x0 for now;
  5760. UCHAR ucChannelNum; // Number of channels present in this module config
  5761. UCHAR ucChannelWidth; // 0 - 32 bits; 1 - 64 bits
  5762. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  5763. UCHAR ucFlag; // To enable/disable functionalities based on memory type
  5764. UCHAR ucMisc; // bit0: 0 - single rank; 1 - dual rank; bit2: 0 - burstlength 4, 1 - burstlength 8
  5765. UCHAR ucVREFI; // board dependent parameter
  5766. UCHAR ucNPL_RT; // board dependent parameter:NPL round trip delay, used for calculate memory timing parameters
  5767. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  5768. UCHAR ucMemorySize; // BIOS internal reserved space to optimize code size, updated by the compiler, shouldn't be modified manually!!
  5769. // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  5770. UCHAR ucReserved[3];
  5771. //compare with V3, we flat the struct by merging ATOM_MEMORY_FORMAT (as is) into V4 as the same level
  5772. USHORT usEMRS2Value; // EMRS2 Value is used for GDDR2 and GDDR4 memory type
  5773. USHORT usEMRS3Value; // EMRS3 Value is used for GDDR2 and GDDR4 memory type
  5774. UCHAR ucMemoryVenderID; // Predefined, If not predefined, vendor detection table gets executed
  5775. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  5776. UCHAR ucFIFODepth; // FIFO depth supposes to be detected during vendor detection, but if we dont do vendor detection we have to hardcode FIFO Depth
  5777. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  5778. ATOM_MEMORY_TIMING_FORMAT_V2 asMemTiming[5];//Memory Timing block sort from lower clock to higher clock
  5779. }ATOM_VRAM_MODULE_V6;
  5780. typedef struct _ATOM_VRAM_MODULE_V7
  5781. {
  5782. // Design Specific Values
  5783. ULONG ulChannelMapCfg; // mmMC_SHARED_CHREMAP
  5784. USHORT usModuleSize; // Size of ATOM_VRAM_MODULE_V7
  5785. USHORT usPrivateReserved; // MC_ARB_RAMCFG (includes NOOFBANK,NOOFRANKS,NOOFROWS,NOOFCOLS)
  5786. USHORT usEnableChannels; // bit vector which indicate which channels are enabled
  5787. UCHAR ucExtMemoryID; // Current memory module ID
  5788. UCHAR ucMemoryType; // MEM_TYPE_DDR2/DDR3/GDDR3/GDDR5
  5789. UCHAR ucChannelNum; // Number of mem. channels supported in this module
  5790. UCHAR ucChannelWidth; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  5791. UCHAR ucDensity; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  5792. UCHAR ucReserve; // Former container for Mx_FLAGS like DBI_AC_MODE_ENABLE_ASIC for GDDR4. Not used now.
  5793. UCHAR ucMisc; // RANK_OF_THISMEMORY etc.
  5794. UCHAR ucVREFI; // Not used.
  5795. UCHAR ucNPL_RT; // Round trip delay (MC_SEQ_CAS_TIMING [28:24]:TCL=CL+NPL_RT-2). Always 2.
  5796. UCHAR ucPreamble; // [7:4] Write Preamble, [3:0] Read Preamble
  5797. UCHAR ucMemorySize; // Total memory size in unit of 16MB for CONFIG_MEMSIZE - bit[23:0] zeros
  5798. USHORT usSEQSettingOffset;
  5799. UCHAR ucReserved;
  5800. // Memory Module specific values
  5801. USHORT usEMRS2Value; // EMRS2/MR2 Value.
  5802. USHORT usEMRS3Value; // EMRS3/MR3 Value.
  5803. UCHAR ucMemoryVenderID; // [7:4] Revision, [3:0] Vendor code
  5804. UCHAR ucRefreshRateFactor; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  5805. UCHAR ucFIFODepth; // FIFO depth can be detected during vendor detection, here is hardcoded per memory
  5806. UCHAR ucCDR_Bandwidth; // [0:3]=Read CDR bandwidth, [4:7] - Write CDR Bandwidth
  5807. char strMemPNString[20]; // part number end with '0'.
  5808. }ATOM_VRAM_MODULE_V7;
  5809. typedef struct _ATOM_VRAM_INFO_V2
  5810. {
  5811. ATOM_COMMON_TABLE_HEADER sHeader;
  5812. UCHAR ucNumOfVRAMModule;
  5813. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  5814. }ATOM_VRAM_INFO_V2;
  5815. typedef struct _ATOM_VRAM_INFO_V3
  5816. {
  5817. ATOM_COMMON_TABLE_HEADER sHeader;
  5818. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  5819. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  5820. USHORT usRerseved;
  5821. UCHAR aVID_PinsShift[9]; // 8 bit strap maximum+terminator
  5822. UCHAR ucNumOfVRAMModule;
  5823. ATOM_VRAM_MODULE aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  5824. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  5825. // ATOM_INIT_REG_BLOCK aMemAdjust;
  5826. }ATOM_VRAM_INFO_V3;
  5827. #define ATOM_VRAM_INFO_LAST ATOM_VRAM_INFO_V3
  5828. typedef struct _ATOM_VRAM_INFO_V4
  5829. {
  5830. ATOM_COMMON_TABLE_HEADER sHeader;
  5831. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  5832. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  5833. USHORT usRerseved;
  5834. UCHAR ucMemDQ7_0ByteRemap; // DQ line byte remap, =0: Memory Data line BYTE0, =1: BYTE1, =2: BYTE2, =3: BYTE3
  5835. ULONG ulMemDQ7_0BitRemap; // each DQ line ( 7~0) use 3bits, like: DQ0=Bit[2:0], DQ1:[5:3], ... DQ7:[23:21]
  5836. UCHAR ucReservde[4];
  5837. UCHAR ucNumOfVRAMModule;
  5838. ATOM_VRAM_MODULE_V4 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  5839. ATOM_INIT_REG_BLOCK asMemPatch; // for allocation
  5840. // ATOM_INIT_REG_BLOCK aMemAdjust;
  5841. }ATOM_VRAM_INFO_V4;
  5842. typedef struct _ATOM_VRAM_INFO_HEADER_V2_1
  5843. {
  5844. ATOM_COMMON_TABLE_HEADER sHeader;
  5845. USHORT usMemAdjustTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory vendor specific MC adjust setting
  5846. USHORT usMemClkPatchTblOffset; // offset of ATOM_INIT_REG_BLOCK structure for memory clock specific MC setting
  5847. USHORT usPerBytePresetOffset; // offset of ATOM_INIT_REG_BLOCK structure for Per Byte Offset Preset Settings
  5848. USHORT usReserved[3];
  5849. UCHAR ucNumOfVRAMModule; // indicate number of VRAM module
  5850. UCHAR ucMemoryClkPatchTblVer; // version of memory AC timing register list
  5851. UCHAR ucVramModuleVer; // indicate ATOM_VRAM_MODUE version
  5852. UCHAR ucReserved;
  5853. ATOM_VRAM_MODULE_V7 aVramInfo[ATOM_MAX_NUMBER_OF_VRAM_MODULE]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  5854. }ATOM_VRAM_INFO_HEADER_V2_1;
  5855. typedef struct _ATOM_VRAM_GPIO_DETECTION_INFO
  5856. {
  5857. ATOM_COMMON_TABLE_HEADER sHeader;
  5858. UCHAR aVID_PinsShift[9]; //8 bit strap maximum+terminator
  5859. }ATOM_VRAM_GPIO_DETECTION_INFO;
  5860. typedef struct _ATOM_MEMORY_TRAINING_INFO
  5861. {
  5862. ATOM_COMMON_TABLE_HEADER sHeader;
  5863. UCHAR ucTrainingLoop;
  5864. UCHAR ucReserved[3];
  5865. ATOM_INIT_REG_BLOCK asMemTrainingSetting;
  5866. }ATOM_MEMORY_TRAINING_INFO;
  5867. typedef struct SW_I2C_CNTL_DATA_PARAMETERS
  5868. {
  5869. UCHAR ucControl;
  5870. UCHAR ucData;
  5871. UCHAR ucSatus;
  5872. UCHAR ucTemp;
  5873. } SW_I2C_CNTL_DATA_PARAMETERS;
  5874. #define SW_I2C_CNTL_DATA_PS_ALLOCATION SW_I2C_CNTL_DATA_PARAMETERS
  5875. typedef struct _SW_I2C_IO_DATA_PARAMETERS
  5876. {
  5877. USHORT GPIO_Info;
  5878. UCHAR ucAct;
  5879. UCHAR ucData;
  5880. } SW_I2C_IO_DATA_PARAMETERS;
  5881. #define SW_I2C_IO_DATA_PS_ALLOCATION SW_I2C_IO_DATA_PARAMETERS
  5882. /****************************SW I2C CNTL DEFINITIONS**********************/
  5883. #define SW_I2C_IO_RESET 0
  5884. #define SW_I2C_IO_GET 1
  5885. #define SW_I2C_IO_DRIVE 2
  5886. #define SW_I2C_IO_SET 3
  5887. #define SW_I2C_IO_START 4
  5888. #define SW_I2C_IO_CLOCK 0
  5889. #define SW_I2C_IO_DATA 0x80
  5890. #define SW_I2C_IO_ZERO 0
  5891. #define SW_I2C_IO_ONE 0x100
  5892. #define SW_I2C_CNTL_READ 0
  5893. #define SW_I2C_CNTL_WRITE 1
  5894. #define SW_I2C_CNTL_START 2
  5895. #define SW_I2C_CNTL_STOP 3
  5896. #define SW_I2C_CNTL_OPEN 4
  5897. #define SW_I2C_CNTL_CLOSE 5
  5898. #define SW_I2C_CNTL_WRITE1BIT 6
  5899. //==============================VESA definition Portion===============================
  5900. #define VESA_OEM_PRODUCT_REV "01.00"
  5901. #define VESA_MODE_ATTRIBUTE_MODE_SUPPORT 0xBB //refer to VBE spec p.32, no TTY support
  5902. #define VESA_MODE_WIN_ATTRIBUTE 7
  5903. #define VESA_WIN_SIZE 64
  5904. typedef struct _PTR_32_BIT_STRUCTURE
  5905. {
  5906. USHORT Offset16;
  5907. USHORT Segment16;
  5908. } PTR_32_BIT_STRUCTURE;
  5909. typedef union _PTR_32_BIT_UNION
  5910. {
  5911. PTR_32_BIT_STRUCTURE SegmentOffset;
  5912. ULONG Ptr32_Bit;
  5913. } PTR_32_BIT_UNION;
  5914. typedef struct _VBE_1_2_INFO_BLOCK_UPDATABLE
  5915. {
  5916. UCHAR VbeSignature[4];
  5917. USHORT VbeVersion;
  5918. PTR_32_BIT_UNION OemStringPtr;
  5919. UCHAR Capabilities[4];
  5920. PTR_32_BIT_UNION VideoModePtr;
  5921. USHORT TotalMemory;
  5922. } VBE_1_2_INFO_BLOCK_UPDATABLE;
  5923. typedef struct _VBE_2_0_INFO_BLOCK_UPDATABLE
  5924. {
  5925. VBE_1_2_INFO_BLOCK_UPDATABLE CommonBlock;
  5926. USHORT OemSoftRev;
  5927. PTR_32_BIT_UNION OemVendorNamePtr;
  5928. PTR_32_BIT_UNION OemProductNamePtr;
  5929. PTR_32_BIT_UNION OemProductRevPtr;
  5930. } VBE_2_0_INFO_BLOCK_UPDATABLE;
  5931. typedef union _VBE_VERSION_UNION
  5932. {
  5933. VBE_2_0_INFO_BLOCK_UPDATABLE VBE_2_0_InfoBlock;
  5934. VBE_1_2_INFO_BLOCK_UPDATABLE VBE_1_2_InfoBlock;
  5935. } VBE_VERSION_UNION;
  5936. typedef struct _VBE_INFO_BLOCK
  5937. {
  5938. VBE_VERSION_UNION UpdatableVBE_Info;
  5939. UCHAR Reserved[222];
  5940. UCHAR OemData[256];
  5941. } VBE_INFO_BLOCK;
  5942. typedef struct _VBE_FP_INFO
  5943. {
  5944. USHORT HSize;
  5945. USHORT VSize;
  5946. USHORT FPType;
  5947. UCHAR RedBPP;
  5948. UCHAR GreenBPP;
  5949. UCHAR BlueBPP;
  5950. UCHAR ReservedBPP;
  5951. ULONG RsvdOffScrnMemSize;
  5952. ULONG RsvdOffScrnMEmPtr;
  5953. UCHAR Reserved[14];
  5954. } VBE_FP_INFO;
  5955. typedef struct _VESA_MODE_INFO_BLOCK
  5956. {
  5957. // Mandatory information for all VBE revisions
  5958. USHORT ModeAttributes; // dw ? ; mode attributes
  5959. UCHAR WinAAttributes; // db ? ; window A attributes
  5960. UCHAR WinBAttributes; // db ? ; window B attributes
  5961. USHORT WinGranularity; // dw ? ; window granularity
  5962. USHORT WinSize; // dw ? ; window size
  5963. USHORT WinASegment; // dw ? ; window A start segment
  5964. USHORT WinBSegment; // dw ? ; window B start segment
  5965. ULONG WinFuncPtr; // dd ? ; real mode pointer to window function
  5966. USHORT BytesPerScanLine;// dw ? ; bytes per scan line
  5967. //; Mandatory information for VBE 1.2 and above
  5968. USHORT XResolution; // dw ? ; horizontal resolution in pixels or characters
  5969. USHORT YResolution; // dw ? ; vertical resolution in pixels or characters
  5970. UCHAR XCharSize; // db ? ; character cell width in pixels
  5971. UCHAR YCharSize; // db ? ; character cell height in pixels
  5972. UCHAR NumberOfPlanes; // db ? ; number of memory planes
  5973. UCHAR BitsPerPixel; // db ? ; bits per pixel
  5974. UCHAR NumberOfBanks; // db ? ; number of banks
  5975. UCHAR MemoryModel; // db ? ; memory model type
  5976. UCHAR BankSize; // db ? ; bank size in KB
  5977. UCHAR NumberOfImagePages;// db ? ; number of images
  5978. UCHAR ReservedForPageFunction;//db 1 ; reserved for page function
  5979. //; Direct Color fields(required for direct/6 and YUV/7 memory models)
  5980. UCHAR RedMaskSize; // db ? ; size of direct color red mask in bits
  5981. UCHAR RedFieldPosition; // db ? ; bit position of lsb of red mask
  5982. UCHAR GreenMaskSize; // db ? ; size of direct color green mask in bits
  5983. UCHAR GreenFieldPosition; // db ? ; bit position of lsb of green mask
  5984. UCHAR BlueMaskSize; // db ? ; size of direct color blue mask in bits
  5985. UCHAR BlueFieldPosition; // db ? ; bit position of lsb of blue mask
  5986. UCHAR RsvdMaskSize; // db ? ; size of direct color reserved mask in bits
  5987. UCHAR RsvdFieldPosition; // db ? ; bit position of lsb of reserved mask
  5988. UCHAR DirectColorModeInfo;// db ? ; direct color mode attributes
  5989. //; Mandatory information for VBE 2.0 and above
  5990. ULONG PhysBasePtr; // dd ? ; physical address for flat memory frame buffer
  5991. ULONG Reserved_1; // dd 0 ; reserved - always set to 0
  5992. USHORT Reserved_2; // dw 0 ; reserved - always set to 0
  5993. //; Mandatory information for VBE 3.0 and above
  5994. USHORT LinBytesPerScanLine; // dw ? ; bytes per scan line for linear modes
  5995. UCHAR BnkNumberOfImagePages;// db ? ; number of images for banked modes
  5996. UCHAR LinNumberOfImagPages; // db ? ; number of images for linear modes
  5997. UCHAR LinRedMaskSize; // db ? ; size of direct color red mask(linear modes)
  5998. UCHAR LinRedFieldPosition; // db ? ; bit position of lsb of red mask(linear modes)
  5999. UCHAR LinGreenMaskSize; // db ? ; size of direct color green mask(linear modes)
  6000. UCHAR LinGreenFieldPosition;// db ? ; bit position of lsb of green mask(linear modes)
  6001. UCHAR LinBlueMaskSize; // db ? ; size of direct color blue mask(linear modes)
  6002. UCHAR LinBlueFieldPosition; // db ? ; bit position of lsb of blue mask(linear modes)
  6003. UCHAR LinRsvdMaskSize; // db ? ; size of direct color reserved mask(linear modes)
  6004. UCHAR LinRsvdFieldPosition; // db ? ; bit position of lsb of reserved mask(linear modes)
  6005. ULONG MaxPixelClock; // dd ? ; maximum pixel clock(in Hz) for graphics mode
  6006. UCHAR Reserved; // db 190 dup (0)
  6007. } VESA_MODE_INFO_BLOCK;
  6008. // BIOS function CALLS
  6009. #define ATOM_BIOS_EXTENDED_FUNCTION_CODE 0xA0 // ATI Extended Function code
  6010. #define ATOM_BIOS_FUNCTION_COP_MODE 0x00
  6011. #define ATOM_BIOS_FUNCTION_SHORT_QUERY1 0x04
  6012. #define ATOM_BIOS_FUNCTION_SHORT_QUERY2 0x05
  6013. #define ATOM_BIOS_FUNCTION_SHORT_QUERY3 0x06
  6014. #define ATOM_BIOS_FUNCTION_GET_DDC 0x0B
  6015. #define ATOM_BIOS_FUNCTION_ASIC_DSTATE 0x0E
  6016. #define ATOM_BIOS_FUNCTION_DEBUG_PLAY 0x0F
  6017. #define ATOM_BIOS_FUNCTION_STV_STD 0x16
  6018. #define ATOM_BIOS_FUNCTION_DEVICE_DET 0x17
  6019. #define ATOM_BIOS_FUNCTION_DEVICE_SWITCH 0x18
  6020. #define ATOM_BIOS_FUNCTION_PANEL_CONTROL 0x82
  6021. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_DET 0x83
  6022. #define ATOM_BIOS_FUNCTION_OLD_DEVICE_SWITCH 0x84
  6023. #define ATOM_BIOS_FUNCTION_HW_ICON 0x8A
  6024. #define ATOM_BIOS_FUNCTION_SET_CMOS 0x8B
  6025. #define SUB_FUNCTION_UPDATE_DISPLAY_INFO 0x8000 // Sub function 80
  6026. #define SUB_FUNCTION_UPDATE_EXPANSION_INFO 0x8100 // Sub function 80
  6027. #define ATOM_BIOS_FUNCTION_DISPLAY_INFO 0x8D
  6028. #define ATOM_BIOS_FUNCTION_DEVICE_ON_OFF 0x8E
  6029. #define ATOM_BIOS_FUNCTION_VIDEO_STATE 0x8F
  6030. #define ATOM_SUB_FUNCTION_GET_CRITICAL_STATE 0x0300 // Sub function 03
  6031. #define ATOM_SUB_FUNCTION_GET_LIDSTATE 0x0700 // Sub function 7
  6032. #define ATOM_SUB_FUNCTION_THERMAL_STATE_NOTICE 0x1400 // Notify caller the current thermal state
  6033. #define ATOM_SUB_FUNCTION_CRITICAL_STATE_NOTICE 0x8300 // Notify caller the current critical state
  6034. #define ATOM_SUB_FUNCTION_SET_LIDSTATE 0x8500 // Sub function 85
  6035. #define ATOM_SUB_FUNCTION_GET_REQ_DISPLAY_FROM_SBIOS_MODE 0x8900// Sub function 89
  6036. #define ATOM_SUB_FUNCTION_INFORM_ADC_SUPPORT 0x9400 // Notify caller that ADC is supported
  6037. #define ATOM_BIOS_FUNCTION_VESA_DPMS 0x4F10 // Set DPMS
  6038. #define ATOM_SUB_FUNCTION_SET_DPMS 0x0001 // BL: Sub function 01
  6039. #define ATOM_SUB_FUNCTION_GET_DPMS 0x0002 // BL: Sub function 02
  6040. #define ATOM_PARAMETER_VESA_DPMS_ON 0x0000 // BH Parameter for DPMS ON.
  6041. #define ATOM_PARAMETER_VESA_DPMS_STANDBY 0x0100 // BH Parameter for DPMS STANDBY
  6042. #define ATOM_PARAMETER_VESA_DPMS_SUSPEND 0x0200 // BH Parameter for DPMS SUSPEND
  6043. #define ATOM_PARAMETER_VESA_DPMS_OFF 0x0400 // BH Parameter for DPMS OFF
  6044. #define ATOM_PARAMETER_VESA_DPMS_REDUCE_ON 0x0800 // BH Parameter for DPMS REDUCE ON (NOT SUPPORTED)
  6045. #define ATOM_BIOS_RETURN_CODE_MASK 0x0000FF00L
  6046. #define ATOM_BIOS_REG_HIGH_MASK 0x0000FF00L
  6047. #define ATOM_BIOS_REG_LOW_MASK 0x000000FFL
  6048. // structure used for VBIOS only
  6049. //DispOutInfoTable
  6050. typedef struct _ASIC_TRANSMITTER_INFO
  6051. {
  6052. USHORT usTransmitterObjId;
  6053. USHORT usSupportDevice;
  6054. UCHAR ucTransmitterCmdTblId;
  6055. UCHAR ucConfig;
  6056. UCHAR ucEncoderID; //available 1st encoder ( default )
  6057. UCHAR ucOptionEncoderID; //available 2nd encoder ( optional )
  6058. UCHAR uc2ndEncoderID;
  6059. UCHAR ucReserved;
  6060. }ASIC_TRANSMITTER_INFO;
  6061. #define ASIC_TRANSMITTER_INFO_CONFIG__DVO_SDR_MODE 0x01
  6062. #define ASIC_TRANSMITTER_INFO_CONFIG__COHERENT_MODE 0x02
  6063. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODEROBJ_ID_MASK 0xc4
  6064. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_A 0x00
  6065. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_B 0x04
  6066. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_C 0x40
  6067. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_D 0x44
  6068. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_E 0x80
  6069. #define ASIC_TRANSMITTER_INFO_CONFIG__ENCODER_F 0x84
  6070. typedef struct _ASIC_ENCODER_INFO
  6071. {
  6072. UCHAR ucEncoderID;
  6073. UCHAR ucEncoderConfig;
  6074. USHORT usEncoderCmdTblId;
  6075. }ASIC_ENCODER_INFO;
  6076. typedef struct _ATOM_DISP_OUT_INFO
  6077. {
  6078. ATOM_COMMON_TABLE_HEADER sHeader;
  6079. USHORT ptrTransmitterInfo;
  6080. USHORT ptrEncoderInfo;
  6081. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  6082. ASIC_ENCODER_INFO asEncoderInfo[1];
  6083. }ATOM_DISP_OUT_INFO;
  6084. typedef struct _ATOM_DISP_OUT_INFO_V2
  6085. {
  6086. ATOM_COMMON_TABLE_HEADER sHeader;
  6087. USHORT ptrTransmitterInfo;
  6088. USHORT ptrEncoderInfo;
  6089. USHORT ptrMainCallParserFar; // direct address of main parser call in VBIOS binary.
  6090. ASIC_TRANSMITTER_INFO asTransmitterInfo[1];
  6091. ASIC_ENCODER_INFO asEncoderInfo[1];
  6092. }ATOM_DISP_OUT_INFO_V2;
  6093. typedef struct _ATOM_DISP_CLOCK_ID {
  6094. UCHAR ucPpllId;
  6095. UCHAR ucPpllAttribute;
  6096. }ATOM_DISP_CLOCK_ID;
  6097. // ucPpllAttribute
  6098. #define CLOCK_SOURCE_SHAREABLE 0x01
  6099. #define CLOCK_SOURCE_DP_MODE 0x02
  6100. #define CLOCK_SOURCE_NONE_DP_MODE 0x04
  6101. //DispOutInfoTable
  6102. typedef struct _ASIC_TRANSMITTER_INFO_V2
  6103. {
  6104. USHORT usTransmitterObjId;
  6105. USHORT usDispClkIdOffset; // point to clock source id list supported by Encoder Object
  6106. UCHAR ucTransmitterCmdTblId;
  6107. UCHAR ucConfig;
  6108. UCHAR ucEncoderID; // available 1st encoder ( default )
  6109. UCHAR ucOptionEncoderID; // available 2nd encoder ( optional )
  6110. UCHAR uc2ndEncoderID;
  6111. UCHAR ucReserved;
  6112. }ASIC_TRANSMITTER_INFO_V2;
  6113. typedef struct _ATOM_DISP_OUT_INFO_V3
  6114. {
  6115. ATOM_COMMON_TABLE_HEADER sHeader;
  6116. USHORT ptrTransmitterInfo;
  6117. USHORT ptrEncoderInfo;
  6118. USHORT ptrMainCallParserFar; // direct address of main parser call in VBIOS binary.
  6119. USHORT usReserved;
  6120. UCHAR ucDCERevision;
  6121. UCHAR ucMaxDispEngineNum;
  6122. UCHAR ucMaxActiveDispEngineNum;
  6123. UCHAR ucMaxPPLLNum;
  6124. UCHAR ucCoreRefClkSource; // value of CORE_REF_CLK_SOURCE
  6125. UCHAR ucReserved[3];
  6126. ASIC_TRANSMITTER_INFO_V2 asTransmitterInfo[1]; // for alligment only
  6127. }ATOM_DISP_OUT_INFO_V3;
  6128. //ucDispCaps
  6129. #define DISPLAY_CAPS__DP_PCLK_FROM_PPLL 0x01
  6130. #define DISPLAY_CAPS__FORCE_DISPDEV_CONNECTED 0x02
  6131. typedef enum CORE_REF_CLK_SOURCE{
  6132. CLOCK_SRC_XTALIN=0,
  6133. CLOCK_SRC_XO_IN=1,
  6134. CLOCK_SRC_XO_IN2=2,
  6135. }CORE_REF_CLK_SOURCE;
  6136. // DispDevicePriorityInfo
  6137. typedef struct _ATOM_DISPLAY_DEVICE_PRIORITY_INFO
  6138. {
  6139. ATOM_COMMON_TABLE_HEADER sHeader;
  6140. USHORT asDevicePriority[16];
  6141. }ATOM_DISPLAY_DEVICE_PRIORITY_INFO;
  6142. //ProcessAuxChannelTransactionTable
  6143. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  6144. {
  6145. USHORT lpAuxRequest;
  6146. USHORT lpDataOut;
  6147. UCHAR ucChannelID;
  6148. union
  6149. {
  6150. UCHAR ucReplyStatus;
  6151. UCHAR ucDelay;
  6152. };
  6153. UCHAR ucDataOutLen;
  6154. UCHAR ucReserved;
  6155. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS;
  6156. //ProcessAuxChannelTransactionTable
  6157. typedef struct _PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2
  6158. {
  6159. USHORT lpAuxRequest;
  6160. USHORT lpDataOut;
  6161. UCHAR ucChannelID;
  6162. union
  6163. {
  6164. UCHAR ucReplyStatus;
  6165. UCHAR ucDelay;
  6166. };
  6167. UCHAR ucDataOutLen;
  6168. UCHAR ucHPD_ID; //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6
  6169. }PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2;
  6170. #define PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS
  6171. //GetSinkType
  6172. typedef struct _DP_ENCODER_SERVICE_PARAMETERS
  6173. {
  6174. USHORT ucLinkClock;
  6175. union
  6176. {
  6177. UCHAR ucConfig; // for DP training command
  6178. UCHAR ucI2cId; // use for GET_SINK_TYPE command
  6179. };
  6180. UCHAR ucAction;
  6181. UCHAR ucStatus;
  6182. UCHAR ucLaneNum;
  6183. UCHAR ucReserved[2];
  6184. }DP_ENCODER_SERVICE_PARAMETERS;
  6185. // ucAction
  6186. #define ATOM_DP_ACTION_GET_SINK_TYPE 0x01
  6187. /* obselete */
  6188. #define ATOM_DP_ACTION_TRAINING_START 0x02
  6189. #define ATOM_DP_ACTION_TRAINING_COMPLETE 0x03
  6190. #define ATOM_DP_ACTION_TRAINING_PATTERN_SEL 0x04
  6191. #define ATOM_DP_ACTION_SET_VSWING_PREEMP 0x05
  6192. #define ATOM_DP_ACTION_GET_VSWING_PREEMP 0x06
  6193. #define ATOM_DP_ACTION_BLANKING 0x07
  6194. // ucConfig
  6195. #define ATOM_DP_CONFIG_ENCODER_SEL_MASK 0x03
  6196. #define ATOM_DP_CONFIG_DIG1_ENCODER 0x00
  6197. #define ATOM_DP_CONFIG_DIG2_ENCODER 0x01
  6198. #define ATOM_DP_CONFIG_EXTERNAL_ENCODER 0x02
  6199. #define ATOM_DP_CONFIG_LINK_SEL_MASK 0x04
  6200. #define ATOM_DP_CONFIG_LINK_A 0x00
  6201. #define ATOM_DP_CONFIG_LINK_B 0x04
  6202. /* /obselete */
  6203. #define DP_ENCODER_SERVICE_PS_ALLOCATION WRITE_ONE_BYTE_HW_I2C_DATA_PARAMETERS
  6204. typedef struct _DP_ENCODER_SERVICE_PARAMETERS_V2
  6205. {
  6206. USHORT usExtEncoderObjId; // External Encoder Object Id, output parameter only, use when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION
  6207. UCHAR ucAuxId;
  6208. UCHAR ucAction;
  6209. UCHAR ucSinkType; // Iput and Output parameters.
  6210. UCHAR ucHPDId; // Input parameter, used when ucAction = DP_SERVICE_V2_ACTION_DET_EXT_CONNECTION
  6211. UCHAR ucReserved[2];
  6212. }DP_ENCODER_SERVICE_PARAMETERS_V2;
  6213. typedef struct _DP_ENCODER_SERVICE_PS_ALLOCATION_V2
  6214. {
  6215. DP_ENCODER_SERVICE_PARAMETERS_V2 asDPServiceParam;
  6216. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 asAuxParam;
  6217. }DP_ENCODER_SERVICE_PS_ALLOCATION_V2;
  6218. // ucAction
  6219. #define DP_SERVICE_V2_ACTION_GET_SINK_TYPE 0x01
  6220. #define DP_SERVICE_V2_ACTION_DET_LCD_CONNECTION 0x02
  6221. // DP_TRAINING_TABLE
  6222. #define DPCD_SET_LINKRATE_LANENUM_PATTERN1_TBL_ADDR ATOM_DP_TRAINING_TBL_ADDR
  6223. #define DPCD_SET_SS_CNTL_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 8 )
  6224. #define DPCD_SET_LANE_VSWING_PREEMP_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 16 )
  6225. #define DPCD_SET_TRAINING_PATTERN0_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 24 )
  6226. #define DPCD_SET_TRAINING_PATTERN2_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 32)
  6227. #define DPCD_GET_LINKRATE_LANENUM_SS_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 40)
  6228. #define DPCD_GET_LANE_STATUS_ADJUST_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 48)
  6229. #define DP_I2C_AUX_DDC_WRITE_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 60)
  6230. #define DP_I2C_AUX_DDC_WRITE_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 64)
  6231. #define DP_I2C_AUX_DDC_READ_START_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 72)
  6232. #define DP_I2C_AUX_DDC_READ_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 76)
  6233. #define DP_I2C_AUX_DDC_WRITE_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 80)
  6234. #define DP_I2C_AUX_DDC_READ_END_TBL_ADDR (ATOM_DP_TRAINING_TBL_ADDR + 84)
  6235. typedef struct _PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  6236. {
  6237. UCHAR ucI2CSpeed;
  6238. union
  6239. {
  6240. UCHAR ucRegIndex;
  6241. UCHAR ucStatus;
  6242. };
  6243. USHORT lpI2CDataOut;
  6244. UCHAR ucFlag;
  6245. UCHAR ucTransBytes;
  6246. UCHAR ucSlaveAddr;
  6247. UCHAR ucLineNumber;
  6248. }PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS;
  6249. #define PROCESS_I2C_CHANNEL_TRANSACTION_PS_ALLOCATION PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS
  6250. //ucFlag
  6251. #define HW_I2C_WRITE 1
  6252. #define HW_I2C_READ 0
  6253. #define I2C_2BYTE_ADDR 0x02
  6254. /****************************************************************************/
  6255. // Structures used by HW_Misc_OperationTable
  6256. /****************************************************************************/
  6257. typedef struct _ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1
  6258. {
  6259. UCHAR ucCmd; // Input: To tell which action to take
  6260. UCHAR ucReserved[3];
  6261. ULONG ulReserved;
  6262. }ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1;
  6263. typedef struct _ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1
  6264. {
  6265. UCHAR ucReturnCode; // Output: Return value base on action was taken
  6266. UCHAR ucReserved[3];
  6267. ULONG ulReserved;
  6268. }ATOM_HW_MISC_OPERATION_OUTPUT_PARAMETER_V1_1;
  6269. // Actions code
  6270. #define ATOM_GET_SDI_SUPPORT 0xF0
  6271. // Return code
  6272. #define ATOM_UNKNOWN_CMD 0
  6273. #define ATOM_FEATURE_NOT_SUPPORTED 1
  6274. #define ATOM_FEATURE_SUPPORTED 2
  6275. typedef struct _ATOM_HW_MISC_OPERATION_PS_ALLOCATION
  6276. {
  6277. ATOM_HW_MISC_OPERATION_INPUT_PARAMETER_V1_1 sInput_Output;
  6278. PROCESS_I2C_CHANNEL_TRANSACTION_PARAMETERS sReserved;
  6279. }ATOM_HW_MISC_OPERATION_PS_ALLOCATION;
  6280. /****************************************************************************/
  6281. typedef struct _SET_HWBLOCK_INSTANCE_PARAMETER_V2
  6282. {
  6283. UCHAR ucHWBlkInst; // HW block instance, 0, 1, 2, ...
  6284. UCHAR ucReserved[3];
  6285. }SET_HWBLOCK_INSTANCE_PARAMETER_V2;
  6286. #define HWBLKINST_INSTANCE_MASK 0x07
  6287. #define HWBLKINST_HWBLK_MASK 0xF0
  6288. #define HWBLKINST_HWBLK_SHIFT 0x04
  6289. //ucHWBlock
  6290. #define SELECT_DISP_ENGINE 0
  6291. #define SELECT_DISP_PLL 1
  6292. #define SELECT_DCIO_UNIPHY_LINK0 2
  6293. #define SELECT_DCIO_UNIPHY_LINK1 3
  6294. #define SELECT_DCIO_IMPCAL 4
  6295. #define SELECT_DCIO_DIG 6
  6296. #define SELECT_CRTC_PIXEL_RATE 7
  6297. #define SELECT_VGA_BLK 8
  6298. // DIGTransmitterInfoTable structure used to program UNIPHY settings
  6299. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_1{
  6300. ATOM_COMMON_TABLE_HEADER sHeader;
  6301. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  6302. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  6303. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  6304. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  6305. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  6306. }DIG_TRANSMITTER_INFO_HEADER_V3_1;
  6307. typedef struct _DIG_TRANSMITTER_INFO_HEADER_V3_2{
  6308. ATOM_COMMON_TABLE_HEADER sHeader;
  6309. USHORT usDPVsPreEmphSettingOffset; // offset of PHY_ANALOG_SETTING_INFO * with DP Voltage Swing and Pre-Emphasis for each Link clock
  6310. USHORT usPhyAnalogRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with None-DP mode Analog Setting's register Info
  6311. USHORT usPhyAnalogSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with None-DP mode Analog Setting for each link clock range
  6312. USHORT usPhyPllRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy Pll register Info
  6313. USHORT usPhyPllSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy Pll Settings
  6314. USHORT usDPSSRegListOffset; // offset of CLOCK_CONDITION_REGESTER_INFO* with Phy SS Pll register Info
  6315. USHORT usDPSSSettingOffset; // offset of CLOCK_CONDITION_SETTING_ENTRY* with Phy SS Pll Settings
  6316. }DIG_TRANSMITTER_INFO_HEADER_V3_2;
  6317. typedef struct _CLOCK_CONDITION_REGESTER_INFO{
  6318. USHORT usRegisterIndex;
  6319. UCHAR ucStartBit;
  6320. UCHAR ucEndBit;
  6321. }CLOCK_CONDITION_REGESTER_INFO;
  6322. typedef struct _CLOCK_CONDITION_SETTING_ENTRY{
  6323. USHORT usMaxClockFreq;
  6324. UCHAR ucEncodeMode;
  6325. UCHAR ucPhySel;
  6326. ULONG ulAnalogSetting[1];
  6327. }CLOCK_CONDITION_SETTING_ENTRY;
  6328. typedef struct _CLOCK_CONDITION_SETTING_INFO{
  6329. USHORT usEntrySize;
  6330. CLOCK_CONDITION_SETTING_ENTRY asClkCondSettingEntry[1];
  6331. }CLOCK_CONDITION_SETTING_INFO;
  6332. typedef struct _PHY_CONDITION_REG_VAL{
  6333. ULONG ulCondition;
  6334. ULONG ulRegVal;
  6335. }PHY_CONDITION_REG_VAL;
  6336. typedef struct _PHY_CONDITION_REG_VAL_V2{
  6337. ULONG ulCondition;
  6338. UCHAR ucCondition2;
  6339. ULONG ulRegVal;
  6340. }PHY_CONDITION_REG_VAL_V2;
  6341. typedef struct _PHY_CONDITION_REG_INFO{
  6342. USHORT usRegIndex;
  6343. USHORT usSize;
  6344. PHY_CONDITION_REG_VAL asRegVal[1];
  6345. }PHY_CONDITION_REG_INFO;
  6346. typedef struct _PHY_CONDITION_REG_INFO_V2{
  6347. USHORT usRegIndex;
  6348. USHORT usSize;
  6349. PHY_CONDITION_REG_VAL_V2 asRegVal[1];
  6350. }PHY_CONDITION_REG_INFO_V2;
  6351. typedef struct _PHY_ANALOG_SETTING_INFO{
  6352. UCHAR ucEncodeMode;
  6353. UCHAR ucPhySel;
  6354. USHORT usSize;
  6355. PHY_CONDITION_REG_INFO asAnalogSetting[1];
  6356. }PHY_ANALOG_SETTING_INFO;
  6357. typedef struct _PHY_ANALOG_SETTING_INFO_V2{
  6358. UCHAR ucEncodeMode;
  6359. UCHAR ucPhySel;
  6360. USHORT usSize;
  6361. PHY_CONDITION_REG_INFO_V2 asAnalogSetting[1];
  6362. }PHY_ANALOG_SETTING_INFO_V2;
  6363. typedef struct _GFX_HAVESTING_PARAMETERS {
  6364. UCHAR ucGfxBlkId; //GFX blk id to be harvested, like CU, RB or PRIM
  6365. UCHAR ucReserved; //reserved
  6366. UCHAR ucActiveUnitNumPerSH; //requested active CU/RB/PRIM number per shader array
  6367. UCHAR ucMaxUnitNumPerSH; //max CU/RB/PRIM number per shader array
  6368. } GFX_HAVESTING_PARAMETERS;
  6369. //ucGfxBlkId
  6370. #define GFX_HARVESTING_CU_ID 0
  6371. #define GFX_HARVESTING_RB_ID 1
  6372. #define GFX_HARVESTING_PRIM_ID 2
  6373. /****************************************************************************/
  6374. //Portion VI: Definitinos for vbios MC scratch registers that driver used
  6375. /****************************************************************************/
  6376. #define MC_MISC0__MEMORY_TYPE_MASK 0xF0000000
  6377. #define MC_MISC0__MEMORY_TYPE__GDDR1 0x10000000
  6378. #define MC_MISC0__MEMORY_TYPE__DDR2 0x20000000
  6379. #define MC_MISC0__MEMORY_TYPE__GDDR3 0x30000000
  6380. #define MC_MISC0__MEMORY_TYPE__GDDR4 0x40000000
  6381. #define MC_MISC0__MEMORY_TYPE__GDDR5 0x50000000
  6382. #define MC_MISC0__MEMORY_TYPE__HBM 0x60000000
  6383. #define MC_MISC0__MEMORY_TYPE__DDR3 0xB0000000
  6384. #define ATOM_MEM_TYPE_DDR_STRING "DDR"
  6385. #define ATOM_MEM_TYPE_DDR2_STRING "DDR2"
  6386. #define ATOM_MEM_TYPE_GDDR3_STRING "GDDR3"
  6387. #define ATOM_MEM_TYPE_GDDR4_STRING "GDDR4"
  6388. #define ATOM_MEM_TYPE_GDDR5_STRING "GDDR5"
  6389. #define ATOM_MEM_TYPE_HBM_STRING "HBM"
  6390. #define ATOM_MEM_TYPE_DDR3_STRING "DDR3"
  6391. /****************************************************************************/
  6392. //Portion VI: Definitinos being oboselete
  6393. /****************************************************************************/
  6394. //==========================================================================================
  6395. //Remove the definitions below when driver is ready!
  6396. typedef struct _ATOM_DAC_INFO
  6397. {
  6398. ATOM_COMMON_TABLE_HEADER sHeader;
  6399. USHORT usMaxFrequency; // in 10kHz unit
  6400. USHORT usReserved;
  6401. }ATOM_DAC_INFO;
  6402. typedef struct _COMPASSIONATE_DATA
  6403. {
  6404. ATOM_COMMON_TABLE_HEADER sHeader;
  6405. //============================== DAC1 portion
  6406. UCHAR ucDAC1_BG_Adjustment;
  6407. UCHAR ucDAC1_DAC_Adjustment;
  6408. USHORT usDAC1_FORCE_Data;
  6409. //============================== DAC2 portion
  6410. UCHAR ucDAC2_CRT2_BG_Adjustment;
  6411. UCHAR ucDAC2_CRT2_DAC_Adjustment;
  6412. USHORT usDAC2_CRT2_FORCE_Data;
  6413. USHORT usDAC2_CRT2_MUX_RegisterIndex;
  6414. UCHAR ucDAC2_CRT2_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  6415. UCHAR ucDAC2_NTSC_BG_Adjustment;
  6416. UCHAR ucDAC2_NTSC_DAC_Adjustment;
  6417. USHORT usDAC2_TV1_FORCE_Data;
  6418. USHORT usDAC2_TV1_MUX_RegisterIndex;
  6419. UCHAR ucDAC2_TV1_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  6420. UCHAR ucDAC2_CV_BG_Adjustment;
  6421. UCHAR ucDAC2_CV_DAC_Adjustment;
  6422. USHORT usDAC2_CV_FORCE_Data;
  6423. USHORT usDAC2_CV_MUX_RegisterIndex;
  6424. UCHAR ucDAC2_CV_MUX_RegisterInfo; //Bit[4:0]=Bit position,Bit[7]=1:Active High;=0 Active Low
  6425. UCHAR ucDAC2_PAL_BG_Adjustment;
  6426. UCHAR ucDAC2_PAL_DAC_Adjustment;
  6427. USHORT usDAC2_TV2_FORCE_Data;
  6428. }COMPASSIONATE_DATA;
  6429. /****************************Supported Device Info Table Definitions**********************/
  6430. // ucConnectInfo:
  6431. // [7:4] - connector type
  6432. // = 1 - VGA connector
  6433. // = 2 - DVI-I
  6434. // = 3 - DVI-D
  6435. // = 4 - DVI-A
  6436. // = 5 - SVIDEO
  6437. // = 6 - COMPOSITE
  6438. // = 7 - LVDS
  6439. // = 8 - DIGITAL LINK
  6440. // = 9 - SCART
  6441. // = 0xA - HDMI_type A
  6442. // = 0xB - HDMI_type B
  6443. // = 0xE - Special case1 (DVI+DIN)
  6444. // Others=TBD
  6445. // [3:0] - DAC Associated
  6446. // = 0 - no DAC
  6447. // = 1 - DACA
  6448. // = 2 - DACB
  6449. // = 3 - External DAC
  6450. // Others=TBD
  6451. //
  6452. typedef struct _ATOM_CONNECTOR_INFO
  6453. {
  6454. #if ATOM_BIG_ENDIAN
  6455. UCHAR bfConnectorType:4;
  6456. UCHAR bfAssociatedDAC:4;
  6457. #else
  6458. UCHAR bfAssociatedDAC:4;
  6459. UCHAR bfConnectorType:4;
  6460. #endif
  6461. }ATOM_CONNECTOR_INFO;
  6462. typedef union _ATOM_CONNECTOR_INFO_ACCESS
  6463. {
  6464. ATOM_CONNECTOR_INFO sbfAccess;
  6465. UCHAR ucAccess;
  6466. }ATOM_CONNECTOR_INFO_ACCESS;
  6467. typedef struct _ATOM_CONNECTOR_INFO_I2C
  6468. {
  6469. ATOM_CONNECTOR_INFO_ACCESS sucConnectorInfo;
  6470. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId;
  6471. }ATOM_CONNECTOR_INFO_I2C;
  6472. typedef struct _ATOM_SUPPORTED_DEVICES_INFO
  6473. {
  6474. ATOM_COMMON_TABLE_HEADER sHeader;
  6475. USHORT usDeviceSupport;
  6476. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO];
  6477. }ATOM_SUPPORTED_DEVICES_INFO;
  6478. #define NO_INT_SRC_MAPPED 0xFF
  6479. typedef struct _ATOM_CONNECTOR_INC_SRC_BITMAP
  6480. {
  6481. UCHAR ucIntSrcBitmap;
  6482. }ATOM_CONNECTOR_INC_SRC_BITMAP;
  6483. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2
  6484. {
  6485. ATOM_COMMON_TABLE_HEADER sHeader;
  6486. USHORT usDeviceSupport;
  6487. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  6488. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE_INFO_2];
  6489. }ATOM_SUPPORTED_DEVICES_INFO_2;
  6490. typedef struct _ATOM_SUPPORTED_DEVICES_INFO_2d1
  6491. {
  6492. ATOM_COMMON_TABLE_HEADER sHeader;
  6493. USHORT usDeviceSupport;
  6494. ATOM_CONNECTOR_INFO_I2C asConnInfo[ATOM_MAX_SUPPORTED_DEVICE];
  6495. ATOM_CONNECTOR_INC_SRC_BITMAP asIntSrcInfo[ATOM_MAX_SUPPORTED_DEVICE];
  6496. }ATOM_SUPPORTED_DEVICES_INFO_2d1;
  6497. #define ATOM_SUPPORTED_DEVICES_INFO_LAST ATOM_SUPPORTED_DEVICES_INFO_2d1
  6498. typedef struct _ATOM_MISC_CONTROL_INFO
  6499. {
  6500. USHORT usFrequency;
  6501. UCHAR ucPLL_ChargePump; // PLL charge-pump gain control
  6502. UCHAR ucPLL_DutyCycle; // PLL duty cycle control
  6503. UCHAR ucPLL_VCO_Gain; // PLL VCO gain control
  6504. UCHAR ucPLL_VoltageSwing; // PLL driver voltage swing control
  6505. }ATOM_MISC_CONTROL_INFO;
  6506. #define ATOM_MAX_MISC_INFO 4
  6507. typedef struct _ATOM_TMDS_INFO
  6508. {
  6509. ATOM_COMMON_TABLE_HEADER sHeader;
  6510. USHORT usMaxFrequency; // in 10Khz
  6511. ATOM_MISC_CONTROL_INFO asMiscInfo[ATOM_MAX_MISC_INFO];
  6512. }ATOM_TMDS_INFO;
  6513. typedef struct _ATOM_ENCODER_ANALOG_ATTRIBUTE
  6514. {
  6515. UCHAR ucTVStandard; //Same as TV standards defined above,
  6516. UCHAR ucPadding[1];
  6517. }ATOM_ENCODER_ANALOG_ATTRIBUTE;
  6518. typedef struct _ATOM_ENCODER_DIGITAL_ATTRIBUTE
  6519. {
  6520. UCHAR ucAttribute; //Same as other digital encoder attributes defined above
  6521. UCHAR ucPadding[1];
  6522. }ATOM_ENCODER_DIGITAL_ATTRIBUTE;
  6523. typedef union _ATOM_ENCODER_ATTRIBUTE
  6524. {
  6525. ATOM_ENCODER_ANALOG_ATTRIBUTE sAlgAttrib;
  6526. ATOM_ENCODER_DIGITAL_ATTRIBUTE sDigAttrib;
  6527. }ATOM_ENCODER_ATTRIBUTE;
  6528. typedef struct _DVO_ENCODER_CONTROL_PARAMETERS
  6529. {
  6530. USHORT usPixelClock;
  6531. USHORT usEncoderID;
  6532. UCHAR ucDeviceType; //Use ATOM_DEVICE_xxx1_Index to indicate device type only.
  6533. UCHAR ucAction; //ATOM_ENABLE/ATOM_DISABLE/ATOM_HPD_INIT
  6534. ATOM_ENCODER_ATTRIBUTE usDevAttr;
  6535. }DVO_ENCODER_CONTROL_PARAMETERS;
  6536. typedef struct _DVO_ENCODER_CONTROL_PS_ALLOCATION
  6537. {
  6538. DVO_ENCODER_CONTROL_PARAMETERS sDVOEncoder;
  6539. WRITE_ONE_BYTE_HW_I2C_DATA_PS_ALLOCATION sReserved; //Caller doesn't need to init this portion
  6540. }DVO_ENCODER_CONTROL_PS_ALLOCATION;
  6541. #define ATOM_XTMDS_ASIC_SI164_ID 1
  6542. #define ATOM_XTMDS_ASIC_SI178_ID 2
  6543. #define ATOM_XTMDS_ASIC_TFP513_ID 3
  6544. #define ATOM_XTMDS_SUPPORTED_SINGLELINK 0x00000001
  6545. #define ATOM_XTMDS_SUPPORTED_DUALLINK 0x00000002
  6546. #define ATOM_XTMDS_MVPU_FPGA 0x00000004
  6547. typedef struct _ATOM_XTMDS_INFO
  6548. {
  6549. ATOM_COMMON_TABLE_HEADER sHeader;
  6550. USHORT usSingleLinkMaxFrequency;
  6551. ATOM_I2C_ID_CONFIG_ACCESS sucI2cId; //Point the ID on which I2C is used to control external chip
  6552. UCHAR ucXtransimitterID;
  6553. UCHAR ucSupportedLink; // Bit field, bit0=1, single link supported;bit1=1,dual link supported
  6554. UCHAR ucSequnceAlterID; // Even with the same external TMDS asic, it's possible that the program seqence alters
  6555. // due to design. This ID is used to alert driver that the sequence is not "standard"!
  6556. UCHAR ucMasterAddress; // Address to control Master xTMDS Chip
  6557. UCHAR ucSlaveAddress; // Address to control Slave xTMDS Chip
  6558. }ATOM_XTMDS_INFO;
  6559. typedef struct _DFP_DPMS_STATUS_CHANGE_PARAMETERS
  6560. {
  6561. UCHAR ucEnable; // ATOM_ENABLE=On or ATOM_DISABLE=Off
  6562. UCHAR ucDevice; // ATOM_DEVICE_DFP1_INDEX....
  6563. UCHAR ucPadding[2];
  6564. }DFP_DPMS_STATUS_CHANGE_PARAMETERS;
  6565. /****************************Legacy Power Play Table Definitions **********************/
  6566. //Definitions for ulPowerPlayMiscInfo
  6567. #define ATOM_PM_MISCINFO_SPLIT_CLOCK 0x00000000L
  6568. #define ATOM_PM_MISCINFO_USING_MCLK_SRC 0x00000001L
  6569. #define ATOM_PM_MISCINFO_USING_SCLK_SRC 0x00000002L
  6570. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT 0x00000004L
  6571. #define ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH 0x00000008L
  6572. #define ATOM_PM_MISCINFO_LOAD_PERFORMANCE_EN 0x00000010L
  6573. #define ATOM_PM_MISCINFO_ENGINE_CLOCK_CONTRL_EN 0x00000020L
  6574. #define ATOM_PM_MISCINFO_MEMORY_CLOCK_CONTRL_EN 0x00000040L
  6575. #define ATOM_PM_MISCINFO_PROGRAM_VOLTAGE 0x00000080L //When this bit set, ucVoltageDropIndex is not an index for GPIO pin, but a voltage ID that SW needs program
  6576. #define ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN 0x00000100L
  6577. #define ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN 0x00000200L
  6578. #define ATOM_PM_MISCINFO_ASIC_SLEEP_MODE_EN 0x00000400L
  6579. #define ATOM_PM_MISCINFO_LOAD_BALANCE_EN 0x00000800L
  6580. #define ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE 0x00001000L
  6581. #define ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE 0x00002000L
  6582. #define ATOM_PM_MISCINFO_LOW_LCD_REFRESH_RATE 0x00004000L
  6583. #define ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE 0x00008000L
  6584. #define ATOM_PM_MISCINFO_OVER_CLOCK_MODE 0x00010000L
  6585. #define ATOM_PM_MISCINFO_OVER_DRIVE_MODE 0x00020000L
  6586. #define ATOM_PM_MISCINFO_POWER_SAVING_MODE 0x00040000L
  6587. #define ATOM_PM_MISCINFO_THERMAL_DIODE_MODE 0x00080000L
  6588. #define ATOM_PM_MISCINFO_FRAME_MODULATION_MASK 0x00300000L //0-FM Disable, 1-2 level FM, 2-4 level FM, 3-Reserved
  6589. #define ATOM_PM_MISCINFO_FRAME_MODULATION_SHIFT 20
  6590. #define ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE 0x00400000L
  6591. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2 0x00800000L
  6592. #define ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4 0x01000000L
  6593. #define ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN 0x02000000L //When set, Dynamic
  6594. #define ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN 0x04000000L //When set, Dynamic
  6595. #define ATOM_PM_MISCINFO_3D_ACCELERATION_EN 0x08000000L //When set, This mode is for acceleated 3D mode
  6596. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_MASK 0x70000000L //1-Optimal Battery Life Group, 2-High Battery, 3-Balanced, 4-High Performance, 5- Optimal Performance (Default state with Default clocks)
  6597. #define ATOM_PM_MISCINFO_POWERPLAY_SETTINGS_GROUP_SHIFT 28
  6598. #define ATOM_PM_MISCINFO_ENABLE_BACK_BIAS 0x80000000L
  6599. #define ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE 0x00000001L
  6600. #define ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT 0x00000002L
  6601. #define ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN 0x00000004L
  6602. #define ATOM_PM_MISCINFO2_FS3D_OVERDRIVE_INFO 0x00000008L
  6603. #define ATOM_PM_MISCINFO2_FORCEDLOWPWR_MODE 0x00000010L
  6604. #define ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN 0x00000020L
  6605. #define ATOM_PM_MISCINFO2_VIDEO_PLAYBACK_CAPABLE 0x00000040L //If this bit is set in multi-pp mode, then driver will pack up one with the minior power consumption.
  6606. //If it's not set in any pp mode, driver will use its default logic to pick a pp mode in video playback
  6607. #define ATOM_PM_MISCINFO2_NOT_VALID_ON_DC 0x00000080L
  6608. #define ATOM_PM_MISCINFO2_STUTTER_MODE_EN 0x00000100L
  6609. #define ATOM_PM_MISCINFO2_UVD_SUPPORT_MODE 0x00000200L
  6610. //ucTableFormatRevision=1
  6611. //ucTableContentRevision=1
  6612. typedef struct _ATOM_POWERMODE_INFO
  6613. {
  6614. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  6615. ULONG ulReserved1; // must set to 0
  6616. ULONG ulReserved2; // must set to 0
  6617. USHORT usEngineClock;
  6618. USHORT usMemoryClock;
  6619. UCHAR ucVoltageDropIndex; // index to GPIO table
  6620. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  6621. UCHAR ucMinTemperature;
  6622. UCHAR ucMaxTemperature;
  6623. UCHAR ucNumPciELanes; // number of PCIE lanes
  6624. }ATOM_POWERMODE_INFO;
  6625. //ucTableFormatRevision=2
  6626. //ucTableContentRevision=1
  6627. typedef struct _ATOM_POWERMODE_INFO_V2
  6628. {
  6629. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  6630. ULONG ulMiscInfo2;
  6631. ULONG ulEngineClock;
  6632. ULONG ulMemoryClock;
  6633. UCHAR ucVoltageDropIndex; // index to GPIO table
  6634. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  6635. UCHAR ucMinTemperature;
  6636. UCHAR ucMaxTemperature;
  6637. UCHAR ucNumPciELanes; // number of PCIE lanes
  6638. }ATOM_POWERMODE_INFO_V2;
  6639. //ucTableFormatRevision=2
  6640. //ucTableContentRevision=2
  6641. typedef struct _ATOM_POWERMODE_INFO_V3
  6642. {
  6643. ULONG ulMiscInfo; //The power level should be arranged in ascending order
  6644. ULONG ulMiscInfo2;
  6645. ULONG ulEngineClock;
  6646. ULONG ulMemoryClock;
  6647. UCHAR ucVoltageDropIndex; // index to Core (VDDC) votage table
  6648. UCHAR ucSelectedPanel_RefreshRate;// panel refresh rate
  6649. UCHAR ucMinTemperature;
  6650. UCHAR ucMaxTemperature;
  6651. UCHAR ucNumPciELanes; // number of PCIE lanes
  6652. UCHAR ucVDDCI_VoltageDropIndex; // index to VDDCI votage table
  6653. }ATOM_POWERMODE_INFO_V3;
  6654. #define ATOM_MAX_NUMBEROF_POWER_BLOCK 8
  6655. #define ATOM_PP_OVERDRIVE_INTBITMAP_AUXWIN 0x01
  6656. #define ATOM_PP_OVERDRIVE_INTBITMAP_OVERDRIVE 0x02
  6657. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM63 0x01
  6658. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1032 0x02
  6659. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ADM1030 0x03
  6660. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_MUA6649 0x04
  6661. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_LM64 0x05
  6662. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_F75375 0x06
  6663. #define ATOM_PP_OVERDRIVE_THERMALCONTROLLER_ASC7512 0x07 // Andigilog
  6664. typedef struct _ATOM_POWERPLAY_INFO
  6665. {
  6666. ATOM_COMMON_TABLE_HEADER sHeader;
  6667. UCHAR ucOverdriveThermalController;
  6668. UCHAR ucOverdriveI2cLine;
  6669. UCHAR ucOverdriveIntBitmap;
  6670. UCHAR ucOverdriveControllerAddress;
  6671. UCHAR ucSizeOfPowerModeEntry;
  6672. UCHAR ucNumOfPowerModeEntries;
  6673. ATOM_POWERMODE_INFO asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  6674. }ATOM_POWERPLAY_INFO;
  6675. typedef struct _ATOM_POWERPLAY_INFO_V2
  6676. {
  6677. ATOM_COMMON_TABLE_HEADER sHeader;
  6678. UCHAR ucOverdriveThermalController;
  6679. UCHAR ucOverdriveI2cLine;
  6680. UCHAR ucOverdriveIntBitmap;
  6681. UCHAR ucOverdriveControllerAddress;
  6682. UCHAR ucSizeOfPowerModeEntry;
  6683. UCHAR ucNumOfPowerModeEntries;
  6684. ATOM_POWERMODE_INFO_V2 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  6685. }ATOM_POWERPLAY_INFO_V2;
  6686. typedef struct _ATOM_POWERPLAY_INFO_V3
  6687. {
  6688. ATOM_COMMON_TABLE_HEADER sHeader;
  6689. UCHAR ucOverdriveThermalController;
  6690. UCHAR ucOverdriveI2cLine;
  6691. UCHAR ucOverdriveIntBitmap;
  6692. UCHAR ucOverdriveControllerAddress;
  6693. UCHAR ucSizeOfPowerModeEntry;
  6694. UCHAR ucNumOfPowerModeEntries;
  6695. ATOM_POWERMODE_INFO_V3 asPowerPlayInfo[ATOM_MAX_NUMBEROF_POWER_BLOCK];
  6696. }ATOM_POWERPLAY_INFO_V3;
  6697. /* New PPlib */
  6698. /**************************************************************************/
  6699. typedef struct _ATOM_PPLIB_THERMALCONTROLLER
  6700. {
  6701. UCHAR ucType; // one of ATOM_PP_THERMALCONTROLLER_*
  6702. UCHAR ucI2cLine; // as interpreted by DAL I2C
  6703. UCHAR ucI2cAddress;
  6704. UCHAR ucFanParameters; // Fan Control Parameters.
  6705. UCHAR ucFanMinRPM; // Fan Minimum RPM (hundreds) -- for display purposes only.
  6706. UCHAR ucFanMaxRPM; // Fan Maximum RPM (hundreds) -- for display purposes only.
  6707. UCHAR ucReserved; // ----
  6708. UCHAR ucFlags; // to be defined
  6709. } ATOM_PPLIB_THERMALCONTROLLER;
  6710. #define ATOM_PP_FANPARAMETERS_TACHOMETER_PULSES_PER_REVOLUTION_MASK 0x0f
  6711. #define ATOM_PP_FANPARAMETERS_NOFAN 0x80 // No fan is connected to this controller.
  6712. #define ATOM_PP_THERMALCONTROLLER_NONE 0
  6713. #define ATOM_PP_THERMALCONTROLLER_LM63 1 // Not used by PPLib
  6714. #define ATOM_PP_THERMALCONTROLLER_ADM1032 2 // Not used by PPLib
  6715. #define ATOM_PP_THERMALCONTROLLER_ADM1030 3 // Not used by PPLib
  6716. #define ATOM_PP_THERMALCONTROLLER_MUA6649 4 // Not used by PPLib
  6717. #define ATOM_PP_THERMALCONTROLLER_LM64 5
  6718. #define ATOM_PP_THERMALCONTROLLER_F75375 6 // Not used by PPLib
  6719. #define ATOM_PP_THERMALCONTROLLER_RV6xx 7
  6720. #define ATOM_PP_THERMALCONTROLLER_RV770 8
  6721. #define ATOM_PP_THERMALCONTROLLER_ADT7473 9
  6722. #define ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO 11
  6723. #define ATOM_PP_THERMALCONTROLLER_EVERGREEN 12
  6724. #define ATOM_PP_THERMALCONTROLLER_EMC2103 13 /* 0x0D */ // Only fan control will be implemented, do NOT show this in PPGen.
  6725. #define ATOM_PP_THERMALCONTROLLER_SUMO 14 /* 0x0E */ // Sumo type, used internally
  6726. #define ATOM_PP_THERMALCONTROLLER_NISLANDS 15
  6727. #define ATOM_PP_THERMALCONTROLLER_SISLANDS 16
  6728. #define ATOM_PP_THERMALCONTROLLER_LM96163 17
  6729. #define ATOM_PP_THERMALCONTROLLER_CISLANDS 18
  6730. // Thermal controller 'combo type' to use an external controller for Fan control and an internal controller for thermal.
  6731. // We probably should reserve the bit 0x80 for this use.
  6732. // To keep the number of these types low we should also use the same code for all ASICs (i.e. do not distinguish RV6xx and RV7xx Internal here).
  6733. // The driver can pick the correct internal controller based on the ASIC.
  6734. #define ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL 0x89 // ADT7473 Fan Control + Internal Thermal Controller
  6735. #define ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL 0x8D // EMC2103 Fan Control + Internal Thermal Controller
  6736. typedef struct _ATOM_PPLIB_STATE
  6737. {
  6738. UCHAR ucNonClockStateIndex;
  6739. UCHAR ucClockStateIndices[1]; // variable-sized
  6740. } ATOM_PPLIB_STATE;
  6741. typedef struct _ATOM_PPLIB_FANTABLE
  6742. {
  6743. UCHAR ucFanTableFormat; // Change this if the table format changes or version changes so that the other fields are not the same.
  6744. UCHAR ucTHyst; // Temperature hysteresis. Integer.
  6745. USHORT usTMin; // The temperature, in 0.01 centigrades, below which we just run at a minimal PWM.
  6746. USHORT usTMed; // The middle temperature where we change slopes.
  6747. USHORT usTHigh; // The high point above TMed for adjusting the second slope.
  6748. USHORT usPWMMin; // The minimum PWM value in percent (0.01% increments).
  6749. USHORT usPWMMed; // The PWM value (in percent) at TMed.
  6750. USHORT usPWMHigh; // The PWM value at THigh.
  6751. } ATOM_PPLIB_FANTABLE;
  6752. typedef struct _ATOM_PPLIB_FANTABLE2
  6753. {
  6754. ATOM_PPLIB_FANTABLE basicTable;
  6755. USHORT usTMax; // The max temperature
  6756. } ATOM_PPLIB_FANTABLE2;
  6757. typedef struct _ATOM_PPLIB_EXTENDEDHEADER
  6758. {
  6759. USHORT usSize;
  6760. ULONG ulMaxEngineClock; // For Overdrive.
  6761. ULONG ulMaxMemoryClock; // For Overdrive.
  6762. // Add extra system parameters here, always adjust size to include all fields.
  6763. USHORT usVCETableOffset; //points to ATOM_PPLIB_VCE_Table
  6764. USHORT usUVDTableOffset; //points to ATOM_PPLIB_UVD_Table
  6765. USHORT usSAMUTableOffset; //points to ATOM_PPLIB_SAMU_Table
  6766. USHORT usPPMTableOffset; //points to ATOM_PPLIB_PPM_Table
  6767. } ATOM_PPLIB_EXTENDEDHEADER;
  6768. //// ATOM_PPLIB_POWERPLAYTABLE::ulPlatformCaps
  6769. #define ATOM_PP_PLATFORM_CAP_BACKBIAS 1
  6770. #define ATOM_PP_PLATFORM_CAP_POWERPLAY 2
  6771. #define ATOM_PP_PLATFORM_CAP_SBIOSPOWERSOURCE 4
  6772. #define ATOM_PP_PLATFORM_CAP_ASPM_L0s 8
  6773. #define ATOM_PP_PLATFORM_CAP_ASPM_L1 16
  6774. #define ATOM_PP_PLATFORM_CAP_HARDWAREDC 32
  6775. #define ATOM_PP_PLATFORM_CAP_GEMINIPRIMARY 64
  6776. #define ATOM_PP_PLATFORM_CAP_STEPVDDC 128
  6777. #define ATOM_PP_PLATFORM_CAP_VOLTAGECONTROL 256
  6778. #define ATOM_PP_PLATFORM_CAP_SIDEPORTCONTROL 512
  6779. #define ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1 1024
  6780. #define ATOM_PP_PLATFORM_CAP_HTLINKCONTROL 2048
  6781. #define ATOM_PP_PLATFORM_CAP_MVDDCONTROL 4096
  6782. #define ATOM_PP_PLATFORM_CAP_GOTO_BOOT_ON_ALERT 0x2000 // Go to boot state on alerts, e.g. on an AC->DC transition.
  6783. #define ATOM_PP_PLATFORM_CAP_DONT_WAIT_FOR_VBLANK_ON_ALERT 0x4000 // Do NOT wait for VBLANK during an alert (e.g. AC->DC transition).
  6784. #define ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL 0x8000 // Does the driver control VDDCI independently from VDDC.
  6785. #define ATOM_PP_PLATFORM_CAP_REGULATOR_HOT 0x00010000 // Enable the 'regulator hot' feature.
  6786. #define ATOM_PP_PLATFORM_CAP_BACO 0x00020000 // Does the driver supports BACO state.
  6787. #define ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE 0x00040000 // Does the driver supports new CAC voltage table.
  6788. #define ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY 0x00080000 // Does the driver supports revert GPIO5 polarity.
  6789. #define ATOM_PP_PLATFORM_CAP_OUTPUT_THERMAL2GPIO17 0x00100000 // Does the driver supports thermal2GPIO17.
  6790. #define ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE 0x00200000 // Does the driver supports VR HOT GPIO Configurable.
  6791. typedef struct _ATOM_PPLIB_POWERPLAYTABLE
  6792. {
  6793. ATOM_COMMON_TABLE_HEADER sHeader;
  6794. UCHAR ucDataRevision;
  6795. UCHAR ucNumStates;
  6796. UCHAR ucStateEntrySize;
  6797. UCHAR ucClockInfoSize;
  6798. UCHAR ucNonClockSize;
  6799. // offset from start of this table to array of ucNumStates ATOM_PPLIB_STATE structures
  6800. USHORT usStateArrayOffset;
  6801. // offset from start of this table to array of ASIC-specific structures,
  6802. // currently ATOM_PPLIB_CLOCK_INFO.
  6803. USHORT usClockInfoArrayOffset;
  6804. // offset from start of this table to array of ATOM_PPLIB_NONCLOCK_INFO
  6805. USHORT usNonClockInfoArrayOffset;
  6806. USHORT usBackbiasTime; // in microseconds
  6807. USHORT usVoltageTime; // in microseconds
  6808. USHORT usTableSize; //the size of this structure, or the extended structure
  6809. ULONG ulPlatformCaps; // See ATOM_PPLIB_CAPS_*
  6810. ATOM_PPLIB_THERMALCONTROLLER sThermalController;
  6811. USHORT usBootClockInfoOffset;
  6812. USHORT usBootNonClockInfoOffset;
  6813. } ATOM_PPLIB_POWERPLAYTABLE;
  6814. typedef struct _ATOM_PPLIB_POWERPLAYTABLE2
  6815. {
  6816. ATOM_PPLIB_POWERPLAYTABLE basicTable;
  6817. UCHAR ucNumCustomThermalPolicy;
  6818. USHORT usCustomThermalPolicyArrayOffset;
  6819. }ATOM_PPLIB_POWERPLAYTABLE2, *LPATOM_PPLIB_POWERPLAYTABLE2;
  6820. typedef struct _ATOM_PPLIB_POWERPLAYTABLE3
  6821. {
  6822. ATOM_PPLIB_POWERPLAYTABLE2 basicTable2;
  6823. USHORT usFormatID; // To be used ONLY by PPGen.
  6824. USHORT usFanTableOffset;
  6825. USHORT usExtendendedHeaderOffset;
  6826. } ATOM_PPLIB_POWERPLAYTABLE3, *LPATOM_PPLIB_POWERPLAYTABLE3;
  6827. typedef struct _ATOM_PPLIB_POWERPLAYTABLE4
  6828. {
  6829. ATOM_PPLIB_POWERPLAYTABLE3 basicTable3;
  6830. ULONG ulGoldenPPID; // PPGen use only
  6831. ULONG ulGoldenRevision; // PPGen use only
  6832. USHORT usVddcDependencyOnSCLKOffset;
  6833. USHORT usVddciDependencyOnMCLKOffset;
  6834. USHORT usVddcDependencyOnMCLKOffset;
  6835. USHORT usMaxClockVoltageOnDCOffset;
  6836. USHORT usVddcPhaseShedLimitsTableOffset; // Points to ATOM_PPLIB_PhaseSheddingLimits_Table
  6837. USHORT usMvddDependencyOnMCLKOffset;
  6838. } ATOM_PPLIB_POWERPLAYTABLE4, *LPATOM_PPLIB_POWERPLAYTABLE4;
  6839. typedef struct _ATOM_PPLIB_POWERPLAYTABLE5
  6840. {
  6841. ATOM_PPLIB_POWERPLAYTABLE4 basicTable4;
  6842. ULONG ulTDPLimit;
  6843. ULONG ulNearTDPLimit;
  6844. ULONG ulSQRampingThreshold;
  6845. USHORT usCACLeakageTableOffset; // Points to ATOM_PPLIB_CAC_Leakage_Table
  6846. ULONG ulCACLeakage; // The iLeakage for driver calculated CAC leakage table
  6847. USHORT usTDPODLimit;
  6848. USHORT usLoadLineSlope; // in milliOhms * 100
  6849. } ATOM_PPLIB_POWERPLAYTABLE5, *LPATOM_PPLIB_POWERPLAYTABLE5;
  6850. //// ATOM_PPLIB_NONCLOCK_INFO::usClassification
  6851. #define ATOM_PPLIB_CLASSIFICATION_UI_MASK 0x0007
  6852. #define ATOM_PPLIB_CLASSIFICATION_UI_SHIFT 0
  6853. #define ATOM_PPLIB_CLASSIFICATION_UI_NONE 0
  6854. #define ATOM_PPLIB_CLASSIFICATION_UI_BATTERY 1
  6855. #define ATOM_PPLIB_CLASSIFICATION_UI_BALANCED 3
  6856. #define ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE 5
  6857. // 2, 4, 6, 7 are reserved
  6858. #define ATOM_PPLIB_CLASSIFICATION_BOOT 0x0008
  6859. #define ATOM_PPLIB_CLASSIFICATION_THERMAL 0x0010
  6860. #define ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE 0x0020
  6861. #define ATOM_PPLIB_CLASSIFICATION_REST 0x0040
  6862. #define ATOM_PPLIB_CLASSIFICATION_FORCED 0x0080
  6863. #define ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE 0x0100
  6864. #define ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE 0x0200
  6865. #define ATOM_PPLIB_CLASSIFICATION_UVDSTATE 0x0400
  6866. #define ATOM_PPLIB_CLASSIFICATION_3DLOW 0x0800
  6867. #define ATOM_PPLIB_CLASSIFICATION_ACPI 0x1000
  6868. #define ATOM_PPLIB_CLASSIFICATION_HD2STATE 0x2000
  6869. #define ATOM_PPLIB_CLASSIFICATION_HDSTATE 0x4000
  6870. #define ATOM_PPLIB_CLASSIFICATION_SDSTATE 0x8000
  6871. //// ATOM_PPLIB_NONCLOCK_INFO::usClassification2
  6872. #define ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2 0x0001
  6873. #define ATOM_PPLIB_CLASSIFICATION2_ULV 0x0002
  6874. #define ATOM_PPLIB_CLASSIFICATION2_MVC 0x0004 //Multi-View Codec (BD-3D)
  6875. //// ATOM_PPLIB_NONCLOCK_INFO::ulCapsAndSettings
  6876. #define ATOM_PPLIB_SINGLE_DISPLAY_ONLY 0x00000001
  6877. #define ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK 0x00000002
  6878. // 0 is 2.5Gb/s, 1 is 5Gb/s
  6879. #define ATOM_PPLIB_PCIE_LINK_SPEED_MASK 0x00000004
  6880. #define ATOM_PPLIB_PCIE_LINK_SPEED_SHIFT 2
  6881. // lanes - 1: 1, 2, 4, 8, 12, 16 permitted by PCIE spec
  6882. #define ATOM_PPLIB_PCIE_LINK_WIDTH_MASK 0x000000F8
  6883. #define ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT 3
  6884. // lookup into reduced refresh-rate table
  6885. #define ATOM_PPLIB_LIMITED_REFRESHRATE_VALUE_MASK 0x00000F00
  6886. #define ATOM_PPLIB_LIMITED_REFRESHRATE_VALUE_SHIFT 8
  6887. #define ATOM_PPLIB_LIMITED_REFRESHRATE_UNLIMITED 0
  6888. #define ATOM_PPLIB_LIMITED_REFRESHRATE_50HZ 1
  6889. // 2-15 TBD as needed.
  6890. #define ATOM_PPLIB_SOFTWARE_DISABLE_LOADBALANCING 0x00001000
  6891. #define ATOM_PPLIB_SOFTWARE_ENABLE_SLEEP_FOR_TIMESTAMPS 0x00002000
  6892. #define ATOM_PPLIB_DISALLOW_ON_DC 0x00004000
  6893. #define ATOM_PPLIB_ENABLE_VARIBRIGHT 0x00008000
  6894. //memory related flags
  6895. #define ATOM_PPLIB_SWSTATE_MEMORY_DLL_OFF 0x000010000
  6896. //M3 Arb //2bits, current 3 sets of parameters in total
  6897. #define ATOM_PPLIB_M3ARB_MASK 0x00060000
  6898. #define ATOM_PPLIB_M3ARB_SHIFT 17
  6899. #define ATOM_PPLIB_ENABLE_DRR 0x00080000
  6900. // remaining 16 bits are reserved
  6901. typedef struct _ATOM_PPLIB_THERMAL_STATE
  6902. {
  6903. UCHAR ucMinTemperature;
  6904. UCHAR ucMaxTemperature;
  6905. UCHAR ucThermalAction;
  6906. }ATOM_PPLIB_THERMAL_STATE, *LPATOM_PPLIB_THERMAL_STATE;
  6907. // Contained in an array starting at the offset
  6908. // in ATOM_PPLIB_POWERPLAYTABLE::usNonClockInfoArrayOffset.
  6909. // referenced from ATOM_PPLIB_STATE_INFO::ucNonClockStateIndex
  6910. #define ATOM_PPLIB_NONCLOCKINFO_VER1 12
  6911. #define ATOM_PPLIB_NONCLOCKINFO_VER2 24
  6912. typedef struct _ATOM_PPLIB_NONCLOCK_INFO
  6913. {
  6914. USHORT usClassification;
  6915. UCHAR ucMinTemperature;
  6916. UCHAR ucMaxTemperature;
  6917. ULONG ulCapsAndSettings;
  6918. UCHAR ucRequiredPower;
  6919. USHORT usClassification2;
  6920. ULONG ulVCLK;
  6921. ULONG ulDCLK;
  6922. UCHAR ucUnused[5];
  6923. } ATOM_PPLIB_NONCLOCK_INFO;
  6924. // Contained in an array starting at the offset
  6925. // in ATOM_PPLIB_POWERPLAYTABLE::usClockInfoArrayOffset.
  6926. // referenced from ATOM_PPLIB_STATE::ucClockStateIndices
  6927. typedef struct _ATOM_PPLIB_R600_CLOCK_INFO
  6928. {
  6929. USHORT usEngineClockLow;
  6930. UCHAR ucEngineClockHigh;
  6931. USHORT usMemoryClockLow;
  6932. UCHAR ucMemoryClockHigh;
  6933. USHORT usVDDC;
  6934. USHORT usUnused1;
  6935. USHORT usUnused2;
  6936. ULONG ulFlags; // ATOM_PPLIB_R600_FLAGS_*
  6937. } ATOM_PPLIB_R600_CLOCK_INFO;
  6938. // ulFlags in ATOM_PPLIB_R600_CLOCK_INFO
  6939. #define ATOM_PPLIB_R600_FLAGS_PCIEGEN2 1
  6940. #define ATOM_PPLIB_R600_FLAGS_UVDSAFE 2
  6941. #define ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE 4
  6942. #define ATOM_PPLIB_R600_FLAGS_MEMORY_ODT_OFF 8
  6943. #define ATOM_PPLIB_R600_FLAGS_MEMORY_DLL_OFF 16
  6944. #define ATOM_PPLIB_R600_FLAGS_LOWPOWER 32 // On the RV770 use 'low power' setting (sequencer S0).
  6945. typedef struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO
  6946. {
  6947. USHORT usEngineClockLow;
  6948. UCHAR ucEngineClockHigh;
  6949. USHORT usMemoryClockLow;
  6950. UCHAR ucMemoryClockHigh;
  6951. USHORT usVDDC;
  6952. USHORT usVDDCI;
  6953. USHORT usUnused;
  6954. ULONG ulFlags; // ATOM_PPLIB_R600_FLAGS_*
  6955. } ATOM_PPLIB_EVERGREEN_CLOCK_INFO;
  6956. typedef struct _ATOM_PPLIB_SI_CLOCK_INFO
  6957. {
  6958. USHORT usEngineClockLow;
  6959. UCHAR ucEngineClockHigh;
  6960. USHORT usMemoryClockLow;
  6961. UCHAR ucMemoryClockHigh;
  6962. USHORT usVDDC;
  6963. USHORT usVDDCI;
  6964. UCHAR ucPCIEGen;
  6965. UCHAR ucUnused1;
  6966. ULONG ulFlags; // ATOM_PPLIB_SI_FLAGS_*, no flag is necessary for now
  6967. } ATOM_PPLIB_SI_CLOCK_INFO;
  6968. typedef struct _ATOM_PPLIB_CI_CLOCK_INFO
  6969. {
  6970. USHORT usEngineClockLow;
  6971. UCHAR ucEngineClockHigh;
  6972. USHORT usMemoryClockLow;
  6973. UCHAR ucMemoryClockHigh;
  6974. UCHAR ucPCIEGen;
  6975. USHORT usPCIELane;
  6976. } ATOM_PPLIB_CI_CLOCK_INFO;
  6977. typedef struct _ATOM_PPLIB_RS780_CLOCK_INFO
  6978. {
  6979. USHORT usLowEngineClockLow; // Low Engine clock in MHz (the same way as on the R600).
  6980. UCHAR ucLowEngineClockHigh;
  6981. USHORT usHighEngineClockLow; // High Engine clock in MHz.
  6982. UCHAR ucHighEngineClockHigh;
  6983. USHORT usMemoryClockLow; // For now one of the ATOM_PPLIB_RS780_SPMCLK_XXXX constants.
  6984. UCHAR ucMemoryClockHigh; // Currentyl unused.
  6985. UCHAR ucPadding; // For proper alignment and size.
  6986. USHORT usVDDC; // For the 780, use: None, Low, High, Variable
  6987. UCHAR ucMaxHTLinkWidth; // From SBIOS - {2, 4, 8, 16}
  6988. UCHAR ucMinHTLinkWidth; // From SBIOS - {2, 4, 8, 16}. Effective only if CDLW enabled. Minimum down stream width could be bigger as display BW requriement.
  6989. USHORT usHTLinkFreq; // See definition ATOM_PPLIB_RS780_HTLINKFREQ_xxx or in MHz(>=200).
  6990. ULONG ulFlags;
  6991. } ATOM_PPLIB_RS780_CLOCK_INFO;
  6992. #define ATOM_PPLIB_RS780_VOLTAGE_NONE 0
  6993. #define ATOM_PPLIB_RS780_VOLTAGE_LOW 1
  6994. #define ATOM_PPLIB_RS780_VOLTAGE_HIGH 2
  6995. #define ATOM_PPLIB_RS780_VOLTAGE_VARIABLE 3
  6996. #define ATOM_PPLIB_RS780_SPMCLK_NONE 0 // We cannot change the side port memory clock, leave it as it is.
  6997. #define ATOM_PPLIB_RS780_SPMCLK_LOW 1
  6998. #define ATOM_PPLIB_RS780_SPMCLK_HIGH 2
  6999. #define ATOM_PPLIB_RS780_HTLINKFREQ_NONE 0
  7000. #define ATOM_PPLIB_RS780_HTLINKFREQ_LOW 1
  7001. #define ATOM_PPLIB_RS780_HTLINKFREQ_HIGH 2
  7002. typedef struct _ATOM_PPLIB_SUMO_CLOCK_INFO{
  7003. USHORT usEngineClockLow; //clockfrequency & 0xFFFF. The unit is in 10khz
  7004. UCHAR ucEngineClockHigh; //clockfrequency >> 16.
  7005. UCHAR vddcIndex; //2-bit vddc index;
  7006. USHORT tdpLimit;
  7007. //please initalize to 0
  7008. USHORT rsv1;
  7009. //please initialize to 0s
  7010. ULONG rsv2[2];
  7011. }ATOM_PPLIB_SUMO_CLOCK_INFO;
  7012. typedef struct _ATOM_PPLIB_STATE_V2
  7013. {
  7014. //number of valid dpm levels in this state; Driver uses it to calculate the whole
  7015. //size of the state: sizeof(ATOM_PPLIB_STATE_V2) + (ucNumDPMLevels - 1) * sizeof(UCHAR)
  7016. UCHAR ucNumDPMLevels;
  7017. //a index to the array of nonClockInfos
  7018. UCHAR nonClockInfoIndex;
  7019. /**
  7020. * Driver will read the first ucNumDPMLevels in this array
  7021. */
  7022. UCHAR clockInfoIndex[1];
  7023. } ATOM_PPLIB_STATE_V2;
  7024. typedef struct _StateArray{
  7025. //how many states we have
  7026. UCHAR ucNumEntries;
  7027. ATOM_PPLIB_STATE_V2 states[1];
  7028. }StateArray;
  7029. typedef struct _ClockInfoArray{
  7030. //how many clock levels we have
  7031. UCHAR ucNumEntries;
  7032. //sizeof(ATOM_PPLIB_CLOCK_INFO)
  7033. UCHAR ucEntrySize;
  7034. UCHAR clockInfo[1];
  7035. }ClockInfoArray;
  7036. typedef struct _NonClockInfoArray{
  7037. //how many non-clock levels we have. normally should be same as number of states
  7038. UCHAR ucNumEntries;
  7039. //sizeof(ATOM_PPLIB_NONCLOCK_INFO)
  7040. UCHAR ucEntrySize;
  7041. ATOM_PPLIB_NONCLOCK_INFO nonClockInfo[1];
  7042. }NonClockInfoArray;
  7043. typedef struct _ATOM_PPLIB_Clock_Voltage_Dependency_Record
  7044. {
  7045. USHORT usClockLow;
  7046. UCHAR ucClockHigh;
  7047. USHORT usVoltage;
  7048. }ATOM_PPLIB_Clock_Voltage_Dependency_Record;
  7049. typedef struct _ATOM_PPLIB_Clock_Voltage_Dependency_Table
  7050. {
  7051. UCHAR ucNumEntries; // Number of entries.
  7052. ATOM_PPLIB_Clock_Voltage_Dependency_Record entries[1]; // Dynamically allocate entries.
  7053. }ATOM_PPLIB_Clock_Voltage_Dependency_Table;
  7054. typedef struct _ATOM_PPLIB_Clock_Voltage_Limit_Record
  7055. {
  7056. USHORT usSclkLow;
  7057. UCHAR ucSclkHigh;
  7058. USHORT usMclkLow;
  7059. UCHAR ucMclkHigh;
  7060. USHORT usVddc;
  7061. USHORT usVddci;
  7062. }ATOM_PPLIB_Clock_Voltage_Limit_Record;
  7063. typedef struct _ATOM_PPLIB_Clock_Voltage_Limit_Table
  7064. {
  7065. UCHAR ucNumEntries; // Number of entries.
  7066. ATOM_PPLIB_Clock_Voltage_Limit_Record entries[1]; // Dynamically allocate entries.
  7067. }ATOM_PPLIB_Clock_Voltage_Limit_Table;
  7068. typedef struct _ATOM_PPLIB_CAC_Leakage_Record
  7069. {
  7070. USHORT usVddc; // We use this field for the "fake" standardized VDDC for power calculations; For CI and newer, we use this as the real VDDC value.
  7071. ULONG ulLeakageValue; // For CI and newer we use this as the "fake" standar VDDC value.
  7072. }ATOM_PPLIB_CAC_Leakage_Record;
  7073. typedef struct _ATOM_PPLIB_CAC_Leakage_Table
  7074. {
  7075. UCHAR ucNumEntries; // Number of entries.
  7076. ATOM_PPLIB_CAC_Leakage_Record entries[1]; // Dynamically allocate entries.
  7077. }ATOM_PPLIB_CAC_Leakage_Table;
  7078. typedef struct _ATOM_PPLIB_PhaseSheddingLimits_Record
  7079. {
  7080. USHORT usVoltage;
  7081. USHORT usSclkLow;
  7082. UCHAR ucSclkHigh;
  7083. USHORT usMclkLow;
  7084. UCHAR ucMclkHigh;
  7085. }ATOM_PPLIB_PhaseSheddingLimits_Record;
  7086. typedef struct _ATOM_PPLIB_PhaseSheddingLimits_Table
  7087. {
  7088. UCHAR ucNumEntries; // Number of entries.
  7089. ATOM_PPLIB_PhaseSheddingLimits_Record entries[1]; // Dynamically allocate entries.
  7090. }ATOM_PPLIB_PhaseSheddingLimits_Table;
  7091. typedef struct _VCEClockInfo{
  7092. USHORT usEVClkLow;
  7093. UCHAR ucEVClkHigh;
  7094. USHORT usECClkLow;
  7095. UCHAR ucECClkHigh;
  7096. }VCEClockInfo;
  7097. typedef struct _VCEClockInfoArray{
  7098. UCHAR ucNumEntries;
  7099. VCEClockInfo entries[1];
  7100. }VCEClockInfoArray;
  7101. typedef struct _ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record
  7102. {
  7103. USHORT usVoltage;
  7104. UCHAR ucVCEClockInfoIndex;
  7105. }ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record;
  7106. typedef struct _ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table
  7107. {
  7108. UCHAR numEntries;
  7109. ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record entries[1];
  7110. }ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table;
  7111. typedef struct _ATOM_PPLIB_VCE_State_Record
  7112. {
  7113. UCHAR ucVCEClockInfoIndex;
  7114. UCHAR ucClockInfoIndex; //highest 2 bits indicates memory p-states, lower 6bits indicates index to ClockInfoArrary
  7115. }ATOM_PPLIB_VCE_State_Record;
  7116. typedef struct _ATOM_PPLIB_VCE_State_Table
  7117. {
  7118. UCHAR numEntries;
  7119. ATOM_PPLIB_VCE_State_Record entries[1];
  7120. }ATOM_PPLIB_VCE_State_Table;
  7121. typedef struct _ATOM_PPLIB_VCE_Table
  7122. {
  7123. UCHAR revid;
  7124. // VCEClockInfoArray array;
  7125. // ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table limits;
  7126. // ATOM_PPLIB_VCE_State_Table states;
  7127. }ATOM_PPLIB_VCE_Table;
  7128. typedef struct _UVDClockInfo{
  7129. USHORT usVClkLow;
  7130. UCHAR ucVClkHigh;
  7131. USHORT usDClkLow;
  7132. UCHAR ucDClkHigh;
  7133. }UVDClockInfo;
  7134. typedef struct _UVDClockInfoArray{
  7135. UCHAR ucNumEntries;
  7136. UVDClockInfo entries[1];
  7137. }UVDClockInfoArray;
  7138. typedef struct _ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record
  7139. {
  7140. USHORT usVoltage;
  7141. UCHAR ucUVDClockInfoIndex;
  7142. }ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record;
  7143. typedef struct _ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table
  7144. {
  7145. UCHAR numEntries;
  7146. ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record entries[1];
  7147. }ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table;
  7148. typedef struct _ATOM_PPLIB_UVD_State_Record
  7149. {
  7150. UCHAR ucUVDClockInfoIndex;
  7151. UCHAR ucClockInfoIndex; //highest 2 bits indicates memory p-states, lower 6bits indicates index to ClockInfoArrary
  7152. }ATOM_PPLIB_UVD_State_Record;
  7153. typedef struct _ATOM_PPLIB_UVD_State_Table
  7154. {
  7155. UCHAR numEntries;
  7156. ATOM_PPLIB_UVD_State_Record entries[1];
  7157. }ATOM_PPLIB_UVD_State_Table;
  7158. typedef struct _ATOM_PPLIB_UVD_Table
  7159. {
  7160. UCHAR revid;
  7161. // UVDClockInfoArray array;
  7162. // ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table limits;
  7163. // ATOM_PPLIB_UVD_State_Table states;
  7164. }ATOM_PPLIB_UVD_Table;
  7165. typedef struct _ATOM_PPLIB_SAMClk_Voltage_Limit_Record
  7166. {
  7167. USHORT usVoltage;
  7168. USHORT usSAMClockLow;
  7169. UCHAR ucSAMClockHigh;
  7170. }ATOM_PPLIB_SAMClk_Voltage_Limit_Record;
  7171. typedef struct _ATOM_PPLIB_SAMClk_Voltage_Limit_Table{
  7172. UCHAR numEntries;
  7173. ATOM_PPLIB_SAMClk_Voltage_Limit_Record entries[1];
  7174. }ATOM_PPLIB_SAMClk_Voltage_Limit_Table;
  7175. typedef struct _ATOM_PPLIB_SAMU_Table
  7176. {
  7177. UCHAR revid;
  7178. ATOM_PPLIB_SAMClk_Voltage_Limit_Table limits;
  7179. }ATOM_PPLIB_SAMU_Table;
  7180. #define ATOM_PPM_A_A 1
  7181. #define ATOM_PPM_A_I 2
  7182. typedef struct _ATOM_PPLIB_PPM_Table
  7183. {
  7184. UCHAR ucRevId;
  7185. UCHAR ucPpmDesign; //A+I or A+A
  7186. USHORT usCpuCoreNumber;
  7187. ULONG ulPlatformTDP;
  7188. ULONG ulSmallACPlatformTDP;
  7189. ULONG ulPlatformTDC;
  7190. ULONG ulSmallACPlatformTDC;
  7191. ULONG ulApuTDP;
  7192. ULONG ulDGpuTDP;
  7193. ULONG ulDGpuUlvPower;
  7194. ULONG ulTjmax;
  7195. } ATOM_PPLIB_PPM_Table;
  7196. /**************************************************************************/
  7197. // Following definitions are for compatibility issue in different SW components.
  7198. #define ATOM_MASTER_DATA_TABLE_REVISION 0x01
  7199. #define Object_Info Object_Header
  7200. #define AdjustARB_SEQ MC_InitParameter
  7201. #define VRAM_GPIO_DetectionInfo VoltageObjectInfo
  7202. #define ASIC_VDDCI_Info ASIC_ProfilingInfo
  7203. #define ASIC_MVDDQ_Info MemoryTrainingInfo
  7204. #define SS_Info PPLL_SS_Info
  7205. #define ASIC_MVDDC_Info ASIC_InternalSS_Info
  7206. #define DispDevicePriorityInfo SaveRestoreInfo
  7207. #define DispOutInfo TV_VideoMode
  7208. #define ATOM_ENCODER_OBJECT_TABLE ATOM_OBJECT_TABLE
  7209. #define ATOM_CONNECTOR_OBJECT_TABLE ATOM_OBJECT_TABLE
  7210. //New device naming, remove them when both DAL/VBIOS is ready
  7211. #define DFP2I_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  7212. #define DFP2I_OUTPUT_CONTROL_PS_ALLOCATION DFP2I_OUTPUT_CONTROL_PARAMETERS
  7213. #define DFP1X_OUTPUT_CONTROL_PARAMETERS CRT1_OUTPUT_CONTROL_PARAMETERS
  7214. #define DFP1X_OUTPUT_CONTROL_PS_ALLOCATION DFP1X_OUTPUT_CONTROL_PARAMETERS
  7215. #define DFP1I_OUTPUT_CONTROL_PARAMETERS DFP1_OUTPUT_CONTROL_PARAMETERS
  7216. #define DFP1I_OUTPUT_CONTROL_PS_ALLOCATION DFP1_OUTPUT_CONTROL_PS_ALLOCATION
  7217. #define ATOM_DEVICE_DFP1I_SUPPORT ATOM_DEVICE_DFP1_SUPPORT
  7218. #define ATOM_DEVICE_DFP1X_SUPPORT ATOM_DEVICE_DFP2_SUPPORT
  7219. #define ATOM_DEVICE_DFP1I_INDEX ATOM_DEVICE_DFP1_INDEX
  7220. #define ATOM_DEVICE_DFP1X_INDEX ATOM_DEVICE_DFP2_INDEX
  7221. #define ATOM_DEVICE_DFP2I_INDEX 0x00000009
  7222. #define ATOM_DEVICE_DFP2I_SUPPORT (0x1L << ATOM_DEVICE_DFP2I_INDEX)
  7223. #define ATOM_S0_DFP1I ATOM_S0_DFP1
  7224. #define ATOM_S0_DFP1X ATOM_S0_DFP2
  7225. #define ATOM_S0_DFP2I 0x00200000L
  7226. #define ATOM_S0_DFP2Ib2 0x20
  7227. #define ATOM_S2_DFP1I_DPMS_STATE ATOM_S2_DFP1_DPMS_STATE
  7228. #define ATOM_S2_DFP1X_DPMS_STATE ATOM_S2_DFP2_DPMS_STATE
  7229. #define ATOM_S2_DFP2I_DPMS_STATE 0x02000000L
  7230. #define ATOM_S2_DFP2I_DPMS_STATEb3 0x02
  7231. #define ATOM_S3_DFP2I_ACTIVEb1 0x02
  7232. #define ATOM_S3_DFP1I_ACTIVE ATOM_S3_DFP1_ACTIVE
  7233. #define ATOM_S3_DFP1X_ACTIVE ATOM_S3_DFP2_ACTIVE
  7234. #define ATOM_S3_DFP2I_ACTIVE 0x00000200L
  7235. #define ATOM_S3_DFP1I_CRTC_ACTIVE ATOM_S3_DFP1_CRTC_ACTIVE
  7236. #define ATOM_S3_DFP1X_CRTC_ACTIVE ATOM_S3_DFP2_CRTC_ACTIVE
  7237. #define ATOM_S3_DFP2I_CRTC_ACTIVE 0x02000000L
  7238. #define ATOM_S3_DFP2I_CRTC_ACTIVEb3 0x02
  7239. #define ATOM_S5_DOS_REQ_DFP2Ib1 0x02
  7240. #define ATOM_S5_DOS_REQ_DFP2I 0x0200
  7241. #define ATOM_S6_ACC_REQ_DFP1I ATOM_S6_ACC_REQ_DFP1
  7242. #define ATOM_S6_ACC_REQ_DFP1X ATOM_S6_ACC_REQ_DFP2
  7243. #define ATOM_S6_ACC_REQ_DFP2Ib3 0x02
  7244. #define ATOM_S6_ACC_REQ_DFP2I 0x02000000L
  7245. #define TMDS1XEncoderControl DVOEncoderControl
  7246. #define DFP1XOutputControl DVOOutputControl
  7247. #define ExternalDFPOutputControl DFP1XOutputControl
  7248. #define EnableExternalTMDS_Encoder TMDS1XEncoderControl
  7249. #define DFP1IOutputControl TMDSAOutputControl
  7250. #define DFP2IOutputControl LVTMAOutputControl
  7251. #define DAC1_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  7252. #define DAC1_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  7253. #define DAC2_ENCODER_CONTROL_PARAMETERS DAC_ENCODER_CONTROL_PARAMETERS
  7254. #define DAC2_ENCODER_CONTROL_PS_ALLOCATION DAC_ENCODER_CONTROL_PS_ALLOCATION
  7255. #define ucDac1Standard ucDacStandard
  7256. #define ucDac2Standard ucDacStandard
  7257. #define TMDS1EncoderControl TMDSAEncoderControl
  7258. #define TMDS2EncoderControl LVTMAEncoderControl
  7259. #define DFP1OutputControl TMDSAOutputControl
  7260. #define DFP2OutputControl LVTMAOutputControl
  7261. #define CRT1OutputControl DAC1OutputControl
  7262. #define CRT2OutputControl DAC2OutputControl
  7263. //These two lines will be removed for sure in a few days, will follow up with Michael V.
  7264. #define EnableLVDS_SS EnableSpreadSpectrumOnPPLL
  7265. #define ENABLE_LVDS_SS_PARAMETERS_V3 ENABLE_SPREAD_SPECTRUM_ON_PPLL
  7266. //#define ATOM_S2_CRT1_DPMS_STATE 0x00010000L
  7267. //#define ATOM_S2_LCD1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7268. //#define ATOM_S2_TV1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7269. //#define ATOM_S2_DFP1_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7270. //#define ATOM_S2_CRT2_DPMS_STATE ATOM_S2_CRT1_DPMS_STATE
  7271. #define ATOM_S6_ACC_REQ_TV2 0x00400000L
  7272. #define ATOM_DEVICE_TV2_INDEX 0x00000006
  7273. #define ATOM_DEVICE_TV2_SUPPORT (0x1L << ATOM_DEVICE_TV2_INDEX)
  7274. #define ATOM_S0_TV2 0x00100000L
  7275. #define ATOM_S3_TV2_ACTIVE ATOM_S3_DFP6_ACTIVE
  7276. #define ATOM_S3_TV2_CRTC_ACTIVE ATOM_S3_DFP6_CRTC_ACTIVE
  7277. //
  7278. #define ATOM_S2_CRT1_DPMS_STATE 0x00010000L
  7279. #define ATOM_S2_LCD1_DPMS_STATE 0x00020000L
  7280. #define ATOM_S2_TV1_DPMS_STATE 0x00040000L
  7281. #define ATOM_S2_DFP1_DPMS_STATE 0x00080000L
  7282. #define ATOM_S2_CRT2_DPMS_STATE 0x00100000L
  7283. #define ATOM_S2_LCD2_DPMS_STATE 0x00200000L
  7284. #define ATOM_S2_TV2_DPMS_STATE 0x00400000L
  7285. #define ATOM_S2_DFP2_DPMS_STATE 0x00800000L
  7286. #define ATOM_S2_CV_DPMS_STATE 0x01000000L
  7287. #define ATOM_S2_DFP3_DPMS_STATE 0x02000000L
  7288. #define ATOM_S2_DFP4_DPMS_STATE 0x04000000L
  7289. #define ATOM_S2_DFP5_DPMS_STATE 0x08000000L
  7290. #define ATOM_S2_CRT1_DPMS_STATEb2 0x01
  7291. #define ATOM_S2_LCD1_DPMS_STATEb2 0x02
  7292. #define ATOM_S2_TV1_DPMS_STATEb2 0x04
  7293. #define ATOM_S2_DFP1_DPMS_STATEb2 0x08
  7294. #define ATOM_S2_CRT2_DPMS_STATEb2 0x10
  7295. #define ATOM_S2_LCD2_DPMS_STATEb2 0x20
  7296. #define ATOM_S2_TV2_DPMS_STATEb2 0x40
  7297. #define ATOM_S2_DFP2_DPMS_STATEb2 0x80
  7298. #define ATOM_S2_CV_DPMS_STATEb3 0x01
  7299. #define ATOM_S2_DFP3_DPMS_STATEb3 0x02
  7300. #define ATOM_S2_DFP4_DPMS_STATEb3 0x04
  7301. #define ATOM_S2_DFP5_DPMS_STATEb3 0x08
  7302. #define ATOM_S3_ASIC_GUI_ENGINE_HUNGb3 0x20
  7303. #define ATOM_S3_ALLOW_FAST_PWR_SWITCHb3 0x40
  7304. #define ATOM_S3_RQST_GPU_USE_MIN_PWRb3 0x80
  7305. /*********************************************************************************/
  7306. #pragma pack() // BIOS data must use byte aligment
  7307. //
  7308. // AMD ACPI Table
  7309. //
  7310. #pragma pack(1)
  7311. typedef struct {
  7312. ULONG Signature;
  7313. ULONG TableLength; //Length
  7314. UCHAR Revision;
  7315. UCHAR Checksum;
  7316. UCHAR OemId[6];
  7317. UCHAR OemTableId[8]; //UINT64 OemTableId;
  7318. ULONG OemRevision;
  7319. ULONG CreatorId;
  7320. ULONG CreatorRevision;
  7321. } AMD_ACPI_DESCRIPTION_HEADER;
  7322. /*
  7323. //EFI_ACPI_DESCRIPTION_HEADER from AcpiCommon.h
  7324. typedef struct {
  7325. UINT32 Signature; //0x0
  7326. UINT32 Length; //0x4
  7327. UINT8 Revision; //0x8
  7328. UINT8 Checksum; //0x9
  7329. UINT8 OemId[6]; //0xA
  7330. UINT64 OemTableId; //0x10
  7331. UINT32 OemRevision; //0x18
  7332. UINT32 CreatorId; //0x1C
  7333. UINT32 CreatorRevision; //0x20
  7334. }EFI_ACPI_DESCRIPTION_HEADER;
  7335. */
  7336. typedef struct {
  7337. AMD_ACPI_DESCRIPTION_HEADER SHeader;
  7338. UCHAR TableUUID[16]; //0x24
  7339. ULONG VBIOSImageOffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the stucture.
  7340. ULONG Lib1ImageOffset; //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the stucture.
  7341. ULONG Reserved[4]; //0x3C
  7342. }UEFI_ACPI_VFCT;
  7343. typedef struct {
  7344. ULONG PCIBus; //0x4C
  7345. ULONG PCIDevice; //0x50
  7346. ULONG PCIFunction; //0x54
  7347. USHORT VendorID; //0x58
  7348. USHORT DeviceID; //0x5A
  7349. USHORT SSVID; //0x5C
  7350. USHORT SSID; //0x5E
  7351. ULONG Revision; //0x60
  7352. ULONG ImageLength; //0x64
  7353. }VFCT_IMAGE_HEADER;
  7354. typedef struct {
  7355. VFCT_IMAGE_HEADER VbiosHeader;
  7356. UCHAR VbiosContent[1];
  7357. }GOP_VBIOS_CONTENT;
  7358. typedef struct {
  7359. VFCT_IMAGE_HEADER Lib1Header;
  7360. UCHAR Lib1Content[1];
  7361. }GOP_LIB1_CONTENT;
  7362. #pragma pack()
  7363. #endif /* _ATOMBIOS_H */