intel_sprite.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static void
  40. vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
  41. struct drm_framebuffer *fb,
  42. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  43. unsigned int crtc_w, unsigned int crtc_h,
  44. uint32_t x, uint32_t y,
  45. uint32_t src_w, uint32_t src_h)
  46. {
  47. struct drm_device *dev = dplane->dev;
  48. struct drm_i915_private *dev_priv = dev->dev_private;
  49. struct intel_plane *intel_plane = to_intel_plane(dplane);
  50. int pipe = intel_plane->pipe;
  51. int plane = intel_plane->plane;
  52. u32 sprctl;
  53. unsigned long sprsurf_offset, linear_offset;
  54. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  55. sprctl = I915_READ(SPCNTR(pipe, plane));
  56. /* Mask out pixel format bits in case we change it */
  57. sprctl &= ~SP_PIXFORMAT_MASK;
  58. sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
  59. sprctl &= ~SP_TILED;
  60. switch (fb->pixel_format) {
  61. case DRM_FORMAT_YUYV:
  62. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  63. break;
  64. case DRM_FORMAT_YVYU:
  65. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  66. break;
  67. case DRM_FORMAT_UYVY:
  68. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  69. break;
  70. case DRM_FORMAT_VYUY:
  71. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  72. break;
  73. case DRM_FORMAT_RGB565:
  74. sprctl |= SP_FORMAT_BGR565;
  75. break;
  76. case DRM_FORMAT_XRGB8888:
  77. sprctl |= SP_FORMAT_BGRX8888;
  78. break;
  79. case DRM_FORMAT_ARGB8888:
  80. sprctl |= SP_FORMAT_BGRA8888;
  81. break;
  82. case DRM_FORMAT_XBGR2101010:
  83. sprctl |= SP_FORMAT_RGBX1010102;
  84. break;
  85. case DRM_FORMAT_ABGR2101010:
  86. sprctl |= SP_FORMAT_RGBA1010102;
  87. break;
  88. case DRM_FORMAT_XBGR8888:
  89. sprctl |= SP_FORMAT_RGBX8888;
  90. break;
  91. case DRM_FORMAT_ABGR8888:
  92. sprctl |= SP_FORMAT_RGBA8888;
  93. break;
  94. default:
  95. /*
  96. * If we get here one of the upper layers failed to filter
  97. * out the unsupported plane formats
  98. */
  99. BUG();
  100. break;
  101. }
  102. if (obj->tiling_mode != I915_TILING_NONE)
  103. sprctl |= SP_TILED;
  104. sprctl |= SP_ENABLE;
  105. intel_update_sprite_watermarks(dplane, crtc, src_w, pixel_size, true,
  106. src_w != crtc_w || src_h != crtc_h);
  107. /* Sizes are 0 based */
  108. src_w--;
  109. src_h--;
  110. crtc_w--;
  111. crtc_h--;
  112. I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
  113. I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
  114. linear_offset = y * fb->pitches[0] + x * pixel_size;
  115. sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
  116. obj->tiling_mode,
  117. pixel_size,
  118. fb->pitches[0]);
  119. linear_offset -= sprsurf_offset;
  120. if (obj->tiling_mode != I915_TILING_NONE)
  121. I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
  122. else
  123. I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
  124. I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
  125. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  126. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
  127. sprsurf_offset);
  128. POSTING_READ(SPSURF(pipe, plane));
  129. }
  130. static void
  131. vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  132. {
  133. struct drm_device *dev = dplane->dev;
  134. struct drm_i915_private *dev_priv = dev->dev_private;
  135. struct intel_plane *intel_plane = to_intel_plane(dplane);
  136. int pipe = intel_plane->pipe;
  137. int plane = intel_plane->plane;
  138. I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
  139. ~SP_ENABLE);
  140. /* Activate double buffered register update */
  141. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), 0);
  142. POSTING_READ(SPSURF(pipe, plane));
  143. intel_update_sprite_watermarks(dplane, crtc, 0, 0, false, false);
  144. }
  145. static int
  146. vlv_update_colorkey(struct drm_plane *dplane,
  147. struct drm_intel_sprite_colorkey *key)
  148. {
  149. struct drm_device *dev = dplane->dev;
  150. struct drm_i915_private *dev_priv = dev->dev_private;
  151. struct intel_plane *intel_plane = to_intel_plane(dplane);
  152. int pipe = intel_plane->pipe;
  153. int plane = intel_plane->plane;
  154. u32 sprctl;
  155. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  156. return -EINVAL;
  157. I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
  158. I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
  159. I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
  160. sprctl = I915_READ(SPCNTR(pipe, plane));
  161. sprctl &= ~SP_SOURCE_KEY;
  162. if (key->flags & I915_SET_COLORKEY_SOURCE)
  163. sprctl |= SP_SOURCE_KEY;
  164. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  165. POSTING_READ(SPKEYMSK(pipe, plane));
  166. return 0;
  167. }
  168. static void
  169. vlv_get_colorkey(struct drm_plane *dplane,
  170. struct drm_intel_sprite_colorkey *key)
  171. {
  172. struct drm_device *dev = dplane->dev;
  173. struct drm_i915_private *dev_priv = dev->dev_private;
  174. struct intel_plane *intel_plane = to_intel_plane(dplane);
  175. int pipe = intel_plane->pipe;
  176. int plane = intel_plane->plane;
  177. u32 sprctl;
  178. key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
  179. key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
  180. key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
  181. sprctl = I915_READ(SPCNTR(pipe, plane));
  182. if (sprctl & SP_SOURCE_KEY)
  183. key->flags = I915_SET_COLORKEY_SOURCE;
  184. else
  185. key->flags = I915_SET_COLORKEY_NONE;
  186. }
  187. static void
  188. ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  189. struct drm_framebuffer *fb,
  190. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  191. unsigned int crtc_w, unsigned int crtc_h,
  192. uint32_t x, uint32_t y,
  193. uint32_t src_w, uint32_t src_h)
  194. {
  195. struct drm_device *dev = plane->dev;
  196. struct drm_i915_private *dev_priv = dev->dev_private;
  197. struct intel_plane *intel_plane = to_intel_plane(plane);
  198. int pipe = intel_plane->pipe;
  199. u32 sprctl, sprscale = 0;
  200. unsigned long sprsurf_offset, linear_offset;
  201. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  202. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  203. sprctl = I915_READ(SPRCTL(pipe));
  204. /* Mask out pixel format bits in case we change it */
  205. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  206. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  207. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  208. sprctl &= ~SPRITE_TILED;
  209. switch (fb->pixel_format) {
  210. case DRM_FORMAT_XBGR8888:
  211. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  212. break;
  213. case DRM_FORMAT_XRGB8888:
  214. sprctl |= SPRITE_FORMAT_RGBX888;
  215. break;
  216. case DRM_FORMAT_YUYV:
  217. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  218. break;
  219. case DRM_FORMAT_YVYU:
  220. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  221. break;
  222. case DRM_FORMAT_UYVY:
  223. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  224. break;
  225. case DRM_FORMAT_VYUY:
  226. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  227. break;
  228. default:
  229. BUG();
  230. }
  231. if (obj->tiling_mode != I915_TILING_NONE)
  232. sprctl |= SPRITE_TILED;
  233. /* must disable */
  234. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  235. sprctl |= SPRITE_ENABLE;
  236. if (IS_HASWELL(dev))
  237. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  238. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  239. src_w != crtc_w || src_h != crtc_h);
  240. /* Sizes are 0 based */
  241. src_w--;
  242. src_h--;
  243. crtc_w--;
  244. crtc_h--;
  245. /*
  246. * IVB workaround: must disable low power watermarks for at least
  247. * one frame before enabling scaling. LP watermarks can be re-enabled
  248. * when scaling is disabled.
  249. */
  250. if (crtc_w != src_w || crtc_h != src_h) {
  251. dev_priv->sprite_scaling_enabled |= 1 << pipe;
  252. if (!scaling_was_enabled) {
  253. intel_update_watermarks(dev);
  254. intel_wait_for_vblank(dev, pipe);
  255. }
  256. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  257. } else
  258. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  259. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  260. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  261. linear_offset = y * fb->pitches[0] + x * pixel_size;
  262. sprsurf_offset =
  263. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  264. pixel_size, fb->pitches[0]);
  265. linear_offset -= sprsurf_offset;
  266. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  267. * register */
  268. if (IS_HASWELL(dev))
  269. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  270. else if (obj->tiling_mode != I915_TILING_NONE)
  271. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  272. else
  273. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  274. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  275. if (intel_plane->can_scale)
  276. I915_WRITE(SPRSCALE(pipe), sprscale);
  277. I915_WRITE(SPRCTL(pipe), sprctl);
  278. I915_MODIFY_DISPBASE(SPRSURF(pipe),
  279. i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
  280. POSTING_READ(SPRSURF(pipe));
  281. /* potentially re-enable LP watermarks */
  282. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  283. intel_update_watermarks(dev);
  284. }
  285. static void
  286. ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  287. {
  288. struct drm_device *dev = plane->dev;
  289. struct drm_i915_private *dev_priv = dev->dev_private;
  290. struct intel_plane *intel_plane = to_intel_plane(plane);
  291. int pipe = intel_plane->pipe;
  292. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  293. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  294. /* Can't leave the scaler enabled... */
  295. if (intel_plane->can_scale)
  296. I915_WRITE(SPRSCALE(pipe), 0);
  297. /* Activate double buffered register update */
  298. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  299. POSTING_READ(SPRSURF(pipe));
  300. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  301. intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
  302. /* potentially re-enable LP watermarks */
  303. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  304. intel_update_watermarks(dev);
  305. }
  306. static int
  307. ivb_update_colorkey(struct drm_plane *plane,
  308. struct drm_intel_sprite_colorkey *key)
  309. {
  310. struct drm_device *dev = plane->dev;
  311. struct drm_i915_private *dev_priv = dev->dev_private;
  312. struct intel_plane *intel_plane;
  313. u32 sprctl;
  314. int ret = 0;
  315. intel_plane = to_intel_plane(plane);
  316. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  317. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  318. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  319. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  320. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  321. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  322. sprctl |= SPRITE_DEST_KEY;
  323. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  324. sprctl |= SPRITE_SOURCE_KEY;
  325. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  326. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  327. return ret;
  328. }
  329. static void
  330. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  331. {
  332. struct drm_device *dev = plane->dev;
  333. struct drm_i915_private *dev_priv = dev->dev_private;
  334. struct intel_plane *intel_plane;
  335. u32 sprctl;
  336. intel_plane = to_intel_plane(plane);
  337. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  338. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  339. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  340. key->flags = 0;
  341. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  342. if (sprctl & SPRITE_DEST_KEY)
  343. key->flags = I915_SET_COLORKEY_DESTINATION;
  344. else if (sprctl & SPRITE_SOURCE_KEY)
  345. key->flags = I915_SET_COLORKEY_SOURCE;
  346. else
  347. key->flags = I915_SET_COLORKEY_NONE;
  348. }
  349. static void
  350. ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  351. struct drm_framebuffer *fb,
  352. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  353. unsigned int crtc_w, unsigned int crtc_h,
  354. uint32_t x, uint32_t y,
  355. uint32_t src_w, uint32_t src_h)
  356. {
  357. struct drm_device *dev = plane->dev;
  358. struct drm_i915_private *dev_priv = dev->dev_private;
  359. struct intel_plane *intel_plane = to_intel_plane(plane);
  360. int pipe = intel_plane->pipe;
  361. unsigned long dvssurf_offset, linear_offset;
  362. u32 dvscntr, dvsscale;
  363. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  364. dvscntr = I915_READ(DVSCNTR(pipe));
  365. /* Mask out pixel format bits in case we change it */
  366. dvscntr &= ~DVS_PIXFORMAT_MASK;
  367. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  368. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  369. dvscntr &= ~DVS_TILED;
  370. switch (fb->pixel_format) {
  371. case DRM_FORMAT_XBGR8888:
  372. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  373. break;
  374. case DRM_FORMAT_XRGB8888:
  375. dvscntr |= DVS_FORMAT_RGBX888;
  376. break;
  377. case DRM_FORMAT_YUYV:
  378. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  379. break;
  380. case DRM_FORMAT_YVYU:
  381. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  382. break;
  383. case DRM_FORMAT_UYVY:
  384. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  385. break;
  386. case DRM_FORMAT_VYUY:
  387. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  388. break;
  389. default:
  390. BUG();
  391. }
  392. if (obj->tiling_mode != I915_TILING_NONE)
  393. dvscntr |= DVS_TILED;
  394. if (IS_GEN6(dev))
  395. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  396. dvscntr |= DVS_ENABLE;
  397. intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
  398. src_w != crtc_w || src_h != crtc_h);
  399. /* Sizes are 0 based */
  400. src_w--;
  401. src_h--;
  402. crtc_w--;
  403. crtc_h--;
  404. dvsscale = 0;
  405. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  406. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  407. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  408. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  409. linear_offset = y * fb->pitches[0] + x * pixel_size;
  410. dvssurf_offset =
  411. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  412. pixel_size, fb->pitches[0]);
  413. linear_offset -= dvssurf_offset;
  414. if (obj->tiling_mode != I915_TILING_NONE)
  415. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  416. else
  417. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  418. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  419. I915_WRITE(DVSSCALE(pipe), dvsscale);
  420. I915_WRITE(DVSCNTR(pipe), dvscntr);
  421. I915_MODIFY_DISPBASE(DVSSURF(pipe),
  422. i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
  423. POSTING_READ(DVSSURF(pipe));
  424. }
  425. static void
  426. ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  427. {
  428. struct drm_device *dev = plane->dev;
  429. struct drm_i915_private *dev_priv = dev->dev_private;
  430. struct intel_plane *intel_plane = to_intel_plane(plane);
  431. int pipe = intel_plane->pipe;
  432. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  433. /* Disable the scaler */
  434. I915_WRITE(DVSSCALE(pipe), 0);
  435. /* Flush double buffered register updates */
  436. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  437. POSTING_READ(DVSSURF(pipe));
  438. intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
  439. }
  440. static void
  441. intel_enable_primary(struct drm_crtc *crtc)
  442. {
  443. struct drm_device *dev = crtc->dev;
  444. struct drm_i915_private *dev_priv = dev->dev_private;
  445. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  446. int reg = DSPCNTR(intel_crtc->plane);
  447. if (!intel_crtc->primary_disabled)
  448. return;
  449. intel_crtc->primary_disabled = false;
  450. intel_update_fbc(dev);
  451. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  452. }
  453. static void
  454. intel_disable_primary(struct drm_crtc *crtc)
  455. {
  456. struct drm_device *dev = crtc->dev;
  457. struct drm_i915_private *dev_priv = dev->dev_private;
  458. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  459. int reg = DSPCNTR(intel_crtc->plane);
  460. if (intel_crtc->primary_disabled)
  461. return;
  462. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  463. intel_crtc->primary_disabled = true;
  464. intel_update_fbc(dev);
  465. }
  466. static int
  467. ilk_update_colorkey(struct drm_plane *plane,
  468. struct drm_intel_sprite_colorkey *key)
  469. {
  470. struct drm_device *dev = plane->dev;
  471. struct drm_i915_private *dev_priv = dev->dev_private;
  472. struct intel_plane *intel_plane;
  473. u32 dvscntr;
  474. int ret = 0;
  475. intel_plane = to_intel_plane(plane);
  476. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  477. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  478. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  479. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  480. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  481. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  482. dvscntr |= DVS_DEST_KEY;
  483. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  484. dvscntr |= DVS_SOURCE_KEY;
  485. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  486. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  487. return ret;
  488. }
  489. static void
  490. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  491. {
  492. struct drm_device *dev = plane->dev;
  493. struct drm_i915_private *dev_priv = dev->dev_private;
  494. struct intel_plane *intel_plane;
  495. u32 dvscntr;
  496. intel_plane = to_intel_plane(plane);
  497. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  498. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  499. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  500. key->flags = 0;
  501. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  502. if (dvscntr & DVS_DEST_KEY)
  503. key->flags = I915_SET_COLORKEY_DESTINATION;
  504. else if (dvscntr & DVS_SOURCE_KEY)
  505. key->flags = I915_SET_COLORKEY_SOURCE;
  506. else
  507. key->flags = I915_SET_COLORKEY_NONE;
  508. }
  509. static bool
  510. format_is_yuv(uint32_t format)
  511. {
  512. switch (format) {
  513. case DRM_FORMAT_YUYV:
  514. case DRM_FORMAT_UYVY:
  515. case DRM_FORMAT_VYUY:
  516. case DRM_FORMAT_YVYU:
  517. return true;
  518. default:
  519. return false;
  520. }
  521. }
  522. static int
  523. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  524. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  525. unsigned int crtc_w, unsigned int crtc_h,
  526. uint32_t src_x, uint32_t src_y,
  527. uint32_t src_w, uint32_t src_h)
  528. {
  529. struct drm_device *dev = plane->dev;
  530. struct drm_i915_private *dev_priv = dev->dev_private;
  531. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  532. struct intel_plane *intel_plane = to_intel_plane(plane);
  533. struct intel_framebuffer *intel_fb;
  534. struct drm_i915_gem_object *obj, *old_obj;
  535. int pipe = intel_plane->pipe;
  536. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  537. pipe);
  538. int ret = 0;
  539. bool disable_primary = false;
  540. bool visible;
  541. int hscale, vscale;
  542. int max_scale, min_scale;
  543. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  544. struct drm_rect src = {
  545. /* sample coordinates in 16.16 fixed point */
  546. .x1 = src_x,
  547. .x2 = src_x + src_w,
  548. .y1 = src_y,
  549. .y2 = src_y + src_h,
  550. };
  551. struct drm_rect dst = {
  552. /* integer pixels */
  553. .x1 = crtc_x,
  554. .x2 = crtc_x + crtc_w,
  555. .y1 = crtc_y,
  556. .y2 = crtc_y + crtc_h,
  557. };
  558. const struct drm_rect clip = {
  559. .x2 = crtc->mode.hdisplay,
  560. .y2 = crtc->mode.vdisplay,
  561. };
  562. intel_fb = to_intel_framebuffer(fb);
  563. obj = intel_fb->obj;
  564. old_obj = intel_plane->obj;
  565. intel_plane->crtc_x = crtc_x;
  566. intel_plane->crtc_y = crtc_y;
  567. intel_plane->crtc_w = crtc_w;
  568. intel_plane->crtc_h = crtc_h;
  569. intel_plane->src_x = src_x;
  570. intel_plane->src_y = src_y;
  571. intel_plane->src_w = src_w;
  572. intel_plane->src_h = src_h;
  573. /* Pipe must be running... */
  574. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE)) {
  575. DRM_DEBUG_KMS("Pipe disabled\n");
  576. return -EINVAL;
  577. }
  578. /* Don't modify another pipe's plane */
  579. if (intel_plane->pipe != intel_crtc->pipe) {
  580. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  581. return -EINVAL;
  582. }
  583. /* FIXME check all gen limits */
  584. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  585. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  586. return -EINVAL;
  587. }
  588. /* Sprite planes can be linear or x-tiled surfaces */
  589. switch (obj->tiling_mode) {
  590. case I915_TILING_NONE:
  591. case I915_TILING_X:
  592. break;
  593. default:
  594. DRM_DEBUG_KMS("Unsupported tiling mode\n");
  595. return -EINVAL;
  596. }
  597. /*
  598. * FIXME the following code does a bunch of fuzzy adjustments to the
  599. * coordinates and sizes. We probably need some way to decide whether
  600. * more strict checking should be done instead.
  601. */
  602. max_scale = intel_plane->max_downscale << 16;
  603. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  604. hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
  605. BUG_ON(hscale < 0);
  606. vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
  607. BUG_ON(vscale < 0);
  608. visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
  609. crtc_x = dst.x1;
  610. crtc_y = dst.y1;
  611. crtc_w = drm_rect_width(&dst);
  612. crtc_h = drm_rect_height(&dst);
  613. if (visible) {
  614. /* check again in case clipping clamped the results */
  615. hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
  616. if (hscale < 0) {
  617. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  618. drm_rect_debug_print(&src, true);
  619. drm_rect_debug_print(&dst, false);
  620. return hscale;
  621. }
  622. vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
  623. if (vscale < 0) {
  624. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  625. drm_rect_debug_print(&src, true);
  626. drm_rect_debug_print(&dst, false);
  627. return vscale;
  628. }
  629. /* Make the source viewport size an exact multiple of the scaling factors. */
  630. drm_rect_adjust_size(&src,
  631. drm_rect_width(&dst) * hscale - drm_rect_width(&src),
  632. drm_rect_height(&dst) * vscale - drm_rect_height(&src));
  633. /* sanity check to make sure the src viewport wasn't enlarged */
  634. WARN_ON(src.x1 < (int) src_x ||
  635. src.y1 < (int) src_y ||
  636. src.x2 > (int) (src_x + src_w) ||
  637. src.y2 > (int) (src_y + src_h));
  638. /*
  639. * Hardware doesn't handle subpixel coordinates.
  640. * Adjust to (macro)pixel boundary, but be careful not to
  641. * increase the source viewport size, because that could
  642. * push the downscaling factor out of bounds.
  643. */
  644. src_x = src.x1 >> 16;
  645. src_w = drm_rect_width(&src) >> 16;
  646. src_y = src.y1 >> 16;
  647. src_h = drm_rect_height(&src) >> 16;
  648. if (format_is_yuv(fb->pixel_format)) {
  649. src_x &= ~1;
  650. src_w &= ~1;
  651. /*
  652. * Must keep src and dst the
  653. * same if we can't scale.
  654. */
  655. if (!intel_plane->can_scale)
  656. crtc_w &= ~1;
  657. if (crtc_w == 0)
  658. visible = false;
  659. }
  660. }
  661. /* Check size restrictions when scaling */
  662. if (visible && (src_w != crtc_w || src_h != crtc_h)) {
  663. unsigned int width_bytes;
  664. WARN_ON(!intel_plane->can_scale);
  665. /* FIXME interlacing min height is 6 */
  666. if (crtc_w < 3 || crtc_h < 3)
  667. visible = false;
  668. if (src_w < 3 || src_h < 3)
  669. visible = false;
  670. width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;
  671. if (src_w > 2048 || src_h > 2048 ||
  672. width_bytes > 4096 || fb->pitches[0] > 4096) {
  673. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  674. return -EINVAL;
  675. }
  676. }
  677. dst.x1 = crtc_x;
  678. dst.x2 = crtc_x + crtc_w;
  679. dst.y1 = crtc_y;
  680. dst.y2 = crtc_y + crtc_h;
  681. /*
  682. * If the sprite is completely covering the primary plane,
  683. * we can disable the primary and save power.
  684. */
  685. disable_primary = drm_rect_equals(&dst, &clip);
  686. WARN_ON(disable_primary && !visible);
  687. mutex_lock(&dev->struct_mutex);
  688. /* Note that this will apply the VT-d workaround for scanouts,
  689. * which is more restrictive than required for sprites. (The
  690. * primary plane requires 256KiB alignment with 64 PTE padding,
  691. * the sprite planes only require 128KiB alignment and 32 PTE padding.
  692. */
  693. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  694. if (ret)
  695. goto out_unlock;
  696. intel_plane->obj = obj;
  697. /*
  698. * Be sure to re-enable the primary before the sprite is no longer
  699. * covering it fully.
  700. */
  701. if (!disable_primary)
  702. intel_enable_primary(crtc);
  703. if (visible)
  704. intel_plane->update_plane(plane, crtc, fb, obj,
  705. crtc_x, crtc_y, crtc_w, crtc_h,
  706. src_x, src_y, src_w, src_h);
  707. else
  708. intel_plane->disable_plane(plane, crtc);
  709. if (disable_primary)
  710. intel_disable_primary(crtc);
  711. /* Unpin old obj after new one is active to avoid ugliness */
  712. if (old_obj) {
  713. /*
  714. * It's fairly common to simply update the position of
  715. * an existing object. In that case, we don't need to
  716. * wait for vblank to avoid ugliness, we only need to
  717. * do the pin & ref bookkeeping.
  718. */
  719. if (old_obj != obj) {
  720. mutex_unlock(&dev->struct_mutex);
  721. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  722. mutex_lock(&dev->struct_mutex);
  723. }
  724. intel_unpin_fb_obj(old_obj);
  725. }
  726. out_unlock:
  727. mutex_unlock(&dev->struct_mutex);
  728. return ret;
  729. }
  730. static int
  731. intel_disable_plane(struct drm_plane *plane)
  732. {
  733. struct drm_device *dev = plane->dev;
  734. struct intel_plane *intel_plane = to_intel_plane(plane);
  735. int ret = 0;
  736. if (!plane->fb)
  737. return 0;
  738. if (WARN_ON(!plane->crtc))
  739. return -EINVAL;
  740. intel_enable_primary(plane->crtc);
  741. intel_plane->disable_plane(plane, plane->crtc);
  742. if (!intel_plane->obj)
  743. goto out;
  744. intel_wait_for_vblank(dev, intel_plane->pipe);
  745. mutex_lock(&dev->struct_mutex);
  746. intel_unpin_fb_obj(intel_plane->obj);
  747. intel_plane->obj = NULL;
  748. mutex_unlock(&dev->struct_mutex);
  749. out:
  750. return ret;
  751. }
  752. static void intel_destroy_plane(struct drm_plane *plane)
  753. {
  754. struct intel_plane *intel_plane = to_intel_plane(plane);
  755. intel_disable_plane(plane);
  756. drm_plane_cleanup(plane);
  757. kfree(intel_plane);
  758. }
  759. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  760. struct drm_file *file_priv)
  761. {
  762. struct drm_intel_sprite_colorkey *set = data;
  763. struct drm_mode_object *obj;
  764. struct drm_plane *plane;
  765. struct intel_plane *intel_plane;
  766. int ret = 0;
  767. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  768. return -ENODEV;
  769. /* Make sure we don't try to enable both src & dest simultaneously */
  770. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  771. return -EINVAL;
  772. drm_modeset_lock_all(dev);
  773. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  774. if (!obj) {
  775. ret = -EINVAL;
  776. goto out_unlock;
  777. }
  778. plane = obj_to_plane(obj);
  779. intel_plane = to_intel_plane(plane);
  780. ret = intel_plane->update_colorkey(plane, set);
  781. out_unlock:
  782. drm_modeset_unlock_all(dev);
  783. return ret;
  784. }
  785. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  786. struct drm_file *file_priv)
  787. {
  788. struct drm_intel_sprite_colorkey *get = data;
  789. struct drm_mode_object *obj;
  790. struct drm_plane *plane;
  791. struct intel_plane *intel_plane;
  792. int ret = 0;
  793. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  794. return -ENODEV;
  795. drm_modeset_lock_all(dev);
  796. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  797. if (!obj) {
  798. ret = -EINVAL;
  799. goto out_unlock;
  800. }
  801. plane = obj_to_plane(obj);
  802. intel_plane = to_intel_plane(plane);
  803. intel_plane->get_colorkey(plane, get);
  804. out_unlock:
  805. drm_modeset_unlock_all(dev);
  806. return ret;
  807. }
  808. void intel_plane_restore(struct drm_plane *plane)
  809. {
  810. struct intel_plane *intel_plane = to_intel_plane(plane);
  811. if (!plane->crtc || !plane->fb)
  812. return;
  813. intel_update_plane(plane, plane->crtc, plane->fb,
  814. intel_plane->crtc_x, intel_plane->crtc_y,
  815. intel_plane->crtc_w, intel_plane->crtc_h,
  816. intel_plane->src_x, intel_plane->src_y,
  817. intel_plane->src_w, intel_plane->src_h);
  818. }
  819. void intel_plane_disable(struct drm_plane *plane)
  820. {
  821. if (!plane->crtc || !plane->fb)
  822. return;
  823. intel_disable_plane(plane);
  824. }
  825. static const struct drm_plane_funcs intel_plane_funcs = {
  826. .update_plane = intel_update_plane,
  827. .disable_plane = intel_disable_plane,
  828. .destroy = intel_destroy_plane,
  829. };
  830. static uint32_t ilk_plane_formats[] = {
  831. DRM_FORMAT_XRGB8888,
  832. DRM_FORMAT_YUYV,
  833. DRM_FORMAT_YVYU,
  834. DRM_FORMAT_UYVY,
  835. DRM_FORMAT_VYUY,
  836. };
  837. static uint32_t snb_plane_formats[] = {
  838. DRM_FORMAT_XBGR8888,
  839. DRM_FORMAT_XRGB8888,
  840. DRM_FORMAT_YUYV,
  841. DRM_FORMAT_YVYU,
  842. DRM_FORMAT_UYVY,
  843. DRM_FORMAT_VYUY,
  844. };
  845. static uint32_t vlv_plane_formats[] = {
  846. DRM_FORMAT_RGB565,
  847. DRM_FORMAT_ABGR8888,
  848. DRM_FORMAT_ARGB8888,
  849. DRM_FORMAT_XBGR8888,
  850. DRM_FORMAT_XRGB8888,
  851. DRM_FORMAT_XBGR2101010,
  852. DRM_FORMAT_ABGR2101010,
  853. DRM_FORMAT_YUYV,
  854. DRM_FORMAT_YVYU,
  855. DRM_FORMAT_UYVY,
  856. DRM_FORMAT_VYUY,
  857. };
  858. int
  859. intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
  860. {
  861. struct intel_plane *intel_plane;
  862. unsigned long possible_crtcs;
  863. const uint32_t *plane_formats;
  864. int num_plane_formats;
  865. int ret;
  866. if (INTEL_INFO(dev)->gen < 5)
  867. return -ENODEV;
  868. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  869. if (!intel_plane)
  870. return -ENOMEM;
  871. switch (INTEL_INFO(dev)->gen) {
  872. case 5:
  873. case 6:
  874. intel_plane->can_scale = true;
  875. intel_plane->max_downscale = 16;
  876. intel_plane->update_plane = ilk_update_plane;
  877. intel_plane->disable_plane = ilk_disable_plane;
  878. intel_plane->update_colorkey = ilk_update_colorkey;
  879. intel_plane->get_colorkey = ilk_get_colorkey;
  880. if (IS_GEN6(dev)) {
  881. plane_formats = snb_plane_formats;
  882. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  883. } else {
  884. plane_formats = ilk_plane_formats;
  885. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  886. }
  887. break;
  888. case 7:
  889. if (IS_IVYBRIDGE(dev)) {
  890. intel_plane->can_scale = true;
  891. intel_plane->max_downscale = 2;
  892. } else {
  893. intel_plane->can_scale = false;
  894. intel_plane->max_downscale = 1;
  895. }
  896. if (IS_VALLEYVIEW(dev)) {
  897. intel_plane->update_plane = vlv_update_plane;
  898. intel_plane->disable_plane = vlv_disable_plane;
  899. intel_plane->update_colorkey = vlv_update_colorkey;
  900. intel_plane->get_colorkey = vlv_get_colorkey;
  901. plane_formats = vlv_plane_formats;
  902. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  903. } else {
  904. intel_plane->update_plane = ivb_update_plane;
  905. intel_plane->disable_plane = ivb_disable_plane;
  906. intel_plane->update_colorkey = ivb_update_colorkey;
  907. intel_plane->get_colorkey = ivb_get_colorkey;
  908. plane_formats = snb_plane_formats;
  909. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  910. }
  911. break;
  912. default:
  913. kfree(intel_plane);
  914. return -ENODEV;
  915. }
  916. intel_plane->pipe = pipe;
  917. intel_plane->plane = plane;
  918. possible_crtcs = (1 << pipe);
  919. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  920. &intel_plane_funcs,
  921. plane_formats, num_plane_formats,
  922. false);
  923. if (ret)
  924. kfree(intel_plane);
  925. return ret;
  926. }