intel_panel.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727
  1. /*
  2. * Copyright © 2006-2010 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. * Chris Wilson <chris@chris-wilson.co.uk>
  29. */
  30. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  31. #include <linux/moduleparam.h>
  32. #include "intel_drv.h"
  33. #define PCI_LBPC 0xf4 /* legacy/combination backlight modes */
  34. void
  35. intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
  36. struct drm_display_mode *adjusted_mode)
  37. {
  38. adjusted_mode->hdisplay = fixed_mode->hdisplay;
  39. adjusted_mode->hsync_start = fixed_mode->hsync_start;
  40. adjusted_mode->hsync_end = fixed_mode->hsync_end;
  41. adjusted_mode->htotal = fixed_mode->htotal;
  42. adjusted_mode->vdisplay = fixed_mode->vdisplay;
  43. adjusted_mode->vsync_start = fixed_mode->vsync_start;
  44. adjusted_mode->vsync_end = fixed_mode->vsync_end;
  45. adjusted_mode->vtotal = fixed_mode->vtotal;
  46. adjusted_mode->clock = fixed_mode->clock;
  47. }
  48. /* adjusted_mode has been preset to be the panel's fixed mode */
  49. void
  50. intel_pch_panel_fitting(struct intel_crtc *intel_crtc,
  51. struct intel_crtc_config *pipe_config,
  52. int fitting_mode)
  53. {
  54. struct drm_display_mode *mode, *adjusted_mode;
  55. int x, y, width, height;
  56. mode = &pipe_config->requested_mode;
  57. adjusted_mode = &pipe_config->adjusted_mode;
  58. x = y = width = height = 0;
  59. /* Native modes don't need fitting */
  60. if (adjusted_mode->hdisplay == mode->hdisplay &&
  61. adjusted_mode->vdisplay == mode->vdisplay)
  62. goto done;
  63. switch (fitting_mode) {
  64. case DRM_MODE_SCALE_CENTER:
  65. width = mode->hdisplay;
  66. height = mode->vdisplay;
  67. x = (adjusted_mode->hdisplay - width + 1)/2;
  68. y = (adjusted_mode->vdisplay - height + 1)/2;
  69. break;
  70. case DRM_MODE_SCALE_ASPECT:
  71. /* Scale but preserve the aspect ratio */
  72. {
  73. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  74. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  75. if (scaled_width > scaled_height) { /* pillar */
  76. width = scaled_height / mode->vdisplay;
  77. if (width & 1)
  78. width++;
  79. x = (adjusted_mode->hdisplay - width + 1) / 2;
  80. y = 0;
  81. height = adjusted_mode->vdisplay;
  82. } else if (scaled_width < scaled_height) { /* letter */
  83. height = scaled_width / mode->hdisplay;
  84. if (height & 1)
  85. height++;
  86. y = (adjusted_mode->vdisplay - height + 1) / 2;
  87. x = 0;
  88. width = adjusted_mode->hdisplay;
  89. } else {
  90. x = y = 0;
  91. width = adjusted_mode->hdisplay;
  92. height = adjusted_mode->vdisplay;
  93. }
  94. }
  95. break;
  96. case DRM_MODE_SCALE_FULLSCREEN:
  97. x = y = 0;
  98. width = adjusted_mode->hdisplay;
  99. height = adjusted_mode->vdisplay;
  100. break;
  101. default:
  102. WARN(1, "bad panel fit mode: %d\n", fitting_mode);
  103. return;
  104. }
  105. done:
  106. pipe_config->pch_pfit.pos = (x << 16) | y;
  107. pipe_config->pch_pfit.size = (width << 16) | height;
  108. }
  109. static void
  110. centre_horizontally(struct drm_display_mode *mode,
  111. int width)
  112. {
  113. u32 border, sync_pos, blank_width, sync_width;
  114. /* keep the hsync and hblank widths constant */
  115. sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
  116. blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
  117. sync_pos = (blank_width - sync_width + 1) / 2;
  118. border = (mode->hdisplay - width + 1) / 2;
  119. border += border & 1; /* make the border even */
  120. mode->crtc_hdisplay = width;
  121. mode->crtc_hblank_start = width + border;
  122. mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
  123. mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
  124. mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
  125. }
  126. static void
  127. centre_vertically(struct drm_display_mode *mode,
  128. int height)
  129. {
  130. u32 border, sync_pos, blank_width, sync_width;
  131. /* keep the vsync and vblank widths constant */
  132. sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
  133. blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
  134. sync_pos = (blank_width - sync_width + 1) / 2;
  135. border = (mode->vdisplay - height + 1) / 2;
  136. mode->crtc_vdisplay = height;
  137. mode->crtc_vblank_start = height + border;
  138. mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
  139. mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
  140. mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
  141. }
  142. static inline u32 panel_fitter_scaling(u32 source, u32 target)
  143. {
  144. /*
  145. * Floating point operation is not supported. So the FACTOR
  146. * is defined, which can avoid the floating point computation
  147. * when calculating the panel ratio.
  148. */
  149. #define ACCURACY 12
  150. #define FACTOR (1 << ACCURACY)
  151. u32 ratio = source * FACTOR / target;
  152. return (FACTOR * ratio + FACTOR/2) / FACTOR;
  153. }
  154. void intel_gmch_panel_fitting(struct intel_crtc *intel_crtc,
  155. struct intel_crtc_config *pipe_config,
  156. int fitting_mode)
  157. {
  158. struct drm_device *dev = intel_crtc->base.dev;
  159. u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
  160. struct drm_display_mode *mode, *adjusted_mode;
  161. mode = &pipe_config->requested_mode;
  162. adjusted_mode = &pipe_config->adjusted_mode;
  163. /* Native modes don't need fitting */
  164. if (adjusted_mode->hdisplay == mode->hdisplay &&
  165. adjusted_mode->vdisplay == mode->vdisplay)
  166. goto out;
  167. switch (fitting_mode) {
  168. case DRM_MODE_SCALE_CENTER:
  169. /*
  170. * For centered modes, we have to calculate border widths &
  171. * heights and modify the values programmed into the CRTC.
  172. */
  173. centre_horizontally(adjusted_mode, mode->hdisplay);
  174. centre_vertically(adjusted_mode, mode->vdisplay);
  175. border = LVDS_BORDER_ENABLE;
  176. break;
  177. case DRM_MODE_SCALE_ASPECT:
  178. /* Scale but preserve the aspect ratio */
  179. if (INTEL_INFO(dev)->gen >= 4) {
  180. u32 scaled_width = adjusted_mode->hdisplay *
  181. mode->vdisplay;
  182. u32 scaled_height = mode->hdisplay *
  183. adjusted_mode->vdisplay;
  184. /* 965+ is easy, it does everything in hw */
  185. if (scaled_width > scaled_height)
  186. pfit_control |= PFIT_ENABLE |
  187. PFIT_SCALING_PILLAR;
  188. else if (scaled_width < scaled_height)
  189. pfit_control |= PFIT_ENABLE |
  190. PFIT_SCALING_LETTER;
  191. else if (adjusted_mode->hdisplay != mode->hdisplay)
  192. pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
  193. } else {
  194. u32 scaled_width = adjusted_mode->hdisplay *
  195. mode->vdisplay;
  196. u32 scaled_height = mode->hdisplay *
  197. adjusted_mode->vdisplay;
  198. /*
  199. * For earlier chips we have to calculate the scaling
  200. * ratio by hand and program it into the
  201. * PFIT_PGM_RATIO register
  202. */
  203. if (scaled_width > scaled_height) { /* pillar */
  204. centre_horizontally(adjusted_mode,
  205. scaled_height /
  206. mode->vdisplay);
  207. border = LVDS_BORDER_ENABLE;
  208. if (mode->vdisplay != adjusted_mode->vdisplay) {
  209. u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
  210. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  211. bits << PFIT_VERT_SCALE_SHIFT);
  212. pfit_control |= (PFIT_ENABLE |
  213. VERT_INTERP_BILINEAR |
  214. HORIZ_INTERP_BILINEAR);
  215. }
  216. } else if (scaled_width < scaled_height) { /* letter */
  217. centre_vertically(adjusted_mode,
  218. scaled_width /
  219. mode->hdisplay);
  220. border = LVDS_BORDER_ENABLE;
  221. if (mode->hdisplay != adjusted_mode->hdisplay) {
  222. u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
  223. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  224. bits << PFIT_VERT_SCALE_SHIFT);
  225. pfit_control |= (PFIT_ENABLE |
  226. VERT_INTERP_BILINEAR |
  227. HORIZ_INTERP_BILINEAR);
  228. }
  229. } else {
  230. /* Aspects match, Let hw scale both directions */
  231. pfit_control |= (PFIT_ENABLE |
  232. VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  233. VERT_INTERP_BILINEAR |
  234. HORIZ_INTERP_BILINEAR);
  235. }
  236. }
  237. break;
  238. case DRM_MODE_SCALE_FULLSCREEN:
  239. /*
  240. * Full scaling, even if it changes the aspect ratio.
  241. * Fortunately this is all done for us in hw.
  242. */
  243. if (mode->vdisplay != adjusted_mode->vdisplay ||
  244. mode->hdisplay != adjusted_mode->hdisplay) {
  245. pfit_control |= PFIT_ENABLE;
  246. if (INTEL_INFO(dev)->gen >= 4)
  247. pfit_control |= PFIT_SCALING_AUTO;
  248. else
  249. pfit_control |= (VERT_AUTO_SCALE |
  250. VERT_INTERP_BILINEAR |
  251. HORIZ_AUTO_SCALE |
  252. HORIZ_INTERP_BILINEAR);
  253. }
  254. break;
  255. default:
  256. WARN(1, "bad panel fit mode: %d\n", fitting_mode);
  257. return;
  258. }
  259. /* 965+ wants fuzzy fitting */
  260. /* FIXME: handle multiple panels by failing gracefully */
  261. if (INTEL_INFO(dev)->gen >= 4)
  262. pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
  263. PFIT_FILTER_FUZZY);
  264. out:
  265. if ((pfit_control & PFIT_ENABLE) == 0) {
  266. pfit_control = 0;
  267. pfit_pgm_ratios = 0;
  268. }
  269. /* Make sure pre-965 set dither correctly for 18bpp panels. */
  270. if (INTEL_INFO(dev)->gen < 4 && pipe_config->pipe_bpp == 18)
  271. pfit_control |= PANEL_8TO6_DITHER_ENABLE;
  272. pipe_config->gmch_pfit.control = pfit_control;
  273. pipe_config->gmch_pfit.pgm_ratios = pfit_pgm_ratios;
  274. pipe_config->gmch_pfit.lvds_border_bits = border;
  275. }
  276. static int is_backlight_combination_mode(struct drm_device *dev)
  277. {
  278. struct drm_i915_private *dev_priv = dev->dev_private;
  279. if (INTEL_INFO(dev)->gen >= 4)
  280. return I915_READ(BLC_PWM_CTL2) & BLM_COMBINATION_MODE;
  281. if (IS_GEN2(dev))
  282. return I915_READ(BLC_PWM_CTL) & BLM_LEGACY_MODE;
  283. return 0;
  284. }
  285. /* XXX: query mode clock or hardware clock and program max PWM appropriately
  286. * when it's 0.
  287. */
  288. static u32 i915_read_blc_pwm_ctl(struct drm_device *dev)
  289. {
  290. struct drm_i915_private *dev_priv = dev->dev_private;
  291. u32 val;
  292. WARN_ON_SMP(!spin_is_locked(&dev_priv->backlight.lock));
  293. /* Restore the CTL value if it lost, e.g. GPU reset */
  294. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  295. val = I915_READ(BLC_PWM_PCH_CTL2);
  296. if (dev_priv->regfile.saveBLC_PWM_CTL2 == 0) {
  297. dev_priv->regfile.saveBLC_PWM_CTL2 = val;
  298. } else if (val == 0) {
  299. val = dev_priv->regfile.saveBLC_PWM_CTL2;
  300. I915_WRITE(BLC_PWM_PCH_CTL2, val);
  301. }
  302. } else {
  303. val = I915_READ(BLC_PWM_CTL);
  304. if (dev_priv->regfile.saveBLC_PWM_CTL == 0) {
  305. dev_priv->regfile.saveBLC_PWM_CTL = val;
  306. if (INTEL_INFO(dev)->gen >= 4)
  307. dev_priv->regfile.saveBLC_PWM_CTL2 =
  308. I915_READ(BLC_PWM_CTL2);
  309. } else if (val == 0) {
  310. val = dev_priv->regfile.saveBLC_PWM_CTL;
  311. I915_WRITE(BLC_PWM_CTL, val);
  312. if (INTEL_INFO(dev)->gen >= 4)
  313. I915_WRITE(BLC_PWM_CTL2,
  314. dev_priv->regfile.saveBLC_PWM_CTL2);
  315. }
  316. }
  317. return val;
  318. }
  319. static u32 intel_panel_get_max_backlight(struct drm_device *dev)
  320. {
  321. u32 max;
  322. max = i915_read_blc_pwm_ctl(dev);
  323. if (HAS_PCH_SPLIT(dev)) {
  324. max >>= 16;
  325. } else {
  326. if (INTEL_INFO(dev)->gen < 4)
  327. max >>= 17;
  328. else
  329. max >>= 16;
  330. if (is_backlight_combination_mode(dev))
  331. max *= 0xff;
  332. }
  333. DRM_DEBUG_DRIVER("max backlight PWM = %d\n", max);
  334. return max;
  335. }
  336. static int i915_panel_invert_brightness;
  337. MODULE_PARM_DESC(invert_brightness, "Invert backlight brightness "
  338. "(-1 force normal, 0 machine defaults, 1 force inversion), please "
  339. "report PCI device ID, subsystem vendor and subsystem device ID "
  340. "to dri-devel@lists.freedesktop.org, if your machine needs it. "
  341. "It will then be included in an upcoming module version.");
  342. module_param_named(invert_brightness, i915_panel_invert_brightness, int, 0600);
  343. static u32 intel_panel_compute_brightness(struct drm_device *dev, u32 val)
  344. {
  345. struct drm_i915_private *dev_priv = dev->dev_private;
  346. if (i915_panel_invert_brightness < 0)
  347. return val;
  348. if (i915_panel_invert_brightness > 0 ||
  349. dev_priv->quirks & QUIRK_INVERT_BRIGHTNESS) {
  350. u32 max = intel_panel_get_max_backlight(dev);
  351. if (max)
  352. return max - val;
  353. }
  354. return val;
  355. }
  356. static u32 intel_panel_get_backlight(struct drm_device *dev)
  357. {
  358. struct drm_i915_private *dev_priv = dev->dev_private;
  359. u32 val;
  360. unsigned long flags;
  361. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  362. if (HAS_PCH_SPLIT(dev)) {
  363. val = I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
  364. } else {
  365. val = I915_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
  366. if (INTEL_INFO(dev)->gen < 4)
  367. val >>= 1;
  368. if (is_backlight_combination_mode(dev)) {
  369. u8 lbpc;
  370. pci_read_config_byte(dev->pdev, PCI_LBPC, &lbpc);
  371. val *= lbpc;
  372. }
  373. }
  374. val = intel_panel_compute_brightness(dev, val);
  375. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  376. DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
  377. return val;
  378. }
  379. static void intel_pch_panel_set_backlight(struct drm_device *dev, u32 level)
  380. {
  381. struct drm_i915_private *dev_priv = dev->dev_private;
  382. u32 val = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
  383. I915_WRITE(BLC_PWM_CPU_CTL, val | level);
  384. }
  385. static void intel_panel_actually_set_backlight(struct drm_device *dev, u32 level)
  386. {
  387. struct drm_i915_private *dev_priv = dev->dev_private;
  388. u32 tmp;
  389. DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
  390. level = intel_panel_compute_brightness(dev, level);
  391. if (HAS_PCH_SPLIT(dev))
  392. return intel_pch_panel_set_backlight(dev, level);
  393. if (is_backlight_combination_mode(dev)) {
  394. u32 max = intel_panel_get_max_backlight(dev);
  395. u8 lbpc;
  396. /* we're screwed, but keep behaviour backwards compatible */
  397. if (!max)
  398. max = 1;
  399. lbpc = level * 0xfe / max + 1;
  400. level /= lbpc;
  401. pci_write_config_byte(dev->pdev, PCI_LBPC, lbpc);
  402. }
  403. tmp = I915_READ(BLC_PWM_CTL);
  404. if (INTEL_INFO(dev)->gen < 4)
  405. level <<= 1;
  406. tmp &= ~BACKLIGHT_DUTY_CYCLE_MASK;
  407. I915_WRITE(BLC_PWM_CTL, tmp | level);
  408. }
  409. /* set backlight brightness to level in range [0..max] */
  410. void intel_panel_set_backlight(struct drm_device *dev, u32 level, u32 max)
  411. {
  412. struct drm_i915_private *dev_priv = dev->dev_private;
  413. u32 freq;
  414. unsigned long flags;
  415. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  416. freq = intel_panel_get_max_backlight(dev);
  417. if (!freq) {
  418. /* we are screwed, bail out */
  419. goto out;
  420. }
  421. /* scale to hardware */
  422. level = level * freq / max;
  423. dev_priv->backlight.level = level;
  424. if (dev_priv->backlight.device)
  425. dev_priv->backlight.device->props.brightness = level;
  426. if (dev_priv->backlight.enabled)
  427. intel_panel_actually_set_backlight(dev, level);
  428. out:
  429. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  430. }
  431. void intel_panel_disable_backlight(struct drm_device *dev)
  432. {
  433. struct drm_i915_private *dev_priv = dev->dev_private;
  434. unsigned long flags;
  435. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  436. dev_priv->backlight.enabled = false;
  437. intel_panel_actually_set_backlight(dev, 0);
  438. if (INTEL_INFO(dev)->gen >= 4) {
  439. uint32_t reg, tmp;
  440. reg = HAS_PCH_SPLIT(dev) ? BLC_PWM_CPU_CTL2 : BLC_PWM_CTL2;
  441. I915_WRITE(reg, I915_READ(reg) & ~BLM_PWM_ENABLE);
  442. if (HAS_PCH_SPLIT(dev)) {
  443. tmp = I915_READ(BLC_PWM_PCH_CTL1);
  444. tmp &= ~BLM_PCH_PWM_ENABLE;
  445. I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
  446. }
  447. }
  448. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  449. }
  450. void intel_panel_enable_backlight(struct drm_device *dev,
  451. enum pipe pipe)
  452. {
  453. struct drm_i915_private *dev_priv = dev->dev_private;
  454. enum transcoder cpu_transcoder =
  455. intel_pipe_to_cpu_transcoder(dev_priv, pipe);
  456. unsigned long flags;
  457. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  458. if (dev_priv->backlight.level == 0) {
  459. dev_priv->backlight.level = intel_panel_get_max_backlight(dev);
  460. if (dev_priv->backlight.device)
  461. dev_priv->backlight.device->props.brightness =
  462. dev_priv->backlight.level;
  463. }
  464. if (INTEL_INFO(dev)->gen >= 4) {
  465. uint32_t reg, tmp;
  466. reg = HAS_PCH_SPLIT(dev) ? BLC_PWM_CPU_CTL2 : BLC_PWM_CTL2;
  467. tmp = I915_READ(reg);
  468. /* Note that this can also get called through dpms changes. And
  469. * we don't track the backlight dpms state, hence check whether
  470. * we have to do anything first. */
  471. if (tmp & BLM_PWM_ENABLE)
  472. goto set_level;
  473. if (INTEL_INFO(dev)->num_pipes == 3)
  474. tmp &= ~BLM_PIPE_SELECT_IVB;
  475. else
  476. tmp &= ~BLM_PIPE_SELECT;
  477. if (cpu_transcoder == TRANSCODER_EDP)
  478. tmp |= BLM_TRANSCODER_EDP;
  479. else
  480. tmp |= BLM_PIPE(cpu_transcoder);
  481. tmp &= ~BLM_PWM_ENABLE;
  482. I915_WRITE(reg, tmp);
  483. POSTING_READ(reg);
  484. I915_WRITE(reg, tmp | BLM_PWM_ENABLE);
  485. if (HAS_PCH_SPLIT(dev) &&
  486. !(dev_priv->quirks & QUIRK_NO_PCH_PWM_ENABLE)) {
  487. tmp = I915_READ(BLC_PWM_PCH_CTL1);
  488. tmp |= BLM_PCH_PWM_ENABLE;
  489. tmp &= ~BLM_PCH_OVERRIDE_ENABLE;
  490. I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
  491. }
  492. }
  493. set_level:
  494. /* Call below after setting BLC_PWM_CPU_CTL2 and BLC_PWM_PCH_CTL1.
  495. * BLC_PWM_CPU_CTL may be cleared to zero automatically when these
  496. * registers are set.
  497. */
  498. dev_priv->backlight.enabled = true;
  499. intel_panel_actually_set_backlight(dev, dev_priv->backlight.level);
  500. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  501. }
  502. static void intel_panel_init_backlight(struct drm_device *dev)
  503. {
  504. struct drm_i915_private *dev_priv = dev->dev_private;
  505. dev_priv->backlight.level = intel_panel_get_backlight(dev);
  506. dev_priv->backlight.enabled = dev_priv->backlight.level != 0;
  507. }
  508. enum drm_connector_status
  509. intel_panel_detect(struct drm_device *dev)
  510. {
  511. struct drm_i915_private *dev_priv = dev->dev_private;
  512. /* Assume that the BIOS does not lie through the OpRegion... */
  513. if (!i915_panel_ignore_lid && dev_priv->opregion.lid_state) {
  514. return ioread32(dev_priv->opregion.lid_state) & 0x1 ?
  515. connector_status_connected :
  516. connector_status_disconnected;
  517. }
  518. switch (i915_panel_ignore_lid) {
  519. case -2:
  520. return connector_status_connected;
  521. case -1:
  522. return connector_status_disconnected;
  523. default:
  524. return connector_status_unknown;
  525. }
  526. }
  527. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  528. static int intel_panel_update_status(struct backlight_device *bd)
  529. {
  530. struct drm_device *dev = bl_get_data(bd);
  531. intel_panel_set_backlight(dev, bd->props.brightness,
  532. bd->props.max_brightness);
  533. return 0;
  534. }
  535. static int intel_panel_get_brightness(struct backlight_device *bd)
  536. {
  537. struct drm_device *dev = bl_get_data(bd);
  538. return intel_panel_get_backlight(dev);
  539. }
  540. static const struct backlight_ops intel_panel_bl_ops = {
  541. .update_status = intel_panel_update_status,
  542. .get_brightness = intel_panel_get_brightness,
  543. };
  544. int intel_panel_setup_backlight(struct drm_connector *connector)
  545. {
  546. struct drm_device *dev = connector->dev;
  547. struct drm_i915_private *dev_priv = dev->dev_private;
  548. struct backlight_properties props;
  549. unsigned long flags;
  550. intel_panel_init_backlight(dev);
  551. if (WARN_ON(dev_priv->backlight.device))
  552. return -ENODEV;
  553. memset(&props, 0, sizeof(props));
  554. props.type = BACKLIGHT_RAW;
  555. props.brightness = dev_priv->backlight.level;
  556. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  557. props.max_brightness = intel_panel_get_max_backlight(dev);
  558. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  559. if (props.max_brightness == 0) {
  560. DRM_DEBUG_DRIVER("Failed to get maximum backlight value\n");
  561. return -ENODEV;
  562. }
  563. dev_priv->backlight.device =
  564. backlight_device_register("intel_backlight",
  565. &connector->kdev, dev,
  566. &intel_panel_bl_ops, &props);
  567. if (IS_ERR(dev_priv->backlight.device)) {
  568. DRM_ERROR("Failed to register backlight: %ld\n",
  569. PTR_ERR(dev_priv->backlight.device));
  570. dev_priv->backlight.device = NULL;
  571. return -ENODEV;
  572. }
  573. return 0;
  574. }
  575. void intel_panel_destroy_backlight(struct drm_device *dev)
  576. {
  577. struct drm_i915_private *dev_priv = dev->dev_private;
  578. if (dev_priv->backlight.device) {
  579. backlight_device_unregister(dev_priv->backlight.device);
  580. dev_priv->backlight.device = NULL;
  581. }
  582. }
  583. #else
  584. int intel_panel_setup_backlight(struct drm_connector *connector)
  585. {
  586. intel_panel_init_backlight(connector->dev);
  587. return 0;
  588. }
  589. void intel_panel_destroy_backlight(struct drm_device *dev)
  590. {
  591. return;
  592. }
  593. #endif
  594. int intel_panel_init(struct intel_panel *panel,
  595. struct drm_display_mode *fixed_mode)
  596. {
  597. panel->fixed_mode = fixed_mode;
  598. return 0;
  599. }
  600. void intel_panel_fini(struct intel_panel *panel)
  601. {
  602. struct intel_connector *intel_connector =
  603. container_of(panel, struct intel_connector, panel);
  604. if (panel->fixed_mode)
  605. drm_mode_destroy(intel_connector->base.dev, panel->fixed_mode);
  606. }