intel_hdmi.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_edid.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  39. {
  40. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  41. }
  42. static void
  43. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  44. {
  45. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. uint32_t enabled_bits;
  48. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  49. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  50. "HDMI port enabled, expecting disabled\n");
  51. }
  52. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  53. {
  54. struct intel_digital_port *intel_dig_port =
  55. container_of(encoder, struct intel_digital_port, base.base);
  56. return &intel_dig_port->hdmi;
  57. }
  58. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  59. {
  60. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  61. }
  62. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  63. {
  64. switch (type) {
  65. case HDMI_INFOFRAME_TYPE_AVI:
  66. return VIDEO_DIP_SELECT_AVI;
  67. case HDMI_INFOFRAME_TYPE_SPD:
  68. return VIDEO_DIP_SELECT_SPD;
  69. default:
  70. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  71. return 0;
  72. }
  73. }
  74. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  75. {
  76. switch (type) {
  77. case HDMI_INFOFRAME_TYPE_AVI:
  78. return VIDEO_DIP_ENABLE_AVI;
  79. case HDMI_INFOFRAME_TYPE_SPD:
  80. return VIDEO_DIP_ENABLE_SPD;
  81. default:
  82. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  83. return 0;
  84. }
  85. }
  86. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  87. {
  88. switch (type) {
  89. case HDMI_INFOFRAME_TYPE_AVI:
  90. return VIDEO_DIP_ENABLE_AVI_HSW;
  91. case HDMI_INFOFRAME_TYPE_SPD:
  92. return VIDEO_DIP_ENABLE_SPD_HSW;
  93. default:
  94. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  95. return 0;
  96. }
  97. }
  98. static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
  99. enum transcoder cpu_transcoder)
  100. {
  101. switch (type) {
  102. case HDMI_INFOFRAME_TYPE_AVI:
  103. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
  104. case HDMI_INFOFRAME_TYPE_SPD:
  105. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
  106. default:
  107. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  108. return 0;
  109. }
  110. }
  111. static void g4x_write_infoframe(struct drm_encoder *encoder,
  112. enum hdmi_infoframe_type type,
  113. const uint8_t *frame, ssize_t len)
  114. {
  115. uint32_t *data = (uint32_t *)frame;
  116. struct drm_device *dev = encoder->dev;
  117. struct drm_i915_private *dev_priv = dev->dev_private;
  118. u32 val = I915_READ(VIDEO_DIP_CTL);
  119. int i;
  120. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  121. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  122. val |= g4x_infoframe_index(type);
  123. val &= ~g4x_infoframe_enable(type);
  124. I915_WRITE(VIDEO_DIP_CTL, val);
  125. mmiowb();
  126. for (i = 0; i < len; i += 4) {
  127. I915_WRITE(VIDEO_DIP_DATA, *data);
  128. data++;
  129. }
  130. /* Write every possible data byte to force correct ECC calculation. */
  131. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  132. I915_WRITE(VIDEO_DIP_DATA, 0);
  133. mmiowb();
  134. val |= g4x_infoframe_enable(type);
  135. val &= ~VIDEO_DIP_FREQ_MASK;
  136. val |= VIDEO_DIP_FREQ_VSYNC;
  137. I915_WRITE(VIDEO_DIP_CTL, val);
  138. POSTING_READ(VIDEO_DIP_CTL);
  139. }
  140. static void ibx_write_infoframe(struct drm_encoder *encoder,
  141. enum hdmi_infoframe_type type,
  142. const uint8_t *frame, ssize_t len)
  143. {
  144. uint32_t *data = (uint32_t *)frame;
  145. struct drm_device *dev = encoder->dev;
  146. struct drm_i915_private *dev_priv = dev->dev_private;
  147. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  148. int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  149. u32 val = I915_READ(reg);
  150. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  151. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  152. val |= g4x_infoframe_index(type);
  153. val &= ~g4x_infoframe_enable(type);
  154. I915_WRITE(reg, val);
  155. mmiowb();
  156. for (i = 0; i < len; i += 4) {
  157. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  158. data++;
  159. }
  160. /* Write every possible data byte to force correct ECC calculation. */
  161. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  162. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  163. mmiowb();
  164. val |= g4x_infoframe_enable(type);
  165. val &= ~VIDEO_DIP_FREQ_MASK;
  166. val |= VIDEO_DIP_FREQ_VSYNC;
  167. I915_WRITE(reg, val);
  168. POSTING_READ(reg);
  169. }
  170. static void cpt_write_infoframe(struct drm_encoder *encoder,
  171. enum hdmi_infoframe_type type,
  172. const uint8_t *frame, ssize_t len)
  173. {
  174. uint32_t *data = (uint32_t *)frame;
  175. struct drm_device *dev = encoder->dev;
  176. struct drm_i915_private *dev_priv = dev->dev_private;
  177. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  178. int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  179. u32 val = I915_READ(reg);
  180. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  181. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  182. val |= g4x_infoframe_index(type);
  183. /* The DIP control register spec says that we need to update the AVI
  184. * infoframe without clearing its enable bit */
  185. if (type != HDMI_INFOFRAME_TYPE_AVI)
  186. val &= ~g4x_infoframe_enable(type);
  187. I915_WRITE(reg, val);
  188. mmiowb();
  189. for (i = 0; i < len; i += 4) {
  190. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  191. data++;
  192. }
  193. /* Write every possible data byte to force correct ECC calculation. */
  194. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  195. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  196. mmiowb();
  197. val |= g4x_infoframe_enable(type);
  198. val &= ~VIDEO_DIP_FREQ_MASK;
  199. val |= VIDEO_DIP_FREQ_VSYNC;
  200. I915_WRITE(reg, val);
  201. POSTING_READ(reg);
  202. }
  203. static void vlv_write_infoframe(struct drm_encoder *encoder,
  204. enum hdmi_infoframe_type type,
  205. const uint8_t *frame, ssize_t len)
  206. {
  207. uint32_t *data = (uint32_t *)frame;
  208. struct drm_device *dev = encoder->dev;
  209. struct drm_i915_private *dev_priv = dev->dev_private;
  210. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  211. int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  212. u32 val = I915_READ(reg);
  213. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  214. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  215. val |= g4x_infoframe_index(type);
  216. val &= ~g4x_infoframe_enable(type);
  217. I915_WRITE(reg, val);
  218. mmiowb();
  219. for (i = 0; i < len; i += 4) {
  220. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  221. data++;
  222. }
  223. /* Write every possible data byte to force correct ECC calculation. */
  224. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  225. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  226. mmiowb();
  227. val |= g4x_infoframe_enable(type);
  228. val &= ~VIDEO_DIP_FREQ_MASK;
  229. val |= VIDEO_DIP_FREQ_VSYNC;
  230. I915_WRITE(reg, val);
  231. POSTING_READ(reg);
  232. }
  233. static void hsw_write_infoframe(struct drm_encoder *encoder,
  234. enum hdmi_infoframe_type type,
  235. const uint8_t *frame, ssize_t len)
  236. {
  237. uint32_t *data = (uint32_t *)frame;
  238. struct drm_device *dev = encoder->dev;
  239. struct drm_i915_private *dev_priv = dev->dev_private;
  240. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  241. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
  242. u32 data_reg;
  243. int i;
  244. u32 val = I915_READ(ctl_reg);
  245. data_reg = hsw_infoframe_data_reg(type,
  246. intel_crtc->config.cpu_transcoder);
  247. if (data_reg == 0)
  248. return;
  249. val &= ~hsw_infoframe_enable(type);
  250. I915_WRITE(ctl_reg, val);
  251. mmiowb();
  252. for (i = 0; i < len; i += 4) {
  253. I915_WRITE(data_reg + i, *data);
  254. data++;
  255. }
  256. /* Write every possible data byte to force correct ECC calculation. */
  257. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  258. I915_WRITE(data_reg + i, 0);
  259. mmiowb();
  260. val |= hsw_infoframe_enable(type);
  261. I915_WRITE(ctl_reg, val);
  262. POSTING_READ(ctl_reg);
  263. }
  264. /*
  265. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  266. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  267. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  268. * used for both technologies.
  269. *
  270. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  271. * DW1: DB3 | DB2 | DB1 | DB0
  272. * DW2: DB7 | DB6 | DB5 | DB4
  273. * DW3: ...
  274. *
  275. * (HB is Header Byte, DB is Data Byte)
  276. *
  277. * The hdmi pack() functions don't know about that hardware specific hole so we
  278. * trick them by giving an offset into the buffer and moving back the header
  279. * bytes by one.
  280. */
  281. static void intel_write_infoframe(struct drm_encoder *encoder,
  282. union hdmi_infoframe *frame)
  283. {
  284. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  285. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  286. ssize_t len;
  287. /* see comment above for the reason for this offset */
  288. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  289. if (len < 0)
  290. return;
  291. /* Insert the 'hole' (see big comment above) at position 3 */
  292. buffer[0] = buffer[1];
  293. buffer[1] = buffer[2];
  294. buffer[2] = buffer[3];
  295. buffer[3] = 0;
  296. len++;
  297. intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
  298. }
  299. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  300. struct drm_display_mode *adjusted_mode)
  301. {
  302. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  303. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  304. union hdmi_infoframe frame;
  305. int ret;
  306. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  307. adjusted_mode);
  308. if (ret < 0) {
  309. DRM_ERROR("couldn't fill AVI infoframe\n");
  310. return;
  311. }
  312. if (intel_hdmi->rgb_quant_range_selectable) {
  313. if (intel_crtc->config.limited_color_range)
  314. frame.avi.quantization_range =
  315. HDMI_QUANTIZATION_RANGE_LIMITED;
  316. else
  317. frame.avi.quantization_range =
  318. HDMI_QUANTIZATION_RANGE_FULL;
  319. }
  320. intel_write_infoframe(encoder, &frame);
  321. }
  322. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  323. {
  324. union hdmi_infoframe frame;
  325. int ret;
  326. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  327. if (ret < 0) {
  328. DRM_ERROR("couldn't fill SPD infoframe\n");
  329. return;
  330. }
  331. frame.spd.sdi = HDMI_SPD_SDI_PC;
  332. intel_write_infoframe(encoder, &frame);
  333. }
  334. static void g4x_set_infoframes(struct drm_encoder *encoder,
  335. struct drm_display_mode *adjusted_mode)
  336. {
  337. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  338. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  339. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  340. u32 reg = VIDEO_DIP_CTL;
  341. u32 val = I915_READ(reg);
  342. u32 port;
  343. assert_hdmi_port_disabled(intel_hdmi);
  344. /* If the registers were not initialized yet, they might be zeroes,
  345. * which means we're selecting the AVI DIP and we're setting its
  346. * frequency to once. This seems to really confuse the HW and make
  347. * things stop working (the register spec says the AVI always needs to
  348. * be sent every VSync). So here we avoid writing to the register more
  349. * than we need and also explicitly select the AVI DIP and explicitly
  350. * set its frequency to every VSync. Avoiding to write it twice seems to
  351. * be enough to solve the problem, but being defensive shouldn't hurt us
  352. * either. */
  353. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  354. if (!intel_hdmi->has_hdmi_sink) {
  355. if (!(val & VIDEO_DIP_ENABLE))
  356. return;
  357. val &= ~VIDEO_DIP_ENABLE;
  358. I915_WRITE(reg, val);
  359. POSTING_READ(reg);
  360. return;
  361. }
  362. switch (intel_dig_port->port) {
  363. case PORT_B:
  364. port = VIDEO_DIP_PORT_B;
  365. break;
  366. case PORT_C:
  367. port = VIDEO_DIP_PORT_C;
  368. break;
  369. default:
  370. BUG();
  371. return;
  372. }
  373. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  374. if (val & VIDEO_DIP_ENABLE) {
  375. val &= ~VIDEO_DIP_ENABLE;
  376. I915_WRITE(reg, val);
  377. POSTING_READ(reg);
  378. }
  379. val &= ~VIDEO_DIP_PORT_MASK;
  380. val |= port;
  381. }
  382. val |= VIDEO_DIP_ENABLE;
  383. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  384. I915_WRITE(reg, val);
  385. POSTING_READ(reg);
  386. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  387. intel_hdmi_set_spd_infoframe(encoder);
  388. }
  389. static void ibx_set_infoframes(struct drm_encoder *encoder,
  390. struct drm_display_mode *adjusted_mode)
  391. {
  392. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  393. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  394. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  395. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  396. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  397. u32 val = I915_READ(reg);
  398. u32 port;
  399. assert_hdmi_port_disabled(intel_hdmi);
  400. /* See the big comment in g4x_set_infoframes() */
  401. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  402. if (!intel_hdmi->has_hdmi_sink) {
  403. if (!(val & VIDEO_DIP_ENABLE))
  404. return;
  405. val &= ~VIDEO_DIP_ENABLE;
  406. I915_WRITE(reg, val);
  407. POSTING_READ(reg);
  408. return;
  409. }
  410. switch (intel_dig_port->port) {
  411. case PORT_B:
  412. port = VIDEO_DIP_PORT_B;
  413. break;
  414. case PORT_C:
  415. port = VIDEO_DIP_PORT_C;
  416. break;
  417. case PORT_D:
  418. port = VIDEO_DIP_PORT_D;
  419. break;
  420. default:
  421. BUG();
  422. return;
  423. }
  424. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  425. if (val & VIDEO_DIP_ENABLE) {
  426. val &= ~VIDEO_DIP_ENABLE;
  427. I915_WRITE(reg, val);
  428. POSTING_READ(reg);
  429. }
  430. val &= ~VIDEO_DIP_PORT_MASK;
  431. val |= port;
  432. }
  433. val |= VIDEO_DIP_ENABLE;
  434. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  435. VIDEO_DIP_ENABLE_GCP);
  436. I915_WRITE(reg, val);
  437. POSTING_READ(reg);
  438. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  439. intel_hdmi_set_spd_infoframe(encoder);
  440. }
  441. static void cpt_set_infoframes(struct drm_encoder *encoder,
  442. struct drm_display_mode *adjusted_mode)
  443. {
  444. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  445. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  446. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  447. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  448. u32 val = I915_READ(reg);
  449. assert_hdmi_port_disabled(intel_hdmi);
  450. /* See the big comment in g4x_set_infoframes() */
  451. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  452. if (!intel_hdmi->has_hdmi_sink) {
  453. if (!(val & VIDEO_DIP_ENABLE))
  454. return;
  455. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  456. I915_WRITE(reg, val);
  457. POSTING_READ(reg);
  458. return;
  459. }
  460. /* Set both together, unset both together: see the spec. */
  461. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  462. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  463. VIDEO_DIP_ENABLE_GCP);
  464. I915_WRITE(reg, val);
  465. POSTING_READ(reg);
  466. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  467. intel_hdmi_set_spd_infoframe(encoder);
  468. }
  469. static void vlv_set_infoframes(struct drm_encoder *encoder,
  470. struct drm_display_mode *adjusted_mode)
  471. {
  472. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  473. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  474. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  475. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  476. u32 val = I915_READ(reg);
  477. assert_hdmi_port_disabled(intel_hdmi);
  478. /* See the big comment in g4x_set_infoframes() */
  479. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  480. if (!intel_hdmi->has_hdmi_sink) {
  481. if (!(val & VIDEO_DIP_ENABLE))
  482. return;
  483. val &= ~VIDEO_DIP_ENABLE;
  484. I915_WRITE(reg, val);
  485. POSTING_READ(reg);
  486. return;
  487. }
  488. val |= VIDEO_DIP_ENABLE;
  489. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  490. VIDEO_DIP_ENABLE_GCP);
  491. I915_WRITE(reg, val);
  492. POSTING_READ(reg);
  493. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  494. intel_hdmi_set_spd_infoframe(encoder);
  495. }
  496. static void hsw_set_infoframes(struct drm_encoder *encoder,
  497. struct drm_display_mode *adjusted_mode)
  498. {
  499. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  500. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  501. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  502. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
  503. u32 val = I915_READ(reg);
  504. assert_hdmi_port_disabled(intel_hdmi);
  505. if (!intel_hdmi->has_hdmi_sink) {
  506. I915_WRITE(reg, 0);
  507. POSTING_READ(reg);
  508. return;
  509. }
  510. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  511. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  512. I915_WRITE(reg, val);
  513. POSTING_READ(reg);
  514. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  515. intel_hdmi_set_spd_infoframe(encoder);
  516. }
  517. static void intel_hdmi_mode_set(struct intel_encoder *encoder)
  518. {
  519. struct drm_device *dev = encoder->base.dev;
  520. struct drm_i915_private *dev_priv = dev->dev_private;
  521. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  522. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  523. struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
  524. u32 hdmi_val;
  525. hdmi_val = SDVO_ENCODING_HDMI;
  526. if (!HAS_PCH_SPLIT(dev))
  527. hdmi_val |= intel_hdmi->color_range;
  528. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  529. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  530. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  531. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  532. if (crtc->config.pipe_bpp > 24)
  533. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  534. else
  535. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  536. /* Required on CPT */
  537. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  538. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  539. if (intel_hdmi->has_audio) {
  540. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  541. pipe_name(crtc->pipe));
  542. hdmi_val |= SDVO_AUDIO_ENABLE;
  543. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  544. intel_write_eld(&encoder->base, adjusted_mode);
  545. }
  546. if (HAS_PCH_CPT(dev))
  547. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  548. else
  549. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  550. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  551. POSTING_READ(intel_hdmi->hdmi_reg);
  552. intel_hdmi->set_infoframes(&encoder->base, adjusted_mode);
  553. }
  554. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  555. enum pipe *pipe)
  556. {
  557. struct drm_device *dev = encoder->base.dev;
  558. struct drm_i915_private *dev_priv = dev->dev_private;
  559. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  560. u32 tmp;
  561. tmp = I915_READ(intel_hdmi->hdmi_reg);
  562. if (!(tmp & SDVO_ENABLE))
  563. return false;
  564. if (HAS_PCH_CPT(dev))
  565. *pipe = PORT_TO_PIPE_CPT(tmp);
  566. else
  567. *pipe = PORT_TO_PIPE(tmp);
  568. return true;
  569. }
  570. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  571. struct intel_crtc_config *pipe_config)
  572. {
  573. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  574. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  575. u32 tmp, flags = 0;
  576. tmp = I915_READ(intel_hdmi->hdmi_reg);
  577. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  578. flags |= DRM_MODE_FLAG_PHSYNC;
  579. else
  580. flags |= DRM_MODE_FLAG_NHSYNC;
  581. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  582. flags |= DRM_MODE_FLAG_PVSYNC;
  583. else
  584. flags |= DRM_MODE_FLAG_NVSYNC;
  585. pipe_config->adjusted_mode.flags |= flags;
  586. }
  587. static void intel_enable_hdmi(struct intel_encoder *encoder)
  588. {
  589. struct drm_device *dev = encoder->base.dev;
  590. struct drm_i915_private *dev_priv = dev->dev_private;
  591. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  592. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  593. u32 temp;
  594. u32 enable_bits = SDVO_ENABLE;
  595. if (intel_hdmi->has_audio)
  596. enable_bits |= SDVO_AUDIO_ENABLE;
  597. temp = I915_READ(intel_hdmi->hdmi_reg);
  598. /* HW workaround for IBX, we need to move the port to transcoder A
  599. * before disabling it, so restore the transcoder select bit here. */
  600. if (HAS_PCH_IBX(dev))
  601. enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
  602. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  603. * we do this anyway which shows more stable in testing.
  604. */
  605. if (HAS_PCH_SPLIT(dev)) {
  606. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  607. POSTING_READ(intel_hdmi->hdmi_reg);
  608. }
  609. temp |= enable_bits;
  610. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  611. POSTING_READ(intel_hdmi->hdmi_reg);
  612. /* HW workaround, need to write this twice for issue that may result
  613. * in first write getting masked.
  614. */
  615. if (HAS_PCH_SPLIT(dev)) {
  616. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  617. POSTING_READ(intel_hdmi->hdmi_reg);
  618. }
  619. }
  620. static void vlv_enable_hdmi(struct intel_encoder *encoder)
  621. {
  622. }
  623. static void intel_disable_hdmi(struct intel_encoder *encoder)
  624. {
  625. struct drm_device *dev = encoder->base.dev;
  626. struct drm_i915_private *dev_priv = dev->dev_private;
  627. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  628. u32 temp;
  629. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  630. temp = I915_READ(intel_hdmi->hdmi_reg);
  631. /* HW workaround for IBX, we need to move the port to transcoder A
  632. * before disabling it. */
  633. if (HAS_PCH_IBX(dev)) {
  634. struct drm_crtc *crtc = encoder->base.crtc;
  635. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  636. if (temp & SDVO_PIPE_B_SELECT) {
  637. temp &= ~SDVO_PIPE_B_SELECT;
  638. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  639. POSTING_READ(intel_hdmi->hdmi_reg);
  640. /* Again we need to write this twice. */
  641. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  642. POSTING_READ(intel_hdmi->hdmi_reg);
  643. /* Transcoder selection bits only update
  644. * effectively on vblank. */
  645. if (crtc)
  646. intel_wait_for_vblank(dev, pipe);
  647. else
  648. msleep(50);
  649. }
  650. }
  651. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  652. * we do this anyway which shows more stable in testing.
  653. */
  654. if (HAS_PCH_SPLIT(dev)) {
  655. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  656. POSTING_READ(intel_hdmi->hdmi_reg);
  657. }
  658. temp &= ~enable_bits;
  659. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  660. POSTING_READ(intel_hdmi->hdmi_reg);
  661. /* HW workaround, need to write this twice for issue that may result
  662. * in first write getting masked.
  663. */
  664. if (HAS_PCH_SPLIT(dev)) {
  665. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  666. POSTING_READ(intel_hdmi->hdmi_reg);
  667. }
  668. }
  669. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  670. struct drm_display_mode *mode)
  671. {
  672. if (mode->clock > 165000)
  673. return MODE_CLOCK_HIGH;
  674. if (mode->clock < 20000)
  675. return MODE_CLOCK_LOW;
  676. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  677. return MODE_NO_DBLESCAN;
  678. return MODE_OK;
  679. }
  680. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  681. struct intel_crtc_config *pipe_config)
  682. {
  683. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  684. struct drm_device *dev = encoder->base.dev;
  685. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  686. int clock_12bpc = pipe_config->requested_mode.clock * 3 / 2;
  687. int desired_bpp;
  688. if (intel_hdmi->color_range_auto) {
  689. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  690. if (intel_hdmi->has_hdmi_sink &&
  691. drm_match_cea_mode(adjusted_mode) > 1)
  692. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  693. else
  694. intel_hdmi->color_range = 0;
  695. }
  696. if (intel_hdmi->color_range)
  697. pipe_config->limited_color_range = true;
  698. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
  699. pipe_config->has_pch_encoder = true;
  700. /*
  701. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  702. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  703. * outputs. We also need to check that the higher clock still fits
  704. * within limits.
  705. */
  706. if (pipe_config->pipe_bpp > 8*3 && clock_12bpc <= 225000
  707. && HAS_PCH_SPLIT(dev)) {
  708. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  709. desired_bpp = 12*3;
  710. /* Need to adjust the port link by 1.5x for 12bpc. */
  711. pipe_config->port_clock = clock_12bpc;
  712. } else {
  713. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  714. desired_bpp = 8*3;
  715. }
  716. if (!pipe_config->bw_constrained) {
  717. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  718. pipe_config->pipe_bpp = desired_bpp;
  719. }
  720. if (adjusted_mode->clock > 225000) {
  721. DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
  722. return false;
  723. }
  724. return true;
  725. }
  726. static enum drm_connector_status
  727. intel_hdmi_detect(struct drm_connector *connector, bool force)
  728. {
  729. struct drm_device *dev = connector->dev;
  730. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  731. struct intel_digital_port *intel_dig_port =
  732. hdmi_to_dig_port(intel_hdmi);
  733. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  734. struct drm_i915_private *dev_priv = dev->dev_private;
  735. struct edid *edid;
  736. enum drm_connector_status status = connector_status_disconnected;
  737. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  738. connector->base.id, drm_get_connector_name(connector));
  739. intel_hdmi->has_hdmi_sink = false;
  740. intel_hdmi->has_audio = false;
  741. intel_hdmi->rgb_quant_range_selectable = false;
  742. edid = drm_get_edid(connector,
  743. intel_gmbus_get_adapter(dev_priv,
  744. intel_hdmi->ddc_bus));
  745. if (edid) {
  746. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  747. status = connector_status_connected;
  748. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  749. intel_hdmi->has_hdmi_sink =
  750. drm_detect_hdmi_monitor(edid);
  751. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  752. intel_hdmi->rgb_quant_range_selectable =
  753. drm_rgb_quant_range_selectable(edid);
  754. }
  755. kfree(edid);
  756. }
  757. if (status == connector_status_connected) {
  758. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  759. intel_hdmi->has_audio =
  760. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  761. intel_encoder->type = INTEL_OUTPUT_HDMI;
  762. }
  763. return status;
  764. }
  765. static int intel_hdmi_get_modes(struct drm_connector *connector)
  766. {
  767. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  768. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  769. /* We should parse the EDID data and find out if it's an HDMI sink so
  770. * we can send audio to it.
  771. */
  772. return intel_ddc_get_modes(connector,
  773. intel_gmbus_get_adapter(dev_priv,
  774. intel_hdmi->ddc_bus));
  775. }
  776. static bool
  777. intel_hdmi_detect_audio(struct drm_connector *connector)
  778. {
  779. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  780. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  781. struct edid *edid;
  782. bool has_audio = false;
  783. edid = drm_get_edid(connector,
  784. intel_gmbus_get_adapter(dev_priv,
  785. intel_hdmi->ddc_bus));
  786. if (edid) {
  787. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  788. has_audio = drm_detect_monitor_audio(edid);
  789. kfree(edid);
  790. }
  791. return has_audio;
  792. }
  793. static int
  794. intel_hdmi_set_property(struct drm_connector *connector,
  795. struct drm_property *property,
  796. uint64_t val)
  797. {
  798. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  799. struct intel_digital_port *intel_dig_port =
  800. hdmi_to_dig_port(intel_hdmi);
  801. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  802. int ret;
  803. ret = drm_object_property_set_value(&connector->base, property, val);
  804. if (ret)
  805. return ret;
  806. if (property == dev_priv->force_audio_property) {
  807. enum hdmi_force_audio i = val;
  808. bool has_audio;
  809. if (i == intel_hdmi->force_audio)
  810. return 0;
  811. intel_hdmi->force_audio = i;
  812. if (i == HDMI_AUDIO_AUTO)
  813. has_audio = intel_hdmi_detect_audio(connector);
  814. else
  815. has_audio = (i == HDMI_AUDIO_ON);
  816. if (i == HDMI_AUDIO_OFF_DVI)
  817. intel_hdmi->has_hdmi_sink = 0;
  818. intel_hdmi->has_audio = has_audio;
  819. goto done;
  820. }
  821. if (property == dev_priv->broadcast_rgb_property) {
  822. bool old_auto = intel_hdmi->color_range_auto;
  823. uint32_t old_range = intel_hdmi->color_range;
  824. switch (val) {
  825. case INTEL_BROADCAST_RGB_AUTO:
  826. intel_hdmi->color_range_auto = true;
  827. break;
  828. case INTEL_BROADCAST_RGB_FULL:
  829. intel_hdmi->color_range_auto = false;
  830. intel_hdmi->color_range = 0;
  831. break;
  832. case INTEL_BROADCAST_RGB_LIMITED:
  833. intel_hdmi->color_range_auto = false;
  834. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  835. break;
  836. default:
  837. return -EINVAL;
  838. }
  839. if (old_auto == intel_hdmi->color_range_auto &&
  840. old_range == intel_hdmi->color_range)
  841. return 0;
  842. goto done;
  843. }
  844. return -EINVAL;
  845. done:
  846. if (intel_dig_port->base.base.crtc)
  847. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  848. return 0;
  849. }
  850. static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
  851. {
  852. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  853. struct drm_device *dev = encoder->base.dev;
  854. struct drm_i915_private *dev_priv = dev->dev_private;
  855. struct intel_crtc *intel_crtc =
  856. to_intel_crtc(encoder->base.crtc);
  857. int port = vlv_dport_to_channel(dport);
  858. int pipe = intel_crtc->pipe;
  859. u32 val;
  860. if (!IS_VALLEYVIEW(dev))
  861. return;
  862. /* Enable clock channels for this port */
  863. mutex_lock(&dev_priv->dpio_lock);
  864. val = vlv_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
  865. val = 0;
  866. if (pipe)
  867. val |= (1<<21);
  868. else
  869. val &= ~(1<<21);
  870. val |= 0x001000c4;
  871. vlv_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
  872. /* HDMI 1.0V-2dB */
  873. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0);
  874. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port),
  875. 0x2b245f5f);
  876. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
  877. 0x5578b83a);
  878. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port),
  879. 0x0c782040);
  880. vlv_dpio_write(dev_priv, DPIO_TX3_SWING_CTL4(port),
  881. 0x2b247878);
  882. vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
  883. vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
  884. 0x00002000);
  885. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
  886. DPIO_TX_OCALINIT_EN);
  887. /* Program lane clock */
  888. vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
  889. 0x00760018);
  890. vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
  891. 0x00400888);
  892. mutex_unlock(&dev_priv->dpio_lock);
  893. intel_enable_hdmi(encoder);
  894. vlv_wait_port_ready(dev_priv, port);
  895. }
  896. static void intel_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  897. {
  898. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  899. struct drm_device *dev = encoder->base.dev;
  900. struct drm_i915_private *dev_priv = dev->dev_private;
  901. int port = vlv_dport_to_channel(dport);
  902. if (!IS_VALLEYVIEW(dev))
  903. return;
  904. /* Program Tx lane resets to default */
  905. mutex_lock(&dev_priv->dpio_lock);
  906. vlv_dpio_write(dev_priv, DPIO_PCS_TX(port),
  907. DPIO_PCS_TX_LANE2_RESET |
  908. DPIO_PCS_TX_LANE1_RESET);
  909. vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port),
  910. DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
  911. DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
  912. (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
  913. DPIO_PCS_CLK_SOFT_RESET);
  914. /* Fix up inter-pair skew failure */
  915. vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
  916. vlv_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
  917. vlv_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
  918. vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
  919. 0x00002000);
  920. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
  921. DPIO_TX_OCALINIT_EN);
  922. mutex_unlock(&dev_priv->dpio_lock);
  923. }
  924. static void intel_hdmi_post_disable(struct intel_encoder *encoder)
  925. {
  926. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  927. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  928. int port = vlv_dport_to_channel(dport);
  929. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  930. mutex_lock(&dev_priv->dpio_lock);
  931. vlv_dpio_write(dev_priv, DPIO_PCS_TX(port), 0x00000000);
  932. vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port), 0x00e00060);
  933. mutex_unlock(&dev_priv->dpio_lock);
  934. }
  935. static void intel_hdmi_destroy(struct drm_connector *connector)
  936. {
  937. drm_sysfs_connector_remove(connector);
  938. drm_connector_cleanup(connector);
  939. kfree(connector);
  940. }
  941. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  942. .dpms = intel_connector_dpms,
  943. .detect = intel_hdmi_detect,
  944. .fill_modes = drm_helper_probe_single_connector_modes,
  945. .set_property = intel_hdmi_set_property,
  946. .destroy = intel_hdmi_destroy,
  947. };
  948. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  949. .get_modes = intel_hdmi_get_modes,
  950. .mode_valid = intel_hdmi_mode_valid,
  951. .best_encoder = intel_best_encoder,
  952. };
  953. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  954. .destroy = intel_encoder_destroy,
  955. };
  956. static void
  957. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  958. {
  959. intel_attach_force_audio_property(connector);
  960. intel_attach_broadcast_rgb_property(connector);
  961. intel_hdmi->color_range_auto = true;
  962. }
  963. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  964. struct intel_connector *intel_connector)
  965. {
  966. struct drm_connector *connector = &intel_connector->base;
  967. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  968. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  969. struct drm_device *dev = intel_encoder->base.dev;
  970. struct drm_i915_private *dev_priv = dev->dev_private;
  971. enum port port = intel_dig_port->port;
  972. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  973. DRM_MODE_CONNECTOR_HDMIA);
  974. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  975. connector->interlace_allowed = 1;
  976. connector->doublescan_allowed = 0;
  977. switch (port) {
  978. case PORT_B:
  979. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  980. intel_encoder->hpd_pin = HPD_PORT_B;
  981. break;
  982. case PORT_C:
  983. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  984. intel_encoder->hpd_pin = HPD_PORT_C;
  985. break;
  986. case PORT_D:
  987. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  988. intel_encoder->hpd_pin = HPD_PORT_D;
  989. break;
  990. case PORT_A:
  991. intel_encoder->hpd_pin = HPD_PORT_A;
  992. /* Internal port only for eDP. */
  993. default:
  994. BUG();
  995. }
  996. if (IS_VALLEYVIEW(dev)) {
  997. intel_hdmi->write_infoframe = vlv_write_infoframe;
  998. intel_hdmi->set_infoframes = vlv_set_infoframes;
  999. } else if (!HAS_PCH_SPLIT(dev)) {
  1000. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1001. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1002. } else if (HAS_DDI(dev)) {
  1003. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1004. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1005. } else if (HAS_PCH_IBX(dev)) {
  1006. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1007. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1008. } else {
  1009. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1010. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1011. }
  1012. if (HAS_DDI(dev))
  1013. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1014. else
  1015. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1016. intel_hdmi_add_properties(intel_hdmi, connector);
  1017. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1018. drm_sysfs_connector_add(connector);
  1019. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1020. * 0xd. Failure to do so will result in spurious interrupts being
  1021. * generated on the port when a cable is not attached.
  1022. */
  1023. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1024. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1025. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1026. }
  1027. }
  1028. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
  1029. {
  1030. struct intel_digital_port *intel_dig_port;
  1031. struct intel_encoder *intel_encoder;
  1032. struct intel_connector *intel_connector;
  1033. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  1034. if (!intel_dig_port)
  1035. return;
  1036. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1037. if (!intel_connector) {
  1038. kfree(intel_dig_port);
  1039. return;
  1040. }
  1041. intel_encoder = &intel_dig_port->base;
  1042. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  1043. DRM_MODE_ENCODER_TMDS);
  1044. intel_encoder->compute_config = intel_hdmi_compute_config;
  1045. intel_encoder->mode_set = intel_hdmi_mode_set;
  1046. intel_encoder->disable = intel_disable_hdmi;
  1047. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1048. intel_encoder->get_config = intel_hdmi_get_config;
  1049. if (IS_VALLEYVIEW(dev)) {
  1050. intel_encoder->pre_pll_enable = intel_hdmi_pre_pll_enable;
  1051. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1052. intel_encoder->enable = vlv_enable_hdmi;
  1053. intel_encoder->post_disable = intel_hdmi_post_disable;
  1054. } else {
  1055. intel_encoder->enable = intel_enable_hdmi;
  1056. }
  1057. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1058. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1059. intel_encoder->cloneable = false;
  1060. intel_dig_port->port = port;
  1061. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1062. intel_dig_port->dp.output_reg = 0;
  1063. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1064. }