i915_reg.h 190 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
  27. #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
  28. #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
  29. #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
  30. #define _MASKED_BIT_DISABLE(a) ((a) << 16)
  31. /*
  32. * The Bridge device's PCI config space has information about the
  33. * fb aperture size and the amount of pre-reserved memory.
  34. * This is all handled in the intel-gtt.ko module. i915.ko only
  35. * cares about the vga bit for the vga rbiter.
  36. */
  37. #define INTEL_GMCH_CTRL 0x52
  38. #define INTEL_GMCH_VGA_DISABLE (1 << 1)
  39. #define SNB_GMCH_CTRL 0x50
  40. #define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
  41. #define SNB_GMCH_GGMS_MASK 0x3
  42. #define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
  43. #define SNB_GMCH_GMS_MASK 0x1f
  44. /* PCI config space */
  45. #define HPLLCC 0xc0 /* 855 only */
  46. #define GC_CLOCK_CONTROL_MASK (0xf << 0)
  47. #define GC_CLOCK_133_200 (0 << 0)
  48. #define GC_CLOCK_100_200 (1 << 0)
  49. #define GC_CLOCK_100_133 (2 << 0)
  50. #define GC_CLOCK_166_250 (3 << 0)
  51. #define GCFGC2 0xda
  52. #define GCFGC 0xf0 /* 915+ only */
  53. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  54. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  55. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  56. #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
  57. #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
  58. #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
  59. #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
  60. #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
  61. #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
  62. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  63. #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
  64. #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
  65. #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
  66. #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
  67. #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
  68. #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
  69. #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
  70. #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
  71. #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
  72. #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
  73. #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
  74. #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  75. #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  76. #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
  77. #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
  78. #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
  79. #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  80. #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  81. #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
  82. #define LBB 0xf4
  83. /* Graphics reset regs */
  84. #define I965_GDRST 0xc0 /* PCI config register */
  85. #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
  86. #define GRDOM_FULL (0<<2)
  87. #define GRDOM_RENDER (1<<2)
  88. #define GRDOM_MEDIA (3<<2)
  89. #define GRDOM_MASK (3<<2)
  90. #define GRDOM_RESET_ENABLE (1<<0)
  91. #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
  92. #define GEN6_MBC_SNPCR_SHIFT 21
  93. #define GEN6_MBC_SNPCR_MASK (3<<21)
  94. #define GEN6_MBC_SNPCR_MAX (0<<21)
  95. #define GEN6_MBC_SNPCR_MED (1<<21)
  96. #define GEN6_MBC_SNPCR_LOW (2<<21)
  97. #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
  98. #define GEN6_MBCTL 0x0907c
  99. #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
  100. #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
  101. #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
  102. #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
  103. #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
  104. #define GEN6_GDRST 0x941c
  105. #define GEN6_GRDOM_FULL (1 << 0)
  106. #define GEN6_GRDOM_RENDER (1 << 1)
  107. #define GEN6_GRDOM_MEDIA (1 << 2)
  108. #define GEN6_GRDOM_BLT (1 << 3)
  109. #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
  110. #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
  111. #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
  112. #define PP_DIR_DCLV_2G 0xffffffff
  113. #define GAM_ECOCHK 0x4090
  114. #define ECOCHK_SNB_BIT (1<<10)
  115. #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
  116. #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
  117. #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
  118. #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
  119. #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
  120. #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
  121. #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
  122. #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
  123. #define GAC_ECO_BITS 0x14090
  124. #define ECOBITS_SNB_BIT (1<<13)
  125. #define ECOBITS_PPGTT_CACHE64B (3<<8)
  126. #define ECOBITS_PPGTT_CACHE4B (0<<8)
  127. #define GAB_CTL 0x24000
  128. #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
  129. /* VGA stuff */
  130. #define VGA_ST01_MDA 0x3ba
  131. #define VGA_ST01_CGA 0x3da
  132. #define VGA_MSR_WRITE 0x3c2
  133. #define VGA_MSR_READ 0x3cc
  134. #define VGA_MSR_MEM_EN (1<<1)
  135. #define VGA_MSR_CGA_MODE (1<<0)
  136. #define VGA_SR_INDEX 0x3c4
  137. #define SR01 1
  138. #define VGA_SR_DATA 0x3c5
  139. #define VGA_AR_INDEX 0x3c0
  140. #define VGA_AR_VID_EN (1<<5)
  141. #define VGA_AR_DATA_WRITE 0x3c0
  142. #define VGA_AR_DATA_READ 0x3c1
  143. #define VGA_GR_INDEX 0x3ce
  144. #define VGA_GR_DATA 0x3cf
  145. /* GR05 */
  146. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  147. #define VGA_GR_MEM_READ_MODE_PLANE 1
  148. /* GR06 */
  149. #define VGA_GR_MEM_MODE_MASK 0xc
  150. #define VGA_GR_MEM_MODE_SHIFT 2
  151. #define VGA_GR_MEM_A0000_AFFFF 0
  152. #define VGA_GR_MEM_A0000_BFFFF 1
  153. #define VGA_GR_MEM_B0000_B7FFF 2
  154. #define VGA_GR_MEM_B0000_BFFFF 3
  155. #define VGA_DACMASK 0x3c6
  156. #define VGA_DACRX 0x3c7
  157. #define VGA_DACWX 0x3c8
  158. #define VGA_DACDATA 0x3c9
  159. #define VGA_CR_INDEX_MDA 0x3b4
  160. #define VGA_CR_DATA_MDA 0x3b5
  161. #define VGA_CR_INDEX_CGA 0x3d4
  162. #define VGA_CR_DATA_CGA 0x3d5
  163. /*
  164. * Memory interface instructions used by the kernel
  165. */
  166. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  167. #define MI_NOOP MI_INSTR(0, 0)
  168. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  169. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  170. #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
  171. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  172. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  173. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  174. #define MI_FLUSH MI_INSTR(0x04, 0)
  175. #define MI_READ_FLUSH (1 << 0)
  176. #define MI_EXE_FLUSH (1 << 1)
  177. #define MI_NO_WRITE_FLUSH (1 << 2)
  178. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  179. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  180. #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
  181. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  182. #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
  183. #define MI_SUSPEND_FLUSH_EN (1<<0)
  184. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  185. #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
  186. #define MI_OVERLAY_CONTINUE (0x0<<21)
  187. #define MI_OVERLAY_ON (0x1<<21)
  188. #define MI_OVERLAY_OFF (0x2<<21)
  189. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  190. #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
  191. #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
  192. #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
  193. /* IVB has funny definitions for which plane to flip. */
  194. #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
  195. #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
  196. #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
  197. #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
  198. #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
  199. #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
  200. #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
  201. #define MI_ARB_ENABLE (1<<0)
  202. #define MI_ARB_DISABLE (0<<0)
  203. #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
  204. #define MI_MM_SPACE_GTT (1<<8)
  205. #define MI_MM_SPACE_PHYSICAL (0<<8)
  206. #define MI_SAVE_EXT_STATE_EN (1<<3)
  207. #define MI_RESTORE_EXT_STATE_EN (1<<2)
  208. #define MI_FORCE_RESTORE (1<<1)
  209. #define MI_RESTORE_INHIBIT (1<<0)
  210. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  211. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  212. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  213. #define MI_STORE_DWORD_INDEX_SHIFT 2
  214. /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
  215. * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
  216. * simply ignores the register load under certain conditions.
  217. * - One can actually load arbitrary many arbitrary registers: Simply issue x
  218. * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
  219. */
  220. #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
  221. #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
  222. #define MI_FLUSH_DW_STORE_INDEX (1<<21)
  223. #define MI_INVALIDATE_TLB (1<<18)
  224. #define MI_FLUSH_DW_OP_STOREDW (1<<14)
  225. #define MI_INVALIDATE_BSD (1<<7)
  226. #define MI_FLUSH_DW_USE_GTT (1<<2)
  227. #define MI_FLUSH_DW_USE_PPGTT (0<<2)
  228. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  229. #define MI_BATCH_NON_SECURE (1)
  230. /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
  231. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  232. #define MI_BATCH_PPGTT_HSW (1<<8)
  233. #define MI_BATCH_NON_SECURE_HSW (1<<13)
  234. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  235. #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
  236. #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
  237. #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
  238. #define MI_SEMAPHORE_UPDATE (1<<21)
  239. #define MI_SEMAPHORE_COMPARE (1<<20)
  240. #define MI_SEMAPHORE_REGISTER (1<<18)
  241. #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
  242. #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
  243. #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
  244. #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
  245. #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
  246. #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
  247. #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
  248. #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
  249. #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
  250. #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
  251. #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
  252. #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
  253. #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
  254. /*
  255. * 3D instructions used by the kernel
  256. */
  257. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  258. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  259. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  260. #define SC_UPDATE_SCISSOR (0x1<<1)
  261. #define SC_ENABLE_MASK (0x1<<0)
  262. #define SC_ENABLE (0x1<<0)
  263. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  264. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  265. #define SCI_YMIN_MASK (0xffff<<16)
  266. #define SCI_XMIN_MASK (0xffff<<0)
  267. #define SCI_YMAX_MASK (0xffff<<16)
  268. #define SCI_XMAX_MASK (0xffff<<0)
  269. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  270. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  271. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  272. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  273. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  274. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  275. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  276. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  277. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  278. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  279. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  280. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  281. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  282. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  283. #define BLT_DEPTH_8 (0<<24)
  284. #define BLT_DEPTH_16_565 (1<<24)
  285. #define BLT_DEPTH_16_1555 (2<<24)
  286. #define BLT_DEPTH_32 (3<<24)
  287. #define BLT_ROP_GXCOPY (0xcc<<16)
  288. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  289. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  290. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  291. #define ASYNC_FLIP (1<<22)
  292. #define DISPLAY_PLANE_A (0<<20)
  293. #define DISPLAY_PLANE_B (1<<20)
  294. #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
  295. #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
  296. #define PIPE_CONTROL_CS_STALL (1<<20)
  297. #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
  298. #define PIPE_CONTROL_QW_WRITE (1<<14)
  299. #define PIPE_CONTROL_DEPTH_STALL (1<<13)
  300. #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
  301. #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
  302. #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
  303. #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
  304. #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
  305. #define PIPE_CONTROL_NOTIFY (1<<8)
  306. #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
  307. #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
  308. #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
  309. #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
  310. #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
  311. #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
  312. /*
  313. * Reset registers
  314. */
  315. #define DEBUG_RESET_I830 0x6070
  316. #define DEBUG_RESET_FULL (1<<7)
  317. #define DEBUG_RESET_RENDER (1<<8)
  318. #define DEBUG_RESET_DISPLAY (1<<9)
  319. /*
  320. * IOSF sideband
  321. */
  322. #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
  323. #define IOSF_DEVFN_SHIFT 24
  324. #define IOSF_OPCODE_SHIFT 16
  325. #define IOSF_PORT_SHIFT 8
  326. #define IOSF_BYTE_ENABLES_SHIFT 4
  327. #define IOSF_BAR_SHIFT 1
  328. #define IOSF_SB_BUSY (1<<0)
  329. #define IOSF_PORT_PUNIT 0x4
  330. #define IOSF_PORT_NC 0x11
  331. #define IOSF_PORT_DPIO 0x12
  332. #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
  333. #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
  334. #define PUNIT_OPCODE_REG_READ 6
  335. #define PUNIT_OPCODE_REG_WRITE 7
  336. #define PUNIT_REG_GPU_LFM 0xd3
  337. #define PUNIT_REG_GPU_FREQ_REQ 0xd4
  338. #define PUNIT_REG_GPU_FREQ_STS 0xd8
  339. #define GENFREQSTATUS (1<<0)
  340. #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
  341. #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
  342. #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
  343. #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
  344. #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
  345. #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
  346. #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
  347. #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
  348. #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
  349. #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
  350. #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
  351. #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
  352. #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
  353. /*
  354. * DPIO - a special bus for various display related registers to hide behind
  355. *
  356. * DPIO is VLV only.
  357. *
  358. * Note: digital port B is DDI0, digital pot C is DDI1
  359. */
  360. #define DPIO_DEVFN 0
  361. #define DPIO_OPCODE_REG_WRITE 1
  362. #define DPIO_OPCODE_REG_READ 0
  363. #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
  364. #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
  365. #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
  366. #define DPIO_SFR_BYPASS (1<<1)
  367. #define DPIO_RESET (1<<0)
  368. #define _DPIO_TX3_SWING_CTL4_A 0x690
  369. #define _DPIO_TX3_SWING_CTL4_B 0x2a90
  370. #define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
  371. _DPIO_TX3_SWING_CTL4_B)
  372. /*
  373. * Per pipe/PLL DPIO regs
  374. */
  375. #define _DPIO_DIV_A 0x800c
  376. #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
  377. #define DPIO_POST_DIV_DAC 0
  378. #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
  379. #define DPIO_POST_DIV_LVDS1 2
  380. #define DPIO_POST_DIV_LVDS2 3
  381. #define DPIO_K_SHIFT (24) /* 4 bits */
  382. #define DPIO_P1_SHIFT (21) /* 3 bits */
  383. #define DPIO_P2_SHIFT (16) /* 5 bits */
  384. #define DPIO_N_SHIFT (12) /* 4 bits */
  385. #define DPIO_ENABLE_CALIBRATION (1<<11)
  386. #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
  387. #define DPIO_M2DIV_MASK 0xff
  388. #define _DPIO_DIV_B 0x802c
  389. #define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
  390. #define _DPIO_REFSFR_A 0x8014
  391. #define DPIO_REFSEL_OVERRIDE 27
  392. #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
  393. #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
  394. #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
  395. #define DPIO_PLL_REFCLK_SEL_MASK 3
  396. #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
  397. #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
  398. #define _DPIO_REFSFR_B 0x8034
  399. #define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
  400. #define _DPIO_CORE_CLK_A 0x801c
  401. #define _DPIO_CORE_CLK_B 0x803c
  402. #define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
  403. #define _DPIO_IREF_CTL_A 0x8040
  404. #define _DPIO_IREF_CTL_B 0x8060
  405. #define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
  406. #define DPIO_IREF_BCAST 0xc044
  407. #define _DPIO_IREF_A 0x8044
  408. #define _DPIO_IREF_B 0x8064
  409. #define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
  410. #define _DPIO_PLL_CML_A 0x804c
  411. #define _DPIO_PLL_CML_B 0x806c
  412. #define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
  413. #define _DPIO_LPF_COEFF_A 0x8048
  414. #define _DPIO_LPF_COEFF_B 0x8068
  415. #define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
  416. #define DPIO_CALIBRATION 0x80ac
  417. #define DPIO_FASTCLK_DISABLE 0x8100
  418. /*
  419. * Per DDI channel DPIO regs
  420. */
  421. #define _DPIO_PCS_TX_0 0x8200
  422. #define _DPIO_PCS_TX_1 0x8400
  423. #define DPIO_PCS_TX_LANE2_RESET (1<<16)
  424. #define DPIO_PCS_TX_LANE1_RESET (1<<7)
  425. #define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
  426. #define _DPIO_PCS_CLK_0 0x8204
  427. #define _DPIO_PCS_CLK_1 0x8404
  428. #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
  429. #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
  430. #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
  431. #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
  432. #define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
  433. #define _DPIO_PCS_CTL_OVR1_A 0x8224
  434. #define _DPIO_PCS_CTL_OVR1_B 0x8424
  435. #define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
  436. _DPIO_PCS_CTL_OVR1_B)
  437. #define _DPIO_PCS_STAGGER0_A 0x822c
  438. #define _DPIO_PCS_STAGGER0_B 0x842c
  439. #define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
  440. _DPIO_PCS_STAGGER0_B)
  441. #define _DPIO_PCS_STAGGER1_A 0x8230
  442. #define _DPIO_PCS_STAGGER1_B 0x8430
  443. #define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
  444. _DPIO_PCS_STAGGER1_B)
  445. #define _DPIO_PCS_CLOCKBUF0_A 0x8238
  446. #define _DPIO_PCS_CLOCKBUF0_B 0x8438
  447. #define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
  448. _DPIO_PCS_CLOCKBUF0_B)
  449. #define _DPIO_PCS_CLOCKBUF8_A 0x825c
  450. #define _DPIO_PCS_CLOCKBUF8_B 0x845c
  451. #define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
  452. _DPIO_PCS_CLOCKBUF8_B)
  453. #define _DPIO_TX_SWING_CTL2_A 0x8288
  454. #define _DPIO_TX_SWING_CTL2_B 0x8488
  455. #define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
  456. _DPIO_TX_SWING_CTL2_B)
  457. #define _DPIO_TX_SWING_CTL3_A 0x828c
  458. #define _DPIO_TX_SWING_CTL3_B 0x848c
  459. #define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
  460. _DPIO_TX_SWING_CTL3_B)
  461. #define _DPIO_TX_SWING_CTL4_A 0x8290
  462. #define _DPIO_TX_SWING_CTL4_B 0x8490
  463. #define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
  464. _DPIO_TX_SWING_CTL4_B)
  465. #define _DPIO_TX_OCALINIT_0 0x8294
  466. #define _DPIO_TX_OCALINIT_1 0x8494
  467. #define DPIO_TX_OCALINIT_EN (1<<31)
  468. #define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
  469. _DPIO_TX_OCALINIT_1)
  470. #define _DPIO_TX_CTL_0 0x82ac
  471. #define _DPIO_TX_CTL_1 0x84ac
  472. #define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
  473. #define _DPIO_TX_LANE_0 0x82b8
  474. #define _DPIO_TX_LANE_1 0x84b8
  475. #define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
  476. #define _DPIO_DATA_CHANNEL1 0x8220
  477. #define _DPIO_DATA_CHANNEL2 0x8420
  478. #define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
  479. #define _DPIO_PORT0_PCS0 0x0220
  480. #define _DPIO_PORT0_PCS1 0x0420
  481. #define _DPIO_PORT1_PCS2 0x2620
  482. #define _DPIO_PORT1_PCS3 0x2820
  483. #define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
  484. #define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
  485. #define DPIO_DATA_CHANNEL1 0x8220
  486. #define DPIO_DATA_CHANNEL2 0x8420
  487. /*
  488. * Fence registers
  489. */
  490. #define FENCE_REG_830_0 0x2000
  491. #define FENCE_REG_945_8 0x3000
  492. #define I830_FENCE_START_MASK 0x07f80000
  493. #define I830_FENCE_TILING_Y_SHIFT 12
  494. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  495. #define I830_FENCE_PITCH_SHIFT 4
  496. #define I830_FENCE_REG_VALID (1<<0)
  497. #define I915_FENCE_MAX_PITCH_VAL 4
  498. #define I830_FENCE_MAX_PITCH_VAL 6
  499. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  500. #define I915_FENCE_START_MASK 0x0ff00000
  501. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  502. #define FENCE_REG_965_0 0x03000
  503. #define I965_FENCE_PITCH_SHIFT 2
  504. #define I965_FENCE_TILING_Y_SHIFT 1
  505. #define I965_FENCE_REG_VALID (1<<0)
  506. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  507. #define FENCE_REG_SANDYBRIDGE_0 0x100000
  508. #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
  509. #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
  510. /* control register for cpu gtt access */
  511. #define TILECTL 0x101000
  512. #define TILECTL_SWZCTL (1 << 0)
  513. #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
  514. #define TILECTL_BACKSNOOP_DIS (1 << 3)
  515. /*
  516. * Instruction and interrupt control regs
  517. */
  518. #define PGTBL_ER 0x02024
  519. #define RENDER_RING_BASE 0x02000
  520. #define BSD_RING_BASE 0x04000
  521. #define GEN6_BSD_RING_BASE 0x12000
  522. #define VEBOX_RING_BASE 0x1a000
  523. #define BLT_RING_BASE 0x22000
  524. #define RING_TAIL(base) ((base)+0x30)
  525. #define RING_HEAD(base) ((base)+0x34)
  526. #define RING_START(base) ((base)+0x38)
  527. #define RING_CTL(base) ((base)+0x3c)
  528. #define RING_SYNC_0(base) ((base)+0x40)
  529. #define RING_SYNC_1(base) ((base)+0x44)
  530. #define RING_SYNC_2(base) ((base)+0x48)
  531. #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
  532. #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
  533. #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
  534. #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
  535. #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
  536. #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
  537. #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
  538. #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
  539. #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
  540. #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
  541. #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
  542. #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
  543. #define GEN6_NOSYNC 0
  544. #define RING_MAX_IDLE(base) ((base)+0x54)
  545. #define RING_HWS_PGA(base) ((base)+0x80)
  546. #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
  547. #define ARB_MODE 0x04030
  548. #define ARB_MODE_SWIZZLE_SNB (1<<4)
  549. #define ARB_MODE_SWIZZLE_IVB (1<<5)
  550. #define RENDER_HWS_PGA_GEN7 (0x04080)
  551. #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
  552. #define DONE_REG 0x40b0
  553. #define BSD_HWS_PGA_GEN7 (0x04180)
  554. #define BLT_HWS_PGA_GEN7 (0x04280)
  555. #define VEBOX_HWS_PGA_GEN7 (0x04380)
  556. #define RING_ACTHD(base) ((base)+0x74)
  557. #define RING_NOPID(base) ((base)+0x94)
  558. #define RING_IMR(base) ((base)+0xa8)
  559. #define RING_TIMESTAMP(base) ((base)+0x358)
  560. #define TAIL_ADDR 0x001FFFF8
  561. #define HEAD_WRAP_COUNT 0xFFE00000
  562. #define HEAD_WRAP_ONE 0x00200000
  563. #define HEAD_ADDR 0x001FFFFC
  564. #define RING_NR_PAGES 0x001FF000
  565. #define RING_REPORT_MASK 0x00000006
  566. #define RING_REPORT_64K 0x00000002
  567. #define RING_REPORT_128K 0x00000004
  568. #define RING_NO_REPORT 0x00000000
  569. #define RING_VALID_MASK 0x00000001
  570. #define RING_VALID 0x00000001
  571. #define RING_INVALID 0x00000000
  572. #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
  573. #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
  574. #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
  575. #if 0
  576. #define PRB0_TAIL 0x02030
  577. #define PRB0_HEAD 0x02034
  578. #define PRB0_START 0x02038
  579. #define PRB0_CTL 0x0203c
  580. #define PRB1_TAIL 0x02040 /* 915+ only */
  581. #define PRB1_HEAD 0x02044 /* 915+ only */
  582. #define PRB1_START 0x02048 /* 915+ only */
  583. #define PRB1_CTL 0x0204c /* 915+ only */
  584. #endif
  585. #define IPEIR_I965 0x02064
  586. #define IPEHR_I965 0x02068
  587. #define INSTDONE_I965 0x0206c
  588. #define GEN7_INSTDONE_1 0x0206c
  589. #define GEN7_SC_INSTDONE 0x07100
  590. #define GEN7_SAMPLER_INSTDONE 0x0e160
  591. #define GEN7_ROW_INSTDONE 0x0e164
  592. #define I915_NUM_INSTDONE_REG 4
  593. #define RING_IPEIR(base) ((base)+0x64)
  594. #define RING_IPEHR(base) ((base)+0x68)
  595. #define RING_INSTDONE(base) ((base)+0x6c)
  596. #define RING_INSTPS(base) ((base)+0x70)
  597. #define RING_DMA_FADD(base) ((base)+0x78)
  598. #define RING_INSTPM(base) ((base)+0xc0)
  599. #define INSTPS 0x02070 /* 965+ only */
  600. #define INSTDONE1 0x0207c /* 965+ only */
  601. #define ACTHD_I965 0x02074
  602. #define HWS_PGA 0x02080
  603. #define HWS_ADDRESS_MASK 0xfffff000
  604. #define HWS_START_ADDRESS_SHIFT 4
  605. #define PWRCTXA 0x2088 /* 965GM+ only */
  606. #define PWRCTX_EN (1<<0)
  607. #define IPEIR 0x02088
  608. #define IPEHR 0x0208c
  609. #define INSTDONE 0x02090
  610. #define NOPID 0x02094
  611. #define HWSTAM 0x02098
  612. #define DMA_FADD_I8XX 0x020d0
  613. #define ERROR_GEN6 0x040a0
  614. #define GEN7_ERR_INT 0x44040
  615. #define ERR_INT_POISON (1<<31)
  616. #define ERR_INT_MMIO_UNCLAIMED (1<<13)
  617. #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
  618. #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
  619. #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
  620. #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
  621. #define FPGA_DBG 0x42300
  622. #define FPGA_DBG_RM_NOCLAIM (1<<31)
  623. #define DERRMR 0x44050
  624. /* GM45+ chicken bits -- debug workaround bits that may be required
  625. * for various sorts of correct behavior. The top 16 bits of each are
  626. * the enables for writing to the corresponding low bit.
  627. */
  628. #define _3D_CHICKEN 0x02084
  629. #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
  630. #define _3D_CHICKEN2 0x0208c
  631. /* Disables pipelining of read flushes past the SF-WIZ interface.
  632. * Required on all Ironlake steppings according to the B-Spec, but the
  633. * particular danger of not doing so is not specified.
  634. */
  635. # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
  636. #define _3D_CHICKEN3 0x02090
  637. #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
  638. #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
  639. #define MI_MODE 0x0209c
  640. # define VS_TIMER_DISPATCH (1 << 6)
  641. # define MI_FLUSH_ENABLE (1 << 12)
  642. # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
  643. #define GEN6_GT_MODE 0x20d0
  644. #define GEN6_GT_MODE_HI (1 << 9)
  645. #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
  646. #define GFX_MODE 0x02520
  647. #define GFX_MODE_GEN7 0x0229c
  648. #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
  649. #define GFX_RUN_LIST_ENABLE (1<<15)
  650. #define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
  651. #define GFX_SURFACE_FAULT_ENABLE (1<<12)
  652. #define GFX_REPLAY_MODE (1<<11)
  653. #define GFX_PSMI_GRANULARITY (1<<10)
  654. #define GFX_PPGTT_ENABLE (1<<9)
  655. #define VLV_DISPLAY_BASE 0x180000
  656. #define SCPD0 0x0209c /* 915+ only */
  657. #define IER 0x020a0
  658. #define IIR 0x020a4
  659. #define IMR 0x020a8
  660. #define ISR 0x020ac
  661. #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
  662. #define GCFG_DIS (1<<8)
  663. #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
  664. #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
  665. #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
  666. #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
  667. #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
  668. #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
  669. #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
  670. #define EIR 0x020b0
  671. #define EMR 0x020b4
  672. #define ESR 0x020b8
  673. #define GM45_ERROR_PAGE_TABLE (1<<5)
  674. #define GM45_ERROR_MEM_PRIV (1<<4)
  675. #define I915_ERROR_PAGE_TABLE (1<<4)
  676. #define GM45_ERROR_CP_PRIV (1<<3)
  677. #define I915_ERROR_MEMORY_REFRESH (1<<1)
  678. #define I915_ERROR_INSTRUCTION (1<<0)
  679. #define INSTPM 0x020c0
  680. #define INSTPM_SELF_EN (1<<12) /* 915GM only */
  681. #define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
  682. will not assert AGPBUSY# and will only
  683. be delivered when out of C3. */
  684. #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
  685. #define ACTHD 0x020c8
  686. #define FW_BLC 0x020d8
  687. #define FW_BLC2 0x020dc
  688. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  689. #define FW_BLC_SELF_EN_MASK (1<<31)
  690. #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
  691. #define FW_BLC_SELF_EN (1<<15) /* 945 only */
  692. #define MM_BURST_LENGTH 0x00700000
  693. #define MM_FIFO_WATERMARK 0x0001F000
  694. #define LM_BURST_LENGTH 0x00000700
  695. #define LM_FIFO_WATERMARK 0x0000001F
  696. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  697. /* Make render/texture TLB fetches lower priorty than associated data
  698. * fetches. This is not turned on by default
  699. */
  700. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  701. /* Isoch request wait on GTT enable (Display A/B/C streams).
  702. * Make isoch requests stall on the TLB update. May cause
  703. * display underruns (test mode only)
  704. */
  705. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  706. /* Block grant count for isoch requests when block count is
  707. * set to a finite value.
  708. */
  709. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  710. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  711. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  712. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  713. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  714. /* Enable render writes to complete in C2/C3/C4 power states.
  715. * If this isn't enabled, render writes are prevented in low
  716. * power states. That seems bad to me.
  717. */
  718. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  719. /* This acknowledges an async flip immediately instead
  720. * of waiting for 2TLB fetches.
  721. */
  722. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  723. /* Enables non-sequential data reads through arbiter
  724. */
  725. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  726. /* Disable FSB snooping of cacheable write cycles from binner/render
  727. * command stream
  728. */
  729. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  730. /* Arbiter time slice for non-isoch streams */
  731. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  732. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  733. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  734. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  735. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  736. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  737. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  738. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  739. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  740. /* Low priority grace period page size */
  741. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  742. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  743. /* Disable display A/B trickle feed */
  744. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  745. /* Set display plane priority */
  746. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  747. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  748. #define CACHE_MODE_0 0x02120 /* 915+ only */
  749. #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
  750. #define CM0_IZ_OPT_DISABLE (1<<6)
  751. #define CM0_ZR_OPT_DISABLE (1<<5)
  752. #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
  753. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  754. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  755. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  756. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  757. #define BB_ADDR 0x02140 /* 8 bytes */
  758. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  759. #define GFX_FLSH_CNTL_GEN6 0x101008
  760. #define GFX_FLSH_CNTL_EN (1<<0)
  761. #define ECOSKPD 0x021d0
  762. #define ECO_GATING_CX_ONLY (1<<3)
  763. #define ECO_FLIP_DONE (1<<0)
  764. #define CACHE_MODE_1 0x7004 /* IVB+ */
  765. #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
  766. #define GEN6_BLITTER_ECOSKPD 0x221d0
  767. #define GEN6_BLITTER_LOCK_SHIFT 16
  768. #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
  769. #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
  770. #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
  771. #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
  772. #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
  773. #define GEN6_BSD_GO_INDICATOR (1 << 4)
  774. /* On modern GEN architectures interrupt control consists of two sets
  775. * of registers. The first set pertains to the ring generating the
  776. * interrupt. The second control is for the functional block generating the
  777. * interrupt. These are PM, GT, DE, etc.
  778. *
  779. * Luckily *knocks on wood* all the ring interrupt bits match up with the
  780. * GT interrupt bits, so we don't need to duplicate the defines.
  781. *
  782. * These defines should cover us well from SNB->HSW with minor exceptions
  783. * it can also work on ILK.
  784. */
  785. #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
  786. #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
  787. #define GT_BLT_USER_INTERRUPT (1 << 22)
  788. #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
  789. #define GT_BSD_USER_INTERRUPT (1 << 12)
  790. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
  791. #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
  792. #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
  793. #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
  794. #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
  795. #define GT_RENDER_USER_INTERRUPT (1 << 0)
  796. #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
  797. #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
  798. /* These are all the "old" interrupts */
  799. #define ILK_BSD_USER_INTERRUPT (1<<5)
  800. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  801. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  802. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  803. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
  804. #define I915_HWB_OOM_INTERRUPT (1<<13)
  805. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  806. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  807. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  808. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  809. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  810. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  811. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  812. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  813. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  814. #define I915_DEBUG_INTERRUPT (1<<2)
  815. #define I915_USER_INTERRUPT (1<<1)
  816. #define I915_ASLE_INTERRUPT (1<<0)
  817. #define I915_BSD_USER_INTERRUPT (1 << 25)
  818. #define GEN6_BSD_RNCID 0x12198
  819. #define GEN7_FF_THREAD_MODE 0x20a0
  820. #define GEN7_FF_SCHED_MASK 0x0077070
  821. #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
  822. #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
  823. #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
  824. #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
  825. #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
  826. #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
  827. #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
  828. #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
  829. #define GEN7_FF_VS_SCHED_HW (0x0<<12)
  830. #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
  831. #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
  832. #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
  833. #define GEN7_FF_DS_SCHED_HW (0x0<<4)
  834. /*
  835. * Framebuffer compression (915+ only)
  836. */
  837. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  838. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  839. #define FBC_CONTROL 0x03208
  840. #define FBC_CTL_EN (1<<31)
  841. #define FBC_CTL_PERIODIC (1<<30)
  842. #define FBC_CTL_INTERVAL_SHIFT (16)
  843. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  844. #define FBC_CTL_C3_IDLE (1<<13)
  845. #define FBC_CTL_STRIDE_SHIFT (5)
  846. #define FBC_CTL_FENCENO (1<<0)
  847. #define FBC_COMMAND 0x0320c
  848. #define FBC_CMD_COMPRESS (1<<0)
  849. #define FBC_STATUS 0x03210
  850. #define FBC_STAT_COMPRESSING (1<<31)
  851. #define FBC_STAT_COMPRESSED (1<<30)
  852. #define FBC_STAT_MODIFIED (1<<29)
  853. #define FBC_STAT_CURRENT_LINE (1<<0)
  854. #define FBC_CONTROL2 0x03214
  855. #define FBC_CTL_FENCE_DBL (0<<4)
  856. #define FBC_CTL_IDLE_IMM (0<<2)
  857. #define FBC_CTL_IDLE_FULL (1<<2)
  858. #define FBC_CTL_IDLE_LINE (2<<2)
  859. #define FBC_CTL_IDLE_DEBUG (3<<2)
  860. #define FBC_CTL_CPU_FENCE (1<<1)
  861. #define FBC_CTL_PLANEA (0<<0)
  862. #define FBC_CTL_PLANEB (1<<0)
  863. #define FBC_FENCE_OFF 0x0321b
  864. #define FBC_TAG 0x03300
  865. #define FBC_LL_SIZE (1536)
  866. /* Framebuffer compression for GM45+ */
  867. #define DPFC_CB_BASE 0x3200
  868. #define DPFC_CONTROL 0x3208
  869. #define DPFC_CTL_EN (1<<31)
  870. #define DPFC_CTL_PLANEA (0<<30)
  871. #define DPFC_CTL_PLANEB (1<<30)
  872. #define IVB_DPFC_CTL_PLANE_SHIFT (29)
  873. #define DPFC_CTL_FENCE_EN (1<<29)
  874. #define IVB_DPFC_CTL_FENCE_EN (1<<28)
  875. #define DPFC_CTL_PERSISTENT_MODE (1<<25)
  876. #define DPFC_SR_EN (1<<10)
  877. #define DPFC_CTL_LIMIT_1X (0<<6)
  878. #define DPFC_CTL_LIMIT_2X (1<<6)
  879. #define DPFC_CTL_LIMIT_4X (2<<6)
  880. #define DPFC_RECOMP_CTL 0x320c
  881. #define DPFC_RECOMP_STALL_EN (1<<27)
  882. #define DPFC_RECOMP_STALL_WM_SHIFT (16)
  883. #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
  884. #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
  885. #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
  886. #define DPFC_STATUS 0x3210
  887. #define DPFC_INVAL_SEG_SHIFT (16)
  888. #define DPFC_INVAL_SEG_MASK (0x07ff0000)
  889. #define DPFC_COMP_SEG_SHIFT (0)
  890. #define DPFC_COMP_SEG_MASK (0x000003ff)
  891. #define DPFC_STATUS2 0x3214
  892. #define DPFC_FENCE_YOFF 0x3218
  893. #define DPFC_CHICKEN 0x3224
  894. #define DPFC_HT_MODIFY (1<<31)
  895. /* Framebuffer compression for Ironlake */
  896. #define ILK_DPFC_CB_BASE 0x43200
  897. #define ILK_DPFC_CONTROL 0x43208
  898. /* The bit 28-8 is reserved */
  899. #define DPFC_RESERVED (0x1FFFFF00)
  900. #define ILK_DPFC_RECOMP_CTL 0x4320c
  901. #define ILK_DPFC_STATUS 0x43210
  902. #define ILK_DPFC_FENCE_YOFF 0x43218
  903. #define ILK_DPFC_CHICKEN 0x43224
  904. #define ILK_FBC_RT_BASE 0x2128
  905. #define ILK_FBC_RT_VALID (1<<0)
  906. #define SNB_FBC_FRONT_BUFFER (1<<1)
  907. #define ILK_DISPLAY_CHICKEN1 0x42000
  908. #define ILK_FBCQ_DIS (1<<22)
  909. #define ILK_PABSTRETCH_DIS (1<<21)
  910. /*
  911. * Framebuffer compression for Sandybridge
  912. *
  913. * The following two registers are of type GTTMMADR
  914. */
  915. #define SNB_DPFC_CTL_SA 0x100100
  916. #define SNB_CPU_FENCE_ENABLE (1<<29)
  917. #define DPFC_CPU_FENCE_OFFSET 0x100104
  918. /* Framebuffer compression for Ivybridge */
  919. #define IVB_FBC_RT_BASE 0x7020
  920. #define IPS_CTL 0x43408
  921. #define IPS_ENABLE (1 << 31)
  922. #define MSG_FBC_REND_STATE 0x50380
  923. #define FBC_REND_NUKE (1<<2)
  924. #define FBC_REND_CACHE_CLEAN (1<<1)
  925. #define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
  926. #define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
  927. #define HSW_BYPASS_FBC_QUEUE (1<<22)
  928. #define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
  929. _HSW_PIPE_SLICE_CHICKEN_1_A, + \
  930. _HSW_PIPE_SLICE_CHICKEN_1_B)
  931. #define HSW_CLKGATE_DISABLE_PART_1 0x46500
  932. #define HSW_DPFC_GATING_DISABLE (1<<23)
  933. /*
  934. * GPIO regs
  935. */
  936. #define GPIOA 0x5010
  937. #define GPIOB 0x5014
  938. #define GPIOC 0x5018
  939. #define GPIOD 0x501c
  940. #define GPIOE 0x5020
  941. #define GPIOF 0x5024
  942. #define GPIOG 0x5028
  943. #define GPIOH 0x502c
  944. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  945. # define GPIO_CLOCK_DIR_IN (0 << 1)
  946. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  947. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  948. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  949. # define GPIO_CLOCK_VAL_IN (1 << 4)
  950. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  951. # define GPIO_DATA_DIR_MASK (1 << 8)
  952. # define GPIO_DATA_DIR_IN (0 << 9)
  953. # define GPIO_DATA_DIR_OUT (1 << 9)
  954. # define GPIO_DATA_VAL_MASK (1 << 10)
  955. # define GPIO_DATA_VAL_OUT (1 << 11)
  956. # define GPIO_DATA_VAL_IN (1 << 12)
  957. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  958. #define GMBUS0 0x5100 /* clock/port select */
  959. #define GMBUS_RATE_100KHZ (0<<8)
  960. #define GMBUS_RATE_50KHZ (1<<8)
  961. #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
  962. #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
  963. #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
  964. #define GMBUS_PORT_DISABLED 0
  965. #define GMBUS_PORT_SSC 1
  966. #define GMBUS_PORT_VGADDC 2
  967. #define GMBUS_PORT_PANEL 3
  968. #define GMBUS_PORT_DPC 4 /* HDMIC */
  969. #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
  970. #define GMBUS_PORT_DPD 6 /* HDMID */
  971. #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
  972. #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
  973. #define GMBUS1 0x5104 /* command/status */
  974. #define GMBUS_SW_CLR_INT (1<<31)
  975. #define GMBUS_SW_RDY (1<<30)
  976. #define GMBUS_ENT (1<<29) /* enable timeout */
  977. #define GMBUS_CYCLE_NONE (0<<25)
  978. #define GMBUS_CYCLE_WAIT (1<<25)
  979. #define GMBUS_CYCLE_INDEX (2<<25)
  980. #define GMBUS_CYCLE_STOP (4<<25)
  981. #define GMBUS_BYTE_COUNT_SHIFT 16
  982. #define GMBUS_SLAVE_INDEX_SHIFT 8
  983. #define GMBUS_SLAVE_ADDR_SHIFT 1
  984. #define GMBUS_SLAVE_READ (1<<0)
  985. #define GMBUS_SLAVE_WRITE (0<<0)
  986. #define GMBUS2 0x5108 /* status */
  987. #define GMBUS_INUSE (1<<15)
  988. #define GMBUS_HW_WAIT_PHASE (1<<14)
  989. #define GMBUS_STALL_TIMEOUT (1<<13)
  990. #define GMBUS_INT (1<<12)
  991. #define GMBUS_HW_RDY (1<<11)
  992. #define GMBUS_SATOER (1<<10)
  993. #define GMBUS_ACTIVE (1<<9)
  994. #define GMBUS3 0x510c /* data buffer bytes 3-0 */
  995. #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
  996. #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
  997. #define GMBUS_NAK_EN (1<<3)
  998. #define GMBUS_IDLE_EN (1<<2)
  999. #define GMBUS_HW_WAIT_EN (1<<1)
  1000. #define GMBUS_HW_RDY_EN (1<<0)
  1001. #define GMBUS5 0x5120 /* byte index */
  1002. #define GMBUS_2BYTE_INDEX_EN (1<<31)
  1003. /*
  1004. * Clock control & power management
  1005. */
  1006. #define VGA0 0x6000
  1007. #define VGA1 0x6004
  1008. #define VGA_PD 0x6010
  1009. #define VGA0_PD_P2_DIV_4 (1 << 7)
  1010. #define VGA0_PD_P1_DIV_2 (1 << 5)
  1011. #define VGA0_PD_P1_SHIFT 0
  1012. #define VGA0_PD_P1_MASK (0x1f << 0)
  1013. #define VGA1_PD_P2_DIV_4 (1 << 15)
  1014. #define VGA1_PD_P1_DIV_2 (1 << 13)
  1015. #define VGA1_PD_P1_SHIFT 8
  1016. #define VGA1_PD_P1_MASK (0x1f << 8)
  1017. #define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
  1018. #define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
  1019. #define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
  1020. #define DPLL_VCO_ENABLE (1 << 31)
  1021. #define DPLL_SDVO_HIGH_SPEED (1 << 30)
  1022. #define DPLL_DVO_2X_MODE (1 << 30)
  1023. #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
  1024. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  1025. #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
  1026. #define DPLL_VGA_MODE_DIS (1 << 28)
  1027. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  1028. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  1029. #define DPLL_MODE_MASK (3 << 26)
  1030. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  1031. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  1032. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  1033. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  1034. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  1035. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  1036. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  1037. #define DPLL_LOCK_VLV (1<<15)
  1038. #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
  1039. #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
  1040. #define DPLL_PORTC_READY_MASK (0xf << 4)
  1041. #define DPLL_PORTB_READY_MASK (0xf)
  1042. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  1043. /*
  1044. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  1045. * this field (only one bit may be set).
  1046. */
  1047. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  1048. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  1049. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  1050. /* i830, required in DVO non-gang */
  1051. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  1052. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  1053. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  1054. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  1055. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  1056. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  1057. #define PLL_REF_INPUT_MASK (3 << 13)
  1058. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  1059. /* Ironlake */
  1060. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  1061. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  1062. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  1063. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  1064. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  1065. /*
  1066. * Parallel to Serial Load Pulse phase selection.
  1067. * Selects the phase for the 10X DPLL clock for the PCIe
  1068. * digital display port. The range is 4 to 13; 10 or more
  1069. * is just a flip delay. The default is 6
  1070. */
  1071. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  1072. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  1073. /*
  1074. * SDVO multiplier for 945G/GM. Not used on 965.
  1075. */
  1076. #define SDVO_MULTIPLIER_MASK 0x000000ff
  1077. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  1078. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  1079. #define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
  1080. /*
  1081. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  1082. *
  1083. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  1084. */
  1085. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  1086. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  1087. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  1088. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  1089. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  1090. /*
  1091. * SDVO/UDI pixel multiplier.
  1092. *
  1093. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  1094. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  1095. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  1096. * dummy bytes in the datastream at an increased clock rate, with both sides of
  1097. * the link knowing how many bytes are fill.
  1098. *
  1099. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  1100. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  1101. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  1102. * through an SDVO command.
  1103. *
  1104. * This register field has values of multiplication factor minus 1, with
  1105. * a maximum multiplier of 5 for SDVO.
  1106. */
  1107. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  1108. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  1109. /*
  1110. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  1111. * This best be set to the default value (3) or the CRT won't work. No,
  1112. * I don't entirely understand what this does...
  1113. */
  1114. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  1115. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  1116. #define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
  1117. #define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
  1118. #define _FPA0 0x06040
  1119. #define _FPA1 0x06044
  1120. #define _FPB0 0x06048
  1121. #define _FPB1 0x0604c
  1122. #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
  1123. #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
  1124. #define FP_N_DIV_MASK 0x003f0000
  1125. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  1126. #define FP_N_DIV_SHIFT 16
  1127. #define FP_M1_DIV_MASK 0x00003f00
  1128. #define FP_M1_DIV_SHIFT 8
  1129. #define FP_M2_DIV_MASK 0x0000003f
  1130. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  1131. #define FP_M2_DIV_SHIFT 0
  1132. #define DPLL_TEST 0x606c
  1133. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  1134. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  1135. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  1136. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  1137. #define DPLLB_TEST_N_BYPASS (1 << 19)
  1138. #define DPLLB_TEST_M_BYPASS (1 << 18)
  1139. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  1140. #define DPLLA_TEST_N_BYPASS (1 << 3)
  1141. #define DPLLA_TEST_M_BYPASS (1 << 2)
  1142. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  1143. #define D_STATE 0x6104
  1144. #define DSTATE_GFX_RESET_I830 (1<<6)
  1145. #define DSTATE_PLL_D3_OFF (1<<3)
  1146. #define DSTATE_GFX_CLOCK_GATING (1<<1)
  1147. #define DSTATE_DOT_CLOCK_GATING (1<<0)
  1148. #define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
  1149. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  1150. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  1151. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  1152. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  1153. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  1154. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  1155. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  1156. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  1157. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  1158. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  1159. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  1160. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  1161. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  1162. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  1163. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  1164. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  1165. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  1166. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  1167. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  1168. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  1169. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  1170. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  1171. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  1172. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  1173. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  1174. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  1175. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  1176. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  1177. /**
  1178. * This bit must be set on the 830 to prevent hangs when turning off the
  1179. * overlay scaler.
  1180. */
  1181. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  1182. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  1183. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  1184. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  1185. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  1186. #define RENCLK_GATE_D1 0x6204
  1187. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  1188. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  1189. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  1190. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  1191. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  1192. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  1193. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  1194. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  1195. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  1196. /** This bit must be unset on 855,865 */
  1197. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  1198. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  1199. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  1200. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  1201. /** This bit must be set on 855,865. */
  1202. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  1203. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  1204. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  1205. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  1206. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  1207. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  1208. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  1209. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  1210. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  1211. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  1212. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  1213. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  1214. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  1215. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  1216. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  1217. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  1218. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  1219. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  1220. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  1221. /** This bit must always be set on 965G/965GM */
  1222. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  1223. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  1224. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  1225. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  1226. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  1227. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  1228. /** This bit must always be set on 965G */
  1229. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  1230. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  1231. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  1232. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  1233. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  1234. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  1235. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  1236. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  1237. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  1238. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  1239. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  1240. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  1241. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  1242. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  1243. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  1244. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  1245. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  1246. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  1247. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  1248. #define RENCLK_GATE_D2 0x6208
  1249. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  1250. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  1251. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  1252. #define RAMCLK_GATE_D 0x6210 /* CRL only */
  1253. #define DEUC 0x6214 /* CRL only */
  1254. #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
  1255. #define FW_CSPWRDWNEN (1<<15)
  1256. #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
  1257. /*
  1258. * Palette regs
  1259. */
  1260. #define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
  1261. #define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
  1262. #define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
  1263. /* MCH MMIO space */
  1264. /*
  1265. * MCHBAR mirror.
  1266. *
  1267. * This mirrors the MCHBAR MMIO space whose location is determined by
  1268. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  1269. * every way. It is not accessible from the CP register read instructions.
  1270. *
  1271. */
  1272. #define MCHBAR_MIRROR_BASE 0x10000
  1273. #define MCHBAR_MIRROR_BASE_SNB 0x140000
  1274. /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
  1275. #define DCLK 0x5e04
  1276. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  1277. #define DCC 0x10200
  1278. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  1279. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  1280. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  1281. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  1282. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  1283. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  1284. /** Pineview MCH register contains DDR3 setting */
  1285. #define CSHRDDR3CTL 0x101a8
  1286. #define CSHRDDR3CTL_DDR3 (1 << 2)
  1287. /** 965 MCH register controlling DRAM channel configuration */
  1288. #define C0DRB3 0x10206
  1289. #define C1DRB3 0x10606
  1290. /** snb MCH registers for reading the DRAM channel configuration */
  1291. #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
  1292. #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
  1293. #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
  1294. #define MAD_DIMM_ECC_MASK (0x3 << 24)
  1295. #define MAD_DIMM_ECC_OFF (0x0 << 24)
  1296. #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
  1297. #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
  1298. #define MAD_DIMM_ECC_ON (0x3 << 24)
  1299. #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
  1300. #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
  1301. #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
  1302. #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
  1303. #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
  1304. #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
  1305. #define MAD_DIMM_A_SELECT (0x1 << 16)
  1306. /* DIMM sizes are in multiples of 256mb. */
  1307. #define MAD_DIMM_B_SIZE_SHIFT 8
  1308. #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
  1309. #define MAD_DIMM_A_SIZE_SHIFT 0
  1310. #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
  1311. /** snb MCH registers for priority tuning */
  1312. #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
  1313. #define MCH_SSKPD_WM0_MASK 0x3f
  1314. #define MCH_SSKPD_WM0_VAL 0xc
  1315. /* Clocking configuration register */
  1316. #define CLKCFG 0x10c00
  1317. #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
  1318. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  1319. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  1320. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  1321. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  1322. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  1323. /* Note, below two are guess */
  1324. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  1325. #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
  1326. #define CLKCFG_FSB_MASK (7 << 0)
  1327. #define CLKCFG_MEM_533 (1 << 4)
  1328. #define CLKCFG_MEM_667 (2 << 4)
  1329. #define CLKCFG_MEM_800 (3 << 4)
  1330. #define CLKCFG_MEM_MASK (7 << 4)
  1331. #define TSC1 0x11001
  1332. #define TSE (1<<0)
  1333. #define TR1 0x11006
  1334. #define TSFS 0x11020
  1335. #define TSFS_SLOPE_MASK 0x0000ff00
  1336. #define TSFS_SLOPE_SHIFT 8
  1337. #define TSFS_INTR_MASK 0x000000ff
  1338. #define CRSTANDVID 0x11100
  1339. #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
  1340. #define PXVFREQ_PX_MASK 0x7f000000
  1341. #define PXVFREQ_PX_SHIFT 24
  1342. #define VIDFREQ_BASE 0x11110
  1343. #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
  1344. #define VIDFREQ2 0x11114
  1345. #define VIDFREQ3 0x11118
  1346. #define VIDFREQ4 0x1111c
  1347. #define VIDFREQ_P0_MASK 0x1f000000
  1348. #define VIDFREQ_P0_SHIFT 24
  1349. #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
  1350. #define VIDFREQ_P0_CSCLK_SHIFT 20
  1351. #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
  1352. #define VIDFREQ_P0_CRCLK_SHIFT 16
  1353. #define VIDFREQ_P1_MASK 0x00001f00
  1354. #define VIDFREQ_P1_SHIFT 8
  1355. #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
  1356. #define VIDFREQ_P1_CSCLK_SHIFT 4
  1357. #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
  1358. #define INTTOEXT_BASE_ILK 0x11300
  1359. #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
  1360. #define INTTOEXT_MAP3_SHIFT 24
  1361. #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
  1362. #define INTTOEXT_MAP2_SHIFT 16
  1363. #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
  1364. #define INTTOEXT_MAP1_SHIFT 8
  1365. #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
  1366. #define INTTOEXT_MAP0_SHIFT 0
  1367. #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
  1368. #define MEMSWCTL 0x11170 /* Ironlake only */
  1369. #define MEMCTL_CMD_MASK 0xe000
  1370. #define MEMCTL_CMD_SHIFT 13
  1371. #define MEMCTL_CMD_RCLK_OFF 0
  1372. #define MEMCTL_CMD_RCLK_ON 1
  1373. #define MEMCTL_CMD_CHFREQ 2
  1374. #define MEMCTL_CMD_CHVID 3
  1375. #define MEMCTL_CMD_VMMOFF 4
  1376. #define MEMCTL_CMD_VMMON 5
  1377. #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
  1378. when command complete */
  1379. #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
  1380. #define MEMCTL_FREQ_SHIFT 8
  1381. #define MEMCTL_SFCAVM (1<<7)
  1382. #define MEMCTL_TGT_VID_MASK 0x007f
  1383. #define MEMIHYST 0x1117c
  1384. #define MEMINTREN 0x11180 /* 16 bits */
  1385. #define MEMINT_RSEXIT_EN (1<<8)
  1386. #define MEMINT_CX_SUPR_EN (1<<7)
  1387. #define MEMINT_CONT_BUSY_EN (1<<6)
  1388. #define MEMINT_AVG_BUSY_EN (1<<5)
  1389. #define MEMINT_EVAL_CHG_EN (1<<4)
  1390. #define MEMINT_MON_IDLE_EN (1<<3)
  1391. #define MEMINT_UP_EVAL_EN (1<<2)
  1392. #define MEMINT_DOWN_EVAL_EN (1<<1)
  1393. #define MEMINT_SW_CMD_EN (1<<0)
  1394. #define MEMINTRSTR 0x11182 /* 16 bits */
  1395. #define MEM_RSEXIT_MASK 0xc000
  1396. #define MEM_RSEXIT_SHIFT 14
  1397. #define MEM_CONT_BUSY_MASK 0x3000
  1398. #define MEM_CONT_BUSY_SHIFT 12
  1399. #define MEM_AVG_BUSY_MASK 0x0c00
  1400. #define MEM_AVG_BUSY_SHIFT 10
  1401. #define MEM_EVAL_CHG_MASK 0x0300
  1402. #define MEM_EVAL_BUSY_SHIFT 8
  1403. #define MEM_MON_IDLE_MASK 0x00c0
  1404. #define MEM_MON_IDLE_SHIFT 6
  1405. #define MEM_UP_EVAL_MASK 0x0030
  1406. #define MEM_UP_EVAL_SHIFT 4
  1407. #define MEM_DOWN_EVAL_MASK 0x000c
  1408. #define MEM_DOWN_EVAL_SHIFT 2
  1409. #define MEM_SW_CMD_MASK 0x0003
  1410. #define MEM_INT_STEER_GFX 0
  1411. #define MEM_INT_STEER_CMR 1
  1412. #define MEM_INT_STEER_SMI 2
  1413. #define MEM_INT_STEER_SCI 3
  1414. #define MEMINTRSTS 0x11184
  1415. #define MEMINT_RSEXIT (1<<7)
  1416. #define MEMINT_CONT_BUSY (1<<6)
  1417. #define MEMINT_AVG_BUSY (1<<5)
  1418. #define MEMINT_EVAL_CHG (1<<4)
  1419. #define MEMINT_MON_IDLE (1<<3)
  1420. #define MEMINT_UP_EVAL (1<<2)
  1421. #define MEMINT_DOWN_EVAL (1<<1)
  1422. #define MEMINT_SW_CMD (1<<0)
  1423. #define MEMMODECTL 0x11190
  1424. #define MEMMODE_BOOST_EN (1<<31)
  1425. #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
  1426. #define MEMMODE_BOOST_FREQ_SHIFT 24
  1427. #define MEMMODE_IDLE_MODE_MASK 0x00030000
  1428. #define MEMMODE_IDLE_MODE_SHIFT 16
  1429. #define MEMMODE_IDLE_MODE_EVAL 0
  1430. #define MEMMODE_IDLE_MODE_CONT 1
  1431. #define MEMMODE_HWIDLE_EN (1<<15)
  1432. #define MEMMODE_SWMODE_EN (1<<14)
  1433. #define MEMMODE_RCLK_GATE (1<<13)
  1434. #define MEMMODE_HW_UPDATE (1<<12)
  1435. #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
  1436. #define MEMMODE_FSTART_SHIFT 8
  1437. #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
  1438. #define MEMMODE_FMAX_SHIFT 4
  1439. #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
  1440. #define RCBMAXAVG 0x1119c
  1441. #define MEMSWCTL2 0x1119e /* Cantiga only */
  1442. #define SWMEMCMD_RENDER_OFF (0 << 13)
  1443. #define SWMEMCMD_RENDER_ON (1 << 13)
  1444. #define SWMEMCMD_SWFREQ (2 << 13)
  1445. #define SWMEMCMD_TARVID (3 << 13)
  1446. #define SWMEMCMD_VRM_OFF (4 << 13)
  1447. #define SWMEMCMD_VRM_ON (5 << 13)
  1448. #define CMDSTS (1<<12)
  1449. #define SFCAVM (1<<11)
  1450. #define SWFREQ_MASK 0x0380 /* P0-7 */
  1451. #define SWFREQ_SHIFT 7
  1452. #define TARVID_MASK 0x001f
  1453. #define MEMSTAT_CTG 0x111a0
  1454. #define RCBMINAVG 0x111a0
  1455. #define RCUPEI 0x111b0
  1456. #define RCDNEI 0x111b4
  1457. #define RSTDBYCTL 0x111b8
  1458. #define RS1EN (1<<31)
  1459. #define RS2EN (1<<30)
  1460. #define RS3EN (1<<29)
  1461. #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
  1462. #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
  1463. #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
  1464. #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
  1465. #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
  1466. #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
  1467. #define RSX_STATUS_MASK (7<<20)
  1468. #define RSX_STATUS_ON (0<<20)
  1469. #define RSX_STATUS_RC1 (1<<20)
  1470. #define RSX_STATUS_RC1E (2<<20)
  1471. #define RSX_STATUS_RS1 (3<<20)
  1472. #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
  1473. #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
  1474. #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
  1475. #define RSX_STATUS_RSVD2 (7<<20)
  1476. #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
  1477. #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
  1478. #define JRSC (1<<17) /* rsx coupled to cpu c-state */
  1479. #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
  1480. #define RS1CONTSAV_MASK (3<<14)
  1481. #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
  1482. #define RS1CONTSAV_RSVD (1<<14)
  1483. #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
  1484. #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
  1485. #define NORMSLEXLAT_MASK (3<<12)
  1486. #define SLOW_RS123 (0<<12)
  1487. #define SLOW_RS23 (1<<12)
  1488. #define SLOW_RS3 (2<<12)
  1489. #define NORMAL_RS123 (3<<12)
  1490. #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
  1491. #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
  1492. #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
  1493. #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
  1494. #define RS_CSTATE_MASK (3<<4)
  1495. #define RS_CSTATE_C367_RS1 (0<<4)
  1496. #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
  1497. #define RS_CSTATE_RSVD (2<<4)
  1498. #define RS_CSTATE_C367_RS2 (3<<4)
  1499. #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
  1500. #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
  1501. #define VIDCTL 0x111c0
  1502. #define VIDSTS 0x111c8
  1503. #define VIDSTART 0x111cc /* 8 bits */
  1504. #define MEMSTAT_ILK 0x111f8
  1505. #define MEMSTAT_VID_MASK 0x7f00
  1506. #define MEMSTAT_VID_SHIFT 8
  1507. #define MEMSTAT_PSTATE_MASK 0x00f8
  1508. #define MEMSTAT_PSTATE_SHIFT 3
  1509. #define MEMSTAT_MON_ACTV (1<<2)
  1510. #define MEMSTAT_SRC_CTL_MASK 0x0003
  1511. #define MEMSTAT_SRC_CTL_CORE 0
  1512. #define MEMSTAT_SRC_CTL_TRB 1
  1513. #define MEMSTAT_SRC_CTL_THM 2
  1514. #define MEMSTAT_SRC_CTL_STDBY 3
  1515. #define RCPREVBSYTUPAVG 0x113b8
  1516. #define RCPREVBSYTDNAVG 0x113bc
  1517. #define PMMISC 0x11214
  1518. #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
  1519. #define SDEW 0x1124c
  1520. #define CSIEW0 0x11250
  1521. #define CSIEW1 0x11254
  1522. #define CSIEW2 0x11258
  1523. #define PEW 0x1125c
  1524. #define DEW 0x11270
  1525. #define MCHAFE 0x112c0
  1526. #define CSIEC 0x112e0
  1527. #define DMIEC 0x112e4
  1528. #define DDREC 0x112e8
  1529. #define PEG0EC 0x112ec
  1530. #define PEG1EC 0x112f0
  1531. #define GFXEC 0x112f4
  1532. #define RPPREVBSYTUPAVG 0x113b8
  1533. #define RPPREVBSYTDNAVG 0x113bc
  1534. #define ECR 0x11600
  1535. #define ECR_GPFE (1<<31)
  1536. #define ECR_IMONE (1<<30)
  1537. #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
  1538. #define OGW0 0x11608
  1539. #define OGW1 0x1160c
  1540. #define EG0 0x11610
  1541. #define EG1 0x11614
  1542. #define EG2 0x11618
  1543. #define EG3 0x1161c
  1544. #define EG4 0x11620
  1545. #define EG5 0x11624
  1546. #define EG6 0x11628
  1547. #define EG7 0x1162c
  1548. #define PXW 0x11664
  1549. #define PXWL 0x11680
  1550. #define LCFUSE02 0x116c0
  1551. #define LCFUSE_HIV_MASK 0x000000ff
  1552. #define CSIPLL0 0x12c10
  1553. #define DDRMPLL1 0X12c20
  1554. #define PEG_BAND_GAP_DATA 0x14d68
  1555. #define GEN6_GT_THREAD_STATUS_REG 0x13805c
  1556. #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
  1557. #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
  1558. #define GEN6_GT_PERF_STATUS 0x145948
  1559. #define GEN6_RP_STATE_LIMITS 0x145994
  1560. #define GEN6_RP_STATE_CAP 0x145998
  1561. /*
  1562. * Logical Context regs
  1563. */
  1564. #define CCID 0x2180
  1565. #define CCID_EN (1<<0)
  1566. #define CXT_SIZE 0x21a0
  1567. #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
  1568. #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
  1569. #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
  1570. #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
  1571. #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
  1572. #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
  1573. GEN6_CXT_RING_SIZE(cxt_reg) + \
  1574. GEN6_CXT_RENDER_SIZE(cxt_reg) + \
  1575. GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
  1576. GEN6_CXT_PIPELINE_SIZE(cxt_reg))
  1577. #define GEN7_CXT_SIZE 0x21a8
  1578. #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
  1579. #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
  1580. #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
  1581. #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
  1582. #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
  1583. #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
  1584. #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
  1585. GEN7_CXT_RING_SIZE(ctx_reg) + \
  1586. GEN7_CXT_RENDER_SIZE(ctx_reg) + \
  1587. GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
  1588. GEN7_CXT_GT1_SIZE(ctx_reg) + \
  1589. GEN7_CXT_VFSTATE_SIZE(ctx_reg))
  1590. /* Haswell does have the CXT_SIZE register however it does not appear to be
  1591. * valid. Now, docs explain in dwords what is in the context object. The full
  1592. * size is 70720 bytes, however, the power context and execlist context will
  1593. * never be saved (power context is stored elsewhere, and execlists don't work
  1594. * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
  1595. */
  1596. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  1597. /*
  1598. * Overlay regs
  1599. */
  1600. #define OVADD 0x30000
  1601. #define DOVSTA 0x30008
  1602. #define OC_BUF (0x3<<20)
  1603. #define OGAMC5 0x30010
  1604. #define OGAMC4 0x30014
  1605. #define OGAMC3 0x30018
  1606. #define OGAMC2 0x3001c
  1607. #define OGAMC1 0x30020
  1608. #define OGAMC0 0x30024
  1609. /*
  1610. * Display engine regs
  1611. */
  1612. /* Pipe A timing regs */
  1613. #define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
  1614. #define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
  1615. #define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
  1616. #define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
  1617. #define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
  1618. #define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
  1619. #define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
  1620. #define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
  1621. #define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
  1622. /* Pipe B timing regs */
  1623. #define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
  1624. #define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
  1625. #define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
  1626. #define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
  1627. #define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
  1628. #define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
  1629. #define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
  1630. #define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
  1631. #define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
  1632. #define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
  1633. #define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
  1634. #define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
  1635. #define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
  1636. #define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
  1637. #define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
  1638. #define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
  1639. #define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
  1640. /* HSW eDP PSR registers */
  1641. #define EDP_PSR_CTL 0x64800
  1642. #define EDP_PSR_ENABLE (1<<31)
  1643. #define EDP_PSR_LINK_DISABLE (0<<27)
  1644. #define EDP_PSR_LINK_STANDBY (1<<27)
  1645. #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
  1646. #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
  1647. #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
  1648. #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
  1649. #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
  1650. #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
  1651. #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
  1652. #define EDP_PSR_TP1_TP2_SEL (0<<11)
  1653. #define EDP_PSR_TP1_TP3_SEL (1<<11)
  1654. #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
  1655. #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
  1656. #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
  1657. #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
  1658. #define EDP_PSR_TP1_TIME_500us (0<<4)
  1659. #define EDP_PSR_TP1_TIME_100us (1<<4)
  1660. #define EDP_PSR_TP1_TIME_2500us (2<<4)
  1661. #define EDP_PSR_TP1_TIME_0us (3<<4)
  1662. #define EDP_PSR_IDLE_FRAME_SHIFT 0
  1663. #define EDP_PSR_AUX_CTL 0x64810
  1664. #define EDP_PSR_AUX_DATA1 0x64814
  1665. #define EDP_PSR_DPCD_COMMAND 0x80060000
  1666. #define EDP_PSR_AUX_DATA2 0x64818
  1667. #define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
  1668. #define EDP_PSR_AUX_DATA3 0x6481c
  1669. #define EDP_PSR_AUX_DATA4 0x64820
  1670. #define EDP_PSR_AUX_DATA5 0x64824
  1671. #define EDP_PSR_STATUS_CTL 0x64840
  1672. #define EDP_PSR_STATUS_STATE_MASK (7<<29)
  1673. #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
  1674. #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
  1675. #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
  1676. #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
  1677. #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
  1678. #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
  1679. #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
  1680. #define EDP_PSR_STATUS_LINK_MASK (3<<26)
  1681. #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
  1682. #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
  1683. #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
  1684. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
  1685. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
  1686. #define EDP_PSR_STATUS_COUNT_SHIFT 16
  1687. #define EDP_PSR_STATUS_COUNT_MASK 0xf
  1688. #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
  1689. #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
  1690. #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
  1691. #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
  1692. #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
  1693. #define EDP_PSR_STATUS_IDLE_MASK 0xf
  1694. #define EDP_PSR_PERF_CNT 0x64844
  1695. #define EDP_PSR_PERF_CNT_MASK 0xffffff
  1696. #define EDP_PSR_DEBUG_CTL 0x64860
  1697. #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
  1698. #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
  1699. #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
  1700. /* VGA port control */
  1701. #define ADPA 0x61100
  1702. #define PCH_ADPA 0xe1100
  1703. #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
  1704. #define ADPA_DAC_ENABLE (1<<31)
  1705. #define ADPA_DAC_DISABLE 0
  1706. #define ADPA_PIPE_SELECT_MASK (1<<30)
  1707. #define ADPA_PIPE_A_SELECT 0
  1708. #define ADPA_PIPE_B_SELECT (1<<30)
  1709. #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
  1710. /* CPT uses bits 29:30 for pch transcoder select */
  1711. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  1712. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  1713. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  1714. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  1715. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  1716. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  1717. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  1718. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  1719. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  1720. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  1721. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  1722. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  1723. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  1724. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  1725. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  1726. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  1727. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  1728. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  1729. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  1730. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  1731. #define ADPA_SETS_HVPOLARITY 0
  1732. #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
  1733. #define ADPA_VSYNC_CNTL_ENABLE 0
  1734. #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
  1735. #define ADPA_HSYNC_CNTL_ENABLE 0
  1736. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  1737. #define ADPA_VSYNC_ACTIVE_LOW 0
  1738. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  1739. #define ADPA_HSYNC_ACTIVE_LOW 0
  1740. #define ADPA_DPMS_MASK (~(3<<10))
  1741. #define ADPA_DPMS_ON (0<<10)
  1742. #define ADPA_DPMS_SUSPEND (1<<10)
  1743. #define ADPA_DPMS_STANDBY (2<<10)
  1744. #define ADPA_DPMS_OFF (3<<10)
  1745. /* Hotplug control (945+ only) */
  1746. #define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
  1747. #define PORTB_HOTPLUG_INT_EN (1 << 29)
  1748. #define PORTC_HOTPLUG_INT_EN (1 << 28)
  1749. #define PORTD_HOTPLUG_INT_EN (1 << 27)
  1750. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  1751. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  1752. #define TV_HOTPLUG_INT_EN (1 << 18)
  1753. #define CRT_HOTPLUG_INT_EN (1 << 9)
  1754. #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
  1755. PORTC_HOTPLUG_INT_EN | \
  1756. PORTD_HOTPLUG_INT_EN | \
  1757. SDVOC_HOTPLUG_INT_EN | \
  1758. SDVOB_HOTPLUG_INT_EN | \
  1759. CRT_HOTPLUG_INT_EN)
  1760. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  1761. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  1762. /* must use period 64 on GM45 according to docs */
  1763. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  1764. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  1765. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  1766. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  1767. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  1768. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  1769. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  1770. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  1771. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  1772. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  1773. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  1774. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  1775. #define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
  1776. /* HDMI/DP bits are gen4+ */
  1777. #define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
  1778. #define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
  1779. #define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
  1780. #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
  1781. #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
  1782. #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
  1783. /* CRT/TV common between gen3+ */
  1784. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  1785. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  1786. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  1787. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  1788. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  1789. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  1790. /* SDVO is different across gen3/4 */
  1791. #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
  1792. #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
  1793. /*
  1794. * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
  1795. * since reality corrobates that they're the same as on gen3. But keep these
  1796. * bits here (and the comment!) to help any other lost wanderers back onto the
  1797. * right tracks.
  1798. */
  1799. #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
  1800. #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
  1801. #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
  1802. #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
  1803. #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
  1804. SDVOB_HOTPLUG_INT_STATUS_G4X | \
  1805. SDVOC_HOTPLUG_INT_STATUS_G4X | \
  1806. PORTB_HOTPLUG_INT_STATUS | \
  1807. PORTC_HOTPLUG_INT_STATUS | \
  1808. PORTD_HOTPLUG_INT_STATUS)
  1809. #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
  1810. SDVOB_HOTPLUG_INT_STATUS_I915 | \
  1811. SDVOC_HOTPLUG_INT_STATUS_I915 | \
  1812. PORTB_HOTPLUG_INT_STATUS | \
  1813. PORTC_HOTPLUG_INT_STATUS | \
  1814. PORTD_HOTPLUG_INT_STATUS)
  1815. /* SDVO and HDMI port control.
  1816. * The same register may be used for SDVO or HDMI */
  1817. #define GEN3_SDVOB 0x61140
  1818. #define GEN3_SDVOC 0x61160
  1819. #define GEN4_HDMIB GEN3_SDVOB
  1820. #define GEN4_HDMIC GEN3_SDVOC
  1821. #define PCH_SDVOB 0xe1140
  1822. #define PCH_HDMIB PCH_SDVOB
  1823. #define PCH_HDMIC 0xe1150
  1824. #define PCH_HDMID 0xe1160
  1825. /* Gen 3 SDVO bits: */
  1826. #define SDVO_ENABLE (1 << 31)
  1827. #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
  1828. #define SDVO_PIPE_SEL_MASK (1 << 30)
  1829. #define SDVO_PIPE_B_SELECT (1 << 30)
  1830. #define SDVO_STALL_SELECT (1 << 29)
  1831. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  1832. /**
  1833. * 915G/GM SDVO pixel multiplier.
  1834. * Programmed value is multiplier - 1, up to 5x.
  1835. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  1836. */
  1837. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  1838. #define SDVO_PORT_MULTIPLY_SHIFT 23
  1839. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  1840. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  1841. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  1842. #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
  1843. #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
  1844. #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
  1845. #define SDVO_DETECTED (1 << 2)
  1846. /* Bits to be preserved when writing */
  1847. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
  1848. SDVO_INTERRUPT_ENABLE)
  1849. #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
  1850. /* Gen 4 SDVO/HDMI bits: */
  1851. #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
  1852. #define SDVO_ENCODING_SDVO (0 << 10)
  1853. #define SDVO_ENCODING_HDMI (2 << 10)
  1854. #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
  1855. #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
  1856. #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
  1857. #define SDVO_AUDIO_ENABLE (1 << 6)
  1858. /* VSYNC/HSYNC bits new with 965, default is to be set */
  1859. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1860. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1861. /* Gen 5 (IBX) SDVO/HDMI bits: */
  1862. #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
  1863. #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
  1864. /* Gen 6 (CPT) SDVO/HDMI bits: */
  1865. #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
  1866. #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
  1867. /* DVO port control */
  1868. #define DVOA 0x61120
  1869. #define DVOB 0x61140
  1870. #define DVOC 0x61160
  1871. #define DVO_ENABLE (1 << 31)
  1872. #define DVO_PIPE_B_SELECT (1 << 30)
  1873. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  1874. #define DVO_PIPE_STALL (1 << 28)
  1875. #define DVO_PIPE_STALL_TV (2 << 28)
  1876. #define DVO_PIPE_STALL_MASK (3 << 28)
  1877. #define DVO_USE_VGA_SYNC (1 << 15)
  1878. #define DVO_DATA_ORDER_I740 (0 << 14)
  1879. #define DVO_DATA_ORDER_FP (1 << 14)
  1880. #define DVO_VSYNC_DISABLE (1 << 11)
  1881. #define DVO_HSYNC_DISABLE (1 << 10)
  1882. #define DVO_VSYNC_TRISTATE (1 << 9)
  1883. #define DVO_HSYNC_TRISTATE (1 << 8)
  1884. #define DVO_BORDER_ENABLE (1 << 7)
  1885. #define DVO_DATA_ORDER_GBRG (1 << 6)
  1886. #define DVO_DATA_ORDER_RGGB (0 << 6)
  1887. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  1888. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  1889. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1890. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1891. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  1892. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  1893. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  1894. #define DVO_PRESERVE_MASK (0x7<<24)
  1895. #define DVOA_SRCDIM 0x61124
  1896. #define DVOB_SRCDIM 0x61144
  1897. #define DVOC_SRCDIM 0x61164
  1898. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  1899. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  1900. /* LVDS port control */
  1901. #define LVDS 0x61180
  1902. /*
  1903. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  1904. * the DPLL semantics change when the LVDS is assigned to that pipe.
  1905. */
  1906. #define LVDS_PORT_EN (1 << 31)
  1907. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  1908. #define LVDS_PIPEB_SELECT (1 << 30)
  1909. #define LVDS_PIPE_MASK (1 << 30)
  1910. #define LVDS_PIPE(pipe) ((pipe) << 30)
  1911. /* LVDS dithering flag on 965/g4x platform */
  1912. #define LVDS_ENABLE_DITHER (1 << 25)
  1913. /* LVDS sync polarity flags. Set to invert (i.e. negative) */
  1914. #define LVDS_VSYNC_POLARITY (1 << 21)
  1915. #define LVDS_HSYNC_POLARITY (1 << 20)
  1916. /* Enable border for unscaled (or aspect-scaled) display */
  1917. #define LVDS_BORDER_ENABLE (1 << 15)
  1918. /*
  1919. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  1920. * pixel.
  1921. */
  1922. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  1923. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  1924. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  1925. /*
  1926. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  1927. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  1928. * on.
  1929. */
  1930. #define LVDS_A3_POWER_MASK (3 << 6)
  1931. #define LVDS_A3_POWER_DOWN (0 << 6)
  1932. #define LVDS_A3_POWER_UP (3 << 6)
  1933. /*
  1934. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  1935. * is set.
  1936. */
  1937. #define LVDS_CLKB_POWER_MASK (3 << 4)
  1938. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  1939. #define LVDS_CLKB_POWER_UP (3 << 4)
  1940. /*
  1941. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  1942. * setting for whether we are in dual-channel mode. The B3 pair will
  1943. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  1944. */
  1945. #define LVDS_B0B3_POWER_MASK (3 << 2)
  1946. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  1947. #define LVDS_B0B3_POWER_UP (3 << 2)
  1948. /* Video Data Island Packet control */
  1949. #define VIDEO_DIP_DATA 0x61178
  1950. /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
  1951. * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
  1952. * of the infoframe structure specified by CEA-861. */
  1953. #define VIDEO_DIP_DATA_SIZE 32
  1954. #define VIDEO_DIP_VSC_DATA_SIZE 36
  1955. #define VIDEO_DIP_CTL 0x61170
  1956. /* Pre HSW: */
  1957. #define VIDEO_DIP_ENABLE (1 << 31)
  1958. #define VIDEO_DIP_PORT_B (1 << 29)
  1959. #define VIDEO_DIP_PORT_C (2 << 29)
  1960. #define VIDEO_DIP_PORT_D (3 << 29)
  1961. #define VIDEO_DIP_PORT_MASK (3 << 29)
  1962. #define VIDEO_DIP_ENABLE_GCP (1 << 25)
  1963. #define VIDEO_DIP_ENABLE_AVI (1 << 21)
  1964. #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
  1965. #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
  1966. #define VIDEO_DIP_ENABLE_SPD (8 << 21)
  1967. #define VIDEO_DIP_SELECT_AVI (0 << 19)
  1968. #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
  1969. #define VIDEO_DIP_SELECT_SPD (3 << 19)
  1970. #define VIDEO_DIP_SELECT_MASK (3 << 19)
  1971. #define VIDEO_DIP_FREQ_ONCE (0 << 16)
  1972. #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
  1973. #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
  1974. #define VIDEO_DIP_FREQ_MASK (3 << 16)
  1975. /* HSW and later: */
  1976. #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
  1977. #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
  1978. #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
  1979. #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
  1980. #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
  1981. #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
  1982. /* Panel power sequencing */
  1983. #define PP_STATUS 0x61200
  1984. #define PP_ON (1 << 31)
  1985. /*
  1986. * Indicates that all dependencies of the panel are on:
  1987. *
  1988. * - PLL enabled
  1989. * - pipe enabled
  1990. * - LVDS/DVOB/DVOC on
  1991. */
  1992. #define PP_READY (1 << 30)
  1993. #define PP_SEQUENCE_NONE (0 << 28)
  1994. #define PP_SEQUENCE_POWER_UP (1 << 28)
  1995. #define PP_SEQUENCE_POWER_DOWN (2 << 28)
  1996. #define PP_SEQUENCE_MASK (3 << 28)
  1997. #define PP_SEQUENCE_SHIFT 28
  1998. #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
  1999. #define PP_SEQUENCE_STATE_MASK 0x0000000f
  2000. #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
  2001. #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
  2002. #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
  2003. #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
  2004. #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
  2005. #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
  2006. #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
  2007. #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
  2008. #define PP_SEQUENCE_STATE_RESET (0xf << 0)
  2009. #define PP_CONTROL 0x61204
  2010. #define POWER_TARGET_ON (1 << 0)
  2011. #define PP_ON_DELAYS 0x61208
  2012. #define PP_OFF_DELAYS 0x6120c
  2013. #define PP_DIVISOR 0x61210
  2014. /* Panel fitting */
  2015. #define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
  2016. #define PFIT_ENABLE (1 << 31)
  2017. #define PFIT_PIPE_MASK (3 << 29)
  2018. #define PFIT_PIPE_SHIFT 29
  2019. #define VERT_INTERP_DISABLE (0 << 10)
  2020. #define VERT_INTERP_BILINEAR (1 << 10)
  2021. #define VERT_INTERP_MASK (3 << 10)
  2022. #define VERT_AUTO_SCALE (1 << 9)
  2023. #define HORIZ_INTERP_DISABLE (0 << 6)
  2024. #define HORIZ_INTERP_BILINEAR (1 << 6)
  2025. #define HORIZ_INTERP_MASK (3 << 6)
  2026. #define HORIZ_AUTO_SCALE (1 << 5)
  2027. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  2028. #define PFIT_FILTER_FUZZY (0 << 24)
  2029. #define PFIT_SCALING_AUTO (0 << 26)
  2030. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  2031. #define PFIT_SCALING_PILLAR (2 << 26)
  2032. #define PFIT_SCALING_LETTER (3 << 26)
  2033. #define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
  2034. /* Pre-965 */
  2035. #define PFIT_VERT_SCALE_SHIFT 20
  2036. #define PFIT_VERT_SCALE_MASK 0xfff00000
  2037. #define PFIT_HORIZ_SCALE_SHIFT 4
  2038. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  2039. /* 965+ */
  2040. #define PFIT_VERT_SCALE_SHIFT_965 16
  2041. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  2042. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  2043. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  2044. #define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
  2045. /* Backlight control */
  2046. #define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
  2047. #define BLM_PWM_ENABLE (1 << 31)
  2048. #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
  2049. #define BLM_PIPE_SELECT (1 << 29)
  2050. #define BLM_PIPE_SELECT_IVB (3 << 29)
  2051. #define BLM_PIPE_A (0 << 29)
  2052. #define BLM_PIPE_B (1 << 29)
  2053. #define BLM_PIPE_C (2 << 29) /* ivb + */
  2054. #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
  2055. #define BLM_TRANSCODER_B BLM_PIPE_B
  2056. #define BLM_TRANSCODER_C BLM_PIPE_C
  2057. #define BLM_TRANSCODER_EDP (3 << 29)
  2058. #define BLM_PIPE(pipe) ((pipe) << 29)
  2059. #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
  2060. #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
  2061. #define BLM_PHASE_IN_ENABLE (1 << 25)
  2062. #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
  2063. #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
  2064. #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
  2065. #define BLM_PHASE_IN_COUNT_SHIFT (8)
  2066. #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
  2067. #define BLM_PHASE_IN_INCR_SHIFT (0)
  2068. #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
  2069. #define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
  2070. /*
  2071. * This is the most significant 15 bits of the number of backlight cycles in a
  2072. * complete cycle of the modulated backlight control.
  2073. *
  2074. * The actual value is this field multiplied by two.
  2075. */
  2076. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  2077. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  2078. #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
  2079. /*
  2080. * This is the number of cycles out of the backlight modulation cycle for which
  2081. * the backlight is on.
  2082. *
  2083. * This field must be no greater than the number of cycles in the complete
  2084. * backlight modulation cycle.
  2085. */
  2086. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  2087. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  2088. #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
  2089. #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
  2090. #define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
  2091. /* New registers for PCH-split platforms. Safe where new bits show up, the
  2092. * register layout machtes with gen4 BLC_PWM_CTL[12]. */
  2093. #define BLC_PWM_CPU_CTL2 0x48250
  2094. #define BLC_PWM_CPU_CTL 0x48254
  2095. #define HSW_BLC_PWM2_CTL 0x48350
  2096. /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
  2097. * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
  2098. #define BLC_PWM_PCH_CTL1 0xc8250
  2099. #define BLM_PCH_PWM_ENABLE (1 << 31)
  2100. #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
  2101. #define BLM_PCH_POLARITY (1 << 29)
  2102. #define BLC_PWM_PCH_CTL2 0xc8254
  2103. #define UTIL_PIN_CTL 0x48400
  2104. #define UTIL_PIN_ENABLE (1 << 31)
  2105. #define PCH_GTC_CTL 0xe7000
  2106. #define PCH_GTC_ENABLE (1 << 31)
  2107. /* TV port control */
  2108. #define TV_CTL 0x68000
  2109. /** Enables the TV encoder */
  2110. # define TV_ENC_ENABLE (1 << 31)
  2111. /** Sources the TV encoder input from pipe B instead of A. */
  2112. # define TV_ENC_PIPEB_SELECT (1 << 30)
  2113. /** Outputs composite video (DAC A only) */
  2114. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  2115. /** Outputs SVideo video (DAC B/C) */
  2116. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  2117. /** Outputs Component video (DAC A/B/C) */
  2118. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  2119. /** Outputs Composite and SVideo (DAC A/B/C) */
  2120. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  2121. # define TV_TRILEVEL_SYNC (1 << 21)
  2122. /** Enables slow sync generation (945GM only) */
  2123. # define TV_SLOW_SYNC (1 << 20)
  2124. /** Selects 4x oversampling for 480i and 576p */
  2125. # define TV_OVERSAMPLE_4X (0 << 18)
  2126. /** Selects 2x oversampling for 720p and 1080i */
  2127. # define TV_OVERSAMPLE_2X (1 << 18)
  2128. /** Selects no oversampling for 1080p */
  2129. # define TV_OVERSAMPLE_NONE (2 << 18)
  2130. /** Selects 8x oversampling */
  2131. # define TV_OVERSAMPLE_8X (3 << 18)
  2132. /** Selects progressive mode rather than interlaced */
  2133. # define TV_PROGRESSIVE (1 << 17)
  2134. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  2135. # define TV_PAL_BURST (1 << 16)
  2136. /** Field for setting delay of Y compared to C */
  2137. # define TV_YC_SKEW_MASK (7 << 12)
  2138. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  2139. # define TV_ENC_SDP_FIX (1 << 11)
  2140. /**
  2141. * Enables a fix for the 915GM only.
  2142. *
  2143. * Not sure what it does.
  2144. */
  2145. # define TV_ENC_C0_FIX (1 << 10)
  2146. /** Bits that must be preserved by software */
  2147. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  2148. # define TV_FUSE_STATE_MASK (3 << 4)
  2149. /** Read-only state that reports all features enabled */
  2150. # define TV_FUSE_STATE_ENABLED (0 << 4)
  2151. /** Read-only state that reports that Macrovision is disabled in hardware*/
  2152. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  2153. /** Read-only state that reports that TV-out is disabled in hardware. */
  2154. # define TV_FUSE_STATE_DISABLED (2 << 4)
  2155. /** Normal operation */
  2156. # define TV_TEST_MODE_NORMAL (0 << 0)
  2157. /** Encoder test pattern 1 - combo pattern */
  2158. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  2159. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  2160. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  2161. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  2162. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  2163. /** Encoder test pattern 4 - random noise */
  2164. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  2165. /** Encoder test pattern 5 - linear color ramps */
  2166. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  2167. /**
  2168. * This test mode forces the DACs to 50% of full output.
  2169. *
  2170. * This is used for load detection in combination with TVDAC_SENSE_MASK
  2171. */
  2172. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  2173. # define TV_TEST_MODE_MASK (7 << 0)
  2174. #define TV_DAC 0x68004
  2175. # define TV_DAC_SAVE 0x00ffff00
  2176. /**
  2177. * Reports that DAC state change logic has reported change (RO).
  2178. *
  2179. * This gets cleared when TV_DAC_STATE_EN is cleared
  2180. */
  2181. # define TVDAC_STATE_CHG (1 << 31)
  2182. # define TVDAC_SENSE_MASK (7 << 28)
  2183. /** Reports that DAC A voltage is above the detect threshold */
  2184. # define TVDAC_A_SENSE (1 << 30)
  2185. /** Reports that DAC B voltage is above the detect threshold */
  2186. # define TVDAC_B_SENSE (1 << 29)
  2187. /** Reports that DAC C voltage is above the detect threshold */
  2188. # define TVDAC_C_SENSE (1 << 28)
  2189. /**
  2190. * Enables DAC state detection logic, for load-based TV detection.
  2191. *
  2192. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  2193. * to off, for load detection to work.
  2194. */
  2195. # define TVDAC_STATE_CHG_EN (1 << 27)
  2196. /** Sets the DAC A sense value to high */
  2197. # define TVDAC_A_SENSE_CTL (1 << 26)
  2198. /** Sets the DAC B sense value to high */
  2199. # define TVDAC_B_SENSE_CTL (1 << 25)
  2200. /** Sets the DAC C sense value to high */
  2201. # define TVDAC_C_SENSE_CTL (1 << 24)
  2202. /** Overrides the ENC_ENABLE and DAC voltage levels */
  2203. # define DAC_CTL_OVERRIDE (1 << 7)
  2204. /** Sets the slew rate. Must be preserved in software */
  2205. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  2206. # define DAC_A_1_3_V (0 << 4)
  2207. # define DAC_A_1_1_V (1 << 4)
  2208. # define DAC_A_0_7_V (2 << 4)
  2209. # define DAC_A_MASK (3 << 4)
  2210. # define DAC_B_1_3_V (0 << 2)
  2211. # define DAC_B_1_1_V (1 << 2)
  2212. # define DAC_B_0_7_V (2 << 2)
  2213. # define DAC_B_MASK (3 << 2)
  2214. # define DAC_C_1_3_V (0 << 0)
  2215. # define DAC_C_1_1_V (1 << 0)
  2216. # define DAC_C_0_7_V (2 << 0)
  2217. # define DAC_C_MASK (3 << 0)
  2218. /**
  2219. * CSC coefficients are stored in a floating point format with 9 bits of
  2220. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  2221. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  2222. * -1 (0x3) being the only legal negative value.
  2223. */
  2224. #define TV_CSC_Y 0x68010
  2225. # define TV_RY_MASK 0x07ff0000
  2226. # define TV_RY_SHIFT 16
  2227. # define TV_GY_MASK 0x00000fff
  2228. # define TV_GY_SHIFT 0
  2229. #define TV_CSC_Y2 0x68014
  2230. # define TV_BY_MASK 0x07ff0000
  2231. # define TV_BY_SHIFT 16
  2232. /**
  2233. * Y attenuation for component video.
  2234. *
  2235. * Stored in 1.9 fixed point.
  2236. */
  2237. # define TV_AY_MASK 0x000003ff
  2238. # define TV_AY_SHIFT 0
  2239. #define TV_CSC_U 0x68018
  2240. # define TV_RU_MASK 0x07ff0000
  2241. # define TV_RU_SHIFT 16
  2242. # define TV_GU_MASK 0x000007ff
  2243. # define TV_GU_SHIFT 0
  2244. #define TV_CSC_U2 0x6801c
  2245. # define TV_BU_MASK 0x07ff0000
  2246. # define TV_BU_SHIFT 16
  2247. /**
  2248. * U attenuation for component video.
  2249. *
  2250. * Stored in 1.9 fixed point.
  2251. */
  2252. # define TV_AU_MASK 0x000003ff
  2253. # define TV_AU_SHIFT 0
  2254. #define TV_CSC_V 0x68020
  2255. # define TV_RV_MASK 0x0fff0000
  2256. # define TV_RV_SHIFT 16
  2257. # define TV_GV_MASK 0x000007ff
  2258. # define TV_GV_SHIFT 0
  2259. #define TV_CSC_V2 0x68024
  2260. # define TV_BV_MASK 0x07ff0000
  2261. # define TV_BV_SHIFT 16
  2262. /**
  2263. * V attenuation for component video.
  2264. *
  2265. * Stored in 1.9 fixed point.
  2266. */
  2267. # define TV_AV_MASK 0x000007ff
  2268. # define TV_AV_SHIFT 0
  2269. #define TV_CLR_KNOBS 0x68028
  2270. /** 2s-complement brightness adjustment */
  2271. # define TV_BRIGHTNESS_MASK 0xff000000
  2272. # define TV_BRIGHTNESS_SHIFT 24
  2273. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  2274. # define TV_CONTRAST_MASK 0x00ff0000
  2275. # define TV_CONTRAST_SHIFT 16
  2276. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  2277. # define TV_SATURATION_MASK 0x0000ff00
  2278. # define TV_SATURATION_SHIFT 8
  2279. /** Hue adjustment, as an integer phase angle in degrees */
  2280. # define TV_HUE_MASK 0x000000ff
  2281. # define TV_HUE_SHIFT 0
  2282. #define TV_CLR_LEVEL 0x6802c
  2283. /** Controls the DAC level for black */
  2284. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  2285. # define TV_BLACK_LEVEL_SHIFT 16
  2286. /** Controls the DAC level for blanking */
  2287. # define TV_BLANK_LEVEL_MASK 0x000001ff
  2288. # define TV_BLANK_LEVEL_SHIFT 0
  2289. #define TV_H_CTL_1 0x68030
  2290. /** Number of pixels in the hsync. */
  2291. # define TV_HSYNC_END_MASK 0x1fff0000
  2292. # define TV_HSYNC_END_SHIFT 16
  2293. /** Total number of pixels minus one in the line (display and blanking). */
  2294. # define TV_HTOTAL_MASK 0x00001fff
  2295. # define TV_HTOTAL_SHIFT 0
  2296. #define TV_H_CTL_2 0x68034
  2297. /** Enables the colorburst (needed for non-component color) */
  2298. # define TV_BURST_ENA (1 << 31)
  2299. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  2300. # define TV_HBURST_START_SHIFT 16
  2301. # define TV_HBURST_START_MASK 0x1fff0000
  2302. /** Length of the colorburst */
  2303. # define TV_HBURST_LEN_SHIFT 0
  2304. # define TV_HBURST_LEN_MASK 0x0001fff
  2305. #define TV_H_CTL_3 0x68038
  2306. /** End of hblank, measured in pixels minus one from start of hsync */
  2307. # define TV_HBLANK_END_SHIFT 16
  2308. # define TV_HBLANK_END_MASK 0x1fff0000
  2309. /** Start of hblank, measured in pixels minus one from start of hsync */
  2310. # define TV_HBLANK_START_SHIFT 0
  2311. # define TV_HBLANK_START_MASK 0x0001fff
  2312. #define TV_V_CTL_1 0x6803c
  2313. /** XXX */
  2314. # define TV_NBR_END_SHIFT 16
  2315. # define TV_NBR_END_MASK 0x07ff0000
  2316. /** XXX */
  2317. # define TV_VI_END_F1_SHIFT 8
  2318. # define TV_VI_END_F1_MASK 0x00003f00
  2319. /** XXX */
  2320. # define TV_VI_END_F2_SHIFT 0
  2321. # define TV_VI_END_F2_MASK 0x0000003f
  2322. #define TV_V_CTL_2 0x68040
  2323. /** Length of vsync, in half lines */
  2324. # define TV_VSYNC_LEN_MASK 0x07ff0000
  2325. # define TV_VSYNC_LEN_SHIFT 16
  2326. /** Offset of the start of vsync in field 1, measured in one less than the
  2327. * number of half lines.
  2328. */
  2329. # define TV_VSYNC_START_F1_MASK 0x00007f00
  2330. # define TV_VSYNC_START_F1_SHIFT 8
  2331. /**
  2332. * Offset of the start of vsync in field 2, measured in one less than the
  2333. * number of half lines.
  2334. */
  2335. # define TV_VSYNC_START_F2_MASK 0x0000007f
  2336. # define TV_VSYNC_START_F2_SHIFT 0
  2337. #define TV_V_CTL_3 0x68044
  2338. /** Enables generation of the equalization signal */
  2339. # define TV_EQUAL_ENA (1 << 31)
  2340. /** Length of vsync, in half lines */
  2341. # define TV_VEQ_LEN_MASK 0x007f0000
  2342. # define TV_VEQ_LEN_SHIFT 16
  2343. /** Offset of the start of equalization in field 1, measured in one less than
  2344. * the number of half lines.
  2345. */
  2346. # define TV_VEQ_START_F1_MASK 0x0007f00
  2347. # define TV_VEQ_START_F1_SHIFT 8
  2348. /**
  2349. * Offset of the start of equalization in field 2, measured in one less than
  2350. * the number of half lines.
  2351. */
  2352. # define TV_VEQ_START_F2_MASK 0x000007f
  2353. # define TV_VEQ_START_F2_SHIFT 0
  2354. #define TV_V_CTL_4 0x68048
  2355. /**
  2356. * Offset to start of vertical colorburst, measured in one less than the
  2357. * number of lines from vertical start.
  2358. */
  2359. # define TV_VBURST_START_F1_MASK 0x003f0000
  2360. # define TV_VBURST_START_F1_SHIFT 16
  2361. /**
  2362. * Offset to the end of vertical colorburst, measured in one less than the
  2363. * number of lines from the start of NBR.
  2364. */
  2365. # define TV_VBURST_END_F1_MASK 0x000000ff
  2366. # define TV_VBURST_END_F1_SHIFT 0
  2367. #define TV_V_CTL_5 0x6804c
  2368. /**
  2369. * Offset to start of vertical colorburst, measured in one less than the
  2370. * number of lines from vertical start.
  2371. */
  2372. # define TV_VBURST_START_F2_MASK 0x003f0000
  2373. # define TV_VBURST_START_F2_SHIFT 16
  2374. /**
  2375. * Offset to the end of vertical colorburst, measured in one less than the
  2376. * number of lines from the start of NBR.
  2377. */
  2378. # define TV_VBURST_END_F2_MASK 0x000000ff
  2379. # define TV_VBURST_END_F2_SHIFT 0
  2380. #define TV_V_CTL_6 0x68050
  2381. /**
  2382. * Offset to start of vertical colorburst, measured in one less than the
  2383. * number of lines from vertical start.
  2384. */
  2385. # define TV_VBURST_START_F3_MASK 0x003f0000
  2386. # define TV_VBURST_START_F3_SHIFT 16
  2387. /**
  2388. * Offset to the end of vertical colorburst, measured in one less than the
  2389. * number of lines from the start of NBR.
  2390. */
  2391. # define TV_VBURST_END_F3_MASK 0x000000ff
  2392. # define TV_VBURST_END_F3_SHIFT 0
  2393. #define TV_V_CTL_7 0x68054
  2394. /**
  2395. * Offset to start of vertical colorburst, measured in one less than the
  2396. * number of lines from vertical start.
  2397. */
  2398. # define TV_VBURST_START_F4_MASK 0x003f0000
  2399. # define TV_VBURST_START_F4_SHIFT 16
  2400. /**
  2401. * Offset to the end of vertical colorburst, measured in one less than the
  2402. * number of lines from the start of NBR.
  2403. */
  2404. # define TV_VBURST_END_F4_MASK 0x000000ff
  2405. # define TV_VBURST_END_F4_SHIFT 0
  2406. #define TV_SC_CTL_1 0x68060
  2407. /** Turns on the first subcarrier phase generation DDA */
  2408. # define TV_SC_DDA1_EN (1 << 31)
  2409. /** Turns on the first subcarrier phase generation DDA */
  2410. # define TV_SC_DDA2_EN (1 << 30)
  2411. /** Turns on the first subcarrier phase generation DDA */
  2412. # define TV_SC_DDA3_EN (1 << 29)
  2413. /** Sets the subcarrier DDA to reset frequency every other field */
  2414. # define TV_SC_RESET_EVERY_2 (0 << 24)
  2415. /** Sets the subcarrier DDA to reset frequency every fourth field */
  2416. # define TV_SC_RESET_EVERY_4 (1 << 24)
  2417. /** Sets the subcarrier DDA to reset frequency every eighth field */
  2418. # define TV_SC_RESET_EVERY_8 (2 << 24)
  2419. /** Sets the subcarrier DDA to never reset the frequency */
  2420. # define TV_SC_RESET_NEVER (3 << 24)
  2421. /** Sets the peak amplitude of the colorburst.*/
  2422. # define TV_BURST_LEVEL_MASK 0x00ff0000
  2423. # define TV_BURST_LEVEL_SHIFT 16
  2424. /** Sets the increment of the first subcarrier phase generation DDA */
  2425. # define TV_SCDDA1_INC_MASK 0x00000fff
  2426. # define TV_SCDDA1_INC_SHIFT 0
  2427. #define TV_SC_CTL_2 0x68064
  2428. /** Sets the rollover for the second subcarrier phase generation DDA */
  2429. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  2430. # define TV_SCDDA2_SIZE_SHIFT 16
  2431. /** Sets the increent of the second subcarrier phase generation DDA */
  2432. # define TV_SCDDA2_INC_MASK 0x00007fff
  2433. # define TV_SCDDA2_INC_SHIFT 0
  2434. #define TV_SC_CTL_3 0x68068
  2435. /** Sets the rollover for the third subcarrier phase generation DDA */
  2436. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  2437. # define TV_SCDDA3_SIZE_SHIFT 16
  2438. /** Sets the increent of the third subcarrier phase generation DDA */
  2439. # define TV_SCDDA3_INC_MASK 0x00007fff
  2440. # define TV_SCDDA3_INC_SHIFT 0
  2441. #define TV_WIN_POS 0x68070
  2442. /** X coordinate of the display from the start of horizontal active */
  2443. # define TV_XPOS_MASK 0x1fff0000
  2444. # define TV_XPOS_SHIFT 16
  2445. /** Y coordinate of the display from the start of vertical active (NBR) */
  2446. # define TV_YPOS_MASK 0x00000fff
  2447. # define TV_YPOS_SHIFT 0
  2448. #define TV_WIN_SIZE 0x68074
  2449. /** Horizontal size of the display window, measured in pixels*/
  2450. # define TV_XSIZE_MASK 0x1fff0000
  2451. # define TV_XSIZE_SHIFT 16
  2452. /**
  2453. * Vertical size of the display window, measured in pixels.
  2454. *
  2455. * Must be even for interlaced modes.
  2456. */
  2457. # define TV_YSIZE_MASK 0x00000fff
  2458. # define TV_YSIZE_SHIFT 0
  2459. #define TV_FILTER_CTL_1 0x68080
  2460. /**
  2461. * Enables automatic scaling calculation.
  2462. *
  2463. * If set, the rest of the registers are ignored, and the calculated values can
  2464. * be read back from the register.
  2465. */
  2466. # define TV_AUTO_SCALE (1 << 31)
  2467. /**
  2468. * Disables the vertical filter.
  2469. *
  2470. * This is required on modes more than 1024 pixels wide */
  2471. # define TV_V_FILTER_BYPASS (1 << 29)
  2472. /** Enables adaptive vertical filtering */
  2473. # define TV_VADAPT (1 << 28)
  2474. # define TV_VADAPT_MODE_MASK (3 << 26)
  2475. /** Selects the least adaptive vertical filtering mode */
  2476. # define TV_VADAPT_MODE_LEAST (0 << 26)
  2477. /** Selects the moderately adaptive vertical filtering mode */
  2478. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  2479. /** Selects the most adaptive vertical filtering mode */
  2480. # define TV_VADAPT_MODE_MOST (3 << 26)
  2481. /**
  2482. * Sets the horizontal scaling factor.
  2483. *
  2484. * This should be the fractional part of the horizontal scaling factor divided
  2485. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  2486. *
  2487. * (src width - 1) / ((oversample * dest width) - 1)
  2488. */
  2489. # define TV_HSCALE_FRAC_MASK 0x00003fff
  2490. # define TV_HSCALE_FRAC_SHIFT 0
  2491. #define TV_FILTER_CTL_2 0x68084
  2492. /**
  2493. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  2494. *
  2495. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  2496. */
  2497. # define TV_VSCALE_INT_MASK 0x00038000
  2498. # define TV_VSCALE_INT_SHIFT 15
  2499. /**
  2500. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  2501. *
  2502. * \sa TV_VSCALE_INT_MASK
  2503. */
  2504. # define TV_VSCALE_FRAC_MASK 0x00007fff
  2505. # define TV_VSCALE_FRAC_SHIFT 0
  2506. #define TV_FILTER_CTL_3 0x68088
  2507. /**
  2508. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  2509. *
  2510. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  2511. *
  2512. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  2513. */
  2514. # define TV_VSCALE_IP_INT_MASK 0x00038000
  2515. # define TV_VSCALE_IP_INT_SHIFT 15
  2516. /**
  2517. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  2518. *
  2519. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  2520. *
  2521. * \sa TV_VSCALE_IP_INT_MASK
  2522. */
  2523. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  2524. # define TV_VSCALE_IP_FRAC_SHIFT 0
  2525. #define TV_CC_CONTROL 0x68090
  2526. # define TV_CC_ENABLE (1 << 31)
  2527. /**
  2528. * Specifies which field to send the CC data in.
  2529. *
  2530. * CC data is usually sent in field 0.
  2531. */
  2532. # define TV_CC_FID_MASK (1 << 27)
  2533. # define TV_CC_FID_SHIFT 27
  2534. /** Sets the horizontal position of the CC data. Usually 135. */
  2535. # define TV_CC_HOFF_MASK 0x03ff0000
  2536. # define TV_CC_HOFF_SHIFT 16
  2537. /** Sets the vertical position of the CC data. Usually 21 */
  2538. # define TV_CC_LINE_MASK 0x0000003f
  2539. # define TV_CC_LINE_SHIFT 0
  2540. #define TV_CC_DATA 0x68094
  2541. # define TV_CC_RDY (1 << 31)
  2542. /** Second word of CC data to be transmitted. */
  2543. # define TV_CC_DATA_2_MASK 0x007f0000
  2544. # define TV_CC_DATA_2_SHIFT 16
  2545. /** First word of CC data to be transmitted. */
  2546. # define TV_CC_DATA_1_MASK 0x0000007f
  2547. # define TV_CC_DATA_1_SHIFT 0
  2548. #define TV_H_LUMA_0 0x68100
  2549. #define TV_H_LUMA_59 0x681ec
  2550. #define TV_H_CHROMA_0 0x68200
  2551. #define TV_H_CHROMA_59 0x682ec
  2552. #define TV_V_LUMA_0 0x68300
  2553. #define TV_V_LUMA_42 0x683a8
  2554. #define TV_V_CHROMA_0 0x68400
  2555. #define TV_V_CHROMA_42 0x684a8
  2556. /* Display Port */
  2557. #define DP_A 0x64000 /* eDP */
  2558. #define DP_B 0x64100
  2559. #define DP_C 0x64200
  2560. #define DP_D 0x64300
  2561. #define DP_PORT_EN (1 << 31)
  2562. #define DP_PIPEB_SELECT (1 << 30)
  2563. #define DP_PIPE_MASK (1 << 30)
  2564. /* Link training mode - select a suitable mode for each stage */
  2565. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  2566. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  2567. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  2568. #define DP_LINK_TRAIN_OFF (3 << 28)
  2569. #define DP_LINK_TRAIN_MASK (3 << 28)
  2570. #define DP_LINK_TRAIN_SHIFT 28
  2571. /* CPT Link training mode */
  2572. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  2573. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  2574. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  2575. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  2576. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  2577. #define DP_LINK_TRAIN_SHIFT_CPT 8
  2578. /* Signal voltages. These are mostly controlled by the other end */
  2579. #define DP_VOLTAGE_0_4 (0 << 25)
  2580. #define DP_VOLTAGE_0_6 (1 << 25)
  2581. #define DP_VOLTAGE_0_8 (2 << 25)
  2582. #define DP_VOLTAGE_1_2 (3 << 25)
  2583. #define DP_VOLTAGE_MASK (7 << 25)
  2584. #define DP_VOLTAGE_SHIFT 25
  2585. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  2586. * they want
  2587. */
  2588. #define DP_PRE_EMPHASIS_0 (0 << 22)
  2589. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  2590. #define DP_PRE_EMPHASIS_6 (2 << 22)
  2591. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  2592. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  2593. #define DP_PRE_EMPHASIS_SHIFT 22
  2594. /* How many wires to use. I guess 3 was too hard */
  2595. #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
  2596. #define DP_PORT_WIDTH_MASK (7 << 19)
  2597. /* Mystic DPCD version 1.1 special mode */
  2598. #define DP_ENHANCED_FRAMING (1 << 18)
  2599. /* eDP */
  2600. #define DP_PLL_FREQ_270MHZ (0 << 16)
  2601. #define DP_PLL_FREQ_160MHZ (1 << 16)
  2602. #define DP_PLL_FREQ_MASK (3 << 16)
  2603. /** locked once port is enabled */
  2604. #define DP_PORT_REVERSAL (1 << 15)
  2605. /* eDP */
  2606. #define DP_PLL_ENABLE (1 << 14)
  2607. /** sends the clock on lane 15 of the PEG for debug */
  2608. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  2609. #define DP_SCRAMBLING_DISABLE (1 << 12)
  2610. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  2611. /** limit RGB values to avoid confusing TVs */
  2612. #define DP_COLOR_RANGE_16_235 (1 << 8)
  2613. /** Turn on the audio link */
  2614. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  2615. /** vs and hs sync polarity */
  2616. #define DP_SYNC_VS_HIGH (1 << 4)
  2617. #define DP_SYNC_HS_HIGH (1 << 3)
  2618. /** A fantasy */
  2619. #define DP_DETECTED (1 << 2)
  2620. /** The aux channel provides a way to talk to the
  2621. * signal sink for DDC etc. Max packet size supported
  2622. * is 20 bytes in each direction, hence the 5 fixed
  2623. * data registers
  2624. */
  2625. #define DPA_AUX_CH_CTL 0x64010
  2626. #define DPA_AUX_CH_DATA1 0x64014
  2627. #define DPA_AUX_CH_DATA2 0x64018
  2628. #define DPA_AUX_CH_DATA3 0x6401c
  2629. #define DPA_AUX_CH_DATA4 0x64020
  2630. #define DPA_AUX_CH_DATA5 0x64024
  2631. #define DPB_AUX_CH_CTL 0x64110
  2632. #define DPB_AUX_CH_DATA1 0x64114
  2633. #define DPB_AUX_CH_DATA2 0x64118
  2634. #define DPB_AUX_CH_DATA3 0x6411c
  2635. #define DPB_AUX_CH_DATA4 0x64120
  2636. #define DPB_AUX_CH_DATA5 0x64124
  2637. #define DPC_AUX_CH_CTL 0x64210
  2638. #define DPC_AUX_CH_DATA1 0x64214
  2639. #define DPC_AUX_CH_DATA2 0x64218
  2640. #define DPC_AUX_CH_DATA3 0x6421c
  2641. #define DPC_AUX_CH_DATA4 0x64220
  2642. #define DPC_AUX_CH_DATA5 0x64224
  2643. #define DPD_AUX_CH_CTL 0x64310
  2644. #define DPD_AUX_CH_DATA1 0x64314
  2645. #define DPD_AUX_CH_DATA2 0x64318
  2646. #define DPD_AUX_CH_DATA3 0x6431c
  2647. #define DPD_AUX_CH_DATA4 0x64320
  2648. #define DPD_AUX_CH_DATA5 0x64324
  2649. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  2650. #define DP_AUX_CH_CTL_DONE (1 << 30)
  2651. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  2652. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  2653. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  2654. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  2655. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  2656. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  2657. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  2658. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  2659. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  2660. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  2661. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  2662. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  2663. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  2664. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  2665. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  2666. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  2667. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  2668. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  2669. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  2670. /*
  2671. * Computing GMCH M and N values for the Display Port link
  2672. *
  2673. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  2674. *
  2675. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  2676. *
  2677. * The GMCH value is used internally
  2678. *
  2679. * bytes_per_pixel is the number of bytes coming out of the plane,
  2680. * which is after the LUTs, so we want the bytes for our color format.
  2681. * For our current usage, this is always 3, one byte for R, G and B.
  2682. */
  2683. #define _PIPEA_DATA_M_G4X 0x70050
  2684. #define _PIPEB_DATA_M_G4X 0x71050
  2685. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  2686. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  2687. #define TU_SIZE_SHIFT 25
  2688. #define TU_SIZE_MASK (0x3f << 25)
  2689. #define DATA_LINK_M_N_MASK (0xffffff)
  2690. #define DATA_LINK_N_MAX (0x800000)
  2691. #define _PIPEA_DATA_N_G4X 0x70054
  2692. #define _PIPEB_DATA_N_G4X 0x71054
  2693. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  2694. /*
  2695. * Computing Link M and N values for the Display Port link
  2696. *
  2697. * Link M / N = pixel_clock / ls_clk
  2698. *
  2699. * (the DP spec calls pixel_clock the 'strm_clk')
  2700. *
  2701. * The Link value is transmitted in the Main Stream
  2702. * Attributes and VB-ID.
  2703. */
  2704. #define _PIPEA_LINK_M_G4X 0x70060
  2705. #define _PIPEB_LINK_M_G4X 0x71060
  2706. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  2707. #define _PIPEA_LINK_N_G4X 0x70064
  2708. #define _PIPEB_LINK_N_G4X 0x71064
  2709. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  2710. #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
  2711. #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
  2712. #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
  2713. #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
  2714. /* Display & cursor control */
  2715. /* Pipe A */
  2716. #define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
  2717. #define DSL_LINEMASK_GEN2 0x00000fff
  2718. #define DSL_LINEMASK_GEN3 0x00001fff
  2719. #define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
  2720. #define PIPECONF_ENABLE (1<<31)
  2721. #define PIPECONF_DISABLE 0
  2722. #define PIPECONF_DOUBLE_WIDE (1<<30)
  2723. #define I965_PIPECONF_ACTIVE (1<<30)
  2724. #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
  2725. #define PIPECONF_SINGLE_WIDE 0
  2726. #define PIPECONF_PIPE_UNLOCKED 0
  2727. #define PIPECONF_PIPE_LOCKED (1<<25)
  2728. #define PIPECONF_PALETTE 0
  2729. #define PIPECONF_GAMMA (1<<24)
  2730. #define PIPECONF_FORCE_BORDER (1<<25)
  2731. #define PIPECONF_INTERLACE_MASK (7 << 21)
  2732. #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
  2733. /* Note that pre-gen3 does not support interlaced display directly. Panel
  2734. * fitting must be disabled on pre-ilk for interlaced. */
  2735. #define PIPECONF_PROGRESSIVE (0 << 21)
  2736. #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
  2737. #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
  2738. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  2739. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
  2740. /* Ironlake and later have a complete new set of values for interlaced. PFIT
  2741. * means panel fitter required, PF means progressive fetch, DBL means power
  2742. * saving pixel doubling. */
  2743. #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
  2744. #define PIPECONF_INTERLACED_ILK (3 << 21)
  2745. #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
  2746. #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
  2747. #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
  2748. #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
  2749. #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
  2750. #define PIPECONF_BPC_MASK (0x7 << 5)
  2751. #define PIPECONF_8BPC (0<<5)
  2752. #define PIPECONF_10BPC (1<<5)
  2753. #define PIPECONF_6BPC (2<<5)
  2754. #define PIPECONF_12BPC (3<<5)
  2755. #define PIPECONF_DITHER_EN (1<<4)
  2756. #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
  2757. #define PIPECONF_DITHER_TYPE_SP (0<<2)
  2758. #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
  2759. #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
  2760. #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
  2761. #define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
  2762. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  2763. #define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
  2764. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  2765. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  2766. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  2767. #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
  2768. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  2769. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  2770. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  2771. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  2772. #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
  2773. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  2774. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  2775. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  2776. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  2777. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  2778. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  2779. #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
  2780. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  2781. #define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
  2782. #define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
  2783. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  2784. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  2785. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  2786. #define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
  2787. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  2788. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  2789. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  2790. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  2791. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  2792. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  2793. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  2794. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  2795. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  2796. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  2797. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  2798. #define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
  2799. #define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
  2800. #define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
  2801. #define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
  2802. #define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
  2803. #define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
  2804. #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
  2805. #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
  2806. #define PIPEB_HLINE_INT_EN (1<<28)
  2807. #define PIPEB_VBLANK_INT_EN (1<<27)
  2808. #define SPRITED_FLIPDONE_INT_EN (1<<26)
  2809. #define SPRITEC_FLIPDONE_INT_EN (1<<25)
  2810. #define PLANEB_FLIPDONE_INT_EN (1<<24)
  2811. #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
  2812. #define PIPEA_HLINE_INT_EN (1<<20)
  2813. #define PIPEA_VBLANK_INT_EN (1<<19)
  2814. #define SPRITEB_FLIPDONE_INT_EN (1<<18)
  2815. #define SPRITEA_FLIPDONE_INT_EN (1<<17)
  2816. #define PLANEA_FLIPDONE_INT_EN (1<<16)
  2817. #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
  2818. #define CURSORB_INVALID_GTT_INT_EN (1<<23)
  2819. #define CURSORA_INVALID_GTT_INT_EN (1<<22)
  2820. #define SPRITED_INVALID_GTT_INT_EN (1<<21)
  2821. #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
  2822. #define PLANEB_INVALID_GTT_INT_EN (1<<19)
  2823. #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
  2824. #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
  2825. #define PLANEA_INVALID_GTT_INT_EN (1<<16)
  2826. #define DPINVGTT_EN_MASK 0xff0000
  2827. #define CURSORB_INVALID_GTT_STATUS (1<<7)
  2828. #define CURSORA_INVALID_GTT_STATUS (1<<6)
  2829. #define SPRITED_INVALID_GTT_STATUS (1<<5)
  2830. #define SPRITEC_INVALID_GTT_STATUS (1<<4)
  2831. #define PLANEB_INVALID_GTT_STATUS (1<<3)
  2832. #define SPRITEB_INVALID_GTT_STATUS (1<<2)
  2833. #define SPRITEA_INVALID_GTT_STATUS (1<<1)
  2834. #define PLANEA_INVALID_GTT_STATUS (1<<0)
  2835. #define DPINVGTT_STATUS_MASK 0xff
  2836. #define DSPARB 0x70030
  2837. #define DSPARB_CSTART_MASK (0x7f << 7)
  2838. #define DSPARB_CSTART_SHIFT 7
  2839. #define DSPARB_BSTART_MASK (0x7f)
  2840. #define DSPARB_BSTART_SHIFT 0
  2841. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  2842. #define DSPARB_AEND_SHIFT 0
  2843. #define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
  2844. #define DSPFW_SR_SHIFT 23
  2845. #define DSPFW_SR_MASK (0x1ff<<23)
  2846. #define DSPFW_CURSORB_SHIFT 16
  2847. #define DSPFW_CURSORB_MASK (0x3f<<16)
  2848. #define DSPFW_PLANEB_SHIFT 8
  2849. #define DSPFW_PLANEB_MASK (0x7f<<8)
  2850. #define DSPFW_PLANEA_MASK (0x7f)
  2851. #define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
  2852. #define DSPFW_CURSORA_MASK 0x00003f00
  2853. #define DSPFW_CURSORA_SHIFT 8
  2854. #define DSPFW_PLANEC_MASK (0x7f)
  2855. #define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
  2856. #define DSPFW_HPLL_SR_EN (1<<31)
  2857. #define DSPFW_CURSOR_SR_SHIFT 24
  2858. #define PINEVIEW_SELF_REFRESH_EN (1<<30)
  2859. #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
  2860. #define DSPFW_HPLL_CURSOR_SHIFT 16
  2861. #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
  2862. #define DSPFW_HPLL_SR_MASK (0x1ff)
  2863. #define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
  2864. #define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
  2865. /* drain latency register values*/
  2866. #define DRAIN_LATENCY_PRECISION_32 32
  2867. #define DRAIN_LATENCY_PRECISION_16 16
  2868. #define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
  2869. #define DDL_CURSORA_PRECISION_32 (1<<31)
  2870. #define DDL_CURSORA_PRECISION_16 (0<<31)
  2871. #define DDL_CURSORA_SHIFT 24
  2872. #define DDL_PLANEA_PRECISION_32 (1<<7)
  2873. #define DDL_PLANEA_PRECISION_16 (0<<7)
  2874. #define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
  2875. #define DDL_CURSORB_PRECISION_32 (1<<31)
  2876. #define DDL_CURSORB_PRECISION_16 (0<<31)
  2877. #define DDL_CURSORB_SHIFT 24
  2878. #define DDL_PLANEB_PRECISION_32 (1<<7)
  2879. #define DDL_PLANEB_PRECISION_16 (0<<7)
  2880. /* FIFO watermark sizes etc */
  2881. #define G4X_FIFO_LINE_SIZE 64
  2882. #define I915_FIFO_LINE_SIZE 64
  2883. #define I830_FIFO_LINE_SIZE 32
  2884. #define VALLEYVIEW_FIFO_SIZE 255
  2885. #define G4X_FIFO_SIZE 127
  2886. #define I965_FIFO_SIZE 512
  2887. #define I945_FIFO_SIZE 127
  2888. #define I915_FIFO_SIZE 95
  2889. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  2890. #define I830_FIFO_SIZE 95
  2891. #define VALLEYVIEW_MAX_WM 0xff
  2892. #define G4X_MAX_WM 0x3f
  2893. #define I915_MAX_WM 0x3f
  2894. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  2895. #define PINEVIEW_FIFO_LINE_SIZE 64
  2896. #define PINEVIEW_MAX_WM 0x1ff
  2897. #define PINEVIEW_DFT_WM 0x3f
  2898. #define PINEVIEW_DFT_HPLLOFF_WM 0
  2899. #define PINEVIEW_GUARD_WM 10
  2900. #define PINEVIEW_CURSOR_FIFO 64
  2901. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  2902. #define PINEVIEW_CURSOR_DFT_WM 0
  2903. #define PINEVIEW_CURSOR_GUARD_WM 5
  2904. #define VALLEYVIEW_CURSOR_MAX_WM 64
  2905. #define I965_CURSOR_FIFO 64
  2906. #define I965_CURSOR_MAX_WM 32
  2907. #define I965_CURSOR_DFT_WM 8
  2908. /* define the Watermark register on Ironlake */
  2909. #define WM0_PIPEA_ILK 0x45100
  2910. #define WM0_PIPE_PLANE_MASK (0x7f<<16)
  2911. #define WM0_PIPE_PLANE_SHIFT 16
  2912. #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
  2913. #define WM0_PIPE_SPRITE_SHIFT 8
  2914. #define WM0_PIPE_CURSOR_MASK (0x1f)
  2915. #define WM0_PIPEB_ILK 0x45104
  2916. #define WM0_PIPEC_IVB 0x45200
  2917. #define WM1_LP_ILK 0x45108
  2918. #define WM1_LP_SR_EN (1<<31)
  2919. #define WM1_LP_LATENCY_SHIFT 24
  2920. #define WM1_LP_LATENCY_MASK (0x7f<<24)
  2921. #define WM1_LP_FBC_MASK (0xf<<20)
  2922. #define WM1_LP_FBC_SHIFT 20
  2923. #define WM1_LP_SR_MASK (0x1ff<<8)
  2924. #define WM1_LP_SR_SHIFT 8
  2925. #define WM1_LP_CURSOR_MASK (0x3f)
  2926. #define WM2_LP_ILK 0x4510c
  2927. #define WM2_LP_EN (1<<31)
  2928. #define WM3_LP_ILK 0x45110
  2929. #define WM3_LP_EN (1<<31)
  2930. #define WM1S_LP_ILK 0x45120
  2931. #define WM2S_LP_IVB 0x45124
  2932. #define WM3S_LP_IVB 0x45128
  2933. #define WM1S_LP_EN (1<<31)
  2934. #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
  2935. (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
  2936. ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
  2937. /* Memory latency timer register */
  2938. #define MLTR_ILK 0x11222
  2939. #define MLTR_WM1_SHIFT 0
  2940. #define MLTR_WM2_SHIFT 8
  2941. /* the unit of memory self-refresh latency time is 0.5us */
  2942. #define ILK_SRLT_MASK 0x3f
  2943. /* define the fifo size on Ironlake */
  2944. #define ILK_DISPLAY_FIFO 128
  2945. #define ILK_DISPLAY_MAXWM 64
  2946. #define ILK_DISPLAY_DFTWM 8
  2947. #define ILK_CURSOR_FIFO 32
  2948. #define ILK_CURSOR_MAXWM 16
  2949. #define ILK_CURSOR_DFTWM 8
  2950. #define ILK_DISPLAY_SR_FIFO 512
  2951. #define ILK_DISPLAY_MAX_SRWM 0x1ff
  2952. #define ILK_DISPLAY_DFT_SRWM 0x3f
  2953. #define ILK_CURSOR_SR_FIFO 64
  2954. #define ILK_CURSOR_MAX_SRWM 0x3f
  2955. #define ILK_CURSOR_DFT_SRWM 8
  2956. #define ILK_FIFO_LINE_SIZE 64
  2957. /* define the WM info on Sandybridge */
  2958. #define SNB_DISPLAY_FIFO 128
  2959. #define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
  2960. #define SNB_DISPLAY_DFTWM 8
  2961. #define SNB_CURSOR_FIFO 32
  2962. #define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
  2963. #define SNB_CURSOR_DFTWM 8
  2964. #define SNB_DISPLAY_SR_FIFO 512
  2965. #define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
  2966. #define SNB_DISPLAY_DFT_SRWM 0x3f
  2967. #define SNB_CURSOR_SR_FIFO 64
  2968. #define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
  2969. #define SNB_CURSOR_DFT_SRWM 8
  2970. #define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
  2971. #define SNB_FIFO_LINE_SIZE 64
  2972. /* the address where we get all kinds of latency value */
  2973. #define SSKPD 0x5d10
  2974. #define SSKPD_WM_MASK 0x3f
  2975. #define SSKPD_WM0_SHIFT 0
  2976. #define SSKPD_WM1_SHIFT 8
  2977. #define SSKPD_WM2_SHIFT 16
  2978. #define SSKPD_WM3_SHIFT 24
  2979. /*
  2980. * The two pipe frame counter registers are not synchronized, so
  2981. * reading a stable value is somewhat tricky. The following code
  2982. * should work:
  2983. *
  2984. * do {
  2985. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2986. * PIPE_FRAME_HIGH_SHIFT;
  2987. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  2988. * PIPE_FRAME_LOW_SHIFT);
  2989. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2990. * PIPE_FRAME_HIGH_SHIFT);
  2991. * } while (high1 != high2);
  2992. * frame = (high1 << 8) | low1;
  2993. */
  2994. #define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
  2995. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  2996. #define PIPE_FRAME_HIGH_SHIFT 0
  2997. #define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
  2998. #define PIPE_FRAME_LOW_MASK 0xff000000
  2999. #define PIPE_FRAME_LOW_SHIFT 24
  3000. #define PIPE_PIXEL_MASK 0x00ffffff
  3001. #define PIPE_PIXEL_SHIFT 0
  3002. /* GM45+ just has to be different */
  3003. #define _PIPEA_FRMCOUNT_GM45 0x70040
  3004. #define _PIPEA_FLIPCOUNT_GM45 0x70044
  3005. #define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
  3006. /* Cursor A & B regs */
  3007. #define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
  3008. /* Old style CUR*CNTR flags (desktop 8xx) */
  3009. #define CURSOR_ENABLE 0x80000000
  3010. #define CURSOR_GAMMA_ENABLE 0x40000000
  3011. #define CURSOR_STRIDE_MASK 0x30000000
  3012. #define CURSOR_PIPE_CSC_ENABLE (1<<24)
  3013. #define CURSOR_FORMAT_SHIFT 24
  3014. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  3015. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  3016. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  3017. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  3018. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  3019. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  3020. /* New style CUR*CNTR flags */
  3021. #define CURSOR_MODE 0x27
  3022. #define CURSOR_MODE_DISABLE 0x00
  3023. #define CURSOR_MODE_64_32B_AX 0x07
  3024. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  3025. #define MCURSOR_PIPE_SELECT (1 << 28)
  3026. #define MCURSOR_PIPE_A 0x00
  3027. #define MCURSOR_PIPE_B (1 << 28)
  3028. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  3029. #define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
  3030. #define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
  3031. #define CURSOR_POS_MASK 0x007FF
  3032. #define CURSOR_POS_SIGN 0x8000
  3033. #define CURSOR_X_SHIFT 0
  3034. #define CURSOR_Y_SHIFT 16
  3035. #define CURSIZE 0x700a0
  3036. #define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
  3037. #define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
  3038. #define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
  3039. #define _CURBCNTR_IVB 0x71080
  3040. #define _CURBBASE_IVB 0x71084
  3041. #define _CURBPOS_IVB 0x71088
  3042. #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
  3043. #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
  3044. #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
  3045. #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
  3046. #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
  3047. #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
  3048. /* Display A control */
  3049. #define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
  3050. #define DISPLAY_PLANE_ENABLE (1<<31)
  3051. #define DISPLAY_PLANE_DISABLE 0
  3052. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  3053. #define DISPPLANE_GAMMA_DISABLE 0
  3054. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  3055. #define DISPPLANE_YUV422 (0x0<<26)
  3056. #define DISPPLANE_8BPP (0x2<<26)
  3057. #define DISPPLANE_BGRA555 (0x3<<26)
  3058. #define DISPPLANE_BGRX555 (0x4<<26)
  3059. #define DISPPLANE_BGRX565 (0x5<<26)
  3060. #define DISPPLANE_BGRX888 (0x6<<26)
  3061. #define DISPPLANE_BGRA888 (0x7<<26)
  3062. #define DISPPLANE_RGBX101010 (0x8<<26)
  3063. #define DISPPLANE_RGBA101010 (0x9<<26)
  3064. #define DISPPLANE_BGRX101010 (0xa<<26)
  3065. #define DISPPLANE_RGBX161616 (0xc<<26)
  3066. #define DISPPLANE_RGBX888 (0xe<<26)
  3067. #define DISPPLANE_RGBA888 (0xf<<26)
  3068. #define DISPPLANE_STEREO_ENABLE (1<<25)
  3069. #define DISPPLANE_STEREO_DISABLE 0
  3070. #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
  3071. #define DISPPLANE_SEL_PIPE_SHIFT 24
  3072. #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
  3073. #define DISPPLANE_SEL_PIPE_A 0
  3074. #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
  3075. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  3076. #define DISPPLANE_SRC_KEY_DISABLE 0
  3077. #define DISPPLANE_LINE_DOUBLE (1<<20)
  3078. #define DISPPLANE_NO_LINE_DOUBLE 0
  3079. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  3080. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  3081. #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
  3082. #define DISPPLANE_TILED (1<<10)
  3083. #define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
  3084. #define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
  3085. #define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
  3086. #define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
  3087. #define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
  3088. #define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
  3089. #define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
  3090. #define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
  3091. #define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
  3092. #define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
  3093. #define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
  3094. #define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
  3095. #define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
  3096. #define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
  3097. #define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
  3098. #define DSPLINOFF(plane) DSPADDR(plane)
  3099. #define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
  3100. #define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
  3101. /* Display/Sprite base address macros */
  3102. #define DISP_BASEADDR_MASK (0xfffff000)
  3103. #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
  3104. #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
  3105. #define I915_MODIFY_DISPBASE(reg, gfx_addr) \
  3106. (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
  3107. /* VBIOS flags */
  3108. #define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
  3109. #define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
  3110. #define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
  3111. #define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
  3112. #define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
  3113. #define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
  3114. #define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
  3115. #define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
  3116. #define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
  3117. #define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
  3118. #define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
  3119. #define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
  3120. #define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
  3121. /* Pipe B */
  3122. #define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
  3123. #define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
  3124. #define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
  3125. #define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
  3126. #define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
  3127. #define _PIPEB_FRMCOUNT_GM45 0x71040
  3128. #define _PIPEB_FLIPCOUNT_GM45 0x71044
  3129. /* Display B control */
  3130. #define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
  3131. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  3132. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  3133. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  3134. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  3135. #define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
  3136. #define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
  3137. #define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
  3138. #define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
  3139. #define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
  3140. #define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
  3141. #define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
  3142. #define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
  3143. /* Sprite A control */
  3144. #define _DVSACNTR 0x72180
  3145. #define DVS_ENABLE (1<<31)
  3146. #define DVS_GAMMA_ENABLE (1<<30)
  3147. #define DVS_PIXFORMAT_MASK (3<<25)
  3148. #define DVS_FORMAT_YUV422 (0<<25)
  3149. #define DVS_FORMAT_RGBX101010 (1<<25)
  3150. #define DVS_FORMAT_RGBX888 (2<<25)
  3151. #define DVS_FORMAT_RGBX161616 (3<<25)
  3152. #define DVS_PIPE_CSC_ENABLE (1<<24)
  3153. #define DVS_SOURCE_KEY (1<<22)
  3154. #define DVS_RGB_ORDER_XBGR (1<<20)
  3155. #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
  3156. #define DVS_YUV_ORDER_YUYV (0<<16)
  3157. #define DVS_YUV_ORDER_UYVY (1<<16)
  3158. #define DVS_YUV_ORDER_YVYU (2<<16)
  3159. #define DVS_YUV_ORDER_VYUY (3<<16)
  3160. #define DVS_DEST_KEY (1<<2)
  3161. #define DVS_TRICKLE_FEED_DISABLE (1<<14)
  3162. #define DVS_TILED (1<<10)
  3163. #define _DVSALINOFF 0x72184
  3164. #define _DVSASTRIDE 0x72188
  3165. #define _DVSAPOS 0x7218c
  3166. #define _DVSASIZE 0x72190
  3167. #define _DVSAKEYVAL 0x72194
  3168. #define _DVSAKEYMSK 0x72198
  3169. #define _DVSASURF 0x7219c
  3170. #define _DVSAKEYMAXVAL 0x721a0
  3171. #define _DVSATILEOFF 0x721a4
  3172. #define _DVSASURFLIVE 0x721ac
  3173. #define _DVSASCALE 0x72204
  3174. #define DVS_SCALE_ENABLE (1<<31)
  3175. #define DVS_FILTER_MASK (3<<29)
  3176. #define DVS_FILTER_MEDIUM (0<<29)
  3177. #define DVS_FILTER_ENHANCING (1<<29)
  3178. #define DVS_FILTER_SOFTENING (2<<29)
  3179. #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  3180. #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
  3181. #define _DVSAGAMC 0x72300
  3182. #define _DVSBCNTR 0x73180
  3183. #define _DVSBLINOFF 0x73184
  3184. #define _DVSBSTRIDE 0x73188
  3185. #define _DVSBPOS 0x7318c
  3186. #define _DVSBSIZE 0x73190
  3187. #define _DVSBKEYVAL 0x73194
  3188. #define _DVSBKEYMSK 0x73198
  3189. #define _DVSBSURF 0x7319c
  3190. #define _DVSBKEYMAXVAL 0x731a0
  3191. #define _DVSBTILEOFF 0x731a4
  3192. #define _DVSBSURFLIVE 0x731ac
  3193. #define _DVSBSCALE 0x73204
  3194. #define _DVSBGAMC 0x73300
  3195. #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
  3196. #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
  3197. #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
  3198. #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
  3199. #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
  3200. #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
  3201. #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
  3202. #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
  3203. #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
  3204. #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
  3205. #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
  3206. #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
  3207. #define _SPRA_CTL 0x70280
  3208. #define SPRITE_ENABLE (1<<31)
  3209. #define SPRITE_GAMMA_ENABLE (1<<30)
  3210. #define SPRITE_PIXFORMAT_MASK (7<<25)
  3211. #define SPRITE_FORMAT_YUV422 (0<<25)
  3212. #define SPRITE_FORMAT_RGBX101010 (1<<25)
  3213. #define SPRITE_FORMAT_RGBX888 (2<<25)
  3214. #define SPRITE_FORMAT_RGBX161616 (3<<25)
  3215. #define SPRITE_FORMAT_YUV444 (4<<25)
  3216. #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
  3217. #define SPRITE_PIPE_CSC_ENABLE (1<<24)
  3218. #define SPRITE_SOURCE_KEY (1<<22)
  3219. #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
  3220. #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
  3221. #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
  3222. #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
  3223. #define SPRITE_YUV_ORDER_YUYV (0<<16)
  3224. #define SPRITE_YUV_ORDER_UYVY (1<<16)
  3225. #define SPRITE_YUV_ORDER_YVYU (2<<16)
  3226. #define SPRITE_YUV_ORDER_VYUY (3<<16)
  3227. #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
  3228. #define SPRITE_INT_GAMMA_ENABLE (1<<13)
  3229. #define SPRITE_TILED (1<<10)
  3230. #define SPRITE_DEST_KEY (1<<2)
  3231. #define _SPRA_LINOFF 0x70284
  3232. #define _SPRA_STRIDE 0x70288
  3233. #define _SPRA_POS 0x7028c
  3234. #define _SPRA_SIZE 0x70290
  3235. #define _SPRA_KEYVAL 0x70294
  3236. #define _SPRA_KEYMSK 0x70298
  3237. #define _SPRA_SURF 0x7029c
  3238. #define _SPRA_KEYMAX 0x702a0
  3239. #define _SPRA_TILEOFF 0x702a4
  3240. #define _SPRA_OFFSET 0x702a4
  3241. #define _SPRA_SURFLIVE 0x702ac
  3242. #define _SPRA_SCALE 0x70304
  3243. #define SPRITE_SCALE_ENABLE (1<<31)
  3244. #define SPRITE_FILTER_MASK (3<<29)
  3245. #define SPRITE_FILTER_MEDIUM (0<<29)
  3246. #define SPRITE_FILTER_ENHANCING (1<<29)
  3247. #define SPRITE_FILTER_SOFTENING (2<<29)
  3248. #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  3249. #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
  3250. #define _SPRA_GAMC 0x70400
  3251. #define _SPRB_CTL 0x71280
  3252. #define _SPRB_LINOFF 0x71284
  3253. #define _SPRB_STRIDE 0x71288
  3254. #define _SPRB_POS 0x7128c
  3255. #define _SPRB_SIZE 0x71290
  3256. #define _SPRB_KEYVAL 0x71294
  3257. #define _SPRB_KEYMSK 0x71298
  3258. #define _SPRB_SURF 0x7129c
  3259. #define _SPRB_KEYMAX 0x712a0
  3260. #define _SPRB_TILEOFF 0x712a4
  3261. #define _SPRB_OFFSET 0x712a4
  3262. #define _SPRB_SURFLIVE 0x712ac
  3263. #define _SPRB_SCALE 0x71304
  3264. #define _SPRB_GAMC 0x71400
  3265. #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
  3266. #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
  3267. #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
  3268. #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
  3269. #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
  3270. #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
  3271. #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
  3272. #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
  3273. #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
  3274. #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
  3275. #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
  3276. #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
  3277. #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
  3278. #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
  3279. #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
  3280. #define SP_ENABLE (1<<31)
  3281. #define SP_GEAMMA_ENABLE (1<<30)
  3282. #define SP_PIXFORMAT_MASK (0xf<<26)
  3283. #define SP_FORMAT_YUV422 (0<<26)
  3284. #define SP_FORMAT_BGR565 (5<<26)
  3285. #define SP_FORMAT_BGRX8888 (6<<26)
  3286. #define SP_FORMAT_BGRA8888 (7<<26)
  3287. #define SP_FORMAT_RGBX1010102 (8<<26)
  3288. #define SP_FORMAT_RGBA1010102 (9<<26)
  3289. #define SP_FORMAT_RGBX8888 (0xe<<26)
  3290. #define SP_FORMAT_RGBA8888 (0xf<<26)
  3291. #define SP_SOURCE_KEY (1<<22)
  3292. #define SP_YUV_BYTE_ORDER_MASK (3<<16)
  3293. #define SP_YUV_ORDER_YUYV (0<<16)
  3294. #define SP_YUV_ORDER_UYVY (1<<16)
  3295. #define SP_YUV_ORDER_YVYU (2<<16)
  3296. #define SP_YUV_ORDER_VYUY (3<<16)
  3297. #define SP_TILED (1<<10)
  3298. #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
  3299. #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
  3300. #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
  3301. #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
  3302. #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
  3303. #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
  3304. #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
  3305. #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
  3306. #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
  3307. #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
  3308. #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
  3309. #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
  3310. #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
  3311. #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
  3312. #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
  3313. #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
  3314. #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
  3315. #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
  3316. #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
  3317. #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
  3318. #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
  3319. #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
  3320. #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
  3321. #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
  3322. #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
  3323. #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
  3324. #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
  3325. #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
  3326. #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
  3327. #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
  3328. #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
  3329. #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
  3330. #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
  3331. #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
  3332. #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
  3333. /* VBIOS regs */
  3334. #define VGACNTRL 0x71400
  3335. # define VGA_DISP_DISABLE (1 << 31)
  3336. # define VGA_2X_MODE (1 << 30)
  3337. # define VGA_PIPE_B_SELECT (1 << 29)
  3338. #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
  3339. /* Ironlake */
  3340. #define CPU_VGACNTRL 0x41000
  3341. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  3342. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  3343. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  3344. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  3345. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  3346. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  3347. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  3348. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  3349. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  3350. /* refresh rate hardware control */
  3351. #define RR_HW_CTL 0x45300
  3352. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  3353. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  3354. #define FDI_PLL_BIOS_0 0x46000
  3355. #define FDI_PLL_FB_CLOCK_MASK 0xff
  3356. #define FDI_PLL_BIOS_1 0x46004
  3357. #define FDI_PLL_BIOS_2 0x46008
  3358. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  3359. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  3360. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  3361. #define PCH_3DCGDIS0 0x46020
  3362. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  3363. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  3364. #define PCH_3DCGDIS1 0x46024
  3365. # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
  3366. #define FDI_PLL_FREQ_CTL 0x46030
  3367. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  3368. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  3369. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  3370. #define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
  3371. #define PIPE_DATA_M1_OFFSET 0
  3372. #define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
  3373. #define PIPE_DATA_N1_OFFSET 0
  3374. #define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
  3375. #define PIPE_DATA_M2_OFFSET 0
  3376. #define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
  3377. #define PIPE_DATA_N2_OFFSET 0
  3378. #define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
  3379. #define PIPE_LINK_M1_OFFSET 0
  3380. #define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
  3381. #define PIPE_LINK_N1_OFFSET 0
  3382. #define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
  3383. #define PIPE_LINK_M2_OFFSET 0
  3384. #define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
  3385. #define PIPE_LINK_N2_OFFSET 0
  3386. /* PIPEB timing regs are same start from 0x61000 */
  3387. #define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
  3388. #define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
  3389. #define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
  3390. #define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
  3391. #define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
  3392. #define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
  3393. #define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
  3394. #define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
  3395. #define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
  3396. #define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
  3397. #define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
  3398. #define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
  3399. #define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
  3400. #define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
  3401. #define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
  3402. #define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
  3403. /* CPU panel fitter */
  3404. /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
  3405. #define _PFA_CTL_1 0x68080
  3406. #define _PFB_CTL_1 0x68880
  3407. #define PF_ENABLE (1<<31)
  3408. #define PF_PIPE_SEL_MASK_IVB (3<<29)
  3409. #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
  3410. #define PF_FILTER_MASK (3<<23)
  3411. #define PF_FILTER_PROGRAMMED (0<<23)
  3412. #define PF_FILTER_MED_3x3 (1<<23)
  3413. #define PF_FILTER_EDGE_ENHANCE (2<<23)
  3414. #define PF_FILTER_EDGE_SOFTEN (3<<23)
  3415. #define _PFA_WIN_SZ 0x68074
  3416. #define _PFB_WIN_SZ 0x68874
  3417. #define _PFA_WIN_POS 0x68070
  3418. #define _PFB_WIN_POS 0x68870
  3419. #define _PFA_VSCALE 0x68084
  3420. #define _PFB_VSCALE 0x68884
  3421. #define _PFA_HSCALE 0x68090
  3422. #define _PFB_HSCALE 0x68890
  3423. #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
  3424. #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
  3425. #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
  3426. #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
  3427. #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
  3428. /* legacy palette */
  3429. #define _LGC_PALETTE_A 0x4a000
  3430. #define _LGC_PALETTE_B 0x4a800
  3431. #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
  3432. #define _GAMMA_MODE_A 0x4a480
  3433. #define _GAMMA_MODE_B 0x4ac80
  3434. #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
  3435. #define GAMMA_MODE_MODE_MASK (3 << 0)
  3436. #define GAMMA_MODE_MODE_8BIT (0 << 0)
  3437. #define GAMMA_MODE_MODE_10BIT (1 << 0)
  3438. #define GAMMA_MODE_MODE_12BIT (2 << 0)
  3439. #define GAMMA_MODE_MODE_SPLIT (3 << 0)
  3440. /* interrupts */
  3441. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  3442. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  3443. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  3444. #define DE_PLANEB_FLIP_DONE (1 << 27)
  3445. #define DE_PLANEA_FLIP_DONE (1 << 26)
  3446. #define DE_PCU_EVENT (1 << 25)
  3447. #define DE_GTT_FAULT (1 << 24)
  3448. #define DE_POISON (1 << 23)
  3449. #define DE_PERFORM_COUNTER (1 << 22)
  3450. #define DE_PCH_EVENT (1 << 21)
  3451. #define DE_AUX_CHANNEL_A (1 << 20)
  3452. #define DE_DP_A_HOTPLUG (1 << 19)
  3453. #define DE_GSE (1 << 18)
  3454. #define DE_PIPEB_VBLANK (1 << 15)
  3455. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  3456. #define DE_PIPEB_ODD_FIELD (1 << 13)
  3457. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  3458. #define DE_PIPEB_VSYNC (1 << 11)
  3459. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  3460. #define DE_PIPEA_VBLANK (1 << 7)
  3461. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  3462. #define DE_PIPEA_ODD_FIELD (1 << 5)
  3463. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  3464. #define DE_PIPEA_VSYNC (1 << 3)
  3465. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  3466. /* More Ivybridge lolz */
  3467. #define DE_ERR_INT_IVB (1<<30)
  3468. #define DE_GSE_IVB (1<<29)
  3469. #define DE_PCH_EVENT_IVB (1<<28)
  3470. #define DE_DP_A_HOTPLUG_IVB (1<<27)
  3471. #define DE_AUX_CHANNEL_A_IVB (1<<26)
  3472. #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
  3473. #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
  3474. #define DE_PIPEC_VBLANK_IVB (1<<10)
  3475. #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
  3476. #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
  3477. #define DE_PIPEB_VBLANK_IVB (1<<5)
  3478. #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
  3479. #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
  3480. #define DE_PIPEA_VBLANK_IVB (1<<0)
  3481. #define DE_PIPE_VBLANK_ILK(pipe) (1 << ((pipe * 8) + 7))
  3482. #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
  3483. #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
  3484. #define MASTER_INTERRUPT_ENABLE (1<<31)
  3485. #define DEISR 0x44000
  3486. #define DEIMR 0x44004
  3487. #define DEIIR 0x44008
  3488. #define DEIER 0x4400c
  3489. #define GTISR 0x44010
  3490. #define GTIMR 0x44014
  3491. #define GTIIR 0x44018
  3492. #define GTIER 0x4401c
  3493. #define ILK_DISPLAY_CHICKEN2 0x42004
  3494. /* Required on all Ironlake and Sandybridge according to the B-Spec. */
  3495. #define ILK_ELPIN_409_SELECT (1 << 25)
  3496. #define ILK_DPARB_GATE (1<<22)
  3497. #define ILK_VSDPFD_FULL (1<<21)
  3498. #define ILK_DISPLAY_CHICKEN_FUSES 0x42014
  3499. #define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
  3500. #define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
  3501. #define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
  3502. #define ILK_HDCP_DISABLE (1<<25)
  3503. #define ILK_eDP_A_DISABLE (1<<24)
  3504. #define ILK_DESKTOP (1<<23)
  3505. #define ILK_DSPCLK_GATE_D 0x42020
  3506. #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
  3507. #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  3508. #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
  3509. #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
  3510. #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
  3511. #define IVB_CHICKEN3 0x4200c
  3512. # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
  3513. # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
  3514. #define CHICKEN_PAR1_1 0x42080
  3515. #define FORCE_ARB_IDLE_PLANES (1 << 14)
  3516. #define DISP_ARB_CTL 0x45000
  3517. #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
  3518. #define DISP_FBC_WM_DIS (1<<15)
  3519. #define GEN7_MSG_CTL 0x45010
  3520. #define WAIT_FOR_PCH_RESET_ACK (1<<1)
  3521. #define WAIT_FOR_PCH_FLR_ACK (1<<0)
  3522. /* GEN7 chicken */
  3523. #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
  3524. # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
  3525. #define GEN7_L3CNTLREG1 0xB01C
  3526. #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
  3527. #define GEN7_L3AGDIS (1<<19)
  3528. #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
  3529. #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
  3530. #define GEN7_L3SQCREG4 0xb034
  3531. #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
  3532. /* WaCatErrorRejectionIssue */
  3533. #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
  3534. #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
  3535. #define HSW_FUSE_STRAP 0x42014
  3536. #define HSW_CDCLK_LIMIT (1 << 24)
  3537. /* PCH */
  3538. /* south display engine interrupt: IBX */
  3539. #define SDE_AUDIO_POWER_D (1 << 27)
  3540. #define SDE_AUDIO_POWER_C (1 << 26)
  3541. #define SDE_AUDIO_POWER_B (1 << 25)
  3542. #define SDE_AUDIO_POWER_SHIFT (25)
  3543. #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
  3544. #define SDE_GMBUS (1 << 24)
  3545. #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
  3546. #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
  3547. #define SDE_AUDIO_HDCP_MASK (3 << 22)
  3548. #define SDE_AUDIO_TRANSB (1 << 21)
  3549. #define SDE_AUDIO_TRANSA (1 << 20)
  3550. #define SDE_AUDIO_TRANS_MASK (3 << 20)
  3551. #define SDE_POISON (1 << 19)
  3552. /* 18 reserved */
  3553. #define SDE_FDI_RXB (1 << 17)
  3554. #define SDE_FDI_RXA (1 << 16)
  3555. #define SDE_FDI_MASK (3 << 16)
  3556. #define SDE_AUXD (1 << 15)
  3557. #define SDE_AUXC (1 << 14)
  3558. #define SDE_AUXB (1 << 13)
  3559. #define SDE_AUX_MASK (7 << 13)
  3560. /* 12 reserved */
  3561. #define SDE_CRT_HOTPLUG (1 << 11)
  3562. #define SDE_PORTD_HOTPLUG (1 << 10)
  3563. #define SDE_PORTC_HOTPLUG (1 << 9)
  3564. #define SDE_PORTB_HOTPLUG (1 << 8)
  3565. #define SDE_SDVOB_HOTPLUG (1 << 6)
  3566. #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
  3567. SDE_SDVOB_HOTPLUG | \
  3568. SDE_PORTB_HOTPLUG | \
  3569. SDE_PORTC_HOTPLUG | \
  3570. SDE_PORTD_HOTPLUG)
  3571. #define SDE_TRANSB_CRC_DONE (1 << 5)
  3572. #define SDE_TRANSB_CRC_ERR (1 << 4)
  3573. #define SDE_TRANSB_FIFO_UNDER (1 << 3)
  3574. #define SDE_TRANSA_CRC_DONE (1 << 2)
  3575. #define SDE_TRANSA_CRC_ERR (1 << 1)
  3576. #define SDE_TRANSA_FIFO_UNDER (1 << 0)
  3577. #define SDE_TRANS_MASK (0x3f)
  3578. /* south display engine interrupt: CPT/PPT */
  3579. #define SDE_AUDIO_POWER_D_CPT (1 << 31)
  3580. #define SDE_AUDIO_POWER_C_CPT (1 << 30)
  3581. #define SDE_AUDIO_POWER_B_CPT (1 << 29)
  3582. #define SDE_AUDIO_POWER_SHIFT_CPT 29
  3583. #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
  3584. #define SDE_AUXD_CPT (1 << 27)
  3585. #define SDE_AUXC_CPT (1 << 26)
  3586. #define SDE_AUXB_CPT (1 << 25)
  3587. #define SDE_AUX_MASK_CPT (7 << 25)
  3588. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  3589. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  3590. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  3591. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  3592. #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
  3593. #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
  3594. SDE_SDVOB_HOTPLUG_CPT | \
  3595. SDE_PORTD_HOTPLUG_CPT | \
  3596. SDE_PORTC_HOTPLUG_CPT | \
  3597. SDE_PORTB_HOTPLUG_CPT)
  3598. #define SDE_GMBUS_CPT (1 << 17)
  3599. #define SDE_ERROR_CPT (1 << 16)
  3600. #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
  3601. #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
  3602. #define SDE_FDI_RXC_CPT (1 << 8)
  3603. #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
  3604. #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
  3605. #define SDE_FDI_RXB_CPT (1 << 4)
  3606. #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
  3607. #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
  3608. #define SDE_FDI_RXA_CPT (1 << 0)
  3609. #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
  3610. SDE_AUDIO_CP_REQ_B_CPT | \
  3611. SDE_AUDIO_CP_REQ_A_CPT)
  3612. #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
  3613. SDE_AUDIO_CP_CHG_B_CPT | \
  3614. SDE_AUDIO_CP_CHG_A_CPT)
  3615. #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
  3616. SDE_FDI_RXB_CPT | \
  3617. SDE_FDI_RXA_CPT)
  3618. #define SDEISR 0xc4000
  3619. #define SDEIMR 0xc4004
  3620. #define SDEIIR 0xc4008
  3621. #define SDEIER 0xc400c
  3622. #define SERR_INT 0xc4040
  3623. #define SERR_INT_POISON (1<<31)
  3624. #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
  3625. #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
  3626. #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
  3627. #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
  3628. /* digital port hotplug */
  3629. #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
  3630. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  3631. #define PORTD_PULSE_DURATION_2ms (0)
  3632. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  3633. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  3634. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  3635. #define PORTD_PULSE_DURATION_MASK (3 << 18)
  3636. #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
  3637. #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
  3638. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  3639. #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
  3640. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  3641. #define PORTC_PULSE_DURATION_2ms (0)
  3642. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  3643. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  3644. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  3645. #define PORTC_PULSE_DURATION_MASK (3 << 10)
  3646. #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
  3647. #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
  3648. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  3649. #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
  3650. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  3651. #define PORTB_PULSE_DURATION_2ms (0)
  3652. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  3653. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  3654. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  3655. #define PORTB_PULSE_DURATION_MASK (3 << 2)
  3656. #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
  3657. #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
  3658. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  3659. #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
  3660. #define PCH_GPIOA 0xc5010
  3661. #define PCH_GPIOB 0xc5014
  3662. #define PCH_GPIOC 0xc5018
  3663. #define PCH_GPIOD 0xc501c
  3664. #define PCH_GPIOE 0xc5020
  3665. #define PCH_GPIOF 0xc5024
  3666. #define PCH_GMBUS0 0xc5100
  3667. #define PCH_GMBUS1 0xc5104
  3668. #define PCH_GMBUS2 0xc5108
  3669. #define PCH_GMBUS3 0xc510c
  3670. #define PCH_GMBUS4 0xc5110
  3671. #define PCH_GMBUS5 0xc5120
  3672. #define _PCH_DPLL_A 0xc6014
  3673. #define _PCH_DPLL_B 0xc6018
  3674. #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
  3675. #define _PCH_FPA0 0xc6040
  3676. #define FP_CB_TUNE (0x3<<22)
  3677. #define _PCH_FPA1 0xc6044
  3678. #define _PCH_FPB0 0xc6048
  3679. #define _PCH_FPB1 0xc604c
  3680. #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
  3681. #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
  3682. #define PCH_DPLL_TEST 0xc606c
  3683. #define PCH_DREF_CONTROL 0xC6200
  3684. #define DREF_CONTROL_MASK 0x7fc3
  3685. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  3686. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  3687. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  3688. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  3689. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  3690. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  3691. #define DREF_SSC_SOURCE_MASK (3<<11)
  3692. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  3693. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  3694. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  3695. #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
  3696. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  3697. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  3698. #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
  3699. #define DREF_SSC4_DOWNSPREAD (0<<6)
  3700. #define DREF_SSC4_CENTERSPREAD (1<<6)
  3701. #define DREF_SSC1_DISABLE (0<<1)
  3702. #define DREF_SSC1_ENABLE (1<<1)
  3703. #define DREF_SSC4_DISABLE (0)
  3704. #define DREF_SSC4_ENABLE (1)
  3705. #define PCH_RAWCLK_FREQ 0xc6204
  3706. #define FDL_TP1_TIMER_SHIFT 12
  3707. #define FDL_TP1_TIMER_MASK (3<<12)
  3708. #define FDL_TP2_TIMER_SHIFT 10
  3709. #define FDL_TP2_TIMER_MASK (3<<10)
  3710. #define RAWCLK_FREQ_MASK 0x3ff
  3711. #define PCH_DPLL_TMR_CFG 0xc6208
  3712. #define PCH_SSC4_PARMS 0xc6210
  3713. #define PCH_SSC4_AUX_PARMS 0xc6214
  3714. #define PCH_DPLL_SEL 0xc7000
  3715. #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
  3716. #define TRANS_DPLLA_SEL(pipe) 0
  3717. #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
  3718. /* transcoder */
  3719. #define _PCH_TRANS_HTOTAL_A 0xe0000
  3720. #define TRANS_HTOTAL_SHIFT 16
  3721. #define TRANS_HACTIVE_SHIFT 0
  3722. #define _PCH_TRANS_HBLANK_A 0xe0004
  3723. #define TRANS_HBLANK_END_SHIFT 16
  3724. #define TRANS_HBLANK_START_SHIFT 0
  3725. #define _PCH_TRANS_HSYNC_A 0xe0008
  3726. #define TRANS_HSYNC_END_SHIFT 16
  3727. #define TRANS_HSYNC_START_SHIFT 0
  3728. #define _PCH_TRANS_VTOTAL_A 0xe000c
  3729. #define TRANS_VTOTAL_SHIFT 16
  3730. #define TRANS_VACTIVE_SHIFT 0
  3731. #define _PCH_TRANS_VBLANK_A 0xe0010
  3732. #define TRANS_VBLANK_END_SHIFT 16
  3733. #define TRANS_VBLANK_START_SHIFT 0
  3734. #define _PCH_TRANS_VSYNC_A 0xe0014
  3735. #define TRANS_VSYNC_END_SHIFT 16
  3736. #define TRANS_VSYNC_START_SHIFT 0
  3737. #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
  3738. #define _PCH_TRANSA_DATA_M1 0xe0030
  3739. #define _PCH_TRANSA_DATA_N1 0xe0034
  3740. #define _PCH_TRANSA_DATA_M2 0xe0038
  3741. #define _PCH_TRANSA_DATA_N2 0xe003c
  3742. #define _PCH_TRANSA_LINK_M1 0xe0040
  3743. #define _PCH_TRANSA_LINK_N1 0xe0044
  3744. #define _PCH_TRANSA_LINK_M2 0xe0048
  3745. #define _PCH_TRANSA_LINK_N2 0xe004c
  3746. /* Per-transcoder DIP controls */
  3747. #define _VIDEO_DIP_CTL_A 0xe0200
  3748. #define _VIDEO_DIP_DATA_A 0xe0208
  3749. #define _VIDEO_DIP_GCP_A 0xe0210
  3750. #define _VIDEO_DIP_CTL_B 0xe1200
  3751. #define _VIDEO_DIP_DATA_B 0xe1208
  3752. #define _VIDEO_DIP_GCP_B 0xe1210
  3753. #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
  3754. #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
  3755. #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
  3756. #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
  3757. #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
  3758. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
  3759. #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
  3760. #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
  3761. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
  3762. #define VLV_TVIDEO_DIP_CTL(pipe) \
  3763. _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
  3764. #define VLV_TVIDEO_DIP_DATA(pipe) \
  3765. _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
  3766. #define VLV_TVIDEO_DIP_GCP(pipe) \
  3767. _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
  3768. /* Haswell DIP controls */
  3769. #define HSW_VIDEO_DIP_CTL_A 0x60200
  3770. #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
  3771. #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
  3772. #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
  3773. #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
  3774. #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
  3775. #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
  3776. #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
  3777. #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
  3778. #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
  3779. #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
  3780. #define HSW_VIDEO_DIP_GCP_A 0x60210
  3781. #define HSW_VIDEO_DIP_CTL_B 0x61200
  3782. #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
  3783. #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
  3784. #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
  3785. #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
  3786. #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
  3787. #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
  3788. #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
  3789. #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
  3790. #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
  3791. #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
  3792. #define HSW_VIDEO_DIP_GCP_B 0x61210
  3793. #define HSW_TVIDEO_DIP_CTL(trans) \
  3794. _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
  3795. #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
  3796. _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
  3797. #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
  3798. _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
  3799. #define HSW_TVIDEO_DIP_GCP(trans) \
  3800. _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
  3801. #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
  3802. _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
  3803. #define HSW_STEREO_3D_CTL_A 0x70020
  3804. #define S3D_ENABLE (1<<31)
  3805. #define HSW_STEREO_3D_CTL_B 0x71020
  3806. #define HSW_STEREO_3D_CTL(trans) \
  3807. _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
  3808. #define _PCH_TRANS_HTOTAL_B 0xe1000
  3809. #define _PCH_TRANS_HBLANK_B 0xe1004
  3810. #define _PCH_TRANS_HSYNC_B 0xe1008
  3811. #define _PCH_TRANS_VTOTAL_B 0xe100c
  3812. #define _PCH_TRANS_VBLANK_B 0xe1010
  3813. #define _PCH_TRANS_VSYNC_B 0xe1014
  3814. #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
  3815. #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
  3816. #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
  3817. #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
  3818. #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
  3819. #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
  3820. #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
  3821. #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
  3822. _PCH_TRANS_VSYNCSHIFT_B)
  3823. #define _PCH_TRANSB_DATA_M1 0xe1030
  3824. #define _PCH_TRANSB_DATA_N1 0xe1034
  3825. #define _PCH_TRANSB_DATA_M2 0xe1038
  3826. #define _PCH_TRANSB_DATA_N2 0xe103c
  3827. #define _PCH_TRANSB_LINK_M1 0xe1040
  3828. #define _PCH_TRANSB_LINK_N1 0xe1044
  3829. #define _PCH_TRANSB_LINK_M2 0xe1048
  3830. #define _PCH_TRANSB_LINK_N2 0xe104c
  3831. #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
  3832. #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
  3833. #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
  3834. #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
  3835. #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
  3836. #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
  3837. #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
  3838. #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
  3839. #define _PCH_TRANSACONF 0xf0008
  3840. #define _PCH_TRANSBCONF 0xf1008
  3841. #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
  3842. #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
  3843. #define TRANS_DISABLE (0<<31)
  3844. #define TRANS_ENABLE (1<<31)
  3845. #define TRANS_STATE_MASK (1<<30)
  3846. #define TRANS_STATE_DISABLE (0<<30)
  3847. #define TRANS_STATE_ENABLE (1<<30)
  3848. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  3849. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  3850. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  3851. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  3852. #define TRANS_INTERLACE_MASK (7<<21)
  3853. #define TRANS_PROGRESSIVE (0<<21)
  3854. #define TRANS_INTERLACED (3<<21)
  3855. #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
  3856. #define TRANS_8BPC (0<<5)
  3857. #define TRANS_10BPC (1<<5)
  3858. #define TRANS_6BPC (2<<5)
  3859. #define TRANS_12BPC (3<<5)
  3860. #define _TRANSA_CHICKEN1 0xf0060
  3861. #define _TRANSB_CHICKEN1 0xf1060
  3862. #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
  3863. #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
  3864. #define _TRANSA_CHICKEN2 0xf0064
  3865. #define _TRANSB_CHICKEN2 0xf1064
  3866. #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
  3867. #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
  3868. #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
  3869. #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
  3870. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
  3871. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
  3872. #define SOUTH_CHICKEN1 0xc2000
  3873. #define FDIA_PHASE_SYNC_SHIFT_OVR 19
  3874. #define FDIA_PHASE_SYNC_SHIFT_EN 18
  3875. #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
  3876. #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
  3877. #define FDI_BC_BIFURCATION_SELECT (1 << 12)
  3878. #define SOUTH_CHICKEN2 0xc2004
  3879. #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
  3880. #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
  3881. #define DPLS_EDP_PPS_FIX_DIS (1<<0)
  3882. #define _FDI_RXA_CHICKEN 0xc200c
  3883. #define _FDI_RXB_CHICKEN 0xc2010
  3884. #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
  3885. #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
  3886. #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
  3887. #define SOUTH_DSPCLK_GATE_D 0xc2020
  3888. #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
  3889. #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
  3890. /* CPU: FDI_TX */
  3891. #define _FDI_TXA_CTL 0x60100
  3892. #define _FDI_TXB_CTL 0x61100
  3893. #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
  3894. #define FDI_TX_DISABLE (0<<31)
  3895. #define FDI_TX_ENABLE (1<<31)
  3896. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  3897. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  3898. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  3899. #define FDI_LINK_TRAIN_NONE (3<<28)
  3900. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  3901. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  3902. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  3903. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  3904. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  3905. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  3906. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  3907. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  3908. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  3909. SNB has different settings. */
  3910. /* SNB A-stepping */
  3911. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  3912. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  3913. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  3914. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  3915. /* SNB B-stepping */
  3916. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  3917. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  3918. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  3919. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  3920. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
  3921. #define FDI_DP_PORT_WIDTH_SHIFT 19
  3922. #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
  3923. #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
  3924. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  3925. /* Ironlake: hardwired to 1 */
  3926. #define FDI_TX_PLL_ENABLE (1<<14)
  3927. /* Ivybridge has different bits for lolz */
  3928. #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
  3929. #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
  3930. #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
  3931. #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
  3932. /* both Tx and Rx */
  3933. #define FDI_COMPOSITE_SYNC (1<<11)
  3934. #define FDI_LINK_TRAIN_AUTO (1<<10)
  3935. #define FDI_SCRAMBLING_ENABLE (0<<7)
  3936. #define FDI_SCRAMBLING_DISABLE (1<<7)
  3937. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  3938. #define _FDI_RXA_CTL 0xf000c
  3939. #define _FDI_RXB_CTL 0xf100c
  3940. #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
  3941. #define FDI_RX_ENABLE (1<<31)
  3942. /* train, dp width same as FDI_TX */
  3943. #define FDI_FS_ERRC_ENABLE (1<<27)
  3944. #define FDI_FE_ERRC_ENABLE (1<<26)
  3945. #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
  3946. #define FDI_8BPC (0<<16)
  3947. #define FDI_10BPC (1<<16)
  3948. #define FDI_6BPC (2<<16)
  3949. #define FDI_12BPC (3<<16)
  3950. #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
  3951. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  3952. #define FDI_RX_PLL_ENABLE (1<<13)
  3953. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  3954. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  3955. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  3956. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  3957. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  3958. #define FDI_PCDCLK (1<<4)
  3959. /* CPT */
  3960. #define FDI_AUTO_TRAINING (1<<10)
  3961. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
  3962. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
  3963. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
  3964. #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
  3965. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
  3966. #define _FDI_RXA_MISC 0xf0010
  3967. #define _FDI_RXB_MISC 0xf1010
  3968. #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
  3969. #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
  3970. #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
  3971. #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
  3972. #define FDI_RX_TP1_TO_TP2_48 (2<<20)
  3973. #define FDI_RX_TP1_TO_TP2_64 (3<<20)
  3974. #define FDI_RX_FDI_DELAY_90 (0x90<<0)
  3975. #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
  3976. #define _FDI_RXA_TUSIZE1 0xf0030
  3977. #define _FDI_RXA_TUSIZE2 0xf0038
  3978. #define _FDI_RXB_TUSIZE1 0xf1030
  3979. #define _FDI_RXB_TUSIZE2 0xf1038
  3980. #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
  3981. #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
  3982. /* FDI_RX interrupt register format */
  3983. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  3984. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  3985. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  3986. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  3987. #define FDI_RX_FS_CODE_ERR (1<<6)
  3988. #define FDI_RX_FE_CODE_ERR (1<<5)
  3989. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  3990. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  3991. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  3992. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  3993. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  3994. #define _FDI_RXA_IIR 0xf0014
  3995. #define _FDI_RXA_IMR 0xf0018
  3996. #define _FDI_RXB_IIR 0xf1014
  3997. #define _FDI_RXB_IMR 0xf1018
  3998. #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
  3999. #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
  4000. #define FDI_PLL_CTL_1 0xfe000
  4001. #define FDI_PLL_CTL_2 0xfe004
  4002. #define PCH_LVDS 0xe1180
  4003. #define LVDS_DETECTED (1 << 1)
  4004. /* vlv has 2 sets of panel control regs. */
  4005. #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
  4006. #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
  4007. #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
  4008. #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
  4009. #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
  4010. #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
  4011. #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
  4012. #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
  4013. #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
  4014. #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
  4015. #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
  4016. #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
  4017. #define VLV_PIPE_PP_ON_DELAYS(pipe) \
  4018. _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
  4019. #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
  4020. _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
  4021. #define VLV_PIPE_PP_DIVISOR(pipe) \
  4022. _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
  4023. #define PCH_PP_STATUS 0xc7200
  4024. #define PCH_PP_CONTROL 0xc7204
  4025. #define PANEL_UNLOCK_REGS (0xabcd << 16)
  4026. #define PANEL_UNLOCK_MASK (0xffff << 16)
  4027. #define EDP_FORCE_VDD (1 << 3)
  4028. #define EDP_BLC_ENABLE (1 << 2)
  4029. #define PANEL_POWER_RESET (1 << 1)
  4030. #define PANEL_POWER_OFF (0 << 0)
  4031. #define PANEL_POWER_ON (1 << 0)
  4032. #define PCH_PP_ON_DELAYS 0xc7208
  4033. #define PANEL_PORT_SELECT_MASK (3 << 30)
  4034. #define PANEL_PORT_SELECT_LVDS (0 << 30)
  4035. #define PANEL_PORT_SELECT_DPA (1 << 30)
  4036. #define EDP_PANEL (1 << 30)
  4037. #define PANEL_PORT_SELECT_DPC (2 << 30)
  4038. #define PANEL_PORT_SELECT_DPD (3 << 30)
  4039. #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
  4040. #define PANEL_POWER_UP_DELAY_SHIFT 16
  4041. #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
  4042. #define PANEL_LIGHT_ON_DELAY_SHIFT 0
  4043. #define PCH_PP_OFF_DELAYS 0xc720c
  4044. #define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
  4045. #define PANEL_POWER_PORT_LVDS (0 << 30)
  4046. #define PANEL_POWER_PORT_DP_A (1 << 30)
  4047. #define PANEL_POWER_PORT_DP_C (2 << 30)
  4048. #define PANEL_POWER_PORT_DP_D (3 << 30)
  4049. #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
  4050. #define PANEL_POWER_DOWN_DELAY_SHIFT 16
  4051. #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
  4052. #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
  4053. #define PCH_PP_DIVISOR 0xc7210
  4054. #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
  4055. #define PP_REFERENCE_DIVIDER_SHIFT 8
  4056. #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
  4057. #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
  4058. #define PCH_DP_B 0xe4100
  4059. #define PCH_DPB_AUX_CH_CTL 0xe4110
  4060. #define PCH_DPB_AUX_CH_DATA1 0xe4114
  4061. #define PCH_DPB_AUX_CH_DATA2 0xe4118
  4062. #define PCH_DPB_AUX_CH_DATA3 0xe411c
  4063. #define PCH_DPB_AUX_CH_DATA4 0xe4120
  4064. #define PCH_DPB_AUX_CH_DATA5 0xe4124
  4065. #define PCH_DP_C 0xe4200
  4066. #define PCH_DPC_AUX_CH_CTL 0xe4210
  4067. #define PCH_DPC_AUX_CH_DATA1 0xe4214
  4068. #define PCH_DPC_AUX_CH_DATA2 0xe4218
  4069. #define PCH_DPC_AUX_CH_DATA3 0xe421c
  4070. #define PCH_DPC_AUX_CH_DATA4 0xe4220
  4071. #define PCH_DPC_AUX_CH_DATA5 0xe4224
  4072. #define PCH_DP_D 0xe4300
  4073. #define PCH_DPD_AUX_CH_CTL 0xe4310
  4074. #define PCH_DPD_AUX_CH_DATA1 0xe4314
  4075. #define PCH_DPD_AUX_CH_DATA2 0xe4318
  4076. #define PCH_DPD_AUX_CH_DATA3 0xe431c
  4077. #define PCH_DPD_AUX_CH_DATA4 0xe4320
  4078. #define PCH_DPD_AUX_CH_DATA5 0xe4324
  4079. /* CPT */
  4080. #define PORT_TRANS_A_SEL_CPT 0
  4081. #define PORT_TRANS_B_SEL_CPT (1<<29)
  4082. #define PORT_TRANS_C_SEL_CPT (2<<29)
  4083. #define PORT_TRANS_SEL_MASK (3<<29)
  4084. #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
  4085. #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
  4086. #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
  4087. #define TRANS_DP_CTL_A 0xe0300
  4088. #define TRANS_DP_CTL_B 0xe1300
  4089. #define TRANS_DP_CTL_C 0xe2300
  4090. #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
  4091. #define TRANS_DP_OUTPUT_ENABLE (1<<31)
  4092. #define TRANS_DP_PORT_SEL_B (0<<29)
  4093. #define TRANS_DP_PORT_SEL_C (1<<29)
  4094. #define TRANS_DP_PORT_SEL_D (2<<29)
  4095. #define TRANS_DP_PORT_SEL_NONE (3<<29)
  4096. #define TRANS_DP_PORT_SEL_MASK (3<<29)
  4097. #define TRANS_DP_AUDIO_ONLY (1<<26)
  4098. #define TRANS_DP_ENH_FRAMING (1<<18)
  4099. #define TRANS_DP_8BPC (0<<9)
  4100. #define TRANS_DP_10BPC (1<<9)
  4101. #define TRANS_DP_6BPC (2<<9)
  4102. #define TRANS_DP_12BPC (3<<9)
  4103. #define TRANS_DP_BPC_MASK (3<<9)
  4104. #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
  4105. #define TRANS_DP_VSYNC_ACTIVE_LOW 0
  4106. #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
  4107. #define TRANS_DP_HSYNC_ACTIVE_LOW 0
  4108. #define TRANS_DP_SYNC_MASK (3<<3)
  4109. /* SNB eDP training params */
  4110. /* SNB A-stepping */
  4111. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  4112. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  4113. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  4114. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  4115. /* SNB B-stepping */
  4116. #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
  4117. #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
  4118. #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
  4119. #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
  4120. #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
  4121. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
  4122. /* IVB */
  4123. #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
  4124. #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
  4125. #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
  4126. #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
  4127. #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
  4128. #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
  4129. #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
  4130. /* legacy values */
  4131. #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
  4132. #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
  4133. #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
  4134. #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
  4135. #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
  4136. #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
  4137. #define FORCEWAKE 0xA18C
  4138. #define FORCEWAKE_VLV 0x1300b0
  4139. #define FORCEWAKE_ACK_VLV 0x1300b4
  4140. #define FORCEWAKE_MEDIA_VLV 0x1300b8
  4141. #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
  4142. #define FORCEWAKE_ACK_HSW 0x130044
  4143. #define FORCEWAKE_ACK 0x130090
  4144. #define VLV_GTLC_WAKE_CTRL 0x130090
  4145. #define VLV_GTLC_PW_STATUS 0x130094
  4146. #define FORCEWAKE_MT 0xa188 /* multi-threaded */
  4147. #define FORCEWAKE_KERNEL 0x1
  4148. #define FORCEWAKE_USER 0x2
  4149. #define FORCEWAKE_MT_ACK 0x130040
  4150. #define ECOBUS 0xa180
  4151. #define FORCEWAKE_MT_ENABLE (1<<5)
  4152. #define GTFIFODBG 0x120000
  4153. #define GT_FIFO_CPU_ERROR_MASK 7
  4154. #define GT_FIFO_OVFERR (1<<2)
  4155. #define GT_FIFO_IAWRERR (1<<1)
  4156. #define GT_FIFO_IARDERR (1<<0)
  4157. #define GT_FIFO_FREE_ENTRIES 0x120008
  4158. #define GT_FIFO_NUM_RESERVED_ENTRIES 20
  4159. #define HSW_IDICR 0x9008
  4160. #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
  4161. #define HSW_EDRAM_PRESENT 0x120010
  4162. #define GEN6_UCGCTL1 0x9400
  4163. # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  4164. # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
  4165. #define GEN6_UCGCTL2 0x9404
  4166. # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
  4167. # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
  4168. # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
  4169. # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
  4170. # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
  4171. #define GEN7_UCGCTL4 0x940c
  4172. #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
  4173. #define GEN6_RPNSWREQ 0xA008
  4174. #define GEN6_TURBO_DISABLE (1<<31)
  4175. #define GEN6_FREQUENCY(x) ((x)<<25)
  4176. #define HSW_FREQUENCY(x) ((x)<<24)
  4177. #define GEN6_OFFSET(x) ((x)<<19)
  4178. #define GEN6_AGGRESSIVE_TURBO (0<<15)
  4179. #define GEN6_RC_VIDEO_FREQ 0xA00C
  4180. #define GEN6_RC_CONTROL 0xA090
  4181. #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
  4182. #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
  4183. #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
  4184. #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
  4185. #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
  4186. #define GEN7_RC_CTL_TO_MODE (1<<28)
  4187. #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
  4188. #define GEN6_RC_CTL_HW_ENABLE (1<<31)
  4189. #define GEN6_RP_DOWN_TIMEOUT 0xA010
  4190. #define GEN6_RP_INTERRUPT_LIMITS 0xA014
  4191. #define GEN6_RPSTAT1 0xA01C
  4192. #define GEN6_CAGF_SHIFT 8
  4193. #define HSW_CAGF_SHIFT 7
  4194. #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
  4195. #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
  4196. #define GEN6_RP_CONTROL 0xA024
  4197. #define GEN6_RP_MEDIA_TURBO (1<<11)
  4198. #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
  4199. #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
  4200. #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
  4201. #define GEN6_RP_MEDIA_HW_MODE (1<<9)
  4202. #define GEN6_RP_MEDIA_SW_MODE (0<<9)
  4203. #define GEN6_RP_MEDIA_IS_GFX (1<<8)
  4204. #define GEN6_RP_ENABLE (1<<7)
  4205. #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
  4206. #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
  4207. #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
  4208. #define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
  4209. #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
  4210. #define GEN6_RP_UP_THRESHOLD 0xA02C
  4211. #define GEN6_RP_DOWN_THRESHOLD 0xA030
  4212. #define GEN6_RP_CUR_UP_EI 0xA050
  4213. #define GEN6_CURICONT_MASK 0xffffff
  4214. #define GEN6_RP_CUR_UP 0xA054
  4215. #define GEN6_CURBSYTAVG_MASK 0xffffff
  4216. #define GEN6_RP_PREV_UP 0xA058
  4217. #define GEN6_RP_CUR_DOWN_EI 0xA05C
  4218. #define GEN6_CURIAVG_MASK 0xffffff
  4219. #define GEN6_RP_CUR_DOWN 0xA060
  4220. #define GEN6_RP_PREV_DOWN 0xA064
  4221. #define GEN6_RP_UP_EI 0xA068
  4222. #define GEN6_RP_DOWN_EI 0xA06C
  4223. #define GEN6_RP_IDLE_HYSTERSIS 0xA070
  4224. #define GEN6_RC_STATE 0xA094
  4225. #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
  4226. #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
  4227. #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
  4228. #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
  4229. #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
  4230. #define GEN6_RC_SLEEP 0xA0B0
  4231. #define GEN6_RC1e_THRESHOLD 0xA0B4
  4232. #define GEN6_RC6_THRESHOLD 0xA0B8
  4233. #define GEN6_RC6p_THRESHOLD 0xA0BC
  4234. #define GEN6_RC6pp_THRESHOLD 0xA0C0
  4235. #define GEN6_PMINTRMSK 0xA168
  4236. #define GEN6_PMISR 0x44020
  4237. #define GEN6_PMIMR 0x44024 /* rps_lock */
  4238. #define GEN6_PMIIR 0x44028
  4239. #define GEN6_PMIER 0x4402C
  4240. #define GEN6_PM_MBOX_EVENT (1<<25)
  4241. #define GEN6_PM_THERMAL_EVENT (1<<24)
  4242. #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
  4243. #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
  4244. #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
  4245. #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
  4246. #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
  4247. #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
  4248. GEN6_PM_RP_DOWN_THRESHOLD | \
  4249. GEN6_PM_RP_DOWN_TIMEOUT)
  4250. #define GEN6_GT_GFX_RC6_LOCKED 0x138104
  4251. #define GEN6_GT_GFX_RC6 0x138108
  4252. #define GEN6_GT_GFX_RC6p 0x13810C
  4253. #define GEN6_GT_GFX_RC6pp 0x138110
  4254. #define GEN6_PCODE_MAILBOX 0x138124
  4255. #define GEN6_PCODE_READY (1<<31)
  4256. #define GEN6_READ_OC_PARAMS 0xc
  4257. #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
  4258. #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
  4259. #define GEN6_PCODE_WRITE_RC6VIDS 0x4
  4260. #define GEN6_PCODE_READ_RC6VIDS 0x5
  4261. #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
  4262. #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
  4263. #define GEN6_PCODE_DATA 0x138128
  4264. #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
  4265. #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
  4266. #define GEN6_GT_CORE_STATUS 0x138060
  4267. #define GEN6_CORE_CPD_STATE_MASK (7<<4)
  4268. #define GEN6_RCn_MASK 7
  4269. #define GEN6_RC0 0
  4270. #define GEN6_RC3 2
  4271. #define GEN6_RC6 3
  4272. #define GEN6_RC7 4
  4273. #define GEN7_MISCCPCTL (0x9424)
  4274. #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
  4275. /* IVYBRIDGE DPF */
  4276. #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
  4277. #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
  4278. #define GEN7_PARITY_ERROR_VALID (1<<13)
  4279. #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
  4280. #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
  4281. #define GEN7_PARITY_ERROR_ROW(reg) \
  4282. ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
  4283. #define GEN7_PARITY_ERROR_BANK(reg) \
  4284. ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
  4285. #define GEN7_PARITY_ERROR_SUBBANK(reg) \
  4286. ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
  4287. #define GEN7_L3CDERRST1_ENABLE (1<<7)
  4288. #define GEN7_L3LOG_BASE 0xB070
  4289. #define GEN7_L3LOG_SIZE 0x80
  4290. #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
  4291. #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
  4292. #define GEN7_MAX_PS_THREAD_DEP (8<<12)
  4293. #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
  4294. #define GEN7_ROW_CHICKEN2 0xe4f4
  4295. #define GEN7_ROW_CHICKEN2_GT2 0xf4f4
  4296. #define DOP_CLOCK_GATING_DISABLE (1<<0)
  4297. #define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
  4298. #define INTEL_AUDIO_DEVCL 0x808629FB
  4299. #define INTEL_AUDIO_DEVBLC 0x80862801
  4300. #define INTEL_AUDIO_DEVCTG 0x80862802
  4301. #define G4X_AUD_CNTL_ST 0x620B4
  4302. #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
  4303. #define G4X_ELDV_DEVCTG (1 << 14)
  4304. #define G4X_ELD_ADDR (0xf << 5)
  4305. #define G4X_ELD_ACK (1 << 4)
  4306. #define G4X_HDMIW_HDMIEDID 0x6210C
  4307. #define IBX_HDMIW_HDMIEDID_A 0xE2050
  4308. #define IBX_HDMIW_HDMIEDID_B 0xE2150
  4309. #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  4310. IBX_HDMIW_HDMIEDID_A, \
  4311. IBX_HDMIW_HDMIEDID_B)
  4312. #define IBX_AUD_CNTL_ST_A 0xE20B4
  4313. #define IBX_AUD_CNTL_ST_B 0xE21B4
  4314. #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  4315. IBX_AUD_CNTL_ST_A, \
  4316. IBX_AUD_CNTL_ST_B)
  4317. #define IBX_ELD_BUFFER_SIZE (0x1f << 10)
  4318. #define IBX_ELD_ADDRESS (0x1f << 5)
  4319. #define IBX_ELD_ACK (1 << 4)
  4320. #define IBX_AUD_CNTL_ST2 0xE20C0
  4321. #define IBX_ELD_VALIDB (1 << 0)
  4322. #define IBX_CP_READYB (1 << 1)
  4323. #define CPT_HDMIW_HDMIEDID_A 0xE5050
  4324. #define CPT_HDMIW_HDMIEDID_B 0xE5150
  4325. #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  4326. CPT_HDMIW_HDMIEDID_A, \
  4327. CPT_HDMIW_HDMIEDID_B)
  4328. #define CPT_AUD_CNTL_ST_A 0xE50B4
  4329. #define CPT_AUD_CNTL_ST_B 0xE51B4
  4330. #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  4331. CPT_AUD_CNTL_ST_A, \
  4332. CPT_AUD_CNTL_ST_B)
  4333. #define CPT_AUD_CNTRL_ST2 0xE50C0
  4334. /* These are the 4 32-bit write offset registers for each stream
  4335. * output buffer. It determines the offset from the
  4336. * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
  4337. */
  4338. #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
  4339. #define IBX_AUD_CONFIG_A 0xe2000
  4340. #define IBX_AUD_CONFIG_B 0xe2100
  4341. #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
  4342. IBX_AUD_CONFIG_A, \
  4343. IBX_AUD_CONFIG_B)
  4344. #define CPT_AUD_CONFIG_A 0xe5000
  4345. #define CPT_AUD_CONFIG_B 0xe5100
  4346. #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
  4347. CPT_AUD_CONFIG_A, \
  4348. CPT_AUD_CONFIG_B)
  4349. #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
  4350. #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
  4351. #define AUD_CONFIG_UPPER_N_SHIFT 20
  4352. #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
  4353. #define AUD_CONFIG_LOWER_N_SHIFT 4
  4354. #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
  4355. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
  4356. #define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
  4357. #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
  4358. /* HSW Audio */
  4359. #define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
  4360. #define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
  4361. #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
  4362. HSW_AUD_CONFIG_A, \
  4363. HSW_AUD_CONFIG_B)
  4364. #define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
  4365. #define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
  4366. #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
  4367. HSW_AUD_MISC_CTRL_A, \
  4368. HSW_AUD_MISC_CTRL_B)
  4369. #define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
  4370. #define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
  4371. #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
  4372. HSW_AUD_DIP_ELD_CTRL_ST_A, \
  4373. HSW_AUD_DIP_ELD_CTRL_ST_B)
  4374. /* Audio Digital Converter */
  4375. #define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
  4376. #define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
  4377. #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
  4378. HSW_AUD_DIG_CNVT_1, \
  4379. HSW_AUD_DIG_CNVT_2)
  4380. #define DIP_PORT_SEL_MASK 0x3
  4381. #define HSW_AUD_EDID_DATA_A 0x65050
  4382. #define HSW_AUD_EDID_DATA_B 0x65150
  4383. #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
  4384. HSW_AUD_EDID_DATA_A, \
  4385. HSW_AUD_EDID_DATA_B)
  4386. #define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
  4387. #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
  4388. #define AUDIO_INACTIVE_C (1<<11)
  4389. #define AUDIO_INACTIVE_B (1<<7)
  4390. #define AUDIO_INACTIVE_A (1<<3)
  4391. #define AUDIO_OUTPUT_ENABLE_A (1<<2)
  4392. #define AUDIO_OUTPUT_ENABLE_B (1<<6)
  4393. #define AUDIO_OUTPUT_ENABLE_C (1<<10)
  4394. #define AUDIO_ELD_VALID_A (1<<0)
  4395. #define AUDIO_ELD_VALID_B (1<<4)
  4396. #define AUDIO_ELD_VALID_C (1<<8)
  4397. #define AUDIO_CP_READY_A (1<<1)
  4398. #define AUDIO_CP_READY_B (1<<5)
  4399. #define AUDIO_CP_READY_C (1<<9)
  4400. /* HSW Power Wells */
  4401. #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
  4402. #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
  4403. #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
  4404. #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
  4405. #define HSW_PWR_WELL_ENABLE (1<<31)
  4406. #define HSW_PWR_WELL_STATE (1<<30)
  4407. #define HSW_PWR_WELL_CTL5 0x45410
  4408. #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
  4409. #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
  4410. #define HSW_PWR_WELL_FORCE_ON (1<<19)
  4411. #define HSW_PWR_WELL_CTL6 0x45414
  4412. /* Per-pipe DDI Function Control */
  4413. #define TRANS_DDI_FUNC_CTL_A 0x60400
  4414. #define TRANS_DDI_FUNC_CTL_B 0x61400
  4415. #define TRANS_DDI_FUNC_CTL_C 0x62400
  4416. #define TRANS_DDI_FUNC_CTL_EDP 0x6F400
  4417. #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
  4418. TRANS_DDI_FUNC_CTL_B)
  4419. #define TRANS_DDI_FUNC_ENABLE (1<<31)
  4420. /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
  4421. #define TRANS_DDI_PORT_MASK (7<<28)
  4422. #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
  4423. #define TRANS_DDI_PORT_NONE (0<<28)
  4424. #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
  4425. #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
  4426. #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
  4427. #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
  4428. #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
  4429. #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
  4430. #define TRANS_DDI_BPC_MASK (7<<20)
  4431. #define TRANS_DDI_BPC_8 (0<<20)
  4432. #define TRANS_DDI_BPC_10 (1<<20)
  4433. #define TRANS_DDI_BPC_6 (2<<20)
  4434. #define TRANS_DDI_BPC_12 (3<<20)
  4435. #define TRANS_DDI_PVSYNC (1<<17)
  4436. #define TRANS_DDI_PHSYNC (1<<16)
  4437. #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
  4438. #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
  4439. #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
  4440. #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
  4441. #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
  4442. #define TRANS_DDI_BFI_ENABLE (1<<4)
  4443. /* DisplayPort Transport Control */
  4444. #define DP_TP_CTL_A 0x64040
  4445. #define DP_TP_CTL_B 0x64140
  4446. #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
  4447. #define DP_TP_CTL_ENABLE (1<<31)
  4448. #define DP_TP_CTL_MODE_SST (0<<27)
  4449. #define DP_TP_CTL_MODE_MST (1<<27)
  4450. #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
  4451. #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
  4452. #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
  4453. #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
  4454. #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
  4455. #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
  4456. #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
  4457. #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
  4458. #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
  4459. /* DisplayPort Transport Status */
  4460. #define DP_TP_STATUS_A 0x64044
  4461. #define DP_TP_STATUS_B 0x64144
  4462. #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
  4463. #define DP_TP_STATUS_IDLE_DONE (1<<25)
  4464. #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
  4465. /* DDI Buffer Control */
  4466. #define DDI_BUF_CTL_A 0x64000
  4467. #define DDI_BUF_CTL_B 0x64100
  4468. #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
  4469. #define DDI_BUF_CTL_ENABLE (1<<31)
  4470. #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
  4471. #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
  4472. #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
  4473. #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
  4474. #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
  4475. #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
  4476. #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
  4477. #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
  4478. #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
  4479. #define DDI_BUF_EMP_MASK (0xf<<24)
  4480. #define DDI_BUF_PORT_REVERSAL (1<<16)
  4481. #define DDI_BUF_IS_IDLE (1<<7)
  4482. #define DDI_A_4_LANES (1<<4)
  4483. #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
  4484. #define DDI_INIT_DISPLAY_DETECTED (1<<0)
  4485. /* DDI Buffer Translations */
  4486. #define DDI_BUF_TRANS_A 0x64E00
  4487. #define DDI_BUF_TRANS_B 0x64E60
  4488. #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
  4489. /* Sideband Interface (SBI) is programmed indirectly, via
  4490. * SBI_ADDR, which contains the register offset; and SBI_DATA,
  4491. * which contains the payload */
  4492. #define SBI_ADDR 0xC6000
  4493. #define SBI_DATA 0xC6004
  4494. #define SBI_CTL_STAT 0xC6008
  4495. #define SBI_CTL_DEST_ICLK (0x0<<16)
  4496. #define SBI_CTL_DEST_MPHY (0x1<<16)
  4497. #define SBI_CTL_OP_IORD (0x2<<8)
  4498. #define SBI_CTL_OP_IOWR (0x3<<8)
  4499. #define SBI_CTL_OP_CRRD (0x6<<8)
  4500. #define SBI_CTL_OP_CRWR (0x7<<8)
  4501. #define SBI_RESPONSE_FAIL (0x1<<1)
  4502. #define SBI_RESPONSE_SUCCESS (0x0<<1)
  4503. #define SBI_BUSY (0x1<<0)
  4504. #define SBI_READY (0x0<<0)
  4505. /* SBI offsets */
  4506. #define SBI_SSCDIVINTPHASE6 0x0600
  4507. #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
  4508. #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
  4509. #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
  4510. #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
  4511. #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
  4512. #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
  4513. #define SBI_SSCCTL 0x020c
  4514. #define SBI_SSCCTL6 0x060C
  4515. #define SBI_SSCCTL_PATHALT (1<<3)
  4516. #define SBI_SSCCTL_DISABLE (1<<0)
  4517. #define SBI_SSCAUXDIV6 0x0610
  4518. #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
  4519. #define SBI_DBUFF0 0x2a00
  4520. #define SBI_GEN0 0x1f00
  4521. #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
  4522. /* LPT PIXCLK_GATE */
  4523. #define PIXCLK_GATE 0xC6020
  4524. #define PIXCLK_GATE_UNGATE (1<<0)
  4525. #define PIXCLK_GATE_GATE (0<<0)
  4526. /* SPLL */
  4527. #define SPLL_CTL 0x46020
  4528. #define SPLL_PLL_ENABLE (1<<31)
  4529. #define SPLL_PLL_SSC (1<<28)
  4530. #define SPLL_PLL_NON_SSC (2<<28)
  4531. #define SPLL_PLL_FREQ_810MHz (0<<26)
  4532. #define SPLL_PLL_FREQ_1350MHz (1<<26)
  4533. /* WRPLL */
  4534. #define WRPLL_CTL1 0x46040
  4535. #define WRPLL_CTL2 0x46060
  4536. #define WRPLL_PLL_ENABLE (1<<31)
  4537. #define WRPLL_PLL_SELECT_SSC (0x01<<28)
  4538. #define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
  4539. #define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
  4540. /* WRPLL divider programming */
  4541. #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
  4542. #define WRPLL_DIVIDER_POST(x) ((x)<<8)
  4543. #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
  4544. /* Port clock selection */
  4545. #define PORT_CLK_SEL_A 0x46100
  4546. #define PORT_CLK_SEL_B 0x46104
  4547. #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
  4548. #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
  4549. #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
  4550. #define PORT_CLK_SEL_LCPLL_810 (2<<29)
  4551. #define PORT_CLK_SEL_SPLL (3<<29)
  4552. #define PORT_CLK_SEL_WRPLL1 (4<<29)
  4553. #define PORT_CLK_SEL_WRPLL2 (5<<29)
  4554. #define PORT_CLK_SEL_NONE (7<<29)
  4555. /* Transcoder clock selection */
  4556. #define TRANS_CLK_SEL_A 0x46140
  4557. #define TRANS_CLK_SEL_B 0x46144
  4558. #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
  4559. /* For each transcoder, we need to select the corresponding port clock */
  4560. #define TRANS_CLK_SEL_DISABLED (0x0<<29)
  4561. #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
  4562. #define _TRANSA_MSA_MISC 0x60410
  4563. #define _TRANSB_MSA_MISC 0x61410
  4564. #define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
  4565. _TRANSB_MSA_MISC)
  4566. #define TRANS_MSA_SYNC_CLK (1<<0)
  4567. #define TRANS_MSA_6_BPC (0<<5)
  4568. #define TRANS_MSA_8_BPC (1<<5)
  4569. #define TRANS_MSA_10_BPC (2<<5)
  4570. #define TRANS_MSA_12_BPC (3<<5)
  4571. #define TRANS_MSA_16_BPC (4<<5)
  4572. /* LCPLL Control */
  4573. #define LCPLL_CTL 0x130040
  4574. #define LCPLL_PLL_DISABLE (1<<31)
  4575. #define LCPLL_PLL_LOCK (1<<30)
  4576. #define LCPLL_CLK_FREQ_MASK (3<<26)
  4577. #define LCPLL_CLK_FREQ_450 (0<<26)
  4578. #define LCPLL_CD_CLOCK_DISABLE (1<<25)
  4579. #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
  4580. #define LCPLL_POWER_DOWN_ALLOW (1<<22)
  4581. #define LCPLL_CD_SOURCE_FCLK (1<<21)
  4582. #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
  4583. #define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
  4584. #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
  4585. #define D_COMP_COMP_FORCE (1<<8)
  4586. #define D_COMP_COMP_DISABLE (1<<0)
  4587. /* Pipe WM_LINETIME - watermark line time */
  4588. #define PIPE_WM_LINETIME_A 0x45270
  4589. #define PIPE_WM_LINETIME_B 0x45274
  4590. #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
  4591. PIPE_WM_LINETIME_B)
  4592. #define PIPE_WM_LINETIME_MASK (0x1ff)
  4593. #define PIPE_WM_LINETIME_TIME(x) ((x))
  4594. #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
  4595. #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
  4596. /* SFUSE_STRAP */
  4597. #define SFUSE_STRAP 0xc2014
  4598. #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
  4599. #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
  4600. #define SFUSE_STRAP_DDID_DETECTED (1<<0)
  4601. #define WM_MISC 0x45260
  4602. #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
  4603. #define WM_DBG 0x45280
  4604. #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
  4605. #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
  4606. #define WM_DBG_DISALLOW_SPRITE (1<<2)
  4607. /* pipe CSC */
  4608. #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
  4609. #define _PIPE_A_CSC_COEFF_BY 0x49014
  4610. #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
  4611. #define _PIPE_A_CSC_COEFF_BU 0x4901c
  4612. #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
  4613. #define _PIPE_A_CSC_COEFF_BV 0x49024
  4614. #define _PIPE_A_CSC_MODE 0x49028
  4615. #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
  4616. #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
  4617. #define CSC_MODE_YUV_TO_RGB (1 << 0)
  4618. #define _PIPE_A_CSC_PREOFF_HI 0x49030
  4619. #define _PIPE_A_CSC_PREOFF_ME 0x49034
  4620. #define _PIPE_A_CSC_PREOFF_LO 0x49038
  4621. #define _PIPE_A_CSC_POSTOFF_HI 0x49040
  4622. #define _PIPE_A_CSC_POSTOFF_ME 0x49044
  4623. #define _PIPE_A_CSC_POSTOFF_LO 0x49048
  4624. #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
  4625. #define _PIPE_B_CSC_COEFF_BY 0x49114
  4626. #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
  4627. #define _PIPE_B_CSC_COEFF_BU 0x4911c
  4628. #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
  4629. #define _PIPE_B_CSC_COEFF_BV 0x49124
  4630. #define _PIPE_B_CSC_MODE 0x49128
  4631. #define _PIPE_B_CSC_PREOFF_HI 0x49130
  4632. #define _PIPE_B_CSC_PREOFF_ME 0x49134
  4633. #define _PIPE_B_CSC_PREOFF_LO 0x49138
  4634. #define _PIPE_B_CSC_POSTOFF_HI 0x49140
  4635. #define _PIPE_B_CSC_POSTOFF_ME 0x49144
  4636. #define _PIPE_B_CSC_POSTOFF_LO 0x49148
  4637. #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
  4638. #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
  4639. #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
  4640. #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
  4641. #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
  4642. #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
  4643. #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
  4644. #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
  4645. #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
  4646. #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
  4647. #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
  4648. #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
  4649. #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
  4650. #endif /* _I915_REG_H_ */