i915_gem_gtt.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. #define GEN6_PPGTT_PD_ENTRIES 512
  30. #define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
  31. /* PPGTT stuff */
  32. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  33. #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
  34. #define GEN6_PDE_VALID (1 << 0)
  35. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  36. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  37. #define GEN6_PTE_VALID (1 << 0)
  38. #define GEN6_PTE_UNCACHED (1 << 1)
  39. #define HSW_PTE_UNCACHED (0)
  40. #define GEN6_PTE_CACHE_LLC (2 << 1)
  41. #define GEN7_PTE_CACHE_L3_LLC (3 << 1)
  42. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  43. #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
  44. /* Cacheability Control is a 4-bit value. The low three bits are stored in *
  45. * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
  46. */
  47. #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
  48. (((bits) & 0x8) << (11 - 3)))
  49. #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
  50. #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
  51. #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
  52. #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
  53. static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
  54. enum i915_cache_level level)
  55. {
  56. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  57. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  58. switch (level) {
  59. case I915_CACHE_L3_LLC:
  60. case I915_CACHE_LLC:
  61. pte |= GEN6_PTE_CACHE_LLC;
  62. break;
  63. case I915_CACHE_NONE:
  64. pte |= GEN6_PTE_UNCACHED;
  65. break;
  66. default:
  67. WARN_ON(1);
  68. }
  69. return pte;
  70. }
  71. static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
  72. enum i915_cache_level level)
  73. {
  74. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  75. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  76. switch (level) {
  77. case I915_CACHE_L3_LLC:
  78. pte |= GEN7_PTE_CACHE_L3_LLC;
  79. break;
  80. case I915_CACHE_LLC:
  81. pte |= GEN6_PTE_CACHE_LLC;
  82. break;
  83. case I915_CACHE_NONE:
  84. pte |= GEN6_PTE_UNCACHED;
  85. break;
  86. default:
  87. WARN_ON(1);
  88. }
  89. return pte;
  90. }
  91. #define BYT_PTE_WRITEABLE (1 << 1)
  92. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  93. static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
  94. enum i915_cache_level level)
  95. {
  96. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  97. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  98. /* Mark the page as writeable. Other platforms don't have a
  99. * setting for read-only/writable, so this matches that behavior.
  100. */
  101. pte |= BYT_PTE_WRITEABLE;
  102. if (level != I915_CACHE_NONE)
  103. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  104. return pte;
  105. }
  106. static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
  107. enum i915_cache_level level)
  108. {
  109. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  110. pte |= HSW_PTE_ADDR_ENCODE(addr);
  111. if (level != I915_CACHE_NONE)
  112. pte |= HSW_WB_LLC_AGE3;
  113. return pte;
  114. }
  115. static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
  116. enum i915_cache_level level)
  117. {
  118. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  119. pte |= HSW_PTE_ADDR_ENCODE(addr);
  120. switch (level) {
  121. case I915_CACHE_NONE:
  122. break;
  123. case I915_CACHE_WT:
  124. pte |= HSW_WT_ELLC_LLC_AGE0;
  125. break;
  126. default:
  127. pte |= HSW_WB_ELLC_LLC_AGE0;
  128. break;
  129. }
  130. return pte;
  131. }
  132. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  133. {
  134. struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
  135. gen6_gtt_pte_t __iomem *pd_addr;
  136. uint32_t pd_entry;
  137. int i;
  138. WARN_ON(ppgtt->pd_offset & 0x3f);
  139. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  140. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  141. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  142. dma_addr_t pt_addr;
  143. pt_addr = ppgtt->pt_dma_addr[i];
  144. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  145. pd_entry |= GEN6_PDE_VALID;
  146. writel(pd_entry, pd_addr + i);
  147. }
  148. readl(pd_addr);
  149. }
  150. static int gen6_ppgtt_enable(struct drm_device *dev)
  151. {
  152. drm_i915_private_t *dev_priv = dev->dev_private;
  153. uint32_t pd_offset;
  154. struct intel_ring_buffer *ring;
  155. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  156. int i;
  157. BUG_ON(ppgtt->pd_offset & 0x3f);
  158. gen6_write_pdes(ppgtt);
  159. pd_offset = ppgtt->pd_offset;
  160. pd_offset /= 64; /* in cachelines, */
  161. pd_offset <<= 16;
  162. if (INTEL_INFO(dev)->gen == 6) {
  163. uint32_t ecochk, gab_ctl, ecobits;
  164. ecobits = I915_READ(GAC_ECO_BITS);
  165. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  166. ECOBITS_PPGTT_CACHE64B);
  167. gab_ctl = I915_READ(GAB_CTL);
  168. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  169. ecochk = I915_READ(GAM_ECOCHK);
  170. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  171. ECOCHK_PPGTT_CACHE64B);
  172. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  173. } else if (INTEL_INFO(dev)->gen >= 7) {
  174. uint32_t ecochk, ecobits;
  175. ecobits = I915_READ(GAC_ECO_BITS);
  176. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  177. ecochk = I915_READ(GAM_ECOCHK);
  178. if (IS_HASWELL(dev)) {
  179. ecochk |= ECOCHK_PPGTT_WB_HSW;
  180. } else {
  181. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  182. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  183. }
  184. I915_WRITE(GAM_ECOCHK, ecochk);
  185. /* GFX_MODE is per-ring on gen7+ */
  186. }
  187. for_each_ring(ring, dev_priv, i) {
  188. if (INTEL_INFO(dev)->gen >= 7)
  189. I915_WRITE(RING_MODE_GEN7(ring),
  190. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  191. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  192. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  193. }
  194. return 0;
  195. }
  196. /* PPGTT support for Sandybdrige/Gen6 and later */
  197. static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
  198. unsigned first_entry,
  199. unsigned num_entries)
  200. {
  201. struct i915_hw_ppgtt *ppgtt =
  202. container_of(vm, struct i915_hw_ppgtt, base);
  203. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  204. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  205. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  206. unsigned last_pte, i;
  207. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC);
  208. while (num_entries) {
  209. last_pte = first_pte + num_entries;
  210. if (last_pte > I915_PPGTT_PT_ENTRIES)
  211. last_pte = I915_PPGTT_PT_ENTRIES;
  212. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  213. for (i = first_pte; i < last_pte; i++)
  214. pt_vaddr[i] = scratch_pte;
  215. kunmap_atomic(pt_vaddr);
  216. num_entries -= last_pte - first_pte;
  217. first_pte = 0;
  218. act_pt++;
  219. }
  220. }
  221. static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
  222. struct sg_table *pages,
  223. unsigned first_entry,
  224. enum i915_cache_level cache_level)
  225. {
  226. struct i915_hw_ppgtt *ppgtt =
  227. container_of(vm, struct i915_hw_ppgtt, base);
  228. gen6_gtt_pte_t *pt_vaddr;
  229. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  230. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  231. struct sg_page_iter sg_iter;
  232. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  233. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  234. dma_addr_t page_addr;
  235. page_addr = sg_page_iter_dma_address(&sg_iter);
  236. pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level);
  237. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  238. kunmap_atomic(pt_vaddr);
  239. act_pt++;
  240. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  241. act_pte = 0;
  242. }
  243. }
  244. kunmap_atomic(pt_vaddr);
  245. }
  246. static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
  247. {
  248. struct i915_hw_ppgtt *ppgtt =
  249. container_of(vm, struct i915_hw_ppgtt, base);
  250. int i;
  251. drm_mm_takedown(&ppgtt->base.mm);
  252. if (ppgtt->pt_dma_addr) {
  253. for (i = 0; i < ppgtt->num_pd_entries; i++)
  254. pci_unmap_page(ppgtt->base.dev->pdev,
  255. ppgtt->pt_dma_addr[i],
  256. 4096, PCI_DMA_BIDIRECTIONAL);
  257. }
  258. kfree(ppgtt->pt_dma_addr);
  259. for (i = 0; i < ppgtt->num_pd_entries; i++)
  260. __free_page(ppgtt->pt_pages[i]);
  261. kfree(ppgtt->pt_pages);
  262. kfree(ppgtt);
  263. }
  264. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  265. {
  266. struct drm_device *dev = ppgtt->base.dev;
  267. struct drm_i915_private *dev_priv = dev->dev_private;
  268. unsigned first_pd_entry_in_global_pt;
  269. int i;
  270. int ret = -ENOMEM;
  271. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  272. * entries. For aliasing ppgtt support we just steal them at the end for
  273. * now. */
  274. first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
  275. ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
  276. ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
  277. ppgtt->enable = gen6_ppgtt_enable;
  278. ppgtt->base.clear_range = gen6_ppgtt_clear_range;
  279. ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
  280. ppgtt->base.cleanup = gen6_ppgtt_cleanup;
  281. ppgtt->base.scratch = dev_priv->gtt.base.scratch;
  282. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  283. GFP_KERNEL);
  284. if (!ppgtt->pt_pages)
  285. return -ENOMEM;
  286. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  287. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  288. if (!ppgtt->pt_pages[i])
  289. goto err_pt_alloc;
  290. }
  291. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  292. GFP_KERNEL);
  293. if (!ppgtt->pt_dma_addr)
  294. goto err_pt_alloc;
  295. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  296. dma_addr_t pt_addr;
  297. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  298. PCI_DMA_BIDIRECTIONAL);
  299. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  300. ret = -EIO;
  301. goto err_pd_pin;
  302. }
  303. ppgtt->pt_dma_addr[i] = pt_addr;
  304. }
  305. ppgtt->base.clear_range(&ppgtt->base, 0,
  306. ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES);
  307. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  308. return 0;
  309. err_pd_pin:
  310. if (ppgtt->pt_dma_addr) {
  311. for (i--; i >= 0; i--)
  312. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  313. 4096, PCI_DMA_BIDIRECTIONAL);
  314. }
  315. err_pt_alloc:
  316. kfree(ppgtt->pt_dma_addr);
  317. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  318. if (ppgtt->pt_pages[i])
  319. __free_page(ppgtt->pt_pages[i]);
  320. }
  321. kfree(ppgtt->pt_pages);
  322. return ret;
  323. }
  324. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  325. {
  326. struct drm_i915_private *dev_priv = dev->dev_private;
  327. struct i915_hw_ppgtt *ppgtt;
  328. int ret;
  329. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  330. if (!ppgtt)
  331. return -ENOMEM;
  332. ppgtt->base.dev = dev;
  333. if (INTEL_INFO(dev)->gen < 8)
  334. ret = gen6_ppgtt_init(ppgtt);
  335. else
  336. BUG();
  337. if (ret)
  338. kfree(ppgtt);
  339. else {
  340. dev_priv->mm.aliasing_ppgtt = ppgtt;
  341. drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
  342. ppgtt->base.total);
  343. }
  344. return ret;
  345. }
  346. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  347. {
  348. struct drm_i915_private *dev_priv = dev->dev_private;
  349. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  350. if (!ppgtt)
  351. return;
  352. ppgtt->base.cleanup(&ppgtt->base);
  353. dev_priv->mm.aliasing_ppgtt = NULL;
  354. }
  355. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  356. struct drm_i915_gem_object *obj,
  357. enum i915_cache_level cache_level)
  358. {
  359. ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
  360. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  361. cache_level);
  362. }
  363. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  364. struct drm_i915_gem_object *obj)
  365. {
  366. ppgtt->base.clear_range(&ppgtt->base,
  367. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  368. obj->base.size >> PAGE_SHIFT);
  369. }
  370. extern int intel_iommu_gfx_mapped;
  371. /* Certain Gen5 chipsets require require idling the GPU before
  372. * unmapping anything from the GTT when VT-d is enabled.
  373. */
  374. static inline bool needs_idle_maps(struct drm_device *dev)
  375. {
  376. #ifdef CONFIG_INTEL_IOMMU
  377. /* Query intel_iommu to see if we need the workaround. Presumably that
  378. * was loaded first.
  379. */
  380. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  381. return true;
  382. #endif
  383. return false;
  384. }
  385. static bool do_idling(struct drm_i915_private *dev_priv)
  386. {
  387. bool ret = dev_priv->mm.interruptible;
  388. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  389. dev_priv->mm.interruptible = false;
  390. if (i915_gpu_idle(dev_priv->dev)) {
  391. DRM_ERROR("Couldn't idle GPU\n");
  392. /* Wait a bit, in hopes it avoids the hang */
  393. udelay(10);
  394. }
  395. }
  396. return ret;
  397. }
  398. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  399. {
  400. if (unlikely(dev_priv->gtt.do_idle_maps))
  401. dev_priv->mm.interruptible = interruptible;
  402. }
  403. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  404. {
  405. struct drm_i915_private *dev_priv = dev->dev_private;
  406. struct drm_i915_gem_object *obj;
  407. /* First fill our portion of the GTT with scratch pages */
  408. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  409. dev_priv->gtt.base.start / PAGE_SIZE,
  410. dev_priv->gtt.base.total / PAGE_SIZE);
  411. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  412. i915_gem_clflush_object(obj, obj->pin_display);
  413. i915_gem_gtt_bind_object(obj, obj->cache_level);
  414. }
  415. i915_gem_chipset_flush(dev);
  416. }
  417. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  418. {
  419. if (obj->has_dma_mapping)
  420. return 0;
  421. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  422. obj->pages->sgl, obj->pages->nents,
  423. PCI_DMA_BIDIRECTIONAL))
  424. return -ENOSPC;
  425. return 0;
  426. }
  427. /*
  428. * Binds an object into the global gtt with the specified cache level. The object
  429. * will be accessible to the GPU via commands whose operands reference offsets
  430. * within the global GTT as well as accessible by the GPU through the GMADR
  431. * mapped BAR (dev_priv->mm.gtt->gtt).
  432. */
  433. static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
  434. struct sg_table *st,
  435. unsigned int first_entry,
  436. enum i915_cache_level level)
  437. {
  438. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  439. gen6_gtt_pte_t __iomem *gtt_entries =
  440. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  441. int i = 0;
  442. struct sg_page_iter sg_iter;
  443. dma_addr_t addr;
  444. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  445. addr = sg_page_iter_dma_address(&sg_iter);
  446. iowrite32(vm->pte_encode(addr, level), &gtt_entries[i]);
  447. i++;
  448. }
  449. /* XXX: This serves as a posting read to make sure that the PTE has
  450. * actually been updated. There is some concern that even though
  451. * registers and PTEs are within the same BAR that they are potentially
  452. * of NUMA access patterns. Therefore, even with the way we assume
  453. * hardware should work, we must keep this posting read for paranoia.
  454. */
  455. if (i != 0)
  456. WARN_ON(readl(&gtt_entries[i-1]) !=
  457. vm->pte_encode(addr, level));
  458. /* This next bit makes the above posting read even more important. We
  459. * want to flush the TLBs only after we're certain all the PTE updates
  460. * have finished.
  461. */
  462. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  463. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  464. }
  465. static void gen6_ggtt_clear_range(struct i915_address_space *vm,
  466. unsigned int first_entry,
  467. unsigned int num_entries)
  468. {
  469. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  470. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  471. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  472. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  473. int i;
  474. if (WARN(num_entries > max_entries,
  475. "First entry = %d; Num entries = %d (max=%d)\n",
  476. first_entry, num_entries, max_entries))
  477. num_entries = max_entries;
  478. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC);
  479. for (i = 0; i < num_entries; i++)
  480. iowrite32(scratch_pte, &gtt_base[i]);
  481. readl(gtt_base);
  482. }
  483. static void i915_ggtt_insert_entries(struct i915_address_space *vm,
  484. struct sg_table *st,
  485. unsigned int pg_start,
  486. enum i915_cache_level cache_level)
  487. {
  488. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  489. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  490. intel_gtt_insert_sg_entries(st, pg_start, flags);
  491. }
  492. static void i915_ggtt_clear_range(struct i915_address_space *vm,
  493. unsigned int first_entry,
  494. unsigned int num_entries)
  495. {
  496. intel_gtt_clear_range(first_entry, num_entries);
  497. }
  498. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  499. enum i915_cache_level cache_level)
  500. {
  501. struct drm_device *dev = obj->base.dev;
  502. struct drm_i915_private *dev_priv = dev->dev_private;
  503. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  504. dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
  505. entry,
  506. cache_level);
  507. obj->has_global_gtt_mapping = 1;
  508. }
  509. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  510. {
  511. struct drm_device *dev = obj->base.dev;
  512. struct drm_i915_private *dev_priv = dev->dev_private;
  513. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  514. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  515. entry,
  516. obj->base.size >> PAGE_SHIFT);
  517. obj->has_global_gtt_mapping = 0;
  518. }
  519. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  520. {
  521. struct drm_device *dev = obj->base.dev;
  522. struct drm_i915_private *dev_priv = dev->dev_private;
  523. bool interruptible;
  524. interruptible = do_idling(dev_priv);
  525. if (!obj->has_dma_mapping)
  526. dma_unmap_sg(&dev->pdev->dev,
  527. obj->pages->sgl, obj->pages->nents,
  528. PCI_DMA_BIDIRECTIONAL);
  529. undo_idling(dev_priv, interruptible);
  530. }
  531. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  532. unsigned long color,
  533. unsigned long *start,
  534. unsigned long *end)
  535. {
  536. if (node->color != color)
  537. *start += 4096;
  538. if (!list_empty(&node->node_list)) {
  539. node = list_entry(node->node_list.next,
  540. struct drm_mm_node,
  541. node_list);
  542. if (node->allocated && node->color != color)
  543. *end -= 4096;
  544. }
  545. }
  546. void i915_gem_setup_global_gtt(struct drm_device *dev,
  547. unsigned long start,
  548. unsigned long mappable_end,
  549. unsigned long end)
  550. {
  551. /* Let GEM Manage all of the aperture.
  552. *
  553. * However, leave one page at the end still bound to the scratch page.
  554. * There are a number of places where the hardware apparently prefetches
  555. * past the end of the object, and we've seen multiple hangs with the
  556. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  557. * aperture. One page should be enough to keep any prefetching inside
  558. * of the aperture.
  559. */
  560. struct drm_i915_private *dev_priv = dev->dev_private;
  561. struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
  562. struct drm_mm_node *entry;
  563. struct drm_i915_gem_object *obj;
  564. unsigned long hole_start, hole_end;
  565. BUG_ON(mappable_end > end);
  566. /* Subtract the guard page ... */
  567. drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
  568. if (!HAS_LLC(dev))
  569. dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
  570. /* Mark any preallocated objects as occupied */
  571. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  572. struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
  573. int ret;
  574. DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
  575. i915_gem_obj_ggtt_offset(obj), obj->base.size);
  576. WARN_ON(i915_gem_obj_ggtt_bound(obj));
  577. ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
  578. if (ret)
  579. DRM_DEBUG_KMS("Reservation failed\n");
  580. obj->has_global_gtt_mapping = 1;
  581. list_add(&vma->vma_link, &obj->vma_list);
  582. }
  583. dev_priv->gtt.base.start = start;
  584. dev_priv->gtt.base.total = end - start;
  585. /* Clear any non-preallocated blocks */
  586. drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
  587. const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
  588. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  589. hole_start, hole_end);
  590. ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count);
  591. }
  592. /* And finally clear the reserved guard page */
  593. ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1);
  594. }
  595. static bool
  596. intel_enable_ppgtt(struct drm_device *dev)
  597. {
  598. if (i915_enable_ppgtt >= 0)
  599. return i915_enable_ppgtt;
  600. #ifdef CONFIG_INTEL_IOMMU
  601. /* Disable ppgtt on SNB if VT-d is on. */
  602. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  603. return false;
  604. #endif
  605. return true;
  606. }
  607. void i915_gem_init_global_gtt(struct drm_device *dev)
  608. {
  609. struct drm_i915_private *dev_priv = dev->dev_private;
  610. unsigned long gtt_size, mappable_size;
  611. gtt_size = dev_priv->gtt.base.total;
  612. mappable_size = dev_priv->gtt.mappable_end;
  613. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  614. int ret;
  615. if (INTEL_INFO(dev)->gen <= 7) {
  616. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  617. * aperture accordingly when using aliasing ppgtt. */
  618. gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  619. }
  620. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  621. ret = i915_gem_init_aliasing_ppgtt(dev);
  622. if (!ret)
  623. return;
  624. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  625. drm_mm_takedown(&dev_priv->gtt.base.mm);
  626. gtt_size += GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  627. }
  628. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  629. }
  630. static int setup_scratch_page(struct drm_device *dev)
  631. {
  632. struct drm_i915_private *dev_priv = dev->dev_private;
  633. struct page *page;
  634. dma_addr_t dma_addr;
  635. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  636. if (page == NULL)
  637. return -ENOMEM;
  638. get_page(page);
  639. set_pages_uc(page, 1);
  640. #ifdef CONFIG_INTEL_IOMMU
  641. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  642. PCI_DMA_BIDIRECTIONAL);
  643. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  644. return -EINVAL;
  645. #else
  646. dma_addr = page_to_phys(page);
  647. #endif
  648. dev_priv->gtt.base.scratch.page = page;
  649. dev_priv->gtt.base.scratch.addr = dma_addr;
  650. return 0;
  651. }
  652. static void teardown_scratch_page(struct drm_device *dev)
  653. {
  654. struct drm_i915_private *dev_priv = dev->dev_private;
  655. struct page *page = dev_priv->gtt.base.scratch.page;
  656. set_pages_wb(page, 1);
  657. pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
  658. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  659. put_page(page);
  660. __free_page(page);
  661. }
  662. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  663. {
  664. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  665. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  666. return snb_gmch_ctl << 20;
  667. }
  668. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  669. {
  670. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  671. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  672. return snb_gmch_ctl << 25; /* 32 MB units */
  673. }
  674. static int gen6_gmch_probe(struct drm_device *dev,
  675. size_t *gtt_total,
  676. size_t *stolen,
  677. phys_addr_t *mappable_base,
  678. unsigned long *mappable_end)
  679. {
  680. struct drm_i915_private *dev_priv = dev->dev_private;
  681. phys_addr_t gtt_bus_addr;
  682. unsigned int gtt_size;
  683. u16 snb_gmch_ctl;
  684. int ret;
  685. *mappable_base = pci_resource_start(dev->pdev, 2);
  686. *mappable_end = pci_resource_len(dev->pdev, 2);
  687. /* 64/512MB is the current min/max we actually know of, but this is just
  688. * a coarse sanity check.
  689. */
  690. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  691. DRM_ERROR("Unknown GMADR size (%lx)\n",
  692. dev_priv->gtt.mappable_end);
  693. return -ENXIO;
  694. }
  695. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  696. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  697. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  698. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  699. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  700. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  701. /* For Modern GENs the PTEs and register space are split in the BAR */
  702. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  703. (pci_resource_len(dev->pdev, 0) / 2);
  704. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  705. if (!dev_priv->gtt.gsm) {
  706. DRM_ERROR("Failed to map the gtt page table\n");
  707. return -ENOMEM;
  708. }
  709. ret = setup_scratch_page(dev);
  710. if (ret)
  711. DRM_ERROR("Scratch setup failed\n");
  712. dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
  713. dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
  714. return ret;
  715. }
  716. static void gen6_gmch_remove(struct i915_address_space *vm)
  717. {
  718. struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
  719. iounmap(gtt->gsm);
  720. teardown_scratch_page(vm->dev);
  721. }
  722. static int i915_gmch_probe(struct drm_device *dev,
  723. size_t *gtt_total,
  724. size_t *stolen,
  725. phys_addr_t *mappable_base,
  726. unsigned long *mappable_end)
  727. {
  728. struct drm_i915_private *dev_priv = dev->dev_private;
  729. int ret;
  730. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  731. if (!ret) {
  732. DRM_ERROR("failed to set up gmch\n");
  733. return -EIO;
  734. }
  735. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  736. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  737. dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
  738. dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
  739. return 0;
  740. }
  741. static void i915_gmch_remove(struct i915_address_space *vm)
  742. {
  743. intel_gmch_remove();
  744. }
  745. int i915_gem_gtt_init(struct drm_device *dev)
  746. {
  747. struct drm_i915_private *dev_priv = dev->dev_private;
  748. struct i915_gtt *gtt = &dev_priv->gtt;
  749. int ret;
  750. if (INTEL_INFO(dev)->gen <= 5) {
  751. gtt->gtt_probe = i915_gmch_probe;
  752. gtt->base.cleanup = i915_gmch_remove;
  753. } else {
  754. gtt->gtt_probe = gen6_gmch_probe;
  755. gtt->base.cleanup = gen6_gmch_remove;
  756. if (IS_HASWELL(dev) && dev_priv->ellc_size)
  757. gtt->base.pte_encode = iris_pte_encode;
  758. else if (IS_HASWELL(dev))
  759. gtt->base.pte_encode = hsw_pte_encode;
  760. else if (IS_VALLEYVIEW(dev))
  761. gtt->base.pte_encode = byt_pte_encode;
  762. else if (INTEL_INFO(dev)->gen >= 7)
  763. gtt->base.pte_encode = ivb_pte_encode;
  764. else
  765. gtt->base.pte_encode = snb_pte_encode;
  766. }
  767. ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
  768. &gtt->mappable_base, &gtt->mappable_end);
  769. if (ret)
  770. return ret;
  771. gtt->base.dev = dev;
  772. /* GMADR is the PCI mmio aperture into the global GTT. */
  773. DRM_INFO("Memory usable by graphics device = %zdM\n",
  774. gtt->base.total >> 20);
  775. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
  776. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
  777. return 0;
  778. }