i915_dma.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/drm_fb_helper.h>
  32. #include "intel_drv.h"
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  44. #define BEGIN_LP_RING(n) \
  45. intel_ring_begin(LP_RING(dev_priv), (n))
  46. #define OUT_RING(x) \
  47. intel_ring_emit(LP_RING(dev_priv), x)
  48. #define ADVANCE_LP_RING() \
  49. intel_ring_advance(LP_RING(dev_priv))
  50. /**
  51. * Lock test for when it's just for synchronization of ring access.
  52. *
  53. * In that case, we don't need to do it when GEM is initialized as nobody else
  54. * has access to the ring.
  55. */
  56. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  57. if (LP_RING(dev->dev_private)->obj == NULL) \
  58. LOCK_TEST_WITH_RETURN(dev, file); \
  59. } while (0)
  60. static inline u32
  61. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  62. {
  63. if (I915_NEED_GFX_HWS(dev_priv->dev))
  64. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  65. else
  66. return intel_read_status_page(LP_RING(dev_priv), reg);
  67. }
  68. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  69. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  70. #define I915_BREADCRUMB_INDEX 0x21
  71. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  72. {
  73. drm_i915_private_t *dev_priv = dev->dev_private;
  74. struct drm_i915_master_private *master_priv;
  75. if (dev->primary->master) {
  76. master_priv = dev->primary->master->driver_priv;
  77. if (master_priv->sarea_priv)
  78. master_priv->sarea_priv->last_dispatch =
  79. READ_BREADCRUMB(dev_priv);
  80. }
  81. }
  82. static void i915_write_hws_pga(struct drm_device *dev)
  83. {
  84. drm_i915_private_t *dev_priv = dev->dev_private;
  85. u32 addr;
  86. addr = dev_priv->status_page_dmah->busaddr;
  87. if (INTEL_INFO(dev)->gen >= 4)
  88. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  89. I915_WRITE(HWS_PGA, addr);
  90. }
  91. /**
  92. * Frees the hardware status page, whether it's a physical address or a virtual
  93. * address set up by the X Server.
  94. */
  95. static void i915_free_hws(struct drm_device *dev)
  96. {
  97. drm_i915_private_t *dev_priv = dev->dev_private;
  98. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  99. if (dev_priv->status_page_dmah) {
  100. drm_pci_free(dev, dev_priv->status_page_dmah);
  101. dev_priv->status_page_dmah = NULL;
  102. }
  103. if (ring->status_page.gfx_addr) {
  104. ring->status_page.gfx_addr = 0;
  105. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  106. }
  107. /* Need to rewrite hardware status page */
  108. I915_WRITE(HWS_PGA, 0x1ffff000);
  109. }
  110. void i915_kernel_lost_context(struct drm_device * dev)
  111. {
  112. drm_i915_private_t *dev_priv = dev->dev_private;
  113. struct drm_i915_master_private *master_priv;
  114. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  115. /*
  116. * We should never lose context on the ring with modesetting
  117. * as we don't expose it to userspace
  118. */
  119. if (drm_core_check_feature(dev, DRIVER_MODESET))
  120. return;
  121. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  122. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  123. ring->space = ring->head - (ring->tail + I915_RING_FREE_SPACE);
  124. if (ring->space < 0)
  125. ring->space += ring->size;
  126. if (!dev->primary->master)
  127. return;
  128. master_priv = dev->primary->master->driver_priv;
  129. if (ring->head == ring->tail && master_priv->sarea_priv)
  130. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  131. }
  132. static int i915_dma_cleanup(struct drm_device * dev)
  133. {
  134. drm_i915_private_t *dev_priv = dev->dev_private;
  135. int i;
  136. /* Make sure interrupts are disabled here because the uninstall ioctl
  137. * may not have been called from userspace and after dev_private
  138. * is freed, it's too late.
  139. */
  140. if (dev->irq_enabled)
  141. drm_irq_uninstall(dev);
  142. mutex_lock(&dev->struct_mutex);
  143. for (i = 0; i < I915_NUM_RINGS; i++)
  144. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  145. mutex_unlock(&dev->struct_mutex);
  146. /* Clear the HWS virtual address at teardown */
  147. if (I915_NEED_GFX_HWS(dev))
  148. i915_free_hws(dev);
  149. return 0;
  150. }
  151. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  152. {
  153. drm_i915_private_t *dev_priv = dev->dev_private;
  154. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  155. int ret;
  156. master_priv->sarea = drm_getsarea(dev);
  157. if (master_priv->sarea) {
  158. master_priv->sarea_priv = (drm_i915_sarea_t *)
  159. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  160. } else {
  161. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  162. }
  163. if (init->ring_size != 0) {
  164. if (LP_RING(dev_priv)->obj != NULL) {
  165. i915_dma_cleanup(dev);
  166. DRM_ERROR("Client tried to initialize ringbuffer in "
  167. "GEM mode\n");
  168. return -EINVAL;
  169. }
  170. ret = intel_render_ring_init_dri(dev,
  171. init->ring_start,
  172. init->ring_size);
  173. if (ret) {
  174. i915_dma_cleanup(dev);
  175. return ret;
  176. }
  177. }
  178. dev_priv->dri1.cpp = init->cpp;
  179. dev_priv->dri1.back_offset = init->back_offset;
  180. dev_priv->dri1.front_offset = init->front_offset;
  181. dev_priv->dri1.current_page = 0;
  182. if (master_priv->sarea_priv)
  183. master_priv->sarea_priv->pf_current_page = 0;
  184. /* Allow hardware batchbuffers unless told otherwise.
  185. */
  186. dev_priv->dri1.allow_batchbuffer = 1;
  187. return 0;
  188. }
  189. static int i915_dma_resume(struct drm_device * dev)
  190. {
  191. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  192. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  193. DRM_DEBUG_DRIVER("%s\n", __func__);
  194. if (ring->virtual_start == NULL) {
  195. DRM_ERROR("can not ioremap virtual address for"
  196. " ring buffer\n");
  197. return -ENOMEM;
  198. }
  199. /* Program Hardware Status Page */
  200. if (!ring->status_page.page_addr) {
  201. DRM_ERROR("Can not find hardware status page\n");
  202. return -EINVAL;
  203. }
  204. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  205. ring->status_page.page_addr);
  206. if (ring->status_page.gfx_addr != 0)
  207. intel_ring_setup_status_page(ring);
  208. else
  209. i915_write_hws_pga(dev);
  210. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  211. return 0;
  212. }
  213. static int i915_dma_init(struct drm_device *dev, void *data,
  214. struct drm_file *file_priv)
  215. {
  216. drm_i915_init_t *init = data;
  217. int retcode = 0;
  218. if (drm_core_check_feature(dev, DRIVER_MODESET))
  219. return -ENODEV;
  220. switch (init->func) {
  221. case I915_INIT_DMA:
  222. retcode = i915_initialize(dev, init);
  223. break;
  224. case I915_CLEANUP_DMA:
  225. retcode = i915_dma_cleanup(dev);
  226. break;
  227. case I915_RESUME_DMA:
  228. retcode = i915_dma_resume(dev);
  229. break;
  230. default:
  231. retcode = -EINVAL;
  232. break;
  233. }
  234. return retcode;
  235. }
  236. /* Implement basically the same security restrictions as hardware does
  237. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  238. *
  239. * Most of the calculations below involve calculating the size of a
  240. * particular instruction. It's important to get the size right as
  241. * that tells us where the next instruction to check is. Any illegal
  242. * instruction detected will be given a size of zero, which is a
  243. * signal to abort the rest of the buffer.
  244. */
  245. static int validate_cmd(int cmd)
  246. {
  247. switch (((cmd >> 29) & 0x7)) {
  248. case 0x0:
  249. switch ((cmd >> 23) & 0x3f) {
  250. case 0x0:
  251. return 1; /* MI_NOOP */
  252. case 0x4:
  253. return 1; /* MI_FLUSH */
  254. default:
  255. return 0; /* disallow everything else */
  256. }
  257. break;
  258. case 0x1:
  259. return 0; /* reserved */
  260. case 0x2:
  261. return (cmd & 0xff) + 2; /* 2d commands */
  262. case 0x3:
  263. if (((cmd >> 24) & 0x1f) <= 0x18)
  264. return 1;
  265. switch ((cmd >> 24) & 0x1f) {
  266. case 0x1c:
  267. return 1;
  268. case 0x1d:
  269. switch ((cmd >> 16) & 0xff) {
  270. case 0x3:
  271. return (cmd & 0x1f) + 2;
  272. case 0x4:
  273. return (cmd & 0xf) + 2;
  274. default:
  275. return (cmd & 0xffff) + 2;
  276. }
  277. case 0x1e:
  278. if (cmd & (1 << 23))
  279. return (cmd & 0xffff) + 1;
  280. else
  281. return 1;
  282. case 0x1f:
  283. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  284. return (cmd & 0x1ffff) + 2;
  285. else if (cmd & (1 << 17)) /* indirect random */
  286. if ((cmd & 0xffff) == 0)
  287. return 0; /* unknown length, too hard */
  288. else
  289. return (((cmd & 0xffff) + 1) / 2) + 1;
  290. else
  291. return 2; /* indirect sequential */
  292. default:
  293. return 0;
  294. }
  295. default:
  296. return 0;
  297. }
  298. return 0;
  299. }
  300. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  301. {
  302. drm_i915_private_t *dev_priv = dev->dev_private;
  303. int i, ret;
  304. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  305. return -EINVAL;
  306. for (i = 0; i < dwords;) {
  307. int sz = validate_cmd(buffer[i]);
  308. if (sz == 0 || i + sz > dwords)
  309. return -EINVAL;
  310. i += sz;
  311. }
  312. ret = BEGIN_LP_RING((dwords+1)&~1);
  313. if (ret)
  314. return ret;
  315. for (i = 0; i < dwords; i++)
  316. OUT_RING(buffer[i]);
  317. if (dwords & 1)
  318. OUT_RING(0);
  319. ADVANCE_LP_RING();
  320. return 0;
  321. }
  322. int
  323. i915_emit_box(struct drm_device *dev,
  324. struct drm_clip_rect *box,
  325. int DR1, int DR4)
  326. {
  327. struct drm_i915_private *dev_priv = dev->dev_private;
  328. int ret;
  329. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  330. box->y2 <= 0 || box->x2 <= 0) {
  331. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  332. box->x1, box->y1, box->x2, box->y2);
  333. return -EINVAL;
  334. }
  335. if (INTEL_INFO(dev)->gen >= 4) {
  336. ret = BEGIN_LP_RING(4);
  337. if (ret)
  338. return ret;
  339. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  340. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  341. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  342. OUT_RING(DR4);
  343. } else {
  344. ret = BEGIN_LP_RING(6);
  345. if (ret)
  346. return ret;
  347. OUT_RING(GFX_OP_DRAWRECT_INFO);
  348. OUT_RING(DR1);
  349. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  350. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  351. OUT_RING(DR4);
  352. OUT_RING(0);
  353. }
  354. ADVANCE_LP_RING();
  355. return 0;
  356. }
  357. /* XXX: Emitting the counter should really be moved to part of the IRQ
  358. * emit. For now, do it in both places:
  359. */
  360. static void i915_emit_breadcrumb(struct drm_device *dev)
  361. {
  362. drm_i915_private_t *dev_priv = dev->dev_private;
  363. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  364. dev_priv->dri1.counter++;
  365. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  366. dev_priv->dri1.counter = 0;
  367. if (master_priv->sarea_priv)
  368. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  369. if (BEGIN_LP_RING(4) == 0) {
  370. OUT_RING(MI_STORE_DWORD_INDEX);
  371. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  372. OUT_RING(dev_priv->dri1.counter);
  373. OUT_RING(0);
  374. ADVANCE_LP_RING();
  375. }
  376. }
  377. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  378. drm_i915_cmdbuffer_t *cmd,
  379. struct drm_clip_rect *cliprects,
  380. void *cmdbuf)
  381. {
  382. int nbox = cmd->num_cliprects;
  383. int i = 0, count, ret;
  384. if (cmd->sz & 0x3) {
  385. DRM_ERROR("alignment");
  386. return -EINVAL;
  387. }
  388. i915_kernel_lost_context(dev);
  389. count = nbox ? nbox : 1;
  390. for (i = 0; i < count; i++) {
  391. if (i < nbox) {
  392. ret = i915_emit_box(dev, &cliprects[i],
  393. cmd->DR1, cmd->DR4);
  394. if (ret)
  395. return ret;
  396. }
  397. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  398. if (ret)
  399. return ret;
  400. }
  401. i915_emit_breadcrumb(dev);
  402. return 0;
  403. }
  404. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  405. drm_i915_batchbuffer_t * batch,
  406. struct drm_clip_rect *cliprects)
  407. {
  408. struct drm_i915_private *dev_priv = dev->dev_private;
  409. int nbox = batch->num_cliprects;
  410. int i, count, ret;
  411. if ((batch->start | batch->used) & 0x7) {
  412. DRM_ERROR("alignment");
  413. return -EINVAL;
  414. }
  415. i915_kernel_lost_context(dev);
  416. count = nbox ? nbox : 1;
  417. for (i = 0; i < count; i++) {
  418. if (i < nbox) {
  419. ret = i915_emit_box(dev, &cliprects[i],
  420. batch->DR1, batch->DR4);
  421. if (ret)
  422. return ret;
  423. }
  424. if (!IS_I830(dev) && !IS_845G(dev)) {
  425. ret = BEGIN_LP_RING(2);
  426. if (ret)
  427. return ret;
  428. if (INTEL_INFO(dev)->gen >= 4) {
  429. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  430. OUT_RING(batch->start);
  431. } else {
  432. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  433. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  434. }
  435. } else {
  436. ret = BEGIN_LP_RING(4);
  437. if (ret)
  438. return ret;
  439. OUT_RING(MI_BATCH_BUFFER);
  440. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  441. OUT_RING(batch->start + batch->used - 4);
  442. OUT_RING(0);
  443. }
  444. ADVANCE_LP_RING();
  445. }
  446. if (IS_G4X(dev) || IS_GEN5(dev)) {
  447. if (BEGIN_LP_RING(2) == 0) {
  448. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  449. OUT_RING(MI_NOOP);
  450. ADVANCE_LP_RING();
  451. }
  452. }
  453. i915_emit_breadcrumb(dev);
  454. return 0;
  455. }
  456. static int i915_dispatch_flip(struct drm_device * dev)
  457. {
  458. drm_i915_private_t *dev_priv = dev->dev_private;
  459. struct drm_i915_master_private *master_priv =
  460. dev->primary->master->driver_priv;
  461. int ret;
  462. if (!master_priv->sarea_priv)
  463. return -EINVAL;
  464. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  465. __func__,
  466. dev_priv->dri1.current_page,
  467. master_priv->sarea_priv->pf_current_page);
  468. i915_kernel_lost_context(dev);
  469. ret = BEGIN_LP_RING(10);
  470. if (ret)
  471. return ret;
  472. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  473. OUT_RING(0);
  474. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  475. OUT_RING(0);
  476. if (dev_priv->dri1.current_page == 0) {
  477. OUT_RING(dev_priv->dri1.back_offset);
  478. dev_priv->dri1.current_page = 1;
  479. } else {
  480. OUT_RING(dev_priv->dri1.front_offset);
  481. dev_priv->dri1.current_page = 0;
  482. }
  483. OUT_RING(0);
  484. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  485. OUT_RING(0);
  486. ADVANCE_LP_RING();
  487. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
  488. if (BEGIN_LP_RING(4) == 0) {
  489. OUT_RING(MI_STORE_DWORD_INDEX);
  490. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  491. OUT_RING(dev_priv->dri1.counter);
  492. OUT_RING(0);
  493. ADVANCE_LP_RING();
  494. }
  495. master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
  496. return 0;
  497. }
  498. static int i915_quiescent(struct drm_device *dev)
  499. {
  500. i915_kernel_lost_context(dev);
  501. return intel_ring_idle(LP_RING(dev->dev_private));
  502. }
  503. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  504. struct drm_file *file_priv)
  505. {
  506. int ret;
  507. if (drm_core_check_feature(dev, DRIVER_MODESET))
  508. return -ENODEV;
  509. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  510. mutex_lock(&dev->struct_mutex);
  511. ret = i915_quiescent(dev);
  512. mutex_unlock(&dev->struct_mutex);
  513. return ret;
  514. }
  515. static int i915_batchbuffer(struct drm_device *dev, void *data,
  516. struct drm_file *file_priv)
  517. {
  518. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  519. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  520. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  521. master_priv->sarea_priv;
  522. drm_i915_batchbuffer_t *batch = data;
  523. int ret;
  524. struct drm_clip_rect *cliprects = NULL;
  525. if (drm_core_check_feature(dev, DRIVER_MODESET))
  526. return -ENODEV;
  527. if (!dev_priv->dri1.allow_batchbuffer) {
  528. DRM_ERROR("Batchbuffer ioctl disabled\n");
  529. return -EINVAL;
  530. }
  531. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  532. batch->start, batch->used, batch->num_cliprects);
  533. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  534. if (batch->num_cliprects < 0)
  535. return -EINVAL;
  536. if (batch->num_cliprects) {
  537. cliprects = kcalloc(batch->num_cliprects,
  538. sizeof(struct drm_clip_rect),
  539. GFP_KERNEL);
  540. if (cliprects == NULL)
  541. return -ENOMEM;
  542. ret = copy_from_user(cliprects, batch->cliprects,
  543. batch->num_cliprects *
  544. sizeof(struct drm_clip_rect));
  545. if (ret != 0) {
  546. ret = -EFAULT;
  547. goto fail_free;
  548. }
  549. }
  550. mutex_lock(&dev->struct_mutex);
  551. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  552. mutex_unlock(&dev->struct_mutex);
  553. if (sarea_priv)
  554. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  555. fail_free:
  556. kfree(cliprects);
  557. return ret;
  558. }
  559. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  560. struct drm_file *file_priv)
  561. {
  562. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  563. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  564. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  565. master_priv->sarea_priv;
  566. drm_i915_cmdbuffer_t *cmdbuf = data;
  567. struct drm_clip_rect *cliprects = NULL;
  568. void *batch_data;
  569. int ret;
  570. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  571. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  572. if (drm_core_check_feature(dev, DRIVER_MODESET))
  573. return -ENODEV;
  574. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  575. if (cmdbuf->num_cliprects < 0)
  576. return -EINVAL;
  577. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  578. if (batch_data == NULL)
  579. return -ENOMEM;
  580. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  581. if (ret != 0) {
  582. ret = -EFAULT;
  583. goto fail_batch_free;
  584. }
  585. if (cmdbuf->num_cliprects) {
  586. cliprects = kcalloc(cmdbuf->num_cliprects,
  587. sizeof(struct drm_clip_rect), GFP_KERNEL);
  588. if (cliprects == NULL) {
  589. ret = -ENOMEM;
  590. goto fail_batch_free;
  591. }
  592. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  593. cmdbuf->num_cliprects *
  594. sizeof(struct drm_clip_rect));
  595. if (ret != 0) {
  596. ret = -EFAULT;
  597. goto fail_clip_free;
  598. }
  599. }
  600. mutex_lock(&dev->struct_mutex);
  601. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  602. mutex_unlock(&dev->struct_mutex);
  603. if (ret) {
  604. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  605. goto fail_clip_free;
  606. }
  607. if (sarea_priv)
  608. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  609. fail_clip_free:
  610. kfree(cliprects);
  611. fail_batch_free:
  612. kfree(batch_data);
  613. return ret;
  614. }
  615. static int i915_emit_irq(struct drm_device * dev)
  616. {
  617. drm_i915_private_t *dev_priv = dev->dev_private;
  618. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  619. i915_kernel_lost_context(dev);
  620. DRM_DEBUG_DRIVER("\n");
  621. dev_priv->dri1.counter++;
  622. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  623. dev_priv->dri1.counter = 1;
  624. if (master_priv->sarea_priv)
  625. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  626. if (BEGIN_LP_RING(4) == 0) {
  627. OUT_RING(MI_STORE_DWORD_INDEX);
  628. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  629. OUT_RING(dev_priv->dri1.counter);
  630. OUT_RING(MI_USER_INTERRUPT);
  631. ADVANCE_LP_RING();
  632. }
  633. return dev_priv->dri1.counter;
  634. }
  635. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  636. {
  637. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  638. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  639. int ret = 0;
  640. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  641. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  642. READ_BREADCRUMB(dev_priv));
  643. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  644. if (master_priv->sarea_priv)
  645. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  646. return 0;
  647. }
  648. if (master_priv->sarea_priv)
  649. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  650. if (ring->irq_get(ring)) {
  651. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  652. READ_BREADCRUMB(dev_priv) >= irq_nr);
  653. ring->irq_put(ring);
  654. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  655. ret = -EBUSY;
  656. if (ret == -EBUSY) {
  657. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  658. READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
  659. }
  660. return ret;
  661. }
  662. /* Needs the lock as it touches the ring.
  663. */
  664. static int i915_irq_emit(struct drm_device *dev, void *data,
  665. struct drm_file *file_priv)
  666. {
  667. drm_i915_private_t *dev_priv = dev->dev_private;
  668. drm_i915_irq_emit_t *emit = data;
  669. int result;
  670. if (drm_core_check_feature(dev, DRIVER_MODESET))
  671. return -ENODEV;
  672. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  673. DRM_ERROR("called with no initialization\n");
  674. return -EINVAL;
  675. }
  676. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  677. mutex_lock(&dev->struct_mutex);
  678. result = i915_emit_irq(dev);
  679. mutex_unlock(&dev->struct_mutex);
  680. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  681. DRM_ERROR("copy_to_user\n");
  682. return -EFAULT;
  683. }
  684. return 0;
  685. }
  686. /* Doesn't need the hardware lock.
  687. */
  688. static int i915_irq_wait(struct drm_device *dev, void *data,
  689. struct drm_file *file_priv)
  690. {
  691. drm_i915_private_t *dev_priv = dev->dev_private;
  692. drm_i915_irq_wait_t *irqwait = data;
  693. if (drm_core_check_feature(dev, DRIVER_MODESET))
  694. return -ENODEV;
  695. if (!dev_priv) {
  696. DRM_ERROR("called with no initialization\n");
  697. return -EINVAL;
  698. }
  699. return i915_wait_irq(dev, irqwait->irq_seq);
  700. }
  701. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  702. struct drm_file *file_priv)
  703. {
  704. drm_i915_private_t *dev_priv = dev->dev_private;
  705. drm_i915_vblank_pipe_t *pipe = data;
  706. if (drm_core_check_feature(dev, DRIVER_MODESET))
  707. return -ENODEV;
  708. if (!dev_priv) {
  709. DRM_ERROR("called with no initialization\n");
  710. return -EINVAL;
  711. }
  712. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  713. return 0;
  714. }
  715. /**
  716. * Schedule buffer swap at given vertical blank.
  717. */
  718. static int i915_vblank_swap(struct drm_device *dev, void *data,
  719. struct drm_file *file_priv)
  720. {
  721. /* The delayed swap mechanism was fundamentally racy, and has been
  722. * removed. The model was that the client requested a delayed flip/swap
  723. * from the kernel, then waited for vblank before continuing to perform
  724. * rendering. The problem was that the kernel might wake the client
  725. * up before it dispatched the vblank swap (since the lock has to be
  726. * held while touching the ringbuffer), in which case the client would
  727. * clear and start the next frame before the swap occurred, and
  728. * flicker would occur in addition to likely missing the vblank.
  729. *
  730. * In the absence of this ioctl, userland falls back to a correct path
  731. * of waiting for a vblank, then dispatching the swap on its own.
  732. * Context switching to userland and back is plenty fast enough for
  733. * meeting the requirements of vblank swapping.
  734. */
  735. return -EINVAL;
  736. }
  737. static int i915_flip_bufs(struct drm_device *dev, void *data,
  738. struct drm_file *file_priv)
  739. {
  740. int ret;
  741. if (drm_core_check_feature(dev, DRIVER_MODESET))
  742. return -ENODEV;
  743. DRM_DEBUG_DRIVER("%s\n", __func__);
  744. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  745. mutex_lock(&dev->struct_mutex);
  746. ret = i915_dispatch_flip(dev);
  747. mutex_unlock(&dev->struct_mutex);
  748. return ret;
  749. }
  750. static int i915_getparam(struct drm_device *dev, void *data,
  751. struct drm_file *file_priv)
  752. {
  753. drm_i915_private_t *dev_priv = dev->dev_private;
  754. drm_i915_getparam_t *param = data;
  755. int value;
  756. if (!dev_priv) {
  757. DRM_ERROR("called with no initialization\n");
  758. return -EINVAL;
  759. }
  760. switch (param->param) {
  761. case I915_PARAM_IRQ_ACTIVE:
  762. value = dev->pdev->irq ? 1 : 0;
  763. break;
  764. case I915_PARAM_ALLOW_BATCHBUFFER:
  765. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  766. break;
  767. case I915_PARAM_LAST_DISPATCH:
  768. value = READ_BREADCRUMB(dev_priv);
  769. break;
  770. case I915_PARAM_CHIPSET_ID:
  771. value = dev->pci_device;
  772. break;
  773. case I915_PARAM_HAS_GEM:
  774. value = 1;
  775. break;
  776. case I915_PARAM_NUM_FENCES_AVAIL:
  777. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  778. break;
  779. case I915_PARAM_HAS_OVERLAY:
  780. value = dev_priv->overlay ? 1 : 0;
  781. break;
  782. case I915_PARAM_HAS_PAGEFLIPPING:
  783. value = 1;
  784. break;
  785. case I915_PARAM_HAS_EXECBUF2:
  786. /* depends on GEM */
  787. value = 1;
  788. break;
  789. case I915_PARAM_HAS_BSD:
  790. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  791. break;
  792. case I915_PARAM_HAS_BLT:
  793. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  794. break;
  795. case I915_PARAM_HAS_VEBOX:
  796. value = intel_ring_initialized(&dev_priv->ring[VECS]);
  797. break;
  798. case I915_PARAM_HAS_RELAXED_FENCING:
  799. value = 1;
  800. break;
  801. case I915_PARAM_HAS_COHERENT_RINGS:
  802. value = 1;
  803. break;
  804. case I915_PARAM_HAS_EXEC_CONSTANTS:
  805. value = INTEL_INFO(dev)->gen >= 4;
  806. break;
  807. case I915_PARAM_HAS_RELAXED_DELTA:
  808. value = 1;
  809. break;
  810. case I915_PARAM_HAS_GEN7_SOL_RESET:
  811. value = 1;
  812. break;
  813. case I915_PARAM_HAS_LLC:
  814. value = HAS_LLC(dev);
  815. break;
  816. case I915_PARAM_HAS_WT:
  817. value = HAS_WT(dev);
  818. break;
  819. case I915_PARAM_HAS_ALIASING_PPGTT:
  820. value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
  821. break;
  822. case I915_PARAM_HAS_WAIT_TIMEOUT:
  823. value = 1;
  824. break;
  825. case I915_PARAM_HAS_SEMAPHORES:
  826. value = i915_semaphore_is_enabled(dev);
  827. break;
  828. case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
  829. value = 1;
  830. break;
  831. case I915_PARAM_HAS_SECURE_BATCHES:
  832. value = capable(CAP_SYS_ADMIN);
  833. break;
  834. case I915_PARAM_HAS_PINNED_BATCHES:
  835. value = 1;
  836. break;
  837. case I915_PARAM_HAS_EXEC_NO_RELOC:
  838. value = 1;
  839. break;
  840. case I915_PARAM_HAS_EXEC_HANDLE_LUT:
  841. value = 1;
  842. break;
  843. default:
  844. DRM_DEBUG("Unknown parameter %d\n", param->param);
  845. return -EINVAL;
  846. }
  847. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  848. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  849. return -EFAULT;
  850. }
  851. return 0;
  852. }
  853. static int i915_setparam(struct drm_device *dev, void *data,
  854. struct drm_file *file_priv)
  855. {
  856. drm_i915_private_t *dev_priv = dev->dev_private;
  857. drm_i915_setparam_t *param = data;
  858. if (!dev_priv) {
  859. DRM_ERROR("called with no initialization\n");
  860. return -EINVAL;
  861. }
  862. switch (param->param) {
  863. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  864. break;
  865. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  866. break;
  867. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  868. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  869. break;
  870. case I915_SETPARAM_NUM_USED_FENCES:
  871. if (param->value > dev_priv->num_fence_regs ||
  872. param->value < 0)
  873. return -EINVAL;
  874. /* Userspace can use first N regs */
  875. dev_priv->fence_reg_start = param->value;
  876. break;
  877. default:
  878. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  879. param->param);
  880. return -EINVAL;
  881. }
  882. return 0;
  883. }
  884. static int i915_set_status_page(struct drm_device *dev, void *data,
  885. struct drm_file *file_priv)
  886. {
  887. drm_i915_private_t *dev_priv = dev->dev_private;
  888. drm_i915_hws_addr_t *hws = data;
  889. struct intel_ring_buffer *ring;
  890. if (drm_core_check_feature(dev, DRIVER_MODESET))
  891. return -ENODEV;
  892. if (!I915_NEED_GFX_HWS(dev))
  893. return -EINVAL;
  894. if (!dev_priv) {
  895. DRM_ERROR("called with no initialization\n");
  896. return -EINVAL;
  897. }
  898. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  899. WARN(1, "tried to set status page when mode setting active\n");
  900. return 0;
  901. }
  902. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  903. ring = LP_RING(dev_priv);
  904. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  905. dev_priv->dri1.gfx_hws_cpu_addr =
  906. ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
  907. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  908. i915_dma_cleanup(dev);
  909. ring->status_page.gfx_addr = 0;
  910. DRM_ERROR("can not ioremap virtual address for"
  911. " G33 hw status page\n");
  912. return -ENOMEM;
  913. }
  914. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  915. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  916. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  917. ring->status_page.gfx_addr);
  918. DRM_DEBUG_DRIVER("load hws at %p\n",
  919. ring->status_page.page_addr);
  920. return 0;
  921. }
  922. static int i915_get_bridge_dev(struct drm_device *dev)
  923. {
  924. struct drm_i915_private *dev_priv = dev->dev_private;
  925. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  926. if (!dev_priv->bridge_dev) {
  927. DRM_ERROR("bridge device not found\n");
  928. return -1;
  929. }
  930. return 0;
  931. }
  932. #define MCHBAR_I915 0x44
  933. #define MCHBAR_I965 0x48
  934. #define MCHBAR_SIZE (4*4096)
  935. #define DEVEN_REG 0x54
  936. #define DEVEN_MCHBAR_EN (1 << 28)
  937. /* Allocate space for the MCH regs if needed, return nonzero on error */
  938. static int
  939. intel_alloc_mchbar_resource(struct drm_device *dev)
  940. {
  941. drm_i915_private_t *dev_priv = dev->dev_private;
  942. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  943. u32 temp_lo, temp_hi = 0;
  944. u64 mchbar_addr;
  945. int ret;
  946. if (INTEL_INFO(dev)->gen >= 4)
  947. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  948. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  949. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  950. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  951. #ifdef CONFIG_PNP
  952. if (mchbar_addr &&
  953. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  954. return 0;
  955. #endif
  956. /* Get some space for it */
  957. dev_priv->mch_res.name = "i915 MCHBAR";
  958. dev_priv->mch_res.flags = IORESOURCE_MEM;
  959. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  960. &dev_priv->mch_res,
  961. MCHBAR_SIZE, MCHBAR_SIZE,
  962. PCIBIOS_MIN_MEM,
  963. 0, pcibios_align_resource,
  964. dev_priv->bridge_dev);
  965. if (ret) {
  966. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  967. dev_priv->mch_res.start = 0;
  968. return ret;
  969. }
  970. if (INTEL_INFO(dev)->gen >= 4)
  971. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  972. upper_32_bits(dev_priv->mch_res.start));
  973. pci_write_config_dword(dev_priv->bridge_dev, reg,
  974. lower_32_bits(dev_priv->mch_res.start));
  975. return 0;
  976. }
  977. /* Setup MCHBAR if possible, return true if we should disable it again */
  978. static void
  979. intel_setup_mchbar(struct drm_device *dev)
  980. {
  981. drm_i915_private_t *dev_priv = dev->dev_private;
  982. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  983. u32 temp;
  984. bool enabled;
  985. dev_priv->mchbar_need_disable = false;
  986. if (IS_I915G(dev) || IS_I915GM(dev)) {
  987. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  988. enabled = !!(temp & DEVEN_MCHBAR_EN);
  989. } else {
  990. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  991. enabled = temp & 1;
  992. }
  993. /* If it's already enabled, don't have to do anything */
  994. if (enabled)
  995. return;
  996. if (intel_alloc_mchbar_resource(dev))
  997. return;
  998. dev_priv->mchbar_need_disable = true;
  999. /* Space is allocated or reserved, so enable it. */
  1000. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1001. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  1002. temp | DEVEN_MCHBAR_EN);
  1003. } else {
  1004. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1005. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1006. }
  1007. }
  1008. static void
  1009. intel_teardown_mchbar(struct drm_device *dev)
  1010. {
  1011. drm_i915_private_t *dev_priv = dev->dev_private;
  1012. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1013. u32 temp;
  1014. if (dev_priv->mchbar_need_disable) {
  1015. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1016. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1017. temp &= ~DEVEN_MCHBAR_EN;
  1018. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1019. } else {
  1020. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1021. temp &= ~1;
  1022. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1023. }
  1024. }
  1025. if (dev_priv->mch_res.start)
  1026. release_resource(&dev_priv->mch_res);
  1027. }
  1028. /* true = enable decode, false = disable decoder */
  1029. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1030. {
  1031. struct drm_device *dev = cookie;
  1032. intel_modeset_vga_set_state(dev, state);
  1033. if (state)
  1034. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1035. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1036. else
  1037. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1038. }
  1039. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1040. {
  1041. struct drm_device *dev = pci_get_drvdata(pdev);
  1042. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1043. if (state == VGA_SWITCHEROO_ON) {
  1044. pr_info("switched on\n");
  1045. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1046. /* i915 resume handler doesn't set to D0 */
  1047. pci_set_power_state(dev->pdev, PCI_D0);
  1048. i915_resume(dev);
  1049. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1050. } else {
  1051. pr_err("switched off\n");
  1052. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1053. i915_suspend(dev, pmm);
  1054. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1055. }
  1056. }
  1057. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1058. {
  1059. struct drm_device *dev = pci_get_drvdata(pdev);
  1060. bool can_switch;
  1061. spin_lock(&dev->count_lock);
  1062. can_switch = (dev->open_count == 0);
  1063. spin_unlock(&dev->count_lock);
  1064. return can_switch;
  1065. }
  1066. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1067. .set_gpu_state = i915_switcheroo_set_state,
  1068. .reprobe = NULL,
  1069. .can_switch = i915_switcheroo_can_switch,
  1070. };
  1071. static int i915_load_modeset_init(struct drm_device *dev)
  1072. {
  1073. struct drm_i915_private *dev_priv = dev->dev_private;
  1074. int ret;
  1075. ret = intel_parse_bios(dev);
  1076. if (ret)
  1077. DRM_INFO("failed to find VBIOS tables\n");
  1078. /* If we have > 1 VGA cards, then we need to arbitrate access
  1079. * to the common VGA resources.
  1080. *
  1081. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1082. * then we do not take part in VGA arbitration and the
  1083. * vga_client_register() fails with -ENODEV.
  1084. */
  1085. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1086. if (ret && ret != -ENODEV)
  1087. goto out;
  1088. intel_register_dsm_handler();
  1089. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops);
  1090. if (ret)
  1091. goto cleanup_vga_client;
  1092. /* Initialise stolen first so that we may reserve preallocated
  1093. * objects for the BIOS to KMS transition.
  1094. */
  1095. ret = i915_gem_init_stolen(dev);
  1096. if (ret)
  1097. goto cleanup_vga_switcheroo;
  1098. ret = drm_irq_install(dev);
  1099. if (ret)
  1100. goto cleanup_gem_stolen;
  1101. /* Important: The output setup functions called by modeset_init need
  1102. * working irqs for e.g. gmbus and dp aux transfers. */
  1103. intel_modeset_init(dev);
  1104. ret = i915_gem_init(dev);
  1105. if (ret)
  1106. goto cleanup_irq;
  1107. INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);
  1108. intel_modeset_gem_init(dev);
  1109. /* Always safe in the mode setting case. */
  1110. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1111. dev->vblank_disable_allowed = 1;
  1112. if (INTEL_INFO(dev)->num_pipes == 0)
  1113. return 0;
  1114. ret = intel_fbdev_init(dev);
  1115. if (ret)
  1116. goto cleanup_gem;
  1117. /* Only enable hotplug handling once the fbdev is fully set up. */
  1118. intel_hpd_init(dev);
  1119. /*
  1120. * Some ports require correctly set-up hpd registers for detection to
  1121. * work properly (leading to ghost connected connector status), e.g. VGA
  1122. * on gm45. Hence we can only set up the initial fbdev config after hpd
  1123. * irqs are fully enabled. Now we should scan for the initial config
  1124. * only once hotplug handling is enabled, but due to screwed-up locking
  1125. * around kms/fbdev init we can't protect the fdbev initial config
  1126. * scanning against hotplug events. Hence do this first and ignore the
  1127. * tiny window where we will loose hotplug notifactions.
  1128. */
  1129. intel_fbdev_initial_config(dev);
  1130. /* Only enable hotplug handling once the fbdev is fully set up. */
  1131. dev_priv->enable_hotplug_processing = true;
  1132. drm_kms_helper_poll_init(dev);
  1133. return 0;
  1134. cleanup_gem:
  1135. mutex_lock(&dev->struct_mutex);
  1136. i915_gem_cleanup_ringbuffer(dev);
  1137. i915_gem_context_fini(dev);
  1138. mutex_unlock(&dev->struct_mutex);
  1139. i915_gem_cleanup_aliasing_ppgtt(dev);
  1140. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1141. cleanup_irq:
  1142. drm_irq_uninstall(dev);
  1143. cleanup_gem_stolen:
  1144. i915_gem_cleanup_stolen(dev);
  1145. cleanup_vga_switcheroo:
  1146. vga_switcheroo_unregister_client(dev->pdev);
  1147. cleanup_vga_client:
  1148. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1149. out:
  1150. return ret;
  1151. }
  1152. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1153. {
  1154. struct drm_i915_master_private *master_priv;
  1155. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1156. if (!master_priv)
  1157. return -ENOMEM;
  1158. master->driver_priv = master_priv;
  1159. return 0;
  1160. }
  1161. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1162. {
  1163. struct drm_i915_master_private *master_priv = master->driver_priv;
  1164. if (!master_priv)
  1165. return;
  1166. kfree(master_priv);
  1167. master->driver_priv = NULL;
  1168. }
  1169. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1170. {
  1171. struct apertures_struct *ap;
  1172. struct pci_dev *pdev = dev_priv->dev->pdev;
  1173. bool primary;
  1174. ap = alloc_apertures(1);
  1175. if (!ap)
  1176. return;
  1177. ap->ranges[0].base = dev_priv->gtt.mappable_base;
  1178. ap->ranges[0].size = dev_priv->gtt.mappable_end;
  1179. primary =
  1180. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1181. remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1182. kfree(ap);
  1183. }
  1184. static void i915_dump_device_info(struct drm_i915_private *dev_priv)
  1185. {
  1186. const struct intel_device_info *info = dev_priv->info;
  1187. #define PRINT_S(name) "%s"
  1188. #define SEP_EMPTY
  1189. #define PRINT_FLAG(name) info->name ? #name "," : ""
  1190. #define SEP_COMMA ,
  1191. DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
  1192. DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
  1193. info->gen,
  1194. dev_priv->dev->pdev->device,
  1195. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
  1196. #undef PRINT_S
  1197. #undef SEP_EMPTY
  1198. #undef PRINT_FLAG
  1199. #undef SEP_COMMA
  1200. }
  1201. /**
  1202. * i915_driver_load - setup chip and create an initial config
  1203. * @dev: DRM device
  1204. * @flags: startup flags
  1205. *
  1206. * The driver load routine has to do several things:
  1207. * - drive output discovery via intel_modeset_init()
  1208. * - initialize the memory manager
  1209. * - allocate initial config memory
  1210. * - setup the DRM framebuffer with the allocated memory
  1211. */
  1212. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1213. {
  1214. struct drm_i915_private *dev_priv;
  1215. struct intel_device_info *info;
  1216. int ret = 0, mmio_bar, mmio_size;
  1217. uint32_t aperture_size;
  1218. info = (struct intel_device_info *) flags;
  1219. /* Refuse to load on gen6+ without kms enabled. */
  1220. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
  1221. return -ENODEV;
  1222. /* i915 has 4 more counters */
  1223. dev->counters += 4;
  1224. dev->types[6] = _DRM_STAT_IRQ;
  1225. dev->types[7] = _DRM_STAT_PRIMARY;
  1226. dev->types[8] = _DRM_STAT_SECONDARY;
  1227. dev->types[9] = _DRM_STAT_DMA;
  1228. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1229. if (dev_priv == NULL)
  1230. return -ENOMEM;
  1231. dev->dev_private = (void *)dev_priv;
  1232. dev_priv->dev = dev;
  1233. dev_priv->info = info;
  1234. spin_lock_init(&dev_priv->irq_lock);
  1235. spin_lock_init(&dev_priv->gpu_error.lock);
  1236. spin_lock_init(&dev_priv->backlight.lock);
  1237. spin_lock_init(&dev_priv->uncore.lock);
  1238. spin_lock_init(&dev_priv->mm.object_stat_lock);
  1239. mutex_init(&dev_priv->dpio_lock);
  1240. mutex_init(&dev_priv->rps.hw_lock);
  1241. mutex_init(&dev_priv->modeset_restore_lock);
  1242. i915_dump_device_info(dev_priv);
  1243. /* Not all pre-production machines fall into this category, only the
  1244. * very first ones. Almost everything should work, except for maybe
  1245. * suspend/resume. And we don't implement workarounds that affect only
  1246. * pre-production machines. */
  1247. if (IS_HSW_EARLY_SDV(dev))
  1248. DRM_INFO("This is an early pre-production Haswell machine. "
  1249. "It may not be fully functional.\n");
  1250. if (i915_get_bridge_dev(dev)) {
  1251. ret = -EIO;
  1252. goto free_priv;
  1253. }
  1254. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1255. /* Before gen4, the registers and the GTT are behind different BARs.
  1256. * However, from gen4 onwards, the registers and the GTT are shared
  1257. * in the same BAR, so we want to restrict this ioremap from
  1258. * clobbering the GTT which we want ioremap_wc instead. Fortunately,
  1259. * the register BAR remains the same size for all the earlier
  1260. * generations up to Ironlake.
  1261. */
  1262. if (info->gen < 5)
  1263. mmio_size = 512*1024;
  1264. else
  1265. mmio_size = 2*1024*1024;
  1266. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
  1267. if (!dev_priv->regs) {
  1268. DRM_ERROR("failed to map registers\n");
  1269. ret = -EIO;
  1270. goto put_bridge;
  1271. }
  1272. intel_uncore_early_sanitize(dev);
  1273. if (IS_HASWELL(dev) && (I915_READ(HSW_EDRAM_PRESENT) == 1)) {
  1274. /* The docs do not explain exactly how the calculation can be
  1275. * made. It is somewhat guessable, but for now, it's always
  1276. * 128MB.
  1277. * NB: We can't write IDICR yet because we do not have gt funcs
  1278. * set up */
  1279. dev_priv->ellc_size = 128;
  1280. DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
  1281. }
  1282. ret = i915_gem_gtt_init(dev);
  1283. if (ret)
  1284. goto put_bridge;
  1285. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1286. i915_kick_out_firmware_fb(dev_priv);
  1287. pci_set_master(dev->pdev);
  1288. /* overlay on gen2 is broken and can't address above 1G */
  1289. if (IS_GEN2(dev))
  1290. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1291. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1292. * using 32bit addressing, overwriting memory if HWS is located
  1293. * above 4GB.
  1294. *
  1295. * The documentation also mentions an issue with undefined
  1296. * behaviour if any general state is accessed within a page above 4GB,
  1297. * which also needs to be handled carefully.
  1298. */
  1299. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1300. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1301. aperture_size = dev_priv->gtt.mappable_end;
  1302. dev_priv->gtt.mappable =
  1303. io_mapping_create_wc(dev_priv->gtt.mappable_base,
  1304. aperture_size);
  1305. if (dev_priv->gtt.mappable == NULL) {
  1306. ret = -EIO;
  1307. goto out_rmmap;
  1308. }
  1309. dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
  1310. aperture_size);
  1311. /* The i915 workqueue is primarily used for batched retirement of
  1312. * requests (and thus managing bo) once the task has been completed
  1313. * by the GPU. i915_gem_retire_requests() is called directly when we
  1314. * need high-priority retirement, such as waiting for an explicit
  1315. * bo.
  1316. *
  1317. * It is also used for periodic low-priority events, such as
  1318. * idle-timers and recording error state.
  1319. *
  1320. * All tasks on the workqueue are expected to acquire the dev mutex
  1321. * so there is no point in running more than one instance of the
  1322. * workqueue at any time. Use an ordered one.
  1323. */
  1324. dev_priv->wq = alloc_ordered_workqueue("i915", 0);
  1325. if (dev_priv->wq == NULL) {
  1326. DRM_ERROR("Failed to create our workqueue.\n");
  1327. ret = -ENOMEM;
  1328. goto out_mtrrfree;
  1329. }
  1330. /* This must be called before any calls to HAS_PCH_* */
  1331. intel_detect_pch(dev);
  1332. intel_irq_init(dev);
  1333. intel_pm_init(dev);
  1334. intel_uncore_sanitize(dev);
  1335. intel_uncore_init(dev);
  1336. /* Try to make sure MCHBAR is enabled before poking at it */
  1337. intel_setup_mchbar(dev);
  1338. intel_setup_gmbus(dev);
  1339. intel_opregion_setup(dev);
  1340. intel_setup_bios(dev);
  1341. i915_gem_load(dev);
  1342. /* On the 945G/GM, the chipset reports the MSI capability on the
  1343. * integrated graphics even though the support isn't actually there
  1344. * according to the published specs. It doesn't appear to function
  1345. * correctly in testing on 945G.
  1346. * This may be a side effect of MSI having been made available for PEG
  1347. * and the registers being closely associated.
  1348. *
  1349. * According to chipset errata, on the 965GM, MSI interrupts may
  1350. * be lost or delayed, but we use them anyways to avoid
  1351. * stuck interrupts on some machines.
  1352. */
  1353. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1354. pci_enable_msi(dev->pdev);
  1355. dev_priv->num_plane = 1;
  1356. if (IS_VALLEYVIEW(dev))
  1357. dev_priv->num_plane = 2;
  1358. if (INTEL_INFO(dev)->num_pipes) {
  1359. ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
  1360. if (ret)
  1361. goto out_gem_unload;
  1362. }
  1363. if (HAS_POWER_WELL(dev))
  1364. i915_init_power_well(dev);
  1365. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1366. ret = i915_load_modeset_init(dev);
  1367. if (ret < 0) {
  1368. DRM_ERROR("failed to init modeset\n");
  1369. goto out_gem_unload;
  1370. }
  1371. } else {
  1372. /* Start out suspended in ums mode. */
  1373. dev_priv->ums.mm_suspended = 1;
  1374. }
  1375. i915_setup_sysfs(dev);
  1376. if (INTEL_INFO(dev)->num_pipes) {
  1377. /* Must be done after probing outputs */
  1378. intel_opregion_init(dev);
  1379. acpi_video_register_with_quirks();
  1380. }
  1381. if (IS_GEN5(dev))
  1382. intel_gpu_ips_init(dev_priv);
  1383. return 0;
  1384. out_gem_unload:
  1385. if (dev_priv->mm.inactive_shrinker.shrink)
  1386. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1387. if (dev->pdev->msi_enabled)
  1388. pci_disable_msi(dev->pdev);
  1389. intel_teardown_gmbus(dev);
  1390. intel_teardown_mchbar(dev);
  1391. destroy_workqueue(dev_priv->wq);
  1392. out_mtrrfree:
  1393. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1394. io_mapping_free(dev_priv->gtt.mappable);
  1395. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1396. out_rmmap:
  1397. pci_iounmap(dev->pdev, dev_priv->regs);
  1398. put_bridge:
  1399. pci_dev_put(dev_priv->bridge_dev);
  1400. free_priv:
  1401. kfree(dev_priv);
  1402. return ret;
  1403. }
  1404. int i915_driver_unload(struct drm_device *dev)
  1405. {
  1406. struct drm_i915_private *dev_priv = dev->dev_private;
  1407. int ret;
  1408. intel_gpu_ips_teardown();
  1409. if (HAS_POWER_WELL(dev))
  1410. i915_remove_power_well(dev);
  1411. i915_teardown_sysfs(dev);
  1412. if (dev_priv->mm.inactive_shrinker.shrink)
  1413. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1414. mutex_lock(&dev->struct_mutex);
  1415. ret = i915_gpu_idle(dev);
  1416. if (ret)
  1417. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1418. i915_gem_retire_requests(dev);
  1419. mutex_unlock(&dev->struct_mutex);
  1420. /* Cancel the retire work handler, which should be idle now. */
  1421. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1422. io_mapping_free(dev_priv->gtt.mappable);
  1423. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1424. acpi_video_unregister();
  1425. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1426. intel_fbdev_fini(dev);
  1427. intel_modeset_cleanup(dev);
  1428. cancel_work_sync(&dev_priv->console_resume_work);
  1429. /*
  1430. * free the memory space allocated for the child device
  1431. * config parsed from VBT
  1432. */
  1433. if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
  1434. kfree(dev_priv->vbt.child_dev);
  1435. dev_priv->vbt.child_dev = NULL;
  1436. dev_priv->vbt.child_dev_num = 0;
  1437. }
  1438. vga_switcheroo_unregister_client(dev->pdev);
  1439. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1440. }
  1441. /* Free error state after interrupts are fully disabled. */
  1442. del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
  1443. cancel_work_sync(&dev_priv->gpu_error.work);
  1444. i915_destroy_error_state(dev);
  1445. if (dev->pdev->msi_enabled)
  1446. pci_disable_msi(dev->pdev);
  1447. intel_opregion_fini(dev);
  1448. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1449. /* Flush any outstanding unpin_work. */
  1450. flush_workqueue(dev_priv->wq);
  1451. mutex_lock(&dev->struct_mutex);
  1452. i915_gem_free_all_phys_object(dev);
  1453. i915_gem_cleanup_ringbuffer(dev);
  1454. i915_gem_context_fini(dev);
  1455. mutex_unlock(&dev->struct_mutex);
  1456. i915_gem_cleanup_aliasing_ppgtt(dev);
  1457. i915_gem_cleanup_stolen(dev);
  1458. if (!I915_NEED_GFX_HWS(dev))
  1459. i915_free_hws(dev);
  1460. }
  1461. list_del(&dev_priv->gtt.base.global_link);
  1462. WARN_ON(!list_empty(&dev_priv->vm_list));
  1463. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1464. if (dev_priv->regs != NULL)
  1465. pci_iounmap(dev->pdev, dev_priv->regs);
  1466. intel_teardown_gmbus(dev);
  1467. intel_teardown_mchbar(dev);
  1468. destroy_workqueue(dev_priv->wq);
  1469. pm_qos_remove_request(&dev_priv->pm_qos);
  1470. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1471. if (dev_priv->slab)
  1472. kmem_cache_destroy(dev_priv->slab);
  1473. pci_dev_put(dev_priv->bridge_dev);
  1474. kfree(dev->dev_private);
  1475. return 0;
  1476. }
  1477. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1478. {
  1479. struct drm_i915_file_private *file_priv;
  1480. DRM_DEBUG_DRIVER("\n");
  1481. file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
  1482. if (!file_priv)
  1483. return -ENOMEM;
  1484. file->driver_priv = file_priv;
  1485. spin_lock_init(&file_priv->mm.lock);
  1486. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1487. idr_init(&file_priv->context_idr);
  1488. return 0;
  1489. }
  1490. /**
  1491. * i915_driver_lastclose - clean up after all DRM clients have exited
  1492. * @dev: DRM device
  1493. *
  1494. * Take care of cleaning up after all DRM clients have exited. In the
  1495. * mode setting case, we want to restore the kernel's initial mode (just
  1496. * in case the last client left us in a bad state).
  1497. *
  1498. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1499. * and DMA structures, since the kernel won't be using them, and clea
  1500. * up any GEM state.
  1501. */
  1502. void i915_driver_lastclose(struct drm_device * dev)
  1503. {
  1504. drm_i915_private_t *dev_priv = dev->dev_private;
  1505. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1506. * goes right around and calls lastclose. Check for this and don't clean
  1507. * up anything. */
  1508. if (!dev_priv)
  1509. return;
  1510. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1511. intel_fb_restore_mode(dev);
  1512. vga_switcheroo_process_delayed_switch();
  1513. return;
  1514. }
  1515. i915_gem_lastclose(dev);
  1516. i915_dma_cleanup(dev);
  1517. }
  1518. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1519. {
  1520. i915_gem_context_close(dev, file_priv);
  1521. i915_gem_release(dev, file_priv);
  1522. }
  1523. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1524. {
  1525. struct drm_i915_file_private *file_priv = file->driver_priv;
  1526. kfree(file_priv);
  1527. }
  1528. struct drm_ioctl_desc i915_ioctls[] = {
  1529. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1530. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1531. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1532. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1533. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1534. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1535. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1536. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1537. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1538. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1539. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1540. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1541. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1542. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1543. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1544. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1545. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1546. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1547. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1548. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1549. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1550. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1551. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1552. DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED),
  1553. DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED),
  1554. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1555. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1556. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1557. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1558. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1559. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1560. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1561. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1562. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1563. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1564. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1565. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1566. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1567. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1568. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1569. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1570. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1571. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1572. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1573. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1574. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED),
  1575. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED),
  1576. DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED),
  1577. };
  1578. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1579. /*
  1580. * This is really ugly: Because old userspace abused the linux agp interface to
  1581. * manage the gtt, we need to claim that all intel devices are agp. For
  1582. * otherwise the drm core refuses to initialize the agp support code.
  1583. */
  1584. int i915_driver_device_is_agp(struct drm_device * dev)
  1585. {
  1586. return 1;
  1587. }