i915_debugfs.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <linux/list_sort.h>
  33. #include <drm/drmP.h>
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define SEP_SEMICOLON ;
  58. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  59. #undef PRINT_FLAG
  60. #undef SEP_SEMICOLON
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  82. {
  83. return obj->has_global_gtt_mapping ? "g" : " ";
  84. }
  85. static void
  86. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  87. {
  88. struct i915_vma *vma;
  89. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  90. &obj->base,
  91. get_pin_flag(obj),
  92. get_tiling_flag(obj),
  93. get_global_flag(obj),
  94. obj->base.size / 1024,
  95. obj->base.read_domains,
  96. obj->base.write_domain,
  97. obj->last_read_seqno,
  98. obj->last_write_seqno,
  99. obj->last_fenced_seqno,
  100. i915_cache_level_str(obj->cache_level),
  101. obj->dirty ? " dirty" : "",
  102. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  103. if (obj->base.name)
  104. seq_printf(m, " (name: %d)", obj->base.name);
  105. if (obj->pin_count)
  106. seq_printf(m, " (pinned x %d)", obj->pin_count);
  107. if (obj->pin_display)
  108. seq_printf(m, " (display)");
  109. if (obj->fence_reg != I915_FENCE_REG_NONE)
  110. seq_printf(m, " (fence: %d)", obj->fence_reg);
  111. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  112. if (!i915_is_ggtt(vma->vm))
  113. seq_puts(m, " (pp");
  114. else
  115. seq_puts(m, " (g");
  116. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  117. vma->node.start, vma->node.size);
  118. }
  119. if (obj->stolen)
  120. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  121. if (obj->pin_mappable || obj->fault_mappable) {
  122. char s[3], *t = s;
  123. if (obj->pin_mappable)
  124. *t++ = 'p';
  125. if (obj->fault_mappable)
  126. *t++ = 'f';
  127. *t = '\0';
  128. seq_printf(m, " (%s mappable)", s);
  129. }
  130. if (obj->ring != NULL)
  131. seq_printf(m, " (%s)", obj->ring->name);
  132. }
  133. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  134. {
  135. struct drm_info_node *node = (struct drm_info_node *) m->private;
  136. uintptr_t list = (uintptr_t) node->info_ent->data;
  137. struct list_head *head;
  138. struct drm_device *dev = node->minor->dev;
  139. struct drm_i915_private *dev_priv = dev->dev_private;
  140. struct i915_address_space *vm = &dev_priv->gtt.base;
  141. struct i915_vma *vma;
  142. size_t total_obj_size, total_gtt_size;
  143. int count, ret;
  144. ret = mutex_lock_interruptible(&dev->struct_mutex);
  145. if (ret)
  146. return ret;
  147. /* FIXME: the user of this interface might want more than just GGTT */
  148. switch (list) {
  149. case ACTIVE_LIST:
  150. seq_puts(m, "Active:\n");
  151. head = &vm->active_list;
  152. break;
  153. case INACTIVE_LIST:
  154. seq_puts(m, "Inactive:\n");
  155. head = &vm->inactive_list;
  156. break;
  157. default:
  158. mutex_unlock(&dev->struct_mutex);
  159. return -EINVAL;
  160. }
  161. total_obj_size = total_gtt_size = count = 0;
  162. list_for_each_entry(vma, head, mm_list) {
  163. seq_printf(m, " ");
  164. describe_obj(m, vma->obj);
  165. seq_printf(m, "\n");
  166. total_obj_size += vma->obj->base.size;
  167. total_gtt_size += vma->node.size;
  168. count++;
  169. }
  170. mutex_unlock(&dev->struct_mutex);
  171. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  172. count, total_obj_size, total_gtt_size);
  173. return 0;
  174. }
  175. static int obj_rank_by_stolen(void *priv,
  176. struct list_head *A, struct list_head *B)
  177. {
  178. struct drm_i915_gem_object *a =
  179. container_of(A, struct drm_i915_gem_object, exec_list);
  180. struct drm_i915_gem_object *b =
  181. container_of(B, struct drm_i915_gem_object, exec_list);
  182. return a->stolen->start - b->stolen->start;
  183. }
  184. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  185. {
  186. struct drm_info_node *node = (struct drm_info_node *) m->private;
  187. struct drm_device *dev = node->minor->dev;
  188. struct drm_i915_private *dev_priv = dev->dev_private;
  189. struct drm_i915_gem_object *obj;
  190. size_t total_obj_size, total_gtt_size;
  191. LIST_HEAD(stolen);
  192. int count, ret;
  193. ret = mutex_lock_interruptible(&dev->struct_mutex);
  194. if (ret)
  195. return ret;
  196. total_obj_size = total_gtt_size = count = 0;
  197. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  198. if (obj->stolen == NULL)
  199. continue;
  200. list_add(&obj->exec_list, &stolen);
  201. total_obj_size += obj->base.size;
  202. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  203. count++;
  204. }
  205. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  206. if (obj->stolen == NULL)
  207. continue;
  208. list_add(&obj->exec_list, &stolen);
  209. total_obj_size += obj->base.size;
  210. count++;
  211. }
  212. list_sort(NULL, &stolen, obj_rank_by_stolen);
  213. seq_puts(m, "Stolen:\n");
  214. while (!list_empty(&stolen)) {
  215. obj = list_first_entry(&stolen, typeof(*obj), exec_list);
  216. seq_puts(m, " ");
  217. describe_obj(m, obj);
  218. seq_putc(m, '\n');
  219. list_del_init(&obj->exec_list);
  220. }
  221. mutex_unlock(&dev->struct_mutex);
  222. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  223. count, total_obj_size, total_gtt_size);
  224. return 0;
  225. }
  226. #define count_objects(list, member) do { \
  227. list_for_each_entry(obj, list, member) { \
  228. size += i915_gem_obj_ggtt_size(obj); \
  229. ++count; \
  230. if (obj->map_and_fenceable) { \
  231. mappable_size += i915_gem_obj_ggtt_size(obj); \
  232. ++mappable_count; \
  233. } \
  234. } \
  235. } while (0)
  236. struct file_stats {
  237. int count;
  238. size_t total, active, inactive, unbound;
  239. };
  240. static int per_file_stats(int id, void *ptr, void *data)
  241. {
  242. struct drm_i915_gem_object *obj = ptr;
  243. struct file_stats *stats = data;
  244. stats->count++;
  245. stats->total += obj->base.size;
  246. if (i915_gem_obj_ggtt_bound(obj)) {
  247. if (!list_empty(&obj->ring_list))
  248. stats->active += obj->base.size;
  249. else
  250. stats->inactive += obj->base.size;
  251. } else {
  252. if (!list_empty(&obj->global_list))
  253. stats->unbound += obj->base.size;
  254. }
  255. return 0;
  256. }
  257. #define count_vmas(list, member) do { \
  258. list_for_each_entry(vma, list, member) { \
  259. size += i915_gem_obj_ggtt_size(vma->obj); \
  260. ++count; \
  261. if (vma->obj->map_and_fenceable) { \
  262. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  263. ++mappable_count; \
  264. } \
  265. } \
  266. } while (0)
  267. static int i915_gem_object_info(struct seq_file *m, void* data)
  268. {
  269. struct drm_info_node *node = (struct drm_info_node *) m->private;
  270. struct drm_device *dev = node->minor->dev;
  271. struct drm_i915_private *dev_priv = dev->dev_private;
  272. u32 count, mappable_count, purgeable_count;
  273. size_t size, mappable_size, purgeable_size;
  274. struct drm_i915_gem_object *obj;
  275. struct i915_address_space *vm = &dev_priv->gtt.base;
  276. struct drm_file *file;
  277. struct i915_vma *vma;
  278. int ret;
  279. ret = mutex_lock_interruptible(&dev->struct_mutex);
  280. if (ret)
  281. return ret;
  282. seq_printf(m, "%u objects, %zu bytes\n",
  283. dev_priv->mm.object_count,
  284. dev_priv->mm.object_memory);
  285. size = count = mappable_size = mappable_count = 0;
  286. count_objects(&dev_priv->mm.bound_list, global_list);
  287. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  288. count, mappable_count, size, mappable_size);
  289. size = count = mappable_size = mappable_count = 0;
  290. count_vmas(&vm->active_list, mm_list);
  291. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  292. count, mappable_count, size, mappable_size);
  293. size = count = mappable_size = mappable_count = 0;
  294. count_vmas(&vm->inactive_list, mm_list);
  295. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  296. count, mappable_count, size, mappable_size);
  297. size = count = purgeable_size = purgeable_count = 0;
  298. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  299. size += obj->base.size, ++count;
  300. if (obj->madv == I915_MADV_DONTNEED)
  301. purgeable_size += obj->base.size, ++purgeable_count;
  302. }
  303. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  304. size = count = mappable_size = mappable_count = 0;
  305. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  306. if (obj->fault_mappable) {
  307. size += i915_gem_obj_ggtt_size(obj);
  308. ++count;
  309. }
  310. if (obj->pin_mappable) {
  311. mappable_size += i915_gem_obj_ggtt_size(obj);
  312. ++mappable_count;
  313. }
  314. if (obj->madv == I915_MADV_DONTNEED) {
  315. purgeable_size += obj->base.size;
  316. ++purgeable_count;
  317. }
  318. }
  319. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  320. purgeable_count, purgeable_size);
  321. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  322. mappable_count, mappable_size);
  323. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  324. count, size);
  325. seq_printf(m, "%zu [%lu] gtt total\n",
  326. dev_priv->gtt.base.total,
  327. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  328. seq_putc(m, '\n');
  329. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  330. struct file_stats stats;
  331. memset(&stats, 0, sizeof(stats));
  332. idr_for_each(&file->object_idr, per_file_stats, &stats);
  333. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  334. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  335. stats.count,
  336. stats.total,
  337. stats.active,
  338. stats.inactive,
  339. stats.unbound);
  340. }
  341. mutex_unlock(&dev->struct_mutex);
  342. return 0;
  343. }
  344. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  345. {
  346. struct drm_info_node *node = (struct drm_info_node *) m->private;
  347. struct drm_device *dev = node->minor->dev;
  348. uintptr_t list = (uintptr_t) node->info_ent->data;
  349. struct drm_i915_private *dev_priv = dev->dev_private;
  350. struct drm_i915_gem_object *obj;
  351. size_t total_obj_size, total_gtt_size;
  352. int count, ret;
  353. ret = mutex_lock_interruptible(&dev->struct_mutex);
  354. if (ret)
  355. return ret;
  356. total_obj_size = total_gtt_size = count = 0;
  357. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  358. if (list == PINNED_LIST && obj->pin_count == 0)
  359. continue;
  360. seq_puts(m, " ");
  361. describe_obj(m, obj);
  362. seq_putc(m, '\n');
  363. total_obj_size += obj->base.size;
  364. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  365. count++;
  366. }
  367. mutex_unlock(&dev->struct_mutex);
  368. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  369. count, total_obj_size, total_gtt_size);
  370. return 0;
  371. }
  372. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  373. {
  374. struct drm_info_node *node = (struct drm_info_node *) m->private;
  375. struct drm_device *dev = node->minor->dev;
  376. unsigned long flags;
  377. struct intel_crtc *crtc;
  378. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  379. const char pipe = pipe_name(crtc->pipe);
  380. const char plane = plane_name(crtc->plane);
  381. struct intel_unpin_work *work;
  382. spin_lock_irqsave(&dev->event_lock, flags);
  383. work = crtc->unpin_work;
  384. if (work == NULL) {
  385. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  386. pipe, plane);
  387. } else {
  388. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  389. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  390. pipe, plane);
  391. } else {
  392. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  393. pipe, plane);
  394. }
  395. if (work->enable_stall_check)
  396. seq_puts(m, "Stall check enabled, ");
  397. else
  398. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  399. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  400. if (work->old_fb_obj) {
  401. struct drm_i915_gem_object *obj = work->old_fb_obj;
  402. if (obj)
  403. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  404. i915_gem_obj_ggtt_offset(obj));
  405. }
  406. if (work->pending_flip_obj) {
  407. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  408. if (obj)
  409. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  410. i915_gem_obj_ggtt_offset(obj));
  411. }
  412. }
  413. spin_unlock_irqrestore(&dev->event_lock, flags);
  414. }
  415. return 0;
  416. }
  417. static int i915_gem_request_info(struct seq_file *m, void *data)
  418. {
  419. struct drm_info_node *node = (struct drm_info_node *) m->private;
  420. struct drm_device *dev = node->minor->dev;
  421. drm_i915_private_t *dev_priv = dev->dev_private;
  422. struct intel_ring_buffer *ring;
  423. struct drm_i915_gem_request *gem_request;
  424. int ret, count, i;
  425. ret = mutex_lock_interruptible(&dev->struct_mutex);
  426. if (ret)
  427. return ret;
  428. count = 0;
  429. for_each_ring(ring, dev_priv, i) {
  430. if (list_empty(&ring->request_list))
  431. continue;
  432. seq_printf(m, "%s requests:\n", ring->name);
  433. list_for_each_entry(gem_request,
  434. &ring->request_list,
  435. list) {
  436. seq_printf(m, " %d @ %d\n",
  437. gem_request->seqno,
  438. (int) (jiffies - gem_request->emitted_jiffies));
  439. }
  440. count++;
  441. }
  442. mutex_unlock(&dev->struct_mutex);
  443. if (count == 0)
  444. seq_puts(m, "No requests\n");
  445. return 0;
  446. }
  447. static void i915_ring_seqno_info(struct seq_file *m,
  448. struct intel_ring_buffer *ring)
  449. {
  450. if (ring->get_seqno) {
  451. seq_printf(m, "Current sequence (%s): %u\n",
  452. ring->name, ring->get_seqno(ring, false));
  453. }
  454. }
  455. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  456. {
  457. struct drm_info_node *node = (struct drm_info_node *) m->private;
  458. struct drm_device *dev = node->minor->dev;
  459. drm_i915_private_t *dev_priv = dev->dev_private;
  460. struct intel_ring_buffer *ring;
  461. int ret, i;
  462. ret = mutex_lock_interruptible(&dev->struct_mutex);
  463. if (ret)
  464. return ret;
  465. for_each_ring(ring, dev_priv, i)
  466. i915_ring_seqno_info(m, ring);
  467. mutex_unlock(&dev->struct_mutex);
  468. return 0;
  469. }
  470. static int i915_interrupt_info(struct seq_file *m, void *data)
  471. {
  472. struct drm_info_node *node = (struct drm_info_node *) m->private;
  473. struct drm_device *dev = node->minor->dev;
  474. drm_i915_private_t *dev_priv = dev->dev_private;
  475. struct intel_ring_buffer *ring;
  476. int ret, i, pipe;
  477. ret = mutex_lock_interruptible(&dev->struct_mutex);
  478. if (ret)
  479. return ret;
  480. if (IS_VALLEYVIEW(dev)) {
  481. seq_printf(m, "Display IER:\t%08x\n",
  482. I915_READ(VLV_IER));
  483. seq_printf(m, "Display IIR:\t%08x\n",
  484. I915_READ(VLV_IIR));
  485. seq_printf(m, "Display IIR_RW:\t%08x\n",
  486. I915_READ(VLV_IIR_RW));
  487. seq_printf(m, "Display IMR:\t%08x\n",
  488. I915_READ(VLV_IMR));
  489. for_each_pipe(pipe)
  490. seq_printf(m, "Pipe %c stat:\t%08x\n",
  491. pipe_name(pipe),
  492. I915_READ(PIPESTAT(pipe)));
  493. seq_printf(m, "Master IER:\t%08x\n",
  494. I915_READ(VLV_MASTER_IER));
  495. seq_printf(m, "Render IER:\t%08x\n",
  496. I915_READ(GTIER));
  497. seq_printf(m, "Render IIR:\t%08x\n",
  498. I915_READ(GTIIR));
  499. seq_printf(m, "Render IMR:\t%08x\n",
  500. I915_READ(GTIMR));
  501. seq_printf(m, "PM IER:\t\t%08x\n",
  502. I915_READ(GEN6_PMIER));
  503. seq_printf(m, "PM IIR:\t\t%08x\n",
  504. I915_READ(GEN6_PMIIR));
  505. seq_printf(m, "PM IMR:\t\t%08x\n",
  506. I915_READ(GEN6_PMIMR));
  507. seq_printf(m, "Port hotplug:\t%08x\n",
  508. I915_READ(PORT_HOTPLUG_EN));
  509. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  510. I915_READ(VLV_DPFLIPSTAT));
  511. seq_printf(m, "DPINVGTT:\t%08x\n",
  512. I915_READ(DPINVGTT));
  513. } else if (!HAS_PCH_SPLIT(dev)) {
  514. seq_printf(m, "Interrupt enable: %08x\n",
  515. I915_READ(IER));
  516. seq_printf(m, "Interrupt identity: %08x\n",
  517. I915_READ(IIR));
  518. seq_printf(m, "Interrupt mask: %08x\n",
  519. I915_READ(IMR));
  520. for_each_pipe(pipe)
  521. seq_printf(m, "Pipe %c stat: %08x\n",
  522. pipe_name(pipe),
  523. I915_READ(PIPESTAT(pipe)));
  524. } else {
  525. seq_printf(m, "North Display Interrupt enable: %08x\n",
  526. I915_READ(DEIER));
  527. seq_printf(m, "North Display Interrupt identity: %08x\n",
  528. I915_READ(DEIIR));
  529. seq_printf(m, "North Display Interrupt mask: %08x\n",
  530. I915_READ(DEIMR));
  531. seq_printf(m, "South Display Interrupt enable: %08x\n",
  532. I915_READ(SDEIER));
  533. seq_printf(m, "South Display Interrupt identity: %08x\n",
  534. I915_READ(SDEIIR));
  535. seq_printf(m, "South Display Interrupt mask: %08x\n",
  536. I915_READ(SDEIMR));
  537. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  538. I915_READ(GTIER));
  539. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  540. I915_READ(GTIIR));
  541. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  542. I915_READ(GTIMR));
  543. }
  544. seq_printf(m, "Interrupts received: %d\n",
  545. atomic_read(&dev_priv->irq_received));
  546. for_each_ring(ring, dev_priv, i) {
  547. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  548. seq_printf(m,
  549. "Graphics Interrupt mask (%s): %08x\n",
  550. ring->name, I915_READ_IMR(ring));
  551. }
  552. i915_ring_seqno_info(m, ring);
  553. }
  554. mutex_unlock(&dev->struct_mutex);
  555. return 0;
  556. }
  557. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  558. {
  559. struct drm_info_node *node = (struct drm_info_node *) m->private;
  560. struct drm_device *dev = node->minor->dev;
  561. drm_i915_private_t *dev_priv = dev->dev_private;
  562. int i, ret;
  563. ret = mutex_lock_interruptible(&dev->struct_mutex);
  564. if (ret)
  565. return ret;
  566. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  567. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  568. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  569. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  570. seq_printf(m, "Fence %d, pin count = %d, object = ",
  571. i, dev_priv->fence_regs[i].pin_count);
  572. if (obj == NULL)
  573. seq_puts(m, "unused");
  574. else
  575. describe_obj(m, obj);
  576. seq_putc(m, '\n');
  577. }
  578. mutex_unlock(&dev->struct_mutex);
  579. return 0;
  580. }
  581. static int i915_hws_info(struct seq_file *m, void *data)
  582. {
  583. struct drm_info_node *node = (struct drm_info_node *) m->private;
  584. struct drm_device *dev = node->minor->dev;
  585. drm_i915_private_t *dev_priv = dev->dev_private;
  586. struct intel_ring_buffer *ring;
  587. const u32 *hws;
  588. int i;
  589. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  590. hws = ring->status_page.page_addr;
  591. if (hws == NULL)
  592. return 0;
  593. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  594. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  595. i * 4,
  596. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  597. }
  598. return 0;
  599. }
  600. static ssize_t
  601. i915_error_state_write(struct file *filp,
  602. const char __user *ubuf,
  603. size_t cnt,
  604. loff_t *ppos)
  605. {
  606. struct i915_error_state_file_priv *error_priv = filp->private_data;
  607. struct drm_device *dev = error_priv->dev;
  608. int ret;
  609. DRM_DEBUG_DRIVER("Resetting error state\n");
  610. ret = mutex_lock_interruptible(&dev->struct_mutex);
  611. if (ret)
  612. return ret;
  613. i915_destroy_error_state(dev);
  614. mutex_unlock(&dev->struct_mutex);
  615. return cnt;
  616. }
  617. static int i915_error_state_open(struct inode *inode, struct file *file)
  618. {
  619. struct drm_device *dev = inode->i_private;
  620. struct i915_error_state_file_priv *error_priv;
  621. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  622. if (!error_priv)
  623. return -ENOMEM;
  624. error_priv->dev = dev;
  625. i915_error_state_get(dev, error_priv);
  626. file->private_data = error_priv;
  627. return 0;
  628. }
  629. static int i915_error_state_release(struct inode *inode, struct file *file)
  630. {
  631. struct i915_error_state_file_priv *error_priv = file->private_data;
  632. i915_error_state_put(error_priv);
  633. kfree(error_priv);
  634. return 0;
  635. }
  636. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  637. size_t count, loff_t *pos)
  638. {
  639. struct i915_error_state_file_priv *error_priv = file->private_data;
  640. struct drm_i915_error_state_buf error_str;
  641. loff_t tmp_pos = 0;
  642. ssize_t ret_count = 0;
  643. int ret;
  644. ret = i915_error_state_buf_init(&error_str, count, *pos);
  645. if (ret)
  646. return ret;
  647. ret = i915_error_state_to_str(&error_str, error_priv);
  648. if (ret)
  649. goto out;
  650. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  651. error_str.buf,
  652. error_str.bytes);
  653. if (ret_count < 0)
  654. ret = ret_count;
  655. else
  656. *pos = error_str.start + ret_count;
  657. out:
  658. i915_error_state_buf_release(&error_str);
  659. return ret ?: ret_count;
  660. }
  661. static const struct file_operations i915_error_state_fops = {
  662. .owner = THIS_MODULE,
  663. .open = i915_error_state_open,
  664. .read = i915_error_state_read,
  665. .write = i915_error_state_write,
  666. .llseek = default_llseek,
  667. .release = i915_error_state_release,
  668. };
  669. static int
  670. i915_next_seqno_get(void *data, u64 *val)
  671. {
  672. struct drm_device *dev = data;
  673. drm_i915_private_t *dev_priv = dev->dev_private;
  674. int ret;
  675. ret = mutex_lock_interruptible(&dev->struct_mutex);
  676. if (ret)
  677. return ret;
  678. *val = dev_priv->next_seqno;
  679. mutex_unlock(&dev->struct_mutex);
  680. return 0;
  681. }
  682. static int
  683. i915_next_seqno_set(void *data, u64 val)
  684. {
  685. struct drm_device *dev = data;
  686. int ret;
  687. ret = mutex_lock_interruptible(&dev->struct_mutex);
  688. if (ret)
  689. return ret;
  690. ret = i915_gem_set_seqno(dev, val);
  691. mutex_unlock(&dev->struct_mutex);
  692. return ret;
  693. }
  694. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  695. i915_next_seqno_get, i915_next_seqno_set,
  696. "0x%llx\n");
  697. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  698. {
  699. struct drm_info_node *node = (struct drm_info_node *) m->private;
  700. struct drm_device *dev = node->minor->dev;
  701. drm_i915_private_t *dev_priv = dev->dev_private;
  702. u16 crstanddelay;
  703. int ret;
  704. ret = mutex_lock_interruptible(&dev->struct_mutex);
  705. if (ret)
  706. return ret;
  707. crstanddelay = I915_READ16(CRSTANDVID);
  708. mutex_unlock(&dev->struct_mutex);
  709. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  710. return 0;
  711. }
  712. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  713. {
  714. struct drm_info_node *node = (struct drm_info_node *) m->private;
  715. struct drm_device *dev = node->minor->dev;
  716. drm_i915_private_t *dev_priv = dev->dev_private;
  717. int ret;
  718. if (IS_GEN5(dev)) {
  719. u16 rgvswctl = I915_READ16(MEMSWCTL);
  720. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  721. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  722. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  723. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  724. MEMSTAT_VID_SHIFT);
  725. seq_printf(m, "Current P-state: %d\n",
  726. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  727. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  728. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  729. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  730. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  731. u32 rpstat, cagf;
  732. u32 rpupei, rpcurup, rpprevup;
  733. u32 rpdownei, rpcurdown, rpprevdown;
  734. int max_freq;
  735. /* RPSTAT1 is in the GT power well */
  736. ret = mutex_lock_interruptible(&dev->struct_mutex);
  737. if (ret)
  738. return ret;
  739. gen6_gt_force_wake_get(dev_priv);
  740. rpstat = I915_READ(GEN6_RPSTAT1);
  741. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  742. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  743. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  744. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  745. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  746. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  747. if (IS_HASWELL(dev))
  748. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  749. else
  750. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  751. cagf *= GT_FREQUENCY_MULTIPLIER;
  752. gen6_gt_force_wake_put(dev_priv);
  753. mutex_unlock(&dev->struct_mutex);
  754. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  755. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  756. seq_printf(m, "Render p-state ratio: %d\n",
  757. (gt_perf_status & 0xff00) >> 8);
  758. seq_printf(m, "Render p-state VID: %d\n",
  759. gt_perf_status & 0xff);
  760. seq_printf(m, "Render p-state limit: %d\n",
  761. rp_state_limits & 0xff);
  762. seq_printf(m, "CAGF: %dMHz\n", cagf);
  763. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  764. GEN6_CURICONT_MASK);
  765. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  766. GEN6_CURBSYTAVG_MASK);
  767. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  768. GEN6_CURBSYTAVG_MASK);
  769. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  770. GEN6_CURIAVG_MASK);
  771. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  772. GEN6_CURBSYTAVG_MASK);
  773. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  774. GEN6_CURBSYTAVG_MASK);
  775. max_freq = (rp_state_cap & 0xff0000) >> 16;
  776. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  777. max_freq * GT_FREQUENCY_MULTIPLIER);
  778. max_freq = (rp_state_cap & 0xff00) >> 8;
  779. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  780. max_freq * GT_FREQUENCY_MULTIPLIER);
  781. max_freq = rp_state_cap & 0xff;
  782. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  783. max_freq * GT_FREQUENCY_MULTIPLIER);
  784. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  785. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  786. } else if (IS_VALLEYVIEW(dev)) {
  787. u32 freq_sts, val;
  788. mutex_lock(&dev_priv->rps.hw_lock);
  789. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  790. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  791. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  792. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  793. seq_printf(m, "max GPU freq: %d MHz\n",
  794. vlv_gpu_freq(dev_priv->mem_freq, val));
  795. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  796. seq_printf(m, "min GPU freq: %d MHz\n",
  797. vlv_gpu_freq(dev_priv->mem_freq, val));
  798. seq_printf(m, "current GPU freq: %d MHz\n",
  799. vlv_gpu_freq(dev_priv->mem_freq,
  800. (freq_sts >> 8) & 0xff));
  801. mutex_unlock(&dev_priv->rps.hw_lock);
  802. } else {
  803. seq_puts(m, "no P-state info available\n");
  804. }
  805. return 0;
  806. }
  807. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  808. {
  809. struct drm_info_node *node = (struct drm_info_node *) m->private;
  810. struct drm_device *dev = node->minor->dev;
  811. drm_i915_private_t *dev_priv = dev->dev_private;
  812. u32 delayfreq;
  813. int ret, i;
  814. ret = mutex_lock_interruptible(&dev->struct_mutex);
  815. if (ret)
  816. return ret;
  817. for (i = 0; i < 16; i++) {
  818. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  819. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  820. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  821. }
  822. mutex_unlock(&dev->struct_mutex);
  823. return 0;
  824. }
  825. static inline int MAP_TO_MV(int map)
  826. {
  827. return 1250 - (map * 25);
  828. }
  829. static int i915_inttoext_table(struct seq_file *m, void *unused)
  830. {
  831. struct drm_info_node *node = (struct drm_info_node *) m->private;
  832. struct drm_device *dev = node->minor->dev;
  833. drm_i915_private_t *dev_priv = dev->dev_private;
  834. u32 inttoext;
  835. int ret, i;
  836. ret = mutex_lock_interruptible(&dev->struct_mutex);
  837. if (ret)
  838. return ret;
  839. for (i = 1; i <= 32; i++) {
  840. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  841. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  842. }
  843. mutex_unlock(&dev->struct_mutex);
  844. return 0;
  845. }
  846. static int ironlake_drpc_info(struct seq_file *m)
  847. {
  848. struct drm_info_node *node = (struct drm_info_node *) m->private;
  849. struct drm_device *dev = node->minor->dev;
  850. drm_i915_private_t *dev_priv = dev->dev_private;
  851. u32 rgvmodectl, rstdbyctl;
  852. u16 crstandvid;
  853. int ret;
  854. ret = mutex_lock_interruptible(&dev->struct_mutex);
  855. if (ret)
  856. return ret;
  857. rgvmodectl = I915_READ(MEMMODECTL);
  858. rstdbyctl = I915_READ(RSTDBYCTL);
  859. crstandvid = I915_READ16(CRSTANDVID);
  860. mutex_unlock(&dev->struct_mutex);
  861. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  862. "yes" : "no");
  863. seq_printf(m, "Boost freq: %d\n",
  864. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  865. MEMMODE_BOOST_FREQ_SHIFT);
  866. seq_printf(m, "HW control enabled: %s\n",
  867. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  868. seq_printf(m, "SW control enabled: %s\n",
  869. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  870. seq_printf(m, "Gated voltage change: %s\n",
  871. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  872. seq_printf(m, "Starting frequency: P%d\n",
  873. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  874. seq_printf(m, "Max P-state: P%d\n",
  875. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  876. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  877. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  878. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  879. seq_printf(m, "Render standby enabled: %s\n",
  880. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  881. seq_puts(m, "Current RS state: ");
  882. switch (rstdbyctl & RSX_STATUS_MASK) {
  883. case RSX_STATUS_ON:
  884. seq_puts(m, "on\n");
  885. break;
  886. case RSX_STATUS_RC1:
  887. seq_puts(m, "RC1\n");
  888. break;
  889. case RSX_STATUS_RC1E:
  890. seq_puts(m, "RC1E\n");
  891. break;
  892. case RSX_STATUS_RS1:
  893. seq_puts(m, "RS1\n");
  894. break;
  895. case RSX_STATUS_RS2:
  896. seq_puts(m, "RS2 (RC6)\n");
  897. break;
  898. case RSX_STATUS_RS3:
  899. seq_puts(m, "RC3 (RC6+)\n");
  900. break;
  901. default:
  902. seq_puts(m, "unknown\n");
  903. break;
  904. }
  905. return 0;
  906. }
  907. static int gen6_drpc_info(struct seq_file *m)
  908. {
  909. struct drm_info_node *node = (struct drm_info_node *) m->private;
  910. struct drm_device *dev = node->minor->dev;
  911. struct drm_i915_private *dev_priv = dev->dev_private;
  912. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  913. unsigned forcewake_count;
  914. int count = 0, ret;
  915. ret = mutex_lock_interruptible(&dev->struct_mutex);
  916. if (ret)
  917. return ret;
  918. spin_lock_irq(&dev_priv->uncore.lock);
  919. forcewake_count = dev_priv->uncore.forcewake_count;
  920. spin_unlock_irq(&dev_priv->uncore.lock);
  921. if (forcewake_count) {
  922. seq_puts(m, "RC information inaccurate because somebody "
  923. "holds a forcewake reference \n");
  924. } else {
  925. /* NB: we cannot use forcewake, else we read the wrong values */
  926. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  927. udelay(10);
  928. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  929. }
  930. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  931. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  932. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  933. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  934. mutex_unlock(&dev->struct_mutex);
  935. mutex_lock(&dev_priv->rps.hw_lock);
  936. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  937. mutex_unlock(&dev_priv->rps.hw_lock);
  938. seq_printf(m, "Video Turbo Mode: %s\n",
  939. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  940. seq_printf(m, "HW control enabled: %s\n",
  941. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  942. seq_printf(m, "SW control enabled: %s\n",
  943. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  944. GEN6_RP_MEDIA_SW_MODE));
  945. seq_printf(m, "RC1e Enabled: %s\n",
  946. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  947. seq_printf(m, "RC6 Enabled: %s\n",
  948. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  949. seq_printf(m, "Deep RC6 Enabled: %s\n",
  950. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  951. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  952. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  953. seq_puts(m, "Current RC state: ");
  954. switch (gt_core_status & GEN6_RCn_MASK) {
  955. case GEN6_RC0:
  956. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  957. seq_puts(m, "Core Power Down\n");
  958. else
  959. seq_puts(m, "on\n");
  960. break;
  961. case GEN6_RC3:
  962. seq_puts(m, "RC3\n");
  963. break;
  964. case GEN6_RC6:
  965. seq_puts(m, "RC6\n");
  966. break;
  967. case GEN6_RC7:
  968. seq_puts(m, "RC7\n");
  969. break;
  970. default:
  971. seq_puts(m, "Unknown\n");
  972. break;
  973. }
  974. seq_printf(m, "Core Power Down: %s\n",
  975. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  976. /* Not exactly sure what this is */
  977. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  978. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  979. seq_printf(m, "RC6 residency since boot: %u\n",
  980. I915_READ(GEN6_GT_GFX_RC6));
  981. seq_printf(m, "RC6+ residency since boot: %u\n",
  982. I915_READ(GEN6_GT_GFX_RC6p));
  983. seq_printf(m, "RC6++ residency since boot: %u\n",
  984. I915_READ(GEN6_GT_GFX_RC6pp));
  985. seq_printf(m, "RC6 voltage: %dmV\n",
  986. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  987. seq_printf(m, "RC6+ voltage: %dmV\n",
  988. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  989. seq_printf(m, "RC6++ voltage: %dmV\n",
  990. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  991. return 0;
  992. }
  993. static int i915_drpc_info(struct seq_file *m, void *unused)
  994. {
  995. struct drm_info_node *node = (struct drm_info_node *) m->private;
  996. struct drm_device *dev = node->minor->dev;
  997. if (IS_GEN6(dev) || IS_GEN7(dev))
  998. return gen6_drpc_info(m);
  999. else
  1000. return ironlake_drpc_info(m);
  1001. }
  1002. static int i915_fbc_status(struct seq_file *m, void *unused)
  1003. {
  1004. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1005. struct drm_device *dev = node->minor->dev;
  1006. drm_i915_private_t *dev_priv = dev->dev_private;
  1007. if (!I915_HAS_FBC(dev)) {
  1008. seq_puts(m, "FBC unsupported on this chipset\n");
  1009. return 0;
  1010. }
  1011. if (intel_fbc_enabled(dev)) {
  1012. seq_puts(m, "FBC enabled\n");
  1013. } else {
  1014. seq_puts(m, "FBC disabled: ");
  1015. switch (dev_priv->fbc.no_fbc_reason) {
  1016. case FBC_OK:
  1017. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1018. break;
  1019. case FBC_UNSUPPORTED:
  1020. seq_puts(m, "unsupported by this chipset");
  1021. break;
  1022. case FBC_NO_OUTPUT:
  1023. seq_puts(m, "no outputs");
  1024. break;
  1025. case FBC_STOLEN_TOO_SMALL:
  1026. seq_puts(m, "not enough stolen memory");
  1027. break;
  1028. case FBC_UNSUPPORTED_MODE:
  1029. seq_puts(m, "mode not supported");
  1030. break;
  1031. case FBC_MODE_TOO_LARGE:
  1032. seq_puts(m, "mode too large");
  1033. break;
  1034. case FBC_BAD_PLANE:
  1035. seq_puts(m, "FBC unsupported on plane");
  1036. break;
  1037. case FBC_NOT_TILED:
  1038. seq_puts(m, "scanout buffer not tiled");
  1039. break;
  1040. case FBC_MULTIPLE_PIPES:
  1041. seq_puts(m, "multiple pipes are enabled");
  1042. break;
  1043. case FBC_MODULE_PARAM:
  1044. seq_puts(m, "disabled per module param (default off)");
  1045. break;
  1046. case FBC_CHIP_DEFAULT:
  1047. seq_puts(m, "disabled per chip default");
  1048. break;
  1049. default:
  1050. seq_puts(m, "unknown reason");
  1051. }
  1052. seq_putc(m, '\n');
  1053. }
  1054. return 0;
  1055. }
  1056. static int i915_ips_status(struct seq_file *m, void *unused)
  1057. {
  1058. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1059. struct drm_device *dev = node->minor->dev;
  1060. struct drm_i915_private *dev_priv = dev->dev_private;
  1061. if (!HAS_IPS(dev)) {
  1062. seq_puts(m, "not supported\n");
  1063. return 0;
  1064. }
  1065. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1066. seq_puts(m, "enabled\n");
  1067. else
  1068. seq_puts(m, "disabled\n");
  1069. return 0;
  1070. }
  1071. static int i915_sr_status(struct seq_file *m, void *unused)
  1072. {
  1073. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1074. struct drm_device *dev = node->minor->dev;
  1075. drm_i915_private_t *dev_priv = dev->dev_private;
  1076. bool sr_enabled = false;
  1077. if (HAS_PCH_SPLIT(dev))
  1078. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1079. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1080. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1081. else if (IS_I915GM(dev))
  1082. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1083. else if (IS_PINEVIEW(dev))
  1084. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1085. seq_printf(m, "self-refresh: %s\n",
  1086. sr_enabled ? "enabled" : "disabled");
  1087. return 0;
  1088. }
  1089. static int i915_emon_status(struct seq_file *m, void *unused)
  1090. {
  1091. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1092. struct drm_device *dev = node->minor->dev;
  1093. drm_i915_private_t *dev_priv = dev->dev_private;
  1094. unsigned long temp, chipset, gfx;
  1095. int ret;
  1096. if (!IS_GEN5(dev))
  1097. return -ENODEV;
  1098. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1099. if (ret)
  1100. return ret;
  1101. temp = i915_mch_val(dev_priv);
  1102. chipset = i915_chipset_val(dev_priv);
  1103. gfx = i915_gfx_val(dev_priv);
  1104. mutex_unlock(&dev->struct_mutex);
  1105. seq_printf(m, "GMCH temp: %ld\n", temp);
  1106. seq_printf(m, "Chipset power: %ld\n", chipset);
  1107. seq_printf(m, "GFX power: %ld\n", gfx);
  1108. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1109. return 0;
  1110. }
  1111. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1112. {
  1113. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1114. struct drm_device *dev = node->minor->dev;
  1115. drm_i915_private_t *dev_priv = dev->dev_private;
  1116. int ret;
  1117. int gpu_freq, ia_freq;
  1118. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1119. seq_puts(m, "unsupported on this chipset\n");
  1120. return 0;
  1121. }
  1122. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1123. if (ret)
  1124. return ret;
  1125. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1126. for (gpu_freq = dev_priv->rps.min_delay;
  1127. gpu_freq <= dev_priv->rps.max_delay;
  1128. gpu_freq++) {
  1129. ia_freq = gpu_freq;
  1130. sandybridge_pcode_read(dev_priv,
  1131. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1132. &ia_freq);
  1133. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1134. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1135. ((ia_freq >> 0) & 0xff) * 100,
  1136. ((ia_freq >> 8) & 0xff) * 100);
  1137. }
  1138. mutex_unlock(&dev_priv->rps.hw_lock);
  1139. return 0;
  1140. }
  1141. static int i915_gfxec(struct seq_file *m, void *unused)
  1142. {
  1143. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1144. struct drm_device *dev = node->minor->dev;
  1145. drm_i915_private_t *dev_priv = dev->dev_private;
  1146. int ret;
  1147. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1148. if (ret)
  1149. return ret;
  1150. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1151. mutex_unlock(&dev->struct_mutex);
  1152. return 0;
  1153. }
  1154. static int i915_opregion(struct seq_file *m, void *unused)
  1155. {
  1156. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1157. struct drm_device *dev = node->minor->dev;
  1158. drm_i915_private_t *dev_priv = dev->dev_private;
  1159. struct intel_opregion *opregion = &dev_priv->opregion;
  1160. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1161. int ret;
  1162. if (data == NULL)
  1163. return -ENOMEM;
  1164. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1165. if (ret)
  1166. goto out;
  1167. if (opregion->header) {
  1168. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1169. seq_write(m, data, OPREGION_SIZE);
  1170. }
  1171. mutex_unlock(&dev->struct_mutex);
  1172. out:
  1173. kfree(data);
  1174. return 0;
  1175. }
  1176. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1177. {
  1178. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1179. struct drm_device *dev = node->minor->dev;
  1180. drm_i915_private_t *dev_priv = dev->dev_private;
  1181. struct intel_fbdev *ifbdev;
  1182. struct intel_framebuffer *fb;
  1183. int ret;
  1184. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1185. if (ret)
  1186. return ret;
  1187. ifbdev = dev_priv->fbdev;
  1188. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1189. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1190. fb->base.width,
  1191. fb->base.height,
  1192. fb->base.depth,
  1193. fb->base.bits_per_pixel,
  1194. atomic_read(&fb->base.refcount.refcount));
  1195. describe_obj(m, fb->obj);
  1196. seq_putc(m, '\n');
  1197. mutex_unlock(&dev->mode_config.mutex);
  1198. mutex_lock(&dev->mode_config.fb_lock);
  1199. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1200. if (&fb->base == ifbdev->helper.fb)
  1201. continue;
  1202. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1203. fb->base.width,
  1204. fb->base.height,
  1205. fb->base.depth,
  1206. fb->base.bits_per_pixel,
  1207. atomic_read(&fb->base.refcount.refcount));
  1208. describe_obj(m, fb->obj);
  1209. seq_putc(m, '\n');
  1210. }
  1211. mutex_unlock(&dev->mode_config.fb_lock);
  1212. return 0;
  1213. }
  1214. static int i915_context_status(struct seq_file *m, void *unused)
  1215. {
  1216. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1217. struct drm_device *dev = node->minor->dev;
  1218. drm_i915_private_t *dev_priv = dev->dev_private;
  1219. struct intel_ring_buffer *ring;
  1220. int ret, i;
  1221. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1222. if (ret)
  1223. return ret;
  1224. if (dev_priv->ips.pwrctx) {
  1225. seq_puts(m, "power context ");
  1226. describe_obj(m, dev_priv->ips.pwrctx);
  1227. seq_putc(m, '\n');
  1228. }
  1229. if (dev_priv->ips.renderctx) {
  1230. seq_puts(m, "render context ");
  1231. describe_obj(m, dev_priv->ips.renderctx);
  1232. seq_putc(m, '\n');
  1233. }
  1234. for_each_ring(ring, dev_priv, i) {
  1235. if (ring->default_context) {
  1236. seq_printf(m, "HW default context %s ring ", ring->name);
  1237. describe_obj(m, ring->default_context->obj);
  1238. seq_putc(m, '\n');
  1239. }
  1240. }
  1241. mutex_unlock(&dev->mode_config.mutex);
  1242. return 0;
  1243. }
  1244. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1245. {
  1246. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1247. struct drm_device *dev = node->minor->dev;
  1248. struct drm_i915_private *dev_priv = dev->dev_private;
  1249. unsigned forcewake_count;
  1250. spin_lock_irq(&dev_priv->uncore.lock);
  1251. forcewake_count = dev_priv->uncore.forcewake_count;
  1252. spin_unlock_irq(&dev_priv->uncore.lock);
  1253. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1254. return 0;
  1255. }
  1256. static const char *swizzle_string(unsigned swizzle)
  1257. {
  1258. switch (swizzle) {
  1259. case I915_BIT_6_SWIZZLE_NONE:
  1260. return "none";
  1261. case I915_BIT_6_SWIZZLE_9:
  1262. return "bit9";
  1263. case I915_BIT_6_SWIZZLE_9_10:
  1264. return "bit9/bit10";
  1265. case I915_BIT_6_SWIZZLE_9_11:
  1266. return "bit9/bit11";
  1267. case I915_BIT_6_SWIZZLE_9_10_11:
  1268. return "bit9/bit10/bit11";
  1269. case I915_BIT_6_SWIZZLE_9_17:
  1270. return "bit9/bit17";
  1271. case I915_BIT_6_SWIZZLE_9_10_17:
  1272. return "bit9/bit10/bit17";
  1273. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1274. return "unknown";
  1275. }
  1276. return "bug";
  1277. }
  1278. static int i915_swizzle_info(struct seq_file *m, void *data)
  1279. {
  1280. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1281. struct drm_device *dev = node->minor->dev;
  1282. struct drm_i915_private *dev_priv = dev->dev_private;
  1283. int ret;
  1284. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1285. if (ret)
  1286. return ret;
  1287. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1288. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1289. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1290. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1291. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1292. seq_printf(m, "DDC = 0x%08x\n",
  1293. I915_READ(DCC));
  1294. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1295. I915_READ16(C0DRB3));
  1296. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1297. I915_READ16(C1DRB3));
  1298. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1299. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1300. I915_READ(MAD_DIMM_C0));
  1301. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1302. I915_READ(MAD_DIMM_C1));
  1303. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1304. I915_READ(MAD_DIMM_C2));
  1305. seq_printf(m, "TILECTL = 0x%08x\n",
  1306. I915_READ(TILECTL));
  1307. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1308. I915_READ(ARB_MODE));
  1309. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1310. I915_READ(DISP_ARB_CTL));
  1311. }
  1312. mutex_unlock(&dev->struct_mutex);
  1313. return 0;
  1314. }
  1315. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1316. {
  1317. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1318. struct drm_device *dev = node->minor->dev;
  1319. struct drm_i915_private *dev_priv = dev->dev_private;
  1320. struct intel_ring_buffer *ring;
  1321. int i, ret;
  1322. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1323. if (ret)
  1324. return ret;
  1325. if (INTEL_INFO(dev)->gen == 6)
  1326. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1327. for_each_ring(ring, dev_priv, i) {
  1328. seq_printf(m, "%s\n", ring->name);
  1329. if (INTEL_INFO(dev)->gen == 7)
  1330. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1331. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1332. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1333. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1334. }
  1335. if (dev_priv->mm.aliasing_ppgtt) {
  1336. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1337. seq_puts(m, "aliasing PPGTT:\n");
  1338. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1339. }
  1340. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1341. mutex_unlock(&dev->struct_mutex);
  1342. return 0;
  1343. }
  1344. static int i915_dpio_info(struct seq_file *m, void *data)
  1345. {
  1346. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1347. struct drm_device *dev = node->minor->dev;
  1348. struct drm_i915_private *dev_priv = dev->dev_private;
  1349. int ret;
  1350. if (!IS_VALLEYVIEW(dev)) {
  1351. seq_puts(m, "unsupported\n");
  1352. return 0;
  1353. }
  1354. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1355. if (ret)
  1356. return ret;
  1357. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1358. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1359. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1360. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1361. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1362. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1363. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1364. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1365. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1366. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1367. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1368. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1369. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1370. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1371. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
  1372. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1373. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
  1374. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1375. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1376. mutex_unlock(&dev_priv->dpio_lock);
  1377. return 0;
  1378. }
  1379. static int i915_llc(struct seq_file *m, void *data)
  1380. {
  1381. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1382. struct drm_device *dev = node->minor->dev;
  1383. struct drm_i915_private *dev_priv = dev->dev_private;
  1384. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1385. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1386. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1387. return 0;
  1388. }
  1389. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1390. {
  1391. struct drm_info_node *node = m->private;
  1392. struct drm_device *dev = node->minor->dev;
  1393. struct drm_i915_private *dev_priv = dev->dev_private;
  1394. u32 psrstat, psrperf;
  1395. if (!IS_HASWELL(dev)) {
  1396. seq_puts(m, "PSR not supported on this platform\n");
  1397. } else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
  1398. seq_puts(m, "PSR enabled\n");
  1399. } else {
  1400. seq_puts(m, "PSR disabled: ");
  1401. switch (dev_priv->no_psr_reason) {
  1402. case PSR_NO_SOURCE:
  1403. seq_puts(m, "not supported on this platform");
  1404. break;
  1405. case PSR_NO_SINK:
  1406. seq_puts(m, "not supported by panel");
  1407. break;
  1408. case PSR_MODULE_PARAM:
  1409. seq_puts(m, "disabled by flag");
  1410. break;
  1411. case PSR_CRTC_NOT_ACTIVE:
  1412. seq_puts(m, "crtc not active");
  1413. break;
  1414. case PSR_PWR_WELL_ENABLED:
  1415. seq_puts(m, "power well enabled");
  1416. break;
  1417. case PSR_NOT_TILED:
  1418. seq_puts(m, "not tiled");
  1419. break;
  1420. case PSR_SPRITE_ENABLED:
  1421. seq_puts(m, "sprite enabled");
  1422. break;
  1423. case PSR_S3D_ENABLED:
  1424. seq_puts(m, "stereo 3d enabled");
  1425. break;
  1426. case PSR_INTERLACED_ENABLED:
  1427. seq_puts(m, "interlaced enabled");
  1428. break;
  1429. case PSR_HSW_NOT_DDIA:
  1430. seq_puts(m, "HSW ties PSR to DDI A (eDP)");
  1431. break;
  1432. default:
  1433. seq_puts(m, "unknown reason");
  1434. }
  1435. seq_puts(m, "\n");
  1436. return 0;
  1437. }
  1438. psrstat = I915_READ(EDP_PSR_STATUS_CTL);
  1439. seq_puts(m, "PSR Current State: ");
  1440. switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
  1441. case EDP_PSR_STATUS_STATE_IDLE:
  1442. seq_puts(m, "Reset state\n");
  1443. break;
  1444. case EDP_PSR_STATUS_STATE_SRDONACK:
  1445. seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
  1446. break;
  1447. case EDP_PSR_STATUS_STATE_SRDENT:
  1448. seq_puts(m, "SRD entry\n");
  1449. break;
  1450. case EDP_PSR_STATUS_STATE_BUFOFF:
  1451. seq_puts(m, "Wait for buffer turn off\n");
  1452. break;
  1453. case EDP_PSR_STATUS_STATE_BUFON:
  1454. seq_puts(m, "Wait for buffer turn on\n");
  1455. break;
  1456. case EDP_PSR_STATUS_STATE_AUXACK:
  1457. seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
  1458. break;
  1459. case EDP_PSR_STATUS_STATE_SRDOFFACK:
  1460. seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
  1461. break;
  1462. default:
  1463. seq_puts(m, "Unknown\n");
  1464. break;
  1465. }
  1466. seq_puts(m, "Link Status: ");
  1467. switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
  1468. case EDP_PSR_STATUS_LINK_FULL_OFF:
  1469. seq_puts(m, "Link is fully off\n");
  1470. break;
  1471. case EDP_PSR_STATUS_LINK_FULL_ON:
  1472. seq_puts(m, "Link is fully on\n");
  1473. break;
  1474. case EDP_PSR_STATUS_LINK_STANDBY:
  1475. seq_puts(m, "Link is in standby\n");
  1476. break;
  1477. default:
  1478. seq_puts(m, "Unknown\n");
  1479. break;
  1480. }
  1481. seq_printf(m, "PSR Entry Count: %u\n",
  1482. psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
  1483. EDP_PSR_STATUS_COUNT_MASK);
  1484. seq_printf(m, "Max Sleep Timer Counter: %u\n",
  1485. psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
  1486. EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);
  1487. seq_printf(m, "Had AUX error: %s\n",
  1488. yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));
  1489. seq_printf(m, "Sending AUX: %s\n",
  1490. yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));
  1491. seq_printf(m, "Sending Idle: %s\n",
  1492. yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));
  1493. seq_printf(m, "Sending TP2 TP3: %s\n",
  1494. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));
  1495. seq_printf(m, "Sending TP1: %s\n",
  1496. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));
  1497. seq_printf(m, "Idle Count: %u\n",
  1498. psrstat & EDP_PSR_STATUS_IDLE_MASK);
  1499. psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
  1500. seq_printf(m, "Performance Counter: %u\n", psrperf);
  1501. return 0;
  1502. }
  1503. static int
  1504. i915_wedged_get(void *data, u64 *val)
  1505. {
  1506. struct drm_device *dev = data;
  1507. drm_i915_private_t *dev_priv = dev->dev_private;
  1508. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1509. return 0;
  1510. }
  1511. static int
  1512. i915_wedged_set(void *data, u64 val)
  1513. {
  1514. struct drm_device *dev = data;
  1515. DRM_INFO("Manually setting wedged to %llu\n", val);
  1516. i915_handle_error(dev, val);
  1517. return 0;
  1518. }
  1519. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1520. i915_wedged_get, i915_wedged_set,
  1521. "%llu\n");
  1522. static int
  1523. i915_ring_stop_get(void *data, u64 *val)
  1524. {
  1525. struct drm_device *dev = data;
  1526. drm_i915_private_t *dev_priv = dev->dev_private;
  1527. *val = dev_priv->gpu_error.stop_rings;
  1528. return 0;
  1529. }
  1530. static int
  1531. i915_ring_stop_set(void *data, u64 val)
  1532. {
  1533. struct drm_device *dev = data;
  1534. struct drm_i915_private *dev_priv = dev->dev_private;
  1535. int ret;
  1536. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1537. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1538. if (ret)
  1539. return ret;
  1540. dev_priv->gpu_error.stop_rings = val;
  1541. mutex_unlock(&dev->struct_mutex);
  1542. return 0;
  1543. }
  1544. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1545. i915_ring_stop_get, i915_ring_stop_set,
  1546. "0x%08llx\n");
  1547. #define DROP_UNBOUND 0x1
  1548. #define DROP_BOUND 0x2
  1549. #define DROP_RETIRE 0x4
  1550. #define DROP_ACTIVE 0x8
  1551. #define DROP_ALL (DROP_UNBOUND | \
  1552. DROP_BOUND | \
  1553. DROP_RETIRE | \
  1554. DROP_ACTIVE)
  1555. static int
  1556. i915_drop_caches_get(void *data, u64 *val)
  1557. {
  1558. *val = DROP_ALL;
  1559. return 0;
  1560. }
  1561. static int
  1562. i915_drop_caches_set(void *data, u64 val)
  1563. {
  1564. struct drm_device *dev = data;
  1565. struct drm_i915_private *dev_priv = dev->dev_private;
  1566. struct drm_i915_gem_object *obj, *next;
  1567. struct i915_address_space *vm;
  1568. struct i915_vma *vma, *x;
  1569. int ret;
  1570. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1571. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1572. * on ioctls on -EAGAIN. */
  1573. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1574. if (ret)
  1575. return ret;
  1576. if (val & DROP_ACTIVE) {
  1577. ret = i915_gpu_idle(dev);
  1578. if (ret)
  1579. goto unlock;
  1580. }
  1581. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1582. i915_gem_retire_requests(dev);
  1583. if (val & DROP_BOUND) {
  1584. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  1585. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  1586. mm_list) {
  1587. if (vma->obj->pin_count)
  1588. continue;
  1589. ret = i915_vma_unbind(vma);
  1590. if (ret)
  1591. goto unlock;
  1592. }
  1593. }
  1594. }
  1595. if (val & DROP_UNBOUND) {
  1596. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1597. global_list)
  1598. if (obj->pages_pin_count == 0) {
  1599. ret = i915_gem_object_put_pages(obj);
  1600. if (ret)
  1601. goto unlock;
  1602. }
  1603. }
  1604. unlock:
  1605. mutex_unlock(&dev->struct_mutex);
  1606. return ret;
  1607. }
  1608. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1609. i915_drop_caches_get, i915_drop_caches_set,
  1610. "0x%08llx\n");
  1611. static int
  1612. i915_max_freq_get(void *data, u64 *val)
  1613. {
  1614. struct drm_device *dev = data;
  1615. drm_i915_private_t *dev_priv = dev->dev_private;
  1616. int ret;
  1617. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1618. return -ENODEV;
  1619. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1620. if (ret)
  1621. return ret;
  1622. if (IS_VALLEYVIEW(dev))
  1623. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1624. dev_priv->rps.max_delay);
  1625. else
  1626. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1627. mutex_unlock(&dev_priv->rps.hw_lock);
  1628. return 0;
  1629. }
  1630. static int
  1631. i915_max_freq_set(void *data, u64 val)
  1632. {
  1633. struct drm_device *dev = data;
  1634. struct drm_i915_private *dev_priv = dev->dev_private;
  1635. int ret;
  1636. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1637. return -ENODEV;
  1638. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1639. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1640. if (ret)
  1641. return ret;
  1642. /*
  1643. * Turbo will still be enabled, but won't go above the set value.
  1644. */
  1645. if (IS_VALLEYVIEW(dev)) {
  1646. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1647. dev_priv->rps.max_delay = val;
  1648. gen6_set_rps(dev, val);
  1649. } else {
  1650. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1651. dev_priv->rps.max_delay = val;
  1652. gen6_set_rps(dev, val);
  1653. }
  1654. mutex_unlock(&dev_priv->rps.hw_lock);
  1655. return 0;
  1656. }
  1657. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1658. i915_max_freq_get, i915_max_freq_set,
  1659. "%llu\n");
  1660. static int
  1661. i915_min_freq_get(void *data, u64 *val)
  1662. {
  1663. struct drm_device *dev = data;
  1664. drm_i915_private_t *dev_priv = dev->dev_private;
  1665. int ret;
  1666. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1667. return -ENODEV;
  1668. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1669. if (ret)
  1670. return ret;
  1671. if (IS_VALLEYVIEW(dev))
  1672. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1673. dev_priv->rps.min_delay);
  1674. else
  1675. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1676. mutex_unlock(&dev_priv->rps.hw_lock);
  1677. return 0;
  1678. }
  1679. static int
  1680. i915_min_freq_set(void *data, u64 val)
  1681. {
  1682. struct drm_device *dev = data;
  1683. struct drm_i915_private *dev_priv = dev->dev_private;
  1684. int ret;
  1685. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1686. return -ENODEV;
  1687. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1688. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1689. if (ret)
  1690. return ret;
  1691. /*
  1692. * Turbo will still be enabled, but won't go below the set value.
  1693. */
  1694. if (IS_VALLEYVIEW(dev)) {
  1695. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1696. dev_priv->rps.min_delay = val;
  1697. valleyview_set_rps(dev, val);
  1698. } else {
  1699. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1700. dev_priv->rps.min_delay = val;
  1701. gen6_set_rps(dev, val);
  1702. }
  1703. mutex_unlock(&dev_priv->rps.hw_lock);
  1704. return 0;
  1705. }
  1706. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1707. i915_min_freq_get, i915_min_freq_set,
  1708. "%llu\n");
  1709. static int
  1710. i915_cache_sharing_get(void *data, u64 *val)
  1711. {
  1712. struct drm_device *dev = data;
  1713. drm_i915_private_t *dev_priv = dev->dev_private;
  1714. u32 snpcr;
  1715. int ret;
  1716. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1717. return -ENODEV;
  1718. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1719. if (ret)
  1720. return ret;
  1721. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1722. mutex_unlock(&dev_priv->dev->struct_mutex);
  1723. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1724. return 0;
  1725. }
  1726. static int
  1727. i915_cache_sharing_set(void *data, u64 val)
  1728. {
  1729. struct drm_device *dev = data;
  1730. struct drm_i915_private *dev_priv = dev->dev_private;
  1731. u32 snpcr;
  1732. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1733. return -ENODEV;
  1734. if (val > 3)
  1735. return -EINVAL;
  1736. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1737. /* Update the cache sharing policy here as well */
  1738. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1739. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1740. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1741. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1742. return 0;
  1743. }
  1744. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1745. i915_cache_sharing_get, i915_cache_sharing_set,
  1746. "%llu\n");
  1747. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1748. * allocated we need to hook into the minor for release. */
  1749. static int
  1750. drm_add_fake_info_node(struct drm_minor *minor,
  1751. struct dentry *ent,
  1752. const void *key)
  1753. {
  1754. struct drm_info_node *node;
  1755. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1756. if (node == NULL) {
  1757. debugfs_remove(ent);
  1758. return -ENOMEM;
  1759. }
  1760. node->minor = minor;
  1761. node->dent = ent;
  1762. node->info_ent = (void *) key;
  1763. mutex_lock(&minor->debugfs_lock);
  1764. list_add(&node->list, &minor->debugfs_list);
  1765. mutex_unlock(&minor->debugfs_lock);
  1766. return 0;
  1767. }
  1768. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1769. {
  1770. struct drm_device *dev = inode->i_private;
  1771. struct drm_i915_private *dev_priv = dev->dev_private;
  1772. if (INTEL_INFO(dev)->gen < 6)
  1773. return 0;
  1774. gen6_gt_force_wake_get(dev_priv);
  1775. return 0;
  1776. }
  1777. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1778. {
  1779. struct drm_device *dev = inode->i_private;
  1780. struct drm_i915_private *dev_priv = dev->dev_private;
  1781. if (INTEL_INFO(dev)->gen < 6)
  1782. return 0;
  1783. gen6_gt_force_wake_put(dev_priv);
  1784. return 0;
  1785. }
  1786. static const struct file_operations i915_forcewake_fops = {
  1787. .owner = THIS_MODULE,
  1788. .open = i915_forcewake_open,
  1789. .release = i915_forcewake_release,
  1790. };
  1791. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1792. {
  1793. struct drm_device *dev = minor->dev;
  1794. struct dentry *ent;
  1795. ent = debugfs_create_file("i915_forcewake_user",
  1796. S_IRUSR,
  1797. root, dev,
  1798. &i915_forcewake_fops);
  1799. if (IS_ERR(ent))
  1800. return PTR_ERR(ent);
  1801. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1802. }
  1803. static int i915_debugfs_create(struct dentry *root,
  1804. struct drm_minor *minor,
  1805. const char *name,
  1806. const struct file_operations *fops)
  1807. {
  1808. struct drm_device *dev = minor->dev;
  1809. struct dentry *ent;
  1810. ent = debugfs_create_file(name,
  1811. S_IRUGO | S_IWUSR,
  1812. root, dev,
  1813. fops);
  1814. if (IS_ERR(ent))
  1815. return PTR_ERR(ent);
  1816. return drm_add_fake_info_node(minor, ent, fops);
  1817. }
  1818. static struct drm_info_list i915_debugfs_list[] = {
  1819. {"i915_capabilities", i915_capabilities, 0},
  1820. {"i915_gem_objects", i915_gem_object_info, 0},
  1821. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1822. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1823. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1824. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1825. {"i915_gem_stolen", i915_gem_stolen_list_info },
  1826. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1827. {"i915_gem_request", i915_gem_request_info, 0},
  1828. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1829. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1830. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1831. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1832. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1833. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1834. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1835. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1836. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1837. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1838. {"i915_inttoext_table", i915_inttoext_table, 0},
  1839. {"i915_drpc_info", i915_drpc_info, 0},
  1840. {"i915_emon_status", i915_emon_status, 0},
  1841. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1842. {"i915_gfxec", i915_gfxec, 0},
  1843. {"i915_fbc_status", i915_fbc_status, 0},
  1844. {"i915_ips_status", i915_ips_status, 0},
  1845. {"i915_sr_status", i915_sr_status, 0},
  1846. {"i915_opregion", i915_opregion, 0},
  1847. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1848. {"i915_context_status", i915_context_status, 0},
  1849. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1850. {"i915_swizzle_info", i915_swizzle_info, 0},
  1851. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1852. {"i915_dpio", i915_dpio_info, 0},
  1853. {"i915_llc", i915_llc, 0},
  1854. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  1855. };
  1856. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1857. static struct i915_debugfs_files {
  1858. const char *name;
  1859. const struct file_operations *fops;
  1860. } i915_debugfs_files[] = {
  1861. {"i915_wedged", &i915_wedged_fops},
  1862. {"i915_max_freq", &i915_max_freq_fops},
  1863. {"i915_min_freq", &i915_min_freq_fops},
  1864. {"i915_cache_sharing", &i915_cache_sharing_fops},
  1865. {"i915_ring_stop", &i915_ring_stop_fops},
  1866. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  1867. {"i915_error_state", &i915_error_state_fops},
  1868. {"i915_next_seqno", &i915_next_seqno_fops},
  1869. };
  1870. int i915_debugfs_init(struct drm_minor *minor)
  1871. {
  1872. int ret, i;
  1873. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1874. if (ret)
  1875. return ret;
  1876. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1877. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1878. i915_debugfs_files[i].name,
  1879. i915_debugfs_files[i].fops);
  1880. if (ret)
  1881. return ret;
  1882. }
  1883. return drm_debugfs_create_files(i915_debugfs_list,
  1884. I915_DEBUGFS_ENTRIES,
  1885. minor->debugfs_root, minor);
  1886. }
  1887. void i915_debugfs_cleanup(struct drm_minor *minor)
  1888. {
  1889. int i;
  1890. drm_debugfs_remove_files(i915_debugfs_list,
  1891. I915_DEBUGFS_ENTRIES, minor);
  1892. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1893. 1, minor);
  1894. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1895. struct drm_info_list *info_list =
  1896. (struct drm_info_list *) i915_debugfs_files[i].fops;
  1897. drm_debugfs_remove_files(info_list, 1, minor);
  1898. }
  1899. }
  1900. #endif /* CONFIG_DEBUG_FS */