exynos_drm_fimd.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/of_display_timing.h>
  22. #include <video/samsung_fimd.h>
  23. #include <drm/exynos_drm.h>
  24. #include "exynos_drm_drv.h"
  25. #include "exynos_drm_fbdev.h"
  26. #include "exynos_drm_crtc.h"
  27. #include "exynos_drm_iommu.h"
  28. /*
  29. * FIMD is stand for Fully Interactive Mobile Display and
  30. * as a display controller, it transfers contents drawn on memory
  31. * to a LCD Panel through Display Interfaces such as RGB or
  32. * CPU Interface.
  33. */
  34. /* position control register for hardware window 0, 2 ~ 4.*/
  35. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  36. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  37. /*
  38. * size control register for hardware windows 0 and alpha control register
  39. * for hardware windows 1 ~ 4
  40. */
  41. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  42. /* size control register for hardware windows 1 ~ 2. */
  43. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  44. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  45. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  46. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  47. /* color key control register for hardware window 1 ~ 4. */
  48. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  49. /* color key value register for hardware window 1 ~ 4. */
  50. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  51. /* FIMD has totally five hardware windows. */
  52. #define WINDOWS_NR 5
  53. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  54. struct fimd_driver_data {
  55. unsigned int timing_base;
  56. unsigned int has_shadowcon:1;
  57. unsigned int has_clksel:1;
  58. };
  59. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  60. .timing_base = 0x0,
  61. .has_clksel = 1,
  62. };
  63. static struct fimd_driver_data exynos4_fimd_driver_data = {
  64. .timing_base = 0x0,
  65. .has_shadowcon = 1,
  66. };
  67. static struct fimd_driver_data exynos5_fimd_driver_data = {
  68. .timing_base = 0x20000,
  69. .has_shadowcon = 1,
  70. };
  71. struct fimd_win_data {
  72. unsigned int offset_x;
  73. unsigned int offset_y;
  74. unsigned int ovl_width;
  75. unsigned int ovl_height;
  76. unsigned int fb_width;
  77. unsigned int fb_height;
  78. unsigned int bpp;
  79. dma_addr_t dma_addr;
  80. unsigned int buf_offsize;
  81. unsigned int line_size; /* bytes */
  82. bool enabled;
  83. bool resume;
  84. };
  85. struct fimd_context {
  86. struct exynos_drm_subdrv subdrv;
  87. int irq;
  88. struct drm_crtc *crtc;
  89. struct clk *bus_clk;
  90. struct clk *lcd_clk;
  91. void __iomem *regs;
  92. struct fimd_win_data win_data[WINDOWS_NR];
  93. unsigned int clkdiv;
  94. unsigned int default_win;
  95. unsigned long irq_flags;
  96. u32 vidcon0;
  97. u32 vidcon1;
  98. bool suspended;
  99. struct mutex lock;
  100. wait_queue_head_t wait_vsync_queue;
  101. atomic_t wait_vsync_event;
  102. struct exynos_drm_panel_info *panel;
  103. struct fimd_driver_data *driver_data;
  104. };
  105. #ifdef CONFIG_OF
  106. static const struct of_device_id fimd_driver_dt_match[] = {
  107. { .compatible = "samsung,s3c6400-fimd",
  108. .data = &s3c64xx_fimd_driver_data },
  109. { .compatible = "samsung,exynos4210-fimd",
  110. .data = &exynos4_fimd_driver_data },
  111. { .compatible = "samsung,exynos5250-fimd",
  112. .data = &exynos5_fimd_driver_data },
  113. {},
  114. };
  115. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  116. #endif
  117. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  118. struct platform_device *pdev)
  119. {
  120. #ifdef CONFIG_OF
  121. const struct of_device_id *of_id =
  122. of_match_device(fimd_driver_dt_match, &pdev->dev);
  123. if (of_id)
  124. return (struct fimd_driver_data *)of_id->data;
  125. #endif
  126. return (struct fimd_driver_data *)
  127. platform_get_device_id(pdev)->driver_data;
  128. }
  129. static bool fimd_display_is_connected(struct device *dev)
  130. {
  131. /* TODO. */
  132. return true;
  133. }
  134. static void *fimd_get_panel(struct device *dev)
  135. {
  136. struct fimd_context *ctx = get_fimd_context(dev);
  137. return ctx->panel;
  138. }
  139. static int fimd_check_mode(struct device *dev, struct drm_display_mode *mode)
  140. {
  141. /* TODO. */
  142. return 0;
  143. }
  144. static int fimd_display_power_on(struct device *dev, int mode)
  145. {
  146. /* TODO */
  147. return 0;
  148. }
  149. static struct exynos_drm_display_ops fimd_display_ops = {
  150. .type = EXYNOS_DISPLAY_TYPE_LCD,
  151. .is_connected = fimd_display_is_connected,
  152. .get_panel = fimd_get_panel,
  153. .check_mode = fimd_check_mode,
  154. .power_on = fimd_display_power_on,
  155. };
  156. static void fimd_dpms(struct device *subdrv_dev, int mode)
  157. {
  158. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  159. DRM_DEBUG_KMS("%d\n", mode);
  160. mutex_lock(&ctx->lock);
  161. switch (mode) {
  162. case DRM_MODE_DPMS_ON:
  163. /*
  164. * enable fimd hardware only if suspended status.
  165. *
  166. * P.S. fimd_dpms function would be called at booting time so
  167. * clk_enable could be called double time.
  168. */
  169. if (ctx->suspended)
  170. pm_runtime_get_sync(subdrv_dev);
  171. break;
  172. case DRM_MODE_DPMS_STANDBY:
  173. case DRM_MODE_DPMS_SUSPEND:
  174. case DRM_MODE_DPMS_OFF:
  175. if (!ctx->suspended)
  176. pm_runtime_put_sync(subdrv_dev);
  177. break;
  178. default:
  179. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  180. break;
  181. }
  182. mutex_unlock(&ctx->lock);
  183. }
  184. static void fimd_apply(struct device *subdrv_dev)
  185. {
  186. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  187. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  188. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  189. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  190. struct fimd_win_data *win_data;
  191. int i;
  192. for (i = 0; i < WINDOWS_NR; i++) {
  193. win_data = &ctx->win_data[i];
  194. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  195. ovl_ops->commit(subdrv_dev, i);
  196. }
  197. if (mgr_ops && mgr_ops->commit)
  198. mgr_ops->commit(subdrv_dev);
  199. }
  200. static void fimd_commit(struct device *dev)
  201. {
  202. struct fimd_context *ctx = get_fimd_context(dev);
  203. struct exynos_drm_panel_info *panel = ctx->panel;
  204. struct fb_videomode *timing = &panel->timing;
  205. struct fimd_driver_data *driver_data;
  206. u32 val;
  207. driver_data = ctx->driver_data;
  208. if (ctx->suspended)
  209. return;
  210. /* setup polarity values from machine code. */
  211. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  212. /* setup vertical timing values. */
  213. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  214. VIDTCON0_VFPD(timing->lower_margin - 1) |
  215. VIDTCON0_VSPW(timing->vsync_len - 1);
  216. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  217. /* setup horizontal timing values. */
  218. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  219. VIDTCON1_HFPD(timing->right_margin - 1) |
  220. VIDTCON1_HSPW(timing->hsync_len - 1);
  221. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  222. /* setup horizontal and vertical display size. */
  223. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  224. VIDTCON2_HOZVAL(timing->xres - 1) |
  225. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  226. VIDTCON2_HOZVAL_E(timing->xres - 1);
  227. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  228. /* setup clock source, clock divider, enable dma. */
  229. val = ctx->vidcon0;
  230. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  231. if (ctx->driver_data->has_clksel) {
  232. val &= ~VIDCON0_CLKSEL_MASK;
  233. val |= VIDCON0_CLKSEL_LCD;
  234. }
  235. if (ctx->clkdiv > 1)
  236. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  237. else
  238. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  239. /*
  240. * fields of register with prefix '_F' would be updated
  241. * at vsync(same as dma start)
  242. */
  243. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  244. writel(val, ctx->regs + VIDCON0);
  245. }
  246. static int fimd_enable_vblank(struct device *dev)
  247. {
  248. struct fimd_context *ctx = get_fimd_context(dev);
  249. u32 val;
  250. if (ctx->suspended)
  251. return -EPERM;
  252. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  253. val = readl(ctx->regs + VIDINTCON0);
  254. val |= VIDINTCON0_INT_ENABLE;
  255. val |= VIDINTCON0_INT_FRAME;
  256. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  257. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  258. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  259. val |= VIDINTCON0_FRAMESEL1_NONE;
  260. writel(val, ctx->regs + VIDINTCON0);
  261. }
  262. return 0;
  263. }
  264. static void fimd_disable_vblank(struct device *dev)
  265. {
  266. struct fimd_context *ctx = get_fimd_context(dev);
  267. u32 val;
  268. if (ctx->suspended)
  269. return;
  270. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  271. val = readl(ctx->regs + VIDINTCON0);
  272. val &= ~VIDINTCON0_INT_FRAME;
  273. val &= ~VIDINTCON0_INT_ENABLE;
  274. writel(val, ctx->regs + VIDINTCON0);
  275. }
  276. }
  277. static void fimd_wait_for_vblank(struct device *dev)
  278. {
  279. struct fimd_context *ctx = get_fimd_context(dev);
  280. if (ctx->suspended)
  281. return;
  282. atomic_set(&ctx->wait_vsync_event, 1);
  283. /*
  284. * wait for FIMD to signal VSYNC interrupt or return after
  285. * timeout which is set to 50ms (refresh rate of 20).
  286. */
  287. if (!wait_event_timeout(ctx->wait_vsync_queue,
  288. !atomic_read(&ctx->wait_vsync_event),
  289. DRM_HZ/20))
  290. DRM_DEBUG_KMS("vblank wait timed out.\n");
  291. }
  292. static struct exynos_drm_manager_ops fimd_manager_ops = {
  293. .dpms = fimd_dpms,
  294. .apply = fimd_apply,
  295. .commit = fimd_commit,
  296. .enable_vblank = fimd_enable_vblank,
  297. .disable_vblank = fimd_disable_vblank,
  298. .wait_for_vblank = fimd_wait_for_vblank,
  299. };
  300. static void fimd_win_mode_set(struct device *dev,
  301. struct exynos_drm_overlay *overlay)
  302. {
  303. struct fimd_context *ctx = get_fimd_context(dev);
  304. struct fimd_win_data *win_data;
  305. int win;
  306. unsigned long offset;
  307. if (!overlay) {
  308. dev_err(dev, "overlay is NULL\n");
  309. return;
  310. }
  311. win = overlay->zpos;
  312. if (win == DEFAULT_ZPOS)
  313. win = ctx->default_win;
  314. if (win < 0 || win >= WINDOWS_NR)
  315. return;
  316. offset = overlay->fb_x * (overlay->bpp >> 3);
  317. offset += overlay->fb_y * overlay->pitch;
  318. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  319. win_data = &ctx->win_data[win];
  320. win_data->offset_x = overlay->crtc_x;
  321. win_data->offset_y = overlay->crtc_y;
  322. win_data->ovl_width = overlay->crtc_width;
  323. win_data->ovl_height = overlay->crtc_height;
  324. win_data->fb_width = overlay->fb_width;
  325. win_data->fb_height = overlay->fb_height;
  326. win_data->dma_addr = overlay->dma_addr[0] + offset;
  327. win_data->bpp = overlay->bpp;
  328. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  329. (overlay->bpp >> 3);
  330. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  331. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  332. win_data->offset_x, win_data->offset_y);
  333. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  334. win_data->ovl_width, win_data->ovl_height);
  335. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  336. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  337. overlay->fb_width, overlay->crtc_width);
  338. }
  339. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  340. {
  341. struct fimd_context *ctx = get_fimd_context(dev);
  342. struct fimd_win_data *win_data = &ctx->win_data[win];
  343. unsigned long val;
  344. val = WINCONx_ENWIN;
  345. switch (win_data->bpp) {
  346. case 1:
  347. val |= WINCON0_BPPMODE_1BPP;
  348. val |= WINCONx_BITSWP;
  349. val |= WINCONx_BURSTLEN_4WORD;
  350. break;
  351. case 2:
  352. val |= WINCON0_BPPMODE_2BPP;
  353. val |= WINCONx_BITSWP;
  354. val |= WINCONx_BURSTLEN_8WORD;
  355. break;
  356. case 4:
  357. val |= WINCON0_BPPMODE_4BPP;
  358. val |= WINCONx_BITSWP;
  359. val |= WINCONx_BURSTLEN_8WORD;
  360. break;
  361. case 8:
  362. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  363. val |= WINCONx_BURSTLEN_8WORD;
  364. val |= WINCONx_BYTSWP;
  365. break;
  366. case 16:
  367. val |= WINCON0_BPPMODE_16BPP_565;
  368. val |= WINCONx_HAWSWP;
  369. val |= WINCONx_BURSTLEN_16WORD;
  370. break;
  371. case 24:
  372. val |= WINCON0_BPPMODE_24BPP_888;
  373. val |= WINCONx_WSWP;
  374. val |= WINCONx_BURSTLEN_16WORD;
  375. break;
  376. case 32:
  377. val |= WINCON1_BPPMODE_28BPP_A4888
  378. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  379. val |= WINCONx_WSWP;
  380. val |= WINCONx_BURSTLEN_16WORD;
  381. break;
  382. default:
  383. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  384. val |= WINCON0_BPPMODE_24BPP_888;
  385. val |= WINCONx_WSWP;
  386. val |= WINCONx_BURSTLEN_16WORD;
  387. break;
  388. }
  389. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  390. writel(val, ctx->regs + WINCON(win));
  391. }
  392. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  393. {
  394. struct fimd_context *ctx = get_fimd_context(dev);
  395. unsigned int keycon0 = 0, keycon1 = 0;
  396. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  397. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  398. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  399. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  400. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  401. }
  402. /**
  403. * shadow_protect_win() - disable updating values from shadow registers at vsync
  404. *
  405. * @win: window to protect registers for
  406. * @protect: 1 to protect (disable updates)
  407. */
  408. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  409. int win, bool protect)
  410. {
  411. u32 reg, bits, val;
  412. if (ctx->driver_data->has_shadowcon) {
  413. reg = SHADOWCON;
  414. bits = SHADOWCON_WINx_PROTECT(win);
  415. } else {
  416. reg = PRTCON;
  417. bits = PRTCON_PROTECT;
  418. }
  419. val = readl(ctx->regs + reg);
  420. if (protect)
  421. val |= bits;
  422. else
  423. val &= ~bits;
  424. writel(val, ctx->regs + reg);
  425. }
  426. static void fimd_win_commit(struct device *dev, int zpos)
  427. {
  428. struct fimd_context *ctx = get_fimd_context(dev);
  429. struct fimd_win_data *win_data;
  430. int win = zpos;
  431. unsigned long val, alpha, size;
  432. unsigned int last_x;
  433. unsigned int last_y;
  434. if (ctx->suspended)
  435. return;
  436. if (win == DEFAULT_ZPOS)
  437. win = ctx->default_win;
  438. if (win < 0 || win >= WINDOWS_NR)
  439. return;
  440. win_data = &ctx->win_data[win];
  441. /*
  442. * SHADOWCON/PRTCON register is used for enabling timing.
  443. *
  444. * for example, once only width value of a register is set,
  445. * if the dma is started then fimd hardware could malfunction so
  446. * with protect window setting, the register fields with prefix '_F'
  447. * wouldn't be updated at vsync also but updated once unprotect window
  448. * is set.
  449. */
  450. /* protect windows */
  451. fimd_shadow_protect_win(ctx, win, true);
  452. /* buffer start address */
  453. val = (unsigned long)win_data->dma_addr;
  454. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  455. /* buffer end address */
  456. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  457. val = (unsigned long)(win_data->dma_addr + size);
  458. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  459. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  460. (unsigned long)win_data->dma_addr, val, size);
  461. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  462. win_data->ovl_width, win_data->ovl_height);
  463. /* buffer size */
  464. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  465. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  466. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  467. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  468. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  469. /* OSD position */
  470. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  471. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  472. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  473. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  474. writel(val, ctx->regs + VIDOSD_A(win));
  475. last_x = win_data->offset_x + win_data->ovl_width;
  476. if (last_x)
  477. last_x--;
  478. last_y = win_data->offset_y + win_data->ovl_height;
  479. if (last_y)
  480. last_y--;
  481. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  482. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  483. writel(val, ctx->regs + VIDOSD_B(win));
  484. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  485. win_data->offset_x, win_data->offset_y, last_x, last_y);
  486. /* hardware window 0 doesn't support alpha channel. */
  487. if (win != 0) {
  488. /* OSD alpha */
  489. alpha = VIDISD14C_ALPHA1_R(0xf) |
  490. VIDISD14C_ALPHA1_G(0xf) |
  491. VIDISD14C_ALPHA1_B(0xf);
  492. writel(alpha, ctx->regs + VIDOSD_C(win));
  493. }
  494. /* OSD size */
  495. if (win != 3 && win != 4) {
  496. u32 offset = VIDOSD_D(win);
  497. if (win == 0)
  498. offset = VIDOSD_C(win);
  499. val = win_data->ovl_width * win_data->ovl_height;
  500. writel(val, ctx->regs + offset);
  501. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  502. }
  503. fimd_win_set_pixfmt(dev, win);
  504. /* hardware window 0 doesn't support color key. */
  505. if (win != 0)
  506. fimd_win_set_colkey(dev, win);
  507. /* wincon */
  508. val = readl(ctx->regs + WINCON(win));
  509. val |= WINCONx_ENWIN;
  510. writel(val, ctx->regs + WINCON(win));
  511. /* Enable DMA channel and unprotect windows */
  512. fimd_shadow_protect_win(ctx, win, false);
  513. if (ctx->driver_data->has_shadowcon) {
  514. val = readl(ctx->regs + SHADOWCON);
  515. val |= SHADOWCON_CHx_ENABLE(win);
  516. writel(val, ctx->regs + SHADOWCON);
  517. }
  518. win_data->enabled = true;
  519. }
  520. static void fimd_win_disable(struct device *dev, int zpos)
  521. {
  522. struct fimd_context *ctx = get_fimd_context(dev);
  523. struct fimd_win_data *win_data;
  524. int win = zpos;
  525. u32 val;
  526. if (win == DEFAULT_ZPOS)
  527. win = ctx->default_win;
  528. if (win < 0 || win >= WINDOWS_NR)
  529. return;
  530. win_data = &ctx->win_data[win];
  531. if (ctx->suspended) {
  532. /* do not resume this window*/
  533. win_data->resume = false;
  534. return;
  535. }
  536. /* protect windows */
  537. fimd_shadow_protect_win(ctx, win, true);
  538. /* wincon */
  539. val = readl(ctx->regs + WINCON(win));
  540. val &= ~WINCONx_ENWIN;
  541. writel(val, ctx->regs + WINCON(win));
  542. /* unprotect windows */
  543. if (ctx->driver_data->has_shadowcon) {
  544. val = readl(ctx->regs + SHADOWCON);
  545. val &= ~SHADOWCON_CHx_ENABLE(win);
  546. writel(val, ctx->regs + SHADOWCON);
  547. }
  548. fimd_shadow_protect_win(ctx, win, false);
  549. win_data->enabled = false;
  550. }
  551. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  552. .mode_set = fimd_win_mode_set,
  553. .commit = fimd_win_commit,
  554. .disable = fimd_win_disable,
  555. };
  556. static struct exynos_drm_manager fimd_manager = {
  557. .pipe = -1,
  558. .ops = &fimd_manager_ops,
  559. .overlay_ops = &fimd_overlay_ops,
  560. .display_ops = &fimd_display_ops,
  561. };
  562. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  563. {
  564. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  565. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  566. struct drm_device *drm_dev = subdrv->drm_dev;
  567. struct exynos_drm_manager *manager = subdrv->manager;
  568. u32 val;
  569. val = readl(ctx->regs + VIDINTCON1);
  570. if (val & VIDINTCON1_INT_FRAME)
  571. /* VSYNC interrupt */
  572. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  573. /* check the crtc is detached already from encoder */
  574. if (manager->pipe < 0)
  575. goto out;
  576. drm_handle_vblank(drm_dev, manager->pipe);
  577. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  578. /* set wait vsync event to zero and wake up queue. */
  579. if (atomic_read(&ctx->wait_vsync_event)) {
  580. atomic_set(&ctx->wait_vsync_event, 0);
  581. DRM_WAKEUP(&ctx->wait_vsync_queue);
  582. }
  583. out:
  584. return IRQ_HANDLED;
  585. }
  586. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  587. {
  588. /*
  589. * enable drm irq mode.
  590. * - with irq_enabled = 1, we can use the vblank feature.
  591. *
  592. * P.S. note that we wouldn't use drm irq handler but
  593. * just specific driver own one instead because
  594. * drm framework supports only one irq handler.
  595. */
  596. drm_dev->irq_enabled = 1;
  597. /*
  598. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  599. * by drm timer once a current process gives up ownership of
  600. * vblank event.(after drm_vblank_put function is called)
  601. */
  602. drm_dev->vblank_disable_allowed = 1;
  603. /* attach this sub driver to iommu mapping if supported. */
  604. if (is_drm_iommu_supported(drm_dev))
  605. drm_iommu_attach_device(drm_dev, dev);
  606. return 0;
  607. }
  608. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  609. {
  610. /* detach this sub driver from iommu mapping if supported. */
  611. if (is_drm_iommu_supported(drm_dev))
  612. drm_iommu_detach_device(drm_dev, dev);
  613. }
  614. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  615. struct fb_videomode *timing)
  616. {
  617. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  618. u32 retrace;
  619. u32 clkdiv;
  620. u32 best_framerate = 0;
  621. u32 framerate;
  622. retrace = timing->left_margin + timing->hsync_len +
  623. timing->right_margin + timing->xres;
  624. retrace *= timing->upper_margin + timing->vsync_len +
  625. timing->lower_margin + timing->yres;
  626. /* default framerate is 60Hz */
  627. if (!timing->refresh)
  628. timing->refresh = 60;
  629. clk /= retrace;
  630. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  631. int tmp;
  632. /* get best framerate */
  633. framerate = clk / clkdiv;
  634. tmp = timing->refresh - framerate;
  635. if (tmp < 0) {
  636. best_framerate = framerate;
  637. continue;
  638. } else {
  639. if (!best_framerate)
  640. best_framerate = framerate;
  641. else if (tmp < (best_framerate - framerate))
  642. best_framerate = framerate;
  643. break;
  644. }
  645. }
  646. return clkdiv;
  647. }
  648. static void fimd_clear_win(struct fimd_context *ctx, int win)
  649. {
  650. writel(0, ctx->regs + WINCON(win));
  651. writel(0, ctx->regs + VIDOSD_A(win));
  652. writel(0, ctx->regs + VIDOSD_B(win));
  653. writel(0, ctx->regs + VIDOSD_C(win));
  654. if (win == 1 || win == 2)
  655. writel(0, ctx->regs + VIDOSD_D(win));
  656. fimd_shadow_protect_win(ctx, win, false);
  657. }
  658. static int fimd_clock(struct fimd_context *ctx, bool enable)
  659. {
  660. if (enable) {
  661. int ret;
  662. ret = clk_prepare_enable(ctx->bus_clk);
  663. if (ret < 0)
  664. return ret;
  665. ret = clk_prepare_enable(ctx->lcd_clk);
  666. if (ret < 0) {
  667. clk_disable_unprepare(ctx->bus_clk);
  668. return ret;
  669. }
  670. } else {
  671. clk_disable_unprepare(ctx->lcd_clk);
  672. clk_disable_unprepare(ctx->bus_clk);
  673. }
  674. return 0;
  675. }
  676. static void fimd_window_suspend(struct device *dev)
  677. {
  678. struct fimd_context *ctx = get_fimd_context(dev);
  679. struct fimd_win_data *win_data;
  680. int i;
  681. for (i = 0; i < WINDOWS_NR; i++) {
  682. win_data = &ctx->win_data[i];
  683. win_data->resume = win_data->enabled;
  684. fimd_win_disable(dev, i);
  685. }
  686. fimd_wait_for_vblank(dev);
  687. }
  688. static void fimd_window_resume(struct device *dev)
  689. {
  690. struct fimd_context *ctx = get_fimd_context(dev);
  691. struct fimd_win_data *win_data;
  692. int i;
  693. for (i = 0; i < WINDOWS_NR; i++) {
  694. win_data = &ctx->win_data[i];
  695. win_data->enabled = win_data->resume;
  696. win_data->resume = false;
  697. }
  698. }
  699. static int fimd_activate(struct fimd_context *ctx, bool enable)
  700. {
  701. struct device *dev = ctx->subdrv.dev;
  702. if (enable) {
  703. int ret;
  704. ret = fimd_clock(ctx, true);
  705. if (ret < 0)
  706. return ret;
  707. ctx->suspended = false;
  708. /* if vblank was enabled status, enable it again. */
  709. if (test_and_clear_bit(0, &ctx->irq_flags))
  710. fimd_enable_vblank(dev);
  711. fimd_window_resume(dev);
  712. } else {
  713. fimd_window_suspend(dev);
  714. fimd_clock(ctx, false);
  715. ctx->suspended = true;
  716. }
  717. return 0;
  718. }
  719. static int fimd_probe(struct platform_device *pdev)
  720. {
  721. struct device *dev = &pdev->dev;
  722. struct fimd_context *ctx;
  723. struct exynos_drm_subdrv *subdrv;
  724. struct exynos_drm_fimd_pdata *pdata;
  725. struct exynos_drm_panel_info *panel;
  726. struct resource *res;
  727. int win;
  728. int ret = -EINVAL;
  729. if (dev->of_node) {
  730. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  731. if (!pdata) {
  732. DRM_ERROR("memory allocation for pdata failed\n");
  733. return -ENOMEM;
  734. }
  735. ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
  736. OF_USE_NATIVE_MODE);
  737. if (ret) {
  738. DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
  739. return ret;
  740. }
  741. } else {
  742. pdata = dev->platform_data;
  743. if (!pdata) {
  744. DRM_ERROR("no platform data specified\n");
  745. return -EINVAL;
  746. }
  747. }
  748. panel = &pdata->panel;
  749. if (!panel) {
  750. dev_err(dev, "panel is null.\n");
  751. return -EINVAL;
  752. }
  753. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  754. if (!ctx)
  755. return -ENOMEM;
  756. ctx->bus_clk = devm_clk_get(dev, "fimd");
  757. if (IS_ERR(ctx->bus_clk)) {
  758. dev_err(dev, "failed to get bus clock\n");
  759. return PTR_ERR(ctx->bus_clk);
  760. }
  761. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  762. if (IS_ERR(ctx->lcd_clk)) {
  763. dev_err(dev, "failed to get lcd clock\n");
  764. return PTR_ERR(ctx->lcd_clk);
  765. }
  766. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  767. ctx->regs = devm_ioremap_resource(dev, res);
  768. if (IS_ERR(ctx->regs))
  769. return PTR_ERR(ctx->regs);
  770. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  771. if (!res) {
  772. dev_err(dev, "irq request failed.\n");
  773. return -ENXIO;
  774. }
  775. ctx->irq = res->start;
  776. ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
  777. 0, "drm_fimd", ctx);
  778. if (ret) {
  779. dev_err(dev, "irq request failed.\n");
  780. return ret;
  781. }
  782. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  783. ctx->vidcon0 = pdata->vidcon0;
  784. ctx->vidcon1 = pdata->vidcon1;
  785. ctx->default_win = pdata->default_win;
  786. ctx->panel = panel;
  787. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  788. atomic_set(&ctx->wait_vsync_event, 0);
  789. subdrv = &ctx->subdrv;
  790. subdrv->dev = dev;
  791. subdrv->manager = &fimd_manager;
  792. subdrv->probe = fimd_subdrv_probe;
  793. subdrv->remove = fimd_subdrv_remove;
  794. mutex_init(&ctx->lock);
  795. platform_set_drvdata(pdev, ctx);
  796. pm_runtime_enable(dev);
  797. pm_runtime_get_sync(dev);
  798. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  799. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  800. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  801. panel->timing.pixclock, ctx->clkdiv);
  802. for (win = 0; win < WINDOWS_NR; win++)
  803. fimd_clear_win(ctx, win);
  804. exynos_drm_subdrv_register(subdrv);
  805. return 0;
  806. }
  807. static int fimd_remove(struct platform_device *pdev)
  808. {
  809. struct device *dev = &pdev->dev;
  810. struct fimd_context *ctx = platform_get_drvdata(pdev);
  811. exynos_drm_subdrv_unregister(&ctx->subdrv);
  812. if (ctx->suspended)
  813. goto out;
  814. pm_runtime_set_suspended(dev);
  815. pm_runtime_put_sync(dev);
  816. out:
  817. pm_runtime_disable(dev);
  818. return 0;
  819. }
  820. #ifdef CONFIG_PM_SLEEP
  821. static int fimd_suspend(struct device *dev)
  822. {
  823. struct fimd_context *ctx = get_fimd_context(dev);
  824. /*
  825. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  826. * called here, an error would be returned by that interface
  827. * because the usage_count of pm runtime is more than 1.
  828. */
  829. if (!pm_runtime_suspended(dev))
  830. return fimd_activate(ctx, false);
  831. return 0;
  832. }
  833. static int fimd_resume(struct device *dev)
  834. {
  835. struct fimd_context *ctx = get_fimd_context(dev);
  836. /*
  837. * if entered to sleep when lcd panel was on, the usage_count
  838. * of pm runtime would still be 1 so in this case, fimd driver
  839. * should be on directly not drawing on pm runtime interface.
  840. */
  841. if (!pm_runtime_suspended(dev)) {
  842. int ret;
  843. ret = fimd_activate(ctx, true);
  844. if (ret < 0)
  845. return ret;
  846. /*
  847. * in case of dpms on(standby), fimd_apply function will
  848. * be called by encoder's dpms callback to update fimd's
  849. * registers but in case of sleep wakeup, it's not.
  850. * so fimd_apply function should be called at here.
  851. */
  852. fimd_apply(dev);
  853. }
  854. return 0;
  855. }
  856. #endif
  857. #ifdef CONFIG_PM_RUNTIME
  858. static int fimd_runtime_suspend(struct device *dev)
  859. {
  860. struct fimd_context *ctx = get_fimd_context(dev);
  861. return fimd_activate(ctx, false);
  862. }
  863. static int fimd_runtime_resume(struct device *dev)
  864. {
  865. struct fimd_context *ctx = get_fimd_context(dev);
  866. return fimd_activate(ctx, true);
  867. }
  868. #endif
  869. static struct platform_device_id fimd_driver_ids[] = {
  870. {
  871. .name = "s3c64xx-fb",
  872. .driver_data = (unsigned long)&s3c64xx_fimd_driver_data,
  873. }, {
  874. .name = "exynos4-fb",
  875. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  876. }, {
  877. .name = "exynos5-fb",
  878. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  879. },
  880. {},
  881. };
  882. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  883. static const struct dev_pm_ops fimd_pm_ops = {
  884. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  885. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  886. };
  887. struct platform_driver fimd_driver = {
  888. .probe = fimd_probe,
  889. .remove = fimd_remove,
  890. .id_table = fimd_driver_ids,
  891. .driver = {
  892. .name = "exynos4-fb",
  893. .owner = THIS_MODULE,
  894. .pm = &fimd_pm_ops,
  895. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  896. },
  897. };