exynos_drm_fimc.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Eunchul Kim <chulspro.kim@samsung.com>
  5. * Jinyoung Jeon <jy0.jeon@samsung.com>
  6. * Sangmin Lee <lsmin.lee@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/regmap.h>
  19. #include <linux/clk.h>
  20. #include <linux/pm_runtime.h>
  21. #include <drm/drmP.h>
  22. #include <drm/exynos_drm.h>
  23. #include "regs-fimc.h"
  24. #include "exynos_drm_ipp.h"
  25. #include "exynos_drm_fimc.h"
  26. /*
  27. * FIMC stands for Fully Interactive Mobile Camera and
  28. * supports image scaler/rotator and input/output DMA operations.
  29. * input DMA reads image data from the memory.
  30. * output DMA writes image data to memory.
  31. * FIMC supports image rotation and image effect functions.
  32. *
  33. * M2M operation : supports crop/scale/rotation/csc so on.
  34. * Memory ----> FIMC H/W ----> Memory.
  35. * Writeback operation : supports cloned screen with FIMD.
  36. * FIMD ----> FIMC H/W ----> Memory.
  37. * Output operation : supports direct display using local path.
  38. * Memory ----> FIMC H/W ----> FIMD.
  39. */
  40. /*
  41. * TODO
  42. * 1. check suspend/resume api if needed.
  43. * 2. need to check use case platform_device_id.
  44. * 3. check src/dst size with, height.
  45. * 4. added check_prepare api for right register.
  46. * 5. need to add supported list in prop_list.
  47. * 6. check prescaler/scaler optimization.
  48. */
  49. #define FIMC_MAX_DEVS 4
  50. #define FIMC_MAX_SRC 2
  51. #define FIMC_MAX_DST 32
  52. #define FIMC_SHFACTOR 10
  53. #define FIMC_BUF_STOP 1
  54. #define FIMC_BUF_START 2
  55. #define FIMC_REG_SZ 32
  56. #define FIMC_WIDTH_ITU_709 1280
  57. #define FIMC_REFRESH_MAX 60
  58. #define FIMC_REFRESH_MIN 12
  59. #define FIMC_CROP_MAX 8192
  60. #define FIMC_CROP_MIN 32
  61. #define FIMC_SCALE_MAX 4224
  62. #define FIMC_SCALE_MIN 32
  63. #define get_fimc_context(dev) platform_get_drvdata(to_platform_device(dev))
  64. #define get_ctx_from_ippdrv(ippdrv) container_of(ippdrv,\
  65. struct fimc_context, ippdrv);
  66. #define fimc_read(offset) readl(ctx->regs + (offset))
  67. #define fimc_write(cfg, offset) writel(cfg, ctx->regs + (offset))
  68. enum fimc_wb {
  69. FIMC_WB_NONE,
  70. FIMC_WB_A,
  71. FIMC_WB_B,
  72. };
  73. enum {
  74. FIMC_CLK_LCLK,
  75. FIMC_CLK_GATE,
  76. FIMC_CLK_WB_A,
  77. FIMC_CLK_WB_B,
  78. FIMC_CLK_MUX,
  79. FIMC_CLK_PARENT,
  80. FIMC_CLKS_MAX
  81. };
  82. static const char * const fimc_clock_names[] = {
  83. [FIMC_CLK_LCLK] = "sclk_fimc",
  84. [FIMC_CLK_GATE] = "fimc",
  85. [FIMC_CLK_WB_A] = "pxl_async0",
  86. [FIMC_CLK_WB_B] = "pxl_async1",
  87. [FIMC_CLK_MUX] = "mux",
  88. [FIMC_CLK_PARENT] = "parent",
  89. };
  90. #define FIMC_DEFAULT_LCLK_FREQUENCY 133000000UL
  91. /*
  92. * A structure of scaler.
  93. *
  94. * @range: narrow, wide.
  95. * @bypass: unused scaler path.
  96. * @up_h: horizontal scale up.
  97. * @up_v: vertical scale up.
  98. * @hratio: horizontal ratio.
  99. * @vratio: vertical ratio.
  100. */
  101. struct fimc_scaler {
  102. bool range;
  103. bool bypass;
  104. bool up_h;
  105. bool up_v;
  106. u32 hratio;
  107. u32 vratio;
  108. };
  109. /*
  110. * A structure of scaler capability.
  111. *
  112. * find user manual table 43-1.
  113. * @in_hori: scaler input horizontal size.
  114. * @bypass: scaler bypass mode.
  115. * @dst_h_wo_rot: target horizontal size without output rotation.
  116. * @dst_h_rot: target horizontal size with output rotation.
  117. * @rl_w_wo_rot: real width without input rotation.
  118. * @rl_h_rot: real height without output rotation.
  119. */
  120. struct fimc_capability {
  121. /* scaler */
  122. u32 in_hori;
  123. u32 bypass;
  124. /* output rotator */
  125. u32 dst_h_wo_rot;
  126. u32 dst_h_rot;
  127. /* input rotator */
  128. u32 rl_w_wo_rot;
  129. u32 rl_h_rot;
  130. };
  131. /*
  132. * A structure of fimc context.
  133. *
  134. * @ippdrv: prepare initialization using ippdrv.
  135. * @regs_res: register resources.
  136. * @regs: memory mapped io registers.
  137. * @lock: locking of operations.
  138. * @clocks: fimc clocks.
  139. * @clk_frequency: LCLK clock frequency.
  140. * @sysreg: handle to SYSREG block regmap.
  141. * @sc: scaler infomations.
  142. * @pol: porarity of writeback.
  143. * @id: fimc id.
  144. * @irq: irq number.
  145. * @suspended: qos operations.
  146. */
  147. struct fimc_context {
  148. struct exynos_drm_ippdrv ippdrv;
  149. struct resource *regs_res;
  150. void __iomem *regs;
  151. struct mutex lock;
  152. struct clk *clocks[FIMC_CLKS_MAX];
  153. u32 clk_frequency;
  154. struct regmap *sysreg;
  155. struct fimc_scaler sc;
  156. struct exynos_drm_ipp_pol pol;
  157. int id;
  158. int irq;
  159. bool suspended;
  160. };
  161. static void fimc_sw_reset(struct fimc_context *ctx)
  162. {
  163. u32 cfg;
  164. /* stop dma operation */
  165. cfg = fimc_read(EXYNOS_CISTATUS);
  166. if (EXYNOS_CISTATUS_GET_ENVID_STATUS(cfg)) {
  167. cfg = fimc_read(EXYNOS_MSCTRL);
  168. cfg &= ~EXYNOS_MSCTRL_ENVID;
  169. fimc_write(cfg, EXYNOS_MSCTRL);
  170. }
  171. cfg = fimc_read(EXYNOS_CISRCFMT);
  172. cfg |= EXYNOS_CISRCFMT_ITU601_8BIT;
  173. fimc_write(cfg, EXYNOS_CISRCFMT);
  174. /* disable image capture */
  175. cfg = fimc_read(EXYNOS_CIIMGCPT);
  176. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  177. fimc_write(cfg, EXYNOS_CIIMGCPT);
  178. /* s/w reset */
  179. cfg = fimc_read(EXYNOS_CIGCTRL);
  180. cfg |= (EXYNOS_CIGCTRL_SWRST);
  181. fimc_write(cfg, EXYNOS_CIGCTRL);
  182. /* s/w reset complete */
  183. cfg = fimc_read(EXYNOS_CIGCTRL);
  184. cfg &= ~EXYNOS_CIGCTRL_SWRST;
  185. fimc_write(cfg, EXYNOS_CIGCTRL);
  186. /* reset sequence */
  187. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  188. }
  189. static int fimc_set_camblk_fimd0_wb(struct fimc_context *ctx)
  190. {
  191. return regmap_update_bits(ctx->sysreg, SYSREG_CAMERA_BLK,
  192. SYSREG_FIMD0WB_DEST_MASK,
  193. ctx->id << SYSREG_FIMD0WB_DEST_SHIFT);
  194. }
  195. static void fimc_set_type_ctrl(struct fimc_context *ctx, enum fimc_wb wb)
  196. {
  197. u32 cfg;
  198. DRM_DEBUG_KMS("wb[%d]\n", wb);
  199. cfg = fimc_read(EXYNOS_CIGCTRL);
  200. cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
  201. EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
  202. EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
  203. EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
  204. EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
  205. EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
  206. switch (wb) {
  207. case FIMC_WB_A:
  208. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_A |
  209. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  210. break;
  211. case FIMC_WB_B:
  212. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_B |
  213. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  214. break;
  215. case FIMC_WB_NONE:
  216. default:
  217. cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
  218. EXYNOS_CIGCTRL_SELWRITEBACK_A |
  219. EXYNOS_CIGCTRL_SELCAM_MIPI_A |
  220. EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
  221. break;
  222. }
  223. fimc_write(cfg, EXYNOS_CIGCTRL);
  224. }
  225. static void fimc_set_polarity(struct fimc_context *ctx,
  226. struct exynos_drm_ipp_pol *pol)
  227. {
  228. u32 cfg;
  229. DRM_DEBUG_KMS("inv_pclk[%d]inv_vsync[%d]\n",
  230. pol->inv_pclk, pol->inv_vsync);
  231. DRM_DEBUG_KMS("inv_href[%d]inv_hsync[%d]\n",
  232. pol->inv_href, pol->inv_hsync);
  233. cfg = fimc_read(EXYNOS_CIGCTRL);
  234. cfg &= ~(EXYNOS_CIGCTRL_INVPOLPCLK | EXYNOS_CIGCTRL_INVPOLVSYNC |
  235. EXYNOS_CIGCTRL_INVPOLHREF | EXYNOS_CIGCTRL_INVPOLHSYNC);
  236. if (pol->inv_pclk)
  237. cfg |= EXYNOS_CIGCTRL_INVPOLPCLK;
  238. if (pol->inv_vsync)
  239. cfg |= EXYNOS_CIGCTRL_INVPOLVSYNC;
  240. if (pol->inv_href)
  241. cfg |= EXYNOS_CIGCTRL_INVPOLHREF;
  242. if (pol->inv_hsync)
  243. cfg |= EXYNOS_CIGCTRL_INVPOLHSYNC;
  244. fimc_write(cfg, EXYNOS_CIGCTRL);
  245. }
  246. static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
  247. {
  248. u32 cfg;
  249. DRM_DEBUG_KMS("enable[%d]\n", enable);
  250. cfg = fimc_read(EXYNOS_CIGCTRL);
  251. if (enable)
  252. cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
  253. else
  254. cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
  255. fimc_write(cfg, EXYNOS_CIGCTRL);
  256. }
  257. static void fimc_handle_irq(struct fimc_context *ctx, bool enable,
  258. bool overflow, bool level)
  259. {
  260. u32 cfg;
  261. DRM_DEBUG_KMS("enable[%d]overflow[%d]level[%d]\n",
  262. enable, overflow, level);
  263. cfg = fimc_read(EXYNOS_CIGCTRL);
  264. if (enable) {
  265. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_LEVEL);
  266. cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE;
  267. if (overflow)
  268. cfg |= EXYNOS_CIGCTRL_IRQ_OVFEN;
  269. if (level)
  270. cfg |= EXYNOS_CIGCTRL_IRQ_LEVEL;
  271. } else
  272. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_ENABLE);
  273. fimc_write(cfg, EXYNOS_CIGCTRL);
  274. }
  275. static void fimc_clear_irq(struct fimc_context *ctx)
  276. {
  277. u32 cfg;
  278. cfg = fimc_read(EXYNOS_CIGCTRL);
  279. cfg |= EXYNOS_CIGCTRL_IRQ_CLR;
  280. fimc_write(cfg, EXYNOS_CIGCTRL);
  281. }
  282. static bool fimc_check_ovf(struct fimc_context *ctx)
  283. {
  284. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  285. u32 cfg, status, flag;
  286. status = fimc_read(EXYNOS_CISTATUS);
  287. flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
  288. EXYNOS_CISTATUS_OVFICR;
  289. DRM_DEBUG_KMS("flag[0x%x]\n", flag);
  290. if (status & flag) {
  291. cfg = fimc_read(EXYNOS_CIWDOFST);
  292. cfg |= (EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  293. EXYNOS_CIWDOFST_CLROVFICR);
  294. fimc_write(cfg, EXYNOS_CIWDOFST);
  295. cfg = fimc_read(EXYNOS_CIWDOFST);
  296. cfg &= ~(EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  297. EXYNOS_CIWDOFST_CLROVFICR);
  298. fimc_write(cfg, EXYNOS_CIWDOFST);
  299. dev_err(ippdrv->dev, "occured overflow at %d, status 0x%x.\n",
  300. ctx->id, status);
  301. return true;
  302. }
  303. return false;
  304. }
  305. static bool fimc_check_frame_end(struct fimc_context *ctx)
  306. {
  307. u32 cfg;
  308. cfg = fimc_read(EXYNOS_CISTATUS);
  309. DRM_DEBUG_KMS("cfg[0x%x]\n", cfg);
  310. if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
  311. return false;
  312. cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
  313. fimc_write(cfg, EXYNOS_CISTATUS);
  314. return true;
  315. }
  316. static int fimc_get_buf_id(struct fimc_context *ctx)
  317. {
  318. u32 cfg;
  319. int frame_cnt, buf_id;
  320. cfg = fimc_read(EXYNOS_CISTATUS2);
  321. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
  322. if (frame_cnt == 0)
  323. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
  324. DRM_DEBUG_KMS("present[%d]before[%d]\n",
  325. EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
  326. EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
  327. if (frame_cnt == 0) {
  328. DRM_ERROR("failed to get frame count.\n");
  329. return -EIO;
  330. }
  331. buf_id = frame_cnt - 1;
  332. DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
  333. return buf_id;
  334. }
  335. static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
  336. {
  337. u32 cfg;
  338. DRM_DEBUG_KMS("enable[%d]\n", enable);
  339. cfg = fimc_read(EXYNOS_CIOCTRL);
  340. if (enable)
  341. cfg |= EXYNOS_CIOCTRL_LASTENDEN;
  342. else
  343. cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
  344. fimc_write(cfg, EXYNOS_CIOCTRL);
  345. }
  346. static int fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  347. {
  348. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  349. u32 cfg;
  350. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  351. /* RGB */
  352. cfg = fimc_read(EXYNOS_CISCCTRL);
  353. cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
  354. switch (fmt) {
  355. case DRM_FORMAT_RGB565:
  356. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
  357. fimc_write(cfg, EXYNOS_CISCCTRL);
  358. return 0;
  359. case DRM_FORMAT_RGB888:
  360. case DRM_FORMAT_XRGB8888:
  361. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
  362. fimc_write(cfg, EXYNOS_CISCCTRL);
  363. return 0;
  364. default:
  365. /* bypass */
  366. break;
  367. }
  368. /* YUV */
  369. cfg = fimc_read(EXYNOS_MSCTRL);
  370. cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
  371. EXYNOS_MSCTRL_C_INT_IN_2PLANE |
  372. EXYNOS_MSCTRL_ORDER422_YCBYCR);
  373. switch (fmt) {
  374. case DRM_FORMAT_YUYV:
  375. cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
  376. break;
  377. case DRM_FORMAT_YVYU:
  378. cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
  379. break;
  380. case DRM_FORMAT_UYVY:
  381. cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
  382. break;
  383. case DRM_FORMAT_VYUY:
  384. case DRM_FORMAT_YUV444:
  385. cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
  386. break;
  387. case DRM_FORMAT_NV21:
  388. case DRM_FORMAT_NV61:
  389. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
  390. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  391. break;
  392. case DRM_FORMAT_YUV422:
  393. case DRM_FORMAT_YUV420:
  394. case DRM_FORMAT_YVU420:
  395. cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
  396. break;
  397. case DRM_FORMAT_NV12:
  398. case DRM_FORMAT_NV12MT:
  399. case DRM_FORMAT_NV16:
  400. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
  401. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  402. break;
  403. default:
  404. dev_err(ippdrv->dev, "inavlid source yuv order 0x%x.\n", fmt);
  405. return -EINVAL;
  406. }
  407. fimc_write(cfg, EXYNOS_MSCTRL);
  408. return 0;
  409. }
  410. static int fimc_src_set_fmt(struct device *dev, u32 fmt)
  411. {
  412. struct fimc_context *ctx = get_fimc_context(dev);
  413. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  414. u32 cfg;
  415. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  416. cfg = fimc_read(EXYNOS_MSCTRL);
  417. cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
  418. switch (fmt) {
  419. case DRM_FORMAT_RGB565:
  420. case DRM_FORMAT_RGB888:
  421. case DRM_FORMAT_XRGB8888:
  422. cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
  423. break;
  424. case DRM_FORMAT_YUV444:
  425. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  426. break;
  427. case DRM_FORMAT_YUYV:
  428. case DRM_FORMAT_YVYU:
  429. case DRM_FORMAT_UYVY:
  430. case DRM_FORMAT_VYUY:
  431. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
  432. break;
  433. case DRM_FORMAT_NV16:
  434. case DRM_FORMAT_NV61:
  435. case DRM_FORMAT_YUV422:
  436. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
  437. break;
  438. case DRM_FORMAT_YUV420:
  439. case DRM_FORMAT_YVU420:
  440. case DRM_FORMAT_NV12:
  441. case DRM_FORMAT_NV21:
  442. case DRM_FORMAT_NV12MT:
  443. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  444. break;
  445. default:
  446. dev_err(ippdrv->dev, "inavlid source format 0x%x.\n", fmt);
  447. return -EINVAL;
  448. }
  449. fimc_write(cfg, EXYNOS_MSCTRL);
  450. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  451. cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
  452. if (fmt == DRM_FORMAT_NV12MT)
  453. cfg |= EXYNOS_CIDMAPARAM_R_MODE_64X32;
  454. else
  455. cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
  456. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  457. return fimc_src_set_fmt_order(ctx, fmt);
  458. }
  459. static int fimc_src_set_transf(struct device *dev,
  460. enum drm_exynos_degree degree,
  461. enum drm_exynos_flip flip, bool *swap)
  462. {
  463. struct fimc_context *ctx = get_fimc_context(dev);
  464. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  465. u32 cfg1, cfg2;
  466. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  467. cfg1 = fimc_read(EXYNOS_MSCTRL);
  468. cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
  469. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  470. cfg2 = fimc_read(EXYNOS_CITRGFMT);
  471. cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  472. switch (degree) {
  473. case EXYNOS_DRM_DEGREE_0:
  474. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  475. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  476. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  477. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  478. break;
  479. case EXYNOS_DRM_DEGREE_90:
  480. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  481. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  482. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  483. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  484. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  485. break;
  486. case EXYNOS_DRM_DEGREE_180:
  487. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  488. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  489. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  490. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  491. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  492. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  493. break;
  494. case EXYNOS_DRM_DEGREE_270:
  495. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  496. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  497. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  498. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  499. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  500. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  501. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  502. break;
  503. default:
  504. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  505. return -EINVAL;
  506. }
  507. fimc_write(cfg1, EXYNOS_MSCTRL);
  508. fimc_write(cfg2, EXYNOS_CITRGFMT);
  509. *swap = (cfg2 & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) ? 1 : 0;
  510. return 0;
  511. }
  512. static int fimc_set_window(struct fimc_context *ctx,
  513. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  514. {
  515. u32 cfg, h1, h2, v1, v2;
  516. /* cropped image */
  517. h1 = pos->x;
  518. h2 = sz->hsize - pos->w - pos->x;
  519. v1 = pos->y;
  520. v2 = sz->vsize - pos->h - pos->y;
  521. DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
  522. pos->x, pos->y, pos->w, pos->h, sz->hsize, sz->vsize);
  523. DRM_DEBUG_KMS("h1[%d]h2[%d]v1[%d]v2[%d]\n", h1, h2, v1, v2);
  524. /*
  525. * set window offset 1, 2 size
  526. * check figure 43-21 in user manual
  527. */
  528. cfg = fimc_read(EXYNOS_CIWDOFST);
  529. cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
  530. EXYNOS_CIWDOFST_WINVEROFST_MASK);
  531. cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
  532. EXYNOS_CIWDOFST_WINVEROFST(v1));
  533. cfg |= EXYNOS_CIWDOFST_WINOFSEN;
  534. fimc_write(cfg, EXYNOS_CIWDOFST);
  535. cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
  536. EXYNOS_CIWDOFST2_WINVEROFST2(v2));
  537. fimc_write(cfg, EXYNOS_CIWDOFST2);
  538. return 0;
  539. }
  540. static int fimc_src_set_size(struct device *dev, int swap,
  541. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  542. {
  543. struct fimc_context *ctx = get_fimc_context(dev);
  544. struct drm_exynos_pos img_pos = *pos;
  545. struct drm_exynos_sz img_sz = *sz;
  546. u32 cfg;
  547. DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
  548. swap, sz->hsize, sz->vsize);
  549. /* original size */
  550. cfg = (EXYNOS_ORGISIZE_HORIZONTAL(img_sz.hsize) |
  551. EXYNOS_ORGISIZE_VERTICAL(img_sz.vsize));
  552. fimc_write(cfg, EXYNOS_ORGISIZE);
  553. DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
  554. if (swap) {
  555. img_pos.w = pos->h;
  556. img_pos.h = pos->w;
  557. img_sz.hsize = sz->vsize;
  558. img_sz.vsize = sz->hsize;
  559. }
  560. /* set input DMA image size */
  561. cfg = fimc_read(EXYNOS_CIREAL_ISIZE);
  562. cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
  563. EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
  564. cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(img_pos.w) |
  565. EXYNOS_CIREAL_ISIZE_HEIGHT(img_pos.h));
  566. fimc_write(cfg, EXYNOS_CIREAL_ISIZE);
  567. /*
  568. * set input FIFO image size
  569. * for now, we support only ITU601 8 bit mode
  570. */
  571. cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
  572. EXYNOS_CISRCFMT_SOURCEHSIZE(img_sz.hsize) |
  573. EXYNOS_CISRCFMT_SOURCEVSIZE(img_sz.vsize));
  574. fimc_write(cfg, EXYNOS_CISRCFMT);
  575. /* offset Y(RGB), Cb, Cr */
  576. cfg = (EXYNOS_CIIYOFF_HORIZONTAL(img_pos.x) |
  577. EXYNOS_CIIYOFF_VERTICAL(img_pos.y));
  578. fimc_write(cfg, EXYNOS_CIIYOFF);
  579. cfg = (EXYNOS_CIICBOFF_HORIZONTAL(img_pos.x) |
  580. EXYNOS_CIICBOFF_VERTICAL(img_pos.y));
  581. fimc_write(cfg, EXYNOS_CIICBOFF);
  582. cfg = (EXYNOS_CIICROFF_HORIZONTAL(img_pos.x) |
  583. EXYNOS_CIICROFF_VERTICAL(img_pos.y));
  584. fimc_write(cfg, EXYNOS_CIICROFF);
  585. return fimc_set_window(ctx, &img_pos, &img_sz);
  586. }
  587. static int fimc_src_set_addr(struct device *dev,
  588. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  589. enum drm_exynos_ipp_buf_type buf_type)
  590. {
  591. struct fimc_context *ctx = get_fimc_context(dev);
  592. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  593. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  594. struct drm_exynos_ipp_property *property;
  595. struct drm_exynos_ipp_config *config;
  596. if (!c_node) {
  597. DRM_ERROR("failed to get c_node.\n");
  598. return -EINVAL;
  599. }
  600. property = &c_node->property;
  601. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  602. property->prop_id, buf_id, buf_type);
  603. if (buf_id > FIMC_MAX_SRC) {
  604. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  605. return -ENOMEM;
  606. }
  607. /* address register set */
  608. switch (buf_type) {
  609. case IPP_BUF_ENQUEUE:
  610. config = &property->config[EXYNOS_DRM_OPS_SRC];
  611. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  612. EXYNOS_CIIYSA(buf_id));
  613. if (config->fmt == DRM_FORMAT_YVU420) {
  614. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  615. EXYNOS_CIICBSA(buf_id));
  616. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  617. EXYNOS_CIICRSA(buf_id));
  618. } else {
  619. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  620. EXYNOS_CIICBSA(buf_id));
  621. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  622. EXYNOS_CIICRSA(buf_id));
  623. }
  624. break;
  625. case IPP_BUF_DEQUEUE:
  626. fimc_write(0x0, EXYNOS_CIIYSA(buf_id));
  627. fimc_write(0x0, EXYNOS_CIICBSA(buf_id));
  628. fimc_write(0x0, EXYNOS_CIICRSA(buf_id));
  629. break;
  630. default:
  631. /* bypass */
  632. break;
  633. }
  634. return 0;
  635. }
  636. static struct exynos_drm_ipp_ops fimc_src_ops = {
  637. .set_fmt = fimc_src_set_fmt,
  638. .set_transf = fimc_src_set_transf,
  639. .set_size = fimc_src_set_size,
  640. .set_addr = fimc_src_set_addr,
  641. };
  642. static int fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  643. {
  644. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  645. u32 cfg;
  646. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  647. /* RGB */
  648. cfg = fimc_read(EXYNOS_CISCCTRL);
  649. cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
  650. switch (fmt) {
  651. case DRM_FORMAT_RGB565:
  652. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
  653. fimc_write(cfg, EXYNOS_CISCCTRL);
  654. return 0;
  655. case DRM_FORMAT_RGB888:
  656. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
  657. fimc_write(cfg, EXYNOS_CISCCTRL);
  658. return 0;
  659. case DRM_FORMAT_XRGB8888:
  660. cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
  661. EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
  662. fimc_write(cfg, EXYNOS_CISCCTRL);
  663. break;
  664. default:
  665. /* bypass */
  666. break;
  667. }
  668. /* YUV */
  669. cfg = fimc_read(EXYNOS_CIOCTRL);
  670. cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
  671. EXYNOS_CIOCTRL_ORDER422_MASK |
  672. EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
  673. switch (fmt) {
  674. case DRM_FORMAT_XRGB8888:
  675. cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
  676. break;
  677. case DRM_FORMAT_YUYV:
  678. cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
  679. break;
  680. case DRM_FORMAT_YVYU:
  681. cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
  682. break;
  683. case DRM_FORMAT_UYVY:
  684. cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
  685. break;
  686. case DRM_FORMAT_VYUY:
  687. cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
  688. break;
  689. case DRM_FORMAT_NV21:
  690. case DRM_FORMAT_NV61:
  691. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
  692. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  693. break;
  694. case DRM_FORMAT_YUV422:
  695. case DRM_FORMAT_YUV420:
  696. case DRM_FORMAT_YVU420:
  697. cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
  698. break;
  699. case DRM_FORMAT_NV12:
  700. case DRM_FORMAT_NV12MT:
  701. case DRM_FORMAT_NV16:
  702. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
  703. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  704. break;
  705. default:
  706. dev_err(ippdrv->dev, "inavlid target yuv order 0x%x.\n", fmt);
  707. return -EINVAL;
  708. }
  709. fimc_write(cfg, EXYNOS_CIOCTRL);
  710. return 0;
  711. }
  712. static int fimc_dst_set_fmt(struct device *dev, u32 fmt)
  713. {
  714. struct fimc_context *ctx = get_fimc_context(dev);
  715. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  716. u32 cfg;
  717. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  718. cfg = fimc_read(EXYNOS_CIEXTEN);
  719. if (fmt == DRM_FORMAT_AYUV) {
  720. cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
  721. fimc_write(cfg, EXYNOS_CIEXTEN);
  722. } else {
  723. cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
  724. fimc_write(cfg, EXYNOS_CIEXTEN);
  725. cfg = fimc_read(EXYNOS_CITRGFMT);
  726. cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
  727. switch (fmt) {
  728. case DRM_FORMAT_RGB565:
  729. case DRM_FORMAT_RGB888:
  730. case DRM_FORMAT_XRGB8888:
  731. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
  732. break;
  733. case DRM_FORMAT_YUYV:
  734. case DRM_FORMAT_YVYU:
  735. case DRM_FORMAT_UYVY:
  736. case DRM_FORMAT_VYUY:
  737. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
  738. break;
  739. case DRM_FORMAT_NV16:
  740. case DRM_FORMAT_NV61:
  741. case DRM_FORMAT_YUV422:
  742. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
  743. break;
  744. case DRM_FORMAT_YUV420:
  745. case DRM_FORMAT_YVU420:
  746. case DRM_FORMAT_NV12:
  747. case DRM_FORMAT_NV12MT:
  748. case DRM_FORMAT_NV21:
  749. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
  750. break;
  751. default:
  752. dev_err(ippdrv->dev, "inavlid target format 0x%x.\n",
  753. fmt);
  754. return -EINVAL;
  755. }
  756. fimc_write(cfg, EXYNOS_CITRGFMT);
  757. }
  758. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  759. cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
  760. if (fmt == DRM_FORMAT_NV12MT)
  761. cfg |= EXYNOS_CIDMAPARAM_W_MODE_64X32;
  762. else
  763. cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
  764. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  765. return fimc_dst_set_fmt_order(ctx, fmt);
  766. }
  767. static int fimc_dst_set_transf(struct device *dev,
  768. enum drm_exynos_degree degree,
  769. enum drm_exynos_flip flip, bool *swap)
  770. {
  771. struct fimc_context *ctx = get_fimc_context(dev);
  772. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  773. u32 cfg;
  774. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  775. cfg = fimc_read(EXYNOS_CITRGFMT);
  776. cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
  777. cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  778. switch (degree) {
  779. case EXYNOS_DRM_DEGREE_0:
  780. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  781. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  782. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  783. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  784. break;
  785. case EXYNOS_DRM_DEGREE_90:
  786. cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  787. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  788. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  789. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  790. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  791. break;
  792. case EXYNOS_DRM_DEGREE_180:
  793. cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  794. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  795. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  796. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  797. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  798. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  799. break;
  800. case EXYNOS_DRM_DEGREE_270:
  801. cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
  802. EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  803. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  804. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  805. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  806. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  807. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  808. break;
  809. default:
  810. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  811. return -EINVAL;
  812. }
  813. fimc_write(cfg, EXYNOS_CITRGFMT);
  814. *swap = (cfg & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) ? 1 : 0;
  815. return 0;
  816. }
  817. static int fimc_get_ratio_shift(u32 src, u32 dst, u32 *ratio, u32 *shift)
  818. {
  819. DRM_DEBUG_KMS("src[%d]dst[%d]\n", src, dst);
  820. if (src >= dst * 64) {
  821. DRM_ERROR("failed to make ratio and shift.\n");
  822. return -EINVAL;
  823. } else if (src >= dst * 32) {
  824. *ratio = 32;
  825. *shift = 5;
  826. } else if (src >= dst * 16) {
  827. *ratio = 16;
  828. *shift = 4;
  829. } else if (src >= dst * 8) {
  830. *ratio = 8;
  831. *shift = 3;
  832. } else if (src >= dst * 4) {
  833. *ratio = 4;
  834. *shift = 2;
  835. } else if (src >= dst * 2) {
  836. *ratio = 2;
  837. *shift = 1;
  838. } else {
  839. *ratio = 1;
  840. *shift = 0;
  841. }
  842. return 0;
  843. }
  844. static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
  845. struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
  846. {
  847. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  848. u32 cfg, cfg_ext, shfactor;
  849. u32 pre_dst_width, pre_dst_height;
  850. u32 pre_hratio, hfactor, pre_vratio, vfactor;
  851. int ret = 0;
  852. u32 src_w, src_h, dst_w, dst_h;
  853. cfg_ext = fimc_read(EXYNOS_CITRGFMT);
  854. if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
  855. src_w = src->h;
  856. src_h = src->w;
  857. } else {
  858. src_w = src->w;
  859. src_h = src->h;
  860. }
  861. if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
  862. dst_w = dst->h;
  863. dst_h = dst->w;
  864. } else {
  865. dst_w = dst->w;
  866. dst_h = dst->h;
  867. }
  868. ret = fimc_get_ratio_shift(src_w, dst_w, &pre_hratio, &hfactor);
  869. if (ret) {
  870. dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
  871. return ret;
  872. }
  873. ret = fimc_get_ratio_shift(src_h, dst_h, &pre_vratio, &vfactor);
  874. if (ret) {
  875. dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
  876. return ret;
  877. }
  878. pre_dst_width = src_w / pre_hratio;
  879. pre_dst_height = src_h / pre_vratio;
  880. DRM_DEBUG_KMS("pre_dst_width[%d]pre_dst_height[%d]\n",
  881. pre_dst_width, pre_dst_height);
  882. DRM_DEBUG_KMS("pre_hratio[%d]hfactor[%d]pre_vratio[%d]vfactor[%d]\n",
  883. pre_hratio, hfactor, pre_vratio, vfactor);
  884. sc->hratio = (src_w << 14) / (dst_w << hfactor);
  885. sc->vratio = (src_h << 14) / (dst_h << vfactor);
  886. sc->up_h = (dst_w >= src_w) ? true : false;
  887. sc->up_v = (dst_h >= src_h) ? true : false;
  888. DRM_DEBUG_KMS("hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
  889. sc->hratio, sc->vratio, sc->up_h, sc->up_v);
  890. shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
  891. DRM_DEBUG_KMS("shfactor[%d]\n", shfactor);
  892. cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
  893. EXYNOS_CISCPRERATIO_PREHORRATIO(pre_hratio) |
  894. EXYNOS_CISCPRERATIO_PREVERRATIO(pre_vratio));
  895. fimc_write(cfg, EXYNOS_CISCPRERATIO);
  896. cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
  897. EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
  898. fimc_write(cfg, EXYNOS_CISCPREDST);
  899. return ret;
  900. }
  901. static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
  902. {
  903. u32 cfg, cfg_ext;
  904. DRM_DEBUG_KMS("range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
  905. sc->range, sc->bypass, sc->up_h, sc->up_v);
  906. DRM_DEBUG_KMS("hratio[%d]vratio[%d]\n",
  907. sc->hratio, sc->vratio);
  908. cfg = fimc_read(EXYNOS_CISCCTRL);
  909. cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
  910. EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
  911. EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
  912. EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
  913. EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  914. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  915. if (sc->range)
  916. cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  917. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  918. if (sc->bypass)
  919. cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
  920. if (sc->up_h)
  921. cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
  922. if (sc->up_v)
  923. cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
  924. cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
  925. EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
  926. fimc_write(cfg, EXYNOS_CISCCTRL);
  927. cfg_ext = fimc_read(EXYNOS_CIEXTEN);
  928. cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
  929. cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
  930. cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
  931. EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
  932. fimc_write(cfg_ext, EXYNOS_CIEXTEN);
  933. }
  934. static int fimc_dst_set_size(struct device *dev, int swap,
  935. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  936. {
  937. struct fimc_context *ctx = get_fimc_context(dev);
  938. struct drm_exynos_pos img_pos = *pos;
  939. struct drm_exynos_sz img_sz = *sz;
  940. u32 cfg;
  941. DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
  942. swap, sz->hsize, sz->vsize);
  943. /* original size */
  944. cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(img_sz.hsize) |
  945. EXYNOS_ORGOSIZE_VERTICAL(img_sz.vsize));
  946. fimc_write(cfg, EXYNOS_ORGOSIZE);
  947. DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
  948. /* CSC ITU */
  949. cfg = fimc_read(EXYNOS_CIGCTRL);
  950. cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
  951. if (sz->hsize >= FIMC_WIDTH_ITU_709)
  952. cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
  953. else
  954. cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
  955. fimc_write(cfg, EXYNOS_CIGCTRL);
  956. if (swap) {
  957. img_pos.w = pos->h;
  958. img_pos.h = pos->w;
  959. img_sz.hsize = sz->vsize;
  960. img_sz.vsize = sz->hsize;
  961. }
  962. /* target image size */
  963. cfg = fimc_read(EXYNOS_CITRGFMT);
  964. cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
  965. EXYNOS_CITRGFMT_TARGETV_MASK);
  966. cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(img_pos.w) |
  967. EXYNOS_CITRGFMT_TARGETVSIZE(img_pos.h));
  968. fimc_write(cfg, EXYNOS_CITRGFMT);
  969. /* target area */
  970. cfg = EXYNOS_CITAREA_TARGET_AREA(img_pos.w * img_pos.h);
  971. fimc_write(cfg, EXYNOS_CITAREA);
  972. /* offset Y(RGB), Cb, Cr */
  973. cfg = (EXYNOS_CIOYOFF_HORIZONTAL(img_pos.x) |
  974. EXYNOS_CIOYOFF_VERTICAL(img_pos.y));
  975. fimc_write(cfg, EXYNOS_CIOYOFF);
  976. cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(img_pos.x) |
  977. EXYNOS_CIOCBOFF_VERTICAL(img_pos.y));
  978. fimc_write(cfg, EXYNOS_CIOCBOFF);
  979. cfg = (EXYNOS_CIOCROFF_HORIZONTAL(img_pos.x) |
  980. EXYNOS_CIOCROFF_VERTICAL(img_pos.y));
  981. fimc_write(cfg, EXYNOS_CIOCROFF);
  982. return 0;
  983. }
  984. static int fimc_dst_get_buf_seq(struct fimc_context *ctx)
  985. {
  986. u32 cfg, i, buf_num = 0;
  987. u32 mask = 0x00000001;
  988. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  989. for (i = 0; i < FIMC_REG_SZ; i++)
  990. if (cfg & (mask << i))
  991. buf_num++;
  992. DRM_DEBUG_KMS("buf_num[%d]\n", buf_num);
  993. return buf_num;
  994. }
  995. static int fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
  996. enum drm_exynos_ipp_buf_type buf_type)
  997. {
  998. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  999. bool enable;
  1000. u32 cfg;
  1001. u32 mask = 0x00000001 << buf_id;
  1002. int ret = 0;
  1003. DRM_DEBUG_KMS("buf_id[%d]buf_type[%d]\n", buf_id, buf_type);
  1004. mutex_lock(&ctx->lock);
  1005. /* mask register set */
  1006. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  1007. switch (buf_type) {
  1008. case IPP_BUF_ENQUEUE:
  1009. enable = true;
  1010. break;
  1011. case IPP_BUF_DEQUEUE:
  1012. enable = false;
  1013. break;
  1014. default:
  1015. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  1016. ret = -EINVAL;
  1017. goto err_unlock;
  1018. }
  1019. /* sequence id */
  1020. cfg &= ~mask;
  1021. cfg |= (enable << buf_id);
  1022. fimc_write(cfg, EXYNOS_CIFCNTSEQ);
  1023. /* interrupt enable */
  1024. if (buf_type == IPP_BUF_ENQUEUE &&
  1025. fimc_dst_get_buf_seq(ctx) >= FIMC_BUF_START)
  1026. fimc_handle_irq(ctx, true, false, true);
  1027. /* interrupt disable */
  1028. if (buf_type == IPP_BUF_DEQUEUE &&
  1029. fimc_dst_get_buf_seq(ctx) <= FIMC_BUF_STOP)
  1030. fimc_handle_irq(ctx, false, false, true);
  1031. err_unlock:
  1032. mutex_unlock(&ctx->lock);
  1033. return ret;
  1034. }
  1035. static int fimc_dst_set_addr(struct device *dev,
  1036. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  1037. enum drm_exynos_ipp_buf_type buf_type)
  1038. {
  1039. struct fimc_context *ctx = get_fimc_context(dev);
  1040. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1041. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1042. struct drm_exynos_ipp_property *property;
  1043. struct drm_exynos_ipp_config *config;
  1044. if (!c_node) {
  1045. DRM_ERROR("failed to get c_node.\n");
  1046. return -EINVAL;
  1047. }
  1048. property = &c_node->property;
  1049. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  1050. property->prop_id, buf_id, buf_type);
  1051. if (buf_id > FIMC_MAX_DST) {
  1052. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  1053. return -ENOMEM;
  1054. }
  1055. /* address register set */
  1056. switch (buf_type) {
  1057. case IPP_BUF_ENQUEUE:
  1058. config = &property->config[EXYNOS_DRM_OPS_DST];
  1059. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  1060. EXYNOS_CIOYSA(buf_id));
  1061. if (config->fmt == DRM_FORMAT_YVU420) {
  1062. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1063. EXYNOS_CIOCBSA(buf_id));
  1064. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1065. EXYNOS_CIOCRSA(buf_id));
  1066. } else {
  1067. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1068. EXYNOS_CIOCBSA(buf_id));
  1069. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1070. EXYNOS_CIOCRSA(buf_id));
  1071. }
  1072. break;
  1073. case IPP_BUF_DEQUEUE:
  1074. fimc_write(0x0, EXYNOS_CIOYSA(buf_id));
  1075. fimc_write(0x0, EXYNOS_CIOCBSA(buf_id));
  1076. fimc_write(0x0, EXYNOS_CIOCRSA(buf_id));
  1077. break;
  1078. default:
  1079. /* bypass */
  1080. break;
  1081. }
  1082. return fimc_dst_set_buf_seq(ctx, buf_id, buf_type);
  1083. }
  1084. static struct exynos_drm_ipp_ops fimc_dst_ops = {
  1085. .set_fmt = fimc_dst_set_fmt,
  1086. .set_transf = fimc_dst_set_transf,
  1087. .set_size = fimc_dst_set_size,
  1088. .set_addr = fimc_dst_set_addr,
  1089. };
  1090. static int fimc_clk_ctrl(struct fimc_context *ctx, bool enable)
  1091. {
  1092. DRM_DEBUG_KMS("enable[%d]\n", enable);
  1093. if (enable) {
  1094. clk_prepare_enable(ctx->clocks[FIMC_CLK_GATE]);
  1095. clk_prepare_enable(ctx->clocks[FIMC_CLK_WB_A]);
  1096. ctx->suspended = false;
  1097. } else {
  1098. clk_disable_unprepare(ctx->clocks[FIMC_CLK_GATE]);
  1099. clk_disable_unprepare(ctx->clocks[FIMC_CLK_WB_A]);
  1100. ctx->suspended = true;
  1101. }
  1102. return 0;
  1103. }
  1104. static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
  1105. {
  1106. struct fimc_context *ctx = dev_id;
  1107. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1108. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1109. struct drm_exynos_ipp_event_work *event_work =
  1110. c_node->event_work;
  1111. int buf_id;
  1112. DRM_DEBUG_KMS("fimc id[%d]\n", ctx->id);
  1113. fimc_clear_irq(ctx);
  1114. if (fimc_check_ovf(ctx))
  1115. return IRQ_NONE;
  1116. if (!fimc_check_frame_end(ctx))
  1117. return IRQ_NONE;
  1118. buf_id = fimc_get_buf_id(ctx);
  1119. if (buf_id < 0)
  1120. return IRQ_HANDLED;
  1121. DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
  1122. if (fimc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE) < 0) {
  1123. DRM_ERROR("failed to dequeue.\n");
  1124. return IRQ_HANDLED;
  1125. }
  1126. event_work->ippdrv = ippdrv;
  1127. event_work->buf_id[EXYNOS_DRM_OPS_DST] = buf_id;
  1128. queue_work(ippdrv->event_workq, (struct work_struct *)event_work);
  1129. return IRQ_HANDLED;
  1130. }
  1131. static int fimc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
  1132. {
  1133. struct drm_exynos_ipp_prop_list *prop_list;
  1134. prop_list = devm_kzalloc(ippdrv->dev, sizeof(*prop_list), GFP_KERNEL);
  1135. if (!prop_list) {
  1136. DRM_ERROR("failed to alloc property list.\n");
  1137. return -ENOMEM;
  1138. }
  1139. prop_list->version = 1;
  1140. prop_list->writeback = 1;
  1141. prop_list->refresh_min = FIMC_REFRESH_MIN;
  1142. prop_list->refresh_max = FIMC_REFRESH_MAX;
  1143. prop_list->flip = (1 << EXYNOS_DRM_FLIP_NONE) |
  1144. (1 << EXYNOS_DRM_FLIP_VERTICAL) |
  1145. (1 << EXYNOS_DRM_FLIP_HORIZONTAL);
  1146. prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
  1147. (1 << EXYNOS_DRM_DEGREE_90) |
  1148. (1 << EXYNOS_DRM_DEGREE_180) |
  1149. (1 << EXYNOS_DRM_DEGREE_270);
  1150. prop_list->csc = 1;
  1151. prop_list->crop = 1;
  1152. prop_list->crop_max.hsize = FIMC_CROP_MAX;
  1153. prop_list->crop_max.vsize = FIMC_CROP_MAX;
  1154. prop_list->crop_min.hsize = FIMC_CROP_MIN;
  1155. prop_list->crop_min.vsize = FIMC_CROP_MIN;
  1156. prop_list->scale = 1;
  1157. prop_list->scale_max.hsize = FIMC_SCALE_MAX;
  1158. prop_list->scale_max.vsize = FIMC_SCALE_MAX;
  1159. prop_list->scale_min.hsize = FIMC_SCALE_MIN;
  1160. prop_list->scale_min.vsize = FIMC_SCALE_MIN;
  1161. ippdrv->prop_list = prop_list;
  1162. return 0;
  1163. }
  1164. static inline bool fimc_check_drm_flip(enum drm_exynos_flip flip)
  1165. {
  1166. switch (flip) {
  1167. case EXYNOS_DRM_FLIP_NONE:
  1168. case EXYNOS_DRM_FLIP_VERTICAL:
  1169. case EXYNOS_DRM_FLIP_HORIZONTAL:
  1170. case EXYNOS_DRM_FLIP_BOTH:
  1171. return true;
  1172. default:
  1173. DRM_DEBUG_KMS("invalid flip\n");
  1174. return false;
  1175. }
  1176. }
  1177. static int fimc_ippdrv_check_property(struct device *dev,
  1178. struct drm_exynos_ipp_property *property)
  1179. {
  1180. struct fimc_context *ctx = get_fimc_context(dev);
  1181. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1182. struct drm_exynos_ipp_prop_list *pp = ippdrv->prop_list;
  1183. struct drm_exynos_ipp_config *config;
  1184. struct drm_exynos_pos *pos;
  1185. struct drm_exynos_sz *sz;
  1186. bool swap;
  1187. int i;
  1188. for_each_ipp_ops(i) {
  1189. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1190. (property->cmd == IPP_CMD_WB))
  1191. continue;
  1192. config = &property->config[i];
  1193. pos = &config->pos;
  1194. sz = &config->sz;
  1195. /* check for flip */
  1196. if (!fimc_check_drm_flip(config->flip)) {
  1197. DRM_ERROR("invalid flip.\n");
  1198. goto err_property;
  1199. }
  1200. /* check for degree */
  1201. switch (config->degree) {
  1202. case EXYNOS_DRM_DEGREE_90:
  1203. case EXYNOS_DRM_DEGREE_270:
  1204. swap = true;
  1205. break;
  1206. case EXYNOS_DRM_DEGREE_0:
  1207. case EXYNOS_DRM_DEGREE_180:
  1208. swap = false;
  1209. break;
  1210. default:
  1211. DRM_ERROR("invalid degree.\n");
  1212. goto err_property;
  1213. }
  1214. /* check for buffer bound */
  1215. if ((pos->x + pos->w > sz->hsize) ||
  1216. (pos->y + pos->h > sz->vsize)) {
  1217. DRM_ERROR("out of buf bound.\n");
  1218. goto err_property;
  1219. }
  1220. /* check for crop */
  1221. if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
  1222. if (swap) {
  1223. if ((pos->h < pp->crop_min.hsize) ||
  1224. (sz->vsize > pp->crop_max.hsize) ||
  1225. (pos->w < pp->crop_min.vsize) ||
  1226. (sz->hsize > pp->crop_max.vsize)) {
  1227. DRM_ERROR("out of crop size.\n");
  1228. goto err_property;
  1229. }
  1230. } else {
  1231. if ((pos->w < pp->crop_min.hsize) ||
  1232. (sz->hsize > pp->crop_max.hsize) ||
  1233. (pos->h < pp->crop_min.vsize) ||
  1234. (sz->vsize > pp->crop_max.vsize)) {
  1235. DRM_ERROR("out of crop size.\n");
  1236. goto err_property;
  1237. }
  1238. }
  1239. }
  1240. /* check for scale */
  1241. if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
  1242. if (swap) {
  1243. if ((pos->h < pp->scale_min.hsize) ||
  1244. (sz->vsize > pp->scale_max.hsize) ||
  1245. (pos->w < pp->scale_min.vsize) ||
  1246. (sz->hsize > pp->scale_max.vsize)) {
  1247. DRM_ERROR("out of scale size.\n");
  1248. goto err_property;
  1249. }
  1250. } else {
  1251. if ((pos->w < pp->scale_min.hsize) ||
  1252. (sz->hsize > pp->scale_max.hsize) ||
  1253. (pos->h < pp->scale_min.vsize) ||
  1254. (sz->vsize > pp->scale_max.vsize)) {
  1255. DRM_ERROR("out of scale size.\n");
  1256. goto err_property;
  1257. }
  1258. }
  1259. }
  1260. }
  1261. return 0;
  1262. err_property:
  1263. for_each_ipp_ops(i) {
  1264. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1265. (property->cmd == IPP_CMD_WB))
  1266. continue;
  1267. config = &property->config[i];
  1268. pos = &config->pos;
  1269. sz = &config->sz;
  1270. DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
  1271. i ? "dst" : "src", config->flip, config->degree,
  1272. pos->x, pos->y, pos->w, pos->h,
  1273. sz->hsize, sz->vsize);
  1274. }
  1275. return -EINVAL;
  1276. }
  1277. static void fimc_clear_addr(struct fimc_context *ctx)
  1278. {
  1279. int i;
  1280. for (i = 0; i < FIMC_MAX_SRC; i++) {
  1281. fimc_write(0, EXYNOS_CIIYSA(i));
  1282. fimc_write(0, EXYNOS_CIICBSA(i));
  1283. fimc_write(0, EXYNOS_CIICRSA(i));
  1284. }
  1285. for (i = 0; i < FIMC_MAX_DST; i++) {
  1286. fimc_write(0, EXYNOS_CIOYSA(i));
  1287. fimc_write(0, EXYNOS_CIOCBSA(i));
  1288. fimc_write(0, EXYNOS_CIOCRSA(i));
  1289. }
  1290. }
  1291. static int fimc_ippdrv_reset(struct device *dev)
  1292. {
  1293. struct fimc_context *ctx = get_fimc_context(dev);
  1294. /* reset h/w block */
  1295. fimc_sw_reset(ctx);
  1296. /* reset scaler capability */
  1297. memset(&ctx->sc, 0x0, sizeof(ctx->sc));
  1298. fimc_clear_addr(ctx);
  1299. return 0;
  1300. }
  1301. static int fimc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1302. {
  1303. struct fimc_context *ctx = get_fimc_context(dev);
  1304. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1305. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1306. struct drm_exynos_ipp_property *property;
  1307. struct drm_exynos_ipp_config *config;
  1308. struct drm_exynos_pos img_pos[EXYNOS_DRM_OPS_MAX];
  1309. struct drm_exynos_ipp_set_wb set_wb;
  1310. int ret, i;
  1311. u32 cfg0, cfg1;
  1312. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1313. if (!c_node) {
  1314. DRM_ERROR("failed to get c_node.\n");
  1315. return -EINVAL;
  1316. }
  1317. property = &c_node->property;
  1318. fimc_handle_irq(ctx, true, false, true);
  1319. for_each_ipp_ops(i) {
  1320. config = &property->config[i];
  1321. img_pos[i] = config->pos;
  1322. }
  1323. ret = fimc_set_prescaler(ctx, &ctx->sc,
  1324. &img_pos[EXYNOS_DRM_OPS_SRC],
  1325. &img_pos[EXYNOS_DRM_OPS_DST]);
  1326. if (ret) {
  1327. dev_err(dev, "failed to set precalser.\n");
  1328. return ret;
  1329. }
  1330. /* If set ture, we can save jpeg about screen */
  1331. fimc_handle_jpeg(ctx, false);
  1332. fimc_set_scaler(ctx, &ctx->sc);
  1333. fimc_set_polarity(ctx, &ctx->pol);
  1334. switch (cmd) {
  1335. case IPP_CMD_M2M:
  1336. fimc_set_type_ctrl(ctx, FIMC_WB_NONE);
  1337. fimc_handle_lastend(ctx, false);
  1338. /* setup dma */
  1339. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1340. cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1341. cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
  1342. fimc_write(cfg0, EXYNOS_MSCTRL);
  1343. break;
  1344. case IPP_CMD_WB:
  1345. fimc_set_type_ctrl(ctx, FIMC_WB_A);
  1346. fimc_handle_lastend(ctx, true);
  1347. /* setup FIMD */
  1348. ret = fimc_set_camblk_fimd0_wb(ctx);
  1349. if (ret < 0) {
  1350. dev_err(dev, "camblk setup failed.\n");
  1351. return ret;
  1352. }
  1353. set_wb.enable = 1;
  1354. set_wb.refresh = property->refresh_rate;
  1355. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1356. break;
  1357. case IPP_CMD_OUTPUT:
  1358. default:
  1359. ret = -EINVAL;
  1360. dev_err(dev, "invalid operations.\n");
  1361. return ret;
  1362. }
  1363. /* Reset status */
  1364. fimc_write(0x0, EXYNOS_CISTATUS);
  1365. cfg0 = fimc_read(EXYNOS_CIIMGCPT);
  1366. cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1367. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1368. /* Scaler */
  1369. cfg1 = fimc_read(EXYNOS_CISCCTRL);
  1370. cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
  1371. cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
  1372. EXYNOS_CISCCTRL_SCALERSTART);
  1373. fimc_write(cfg1, EXYNOS_CISCCTRL);
  1374. /* Enable image capture*/
  1375. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
  1376. fimc_write(cfg0, EXYNOS_CIIMGCPT);
  1377. /* Disable frame end irq */
  1378. cfg0 = fimc_read(EXYNOS_CIGCTRL);
  1379. cfg0 &= ~EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1380. fimc_write(cfg0, EXYNOS_CIGCTRL);
  1381. cfg0 = fimc_read(EXYNOS_CIOCTRL);
  1382. cfg0 &= ~EXYNOS_CIOCTRL_WEAVE_MASK;
  1383. fimc_write(cfg0, EXYNOS_CIOCTRL);
  1384. if (cmd == IPP_CMD_M2M) {
  1385. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1386. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1387. fimc_write(cfg0, EXYNOS_MSCTRL);
  1388. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1389. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1390. fimc_write(cfg0, EXYNOS_MSCTRL);
  1391. }
  1392. return 0;
  1393. }
  1394. static void fimc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1395. {
  1396. struct fimc_context *ctx = get_fimc_context(dev);
  1397. struct drm_exynos_ipp_set_wb set_wb = {0, 0};
  1398. u32 cfg;
  1399. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1400. switch (cmd) {
  1401. case IPP_CMD_M2M:
  1402. /* Source clear */
  1403. cfg = fimc_read(EXYNOS_MSCTRL);
  1404. cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1405. cfg &= ~EXYNOS_MSCTRL_ENVID;
  1406. fimc_write(cfg, EXYNOS_MSCTRL);
  1407. break;
  1408. case IPP_CMD_WB:
  1409. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1410. break;
  1411. case IPP_CMD_OUTPUT:
  1412. default:
  1413. dev_err(dev, "invalid operations.\n");
  1414. break;
  1415. }
  1416. fimc_handle_irq(ctx, false, false, true);
  1417. /* reset sequence */
  1418. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  1419. /* Scaler disable */
  1420. cfg = fimc_read(EXYNOS_CISCCTRL);
  1421. cfg &= ~EXYNOS_CISCCTRL_SCALERSTART;
  1422. fimc_write(cfg, EXYNOS_CISCCTRL);
  1423. /* Disable image capture */
  1424. cfg = fimc_read(EXYNOS_CIIMGCPT);
  1425. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  1426. fimc_write(cfg, EXYNOS_CIIMGCPT);
  1427. /* Enable frame end irq */
  1428. cfg = fimc_read(EXYNOS_CIGCTRL);
  1429. cfg |= EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1430. fimc_write(cfg, EXYNOS_CIGCTRL);
  1431. }
  1432. static void fimc_put_clocks(struct fimc_context *ctx)
  1433. {
  1434. int i;
  1435. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1436. if (IS_ERR(ctx->clocks[i]))
  1437. continue;
  1438. clk_put(ctx->clocks[i]);
  1439. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1440. }
  1441. }
  1442. static int fimc_setup_clocks(struct fimc_context *ctx)
  1443. {
  1444. struct device *fimc_dev = ctx->ippdrv.dev;
  1445. struct device *dev;
  1446. int ret, i;
  1447. for (i = 0; i < FIMC_CLKS_MAX; i++)
  1448. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1449. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1450. if (i == FIMC_CLK_WB_A || i == FIMC_CLK_WB_B)
  1451. dev = fimc_dev->parent;
  1452. else
  1453. dev = fimc_dev;
  1454. ctx->clocks[i] = clk_get(dev, fimc_clock_names[i]);
  1455. if (IS_ERR(ctx->clocks[i])) {
  1456. if (i >= FIMC_CLK_MUX)
  1457. break;
  1458. ret = PTR_ERR(ctx->clocks[i]);
  1459. dev_err(fimc_dev, "failed to get clock: %s\n",
  1460. fimc_clock_names[i]);
  1461. goto e_clk_free;
  1462. }
  1463. }
  1464. /* Optional FIMC LCLK parent clock setting */
  1465. if (!IS_ERR(ctx->clocks[FIMC_CLK_PARENT])) {
  1466. ret = clk_set_parent(ctx->clocks[FIMC_CLK_MUX],
  1467. ctx->clocks[FIMC_CLK_PARENT]);
  1468. if (ret < 0) {
  1469. dev_err(fimc_dev, "failed to set parent.\n");
  1470. goto e_clk_free;
  1471. }
  1472. }
  1473. ret = clk_set_rate(ctx->clocks[FIMC_CLK_LCLK], ctx->clk_frequency);
  1474. if (ret < 0)
  1475. goto e_clk_free;
  1476. ret = clk_prepare_enable(ctx->clocks[FIMC_CLK_LCLK]);
  1477. if (!ret)
  1478. return ret;
  1479. e_clk_free:
  1480. fimc_put_clocks(ctx);
  1481. return ret;
  1482. }
  1483. static int fimc_parse_dt(struct fimc_context *ctx)
  1484. {
  1485. struct device_node *node = ctx->ippdrv.dev->of_node;
  1486. /* Handle only devices that support the LCD Writeback data path */
  1487. if (!of_property_read_bool(node, "samsung,lcd-wb"))
  1488. return -ENODEV;
  1489. if (of_property_read_u32(node, "clock-frequency",
  1490. &ctx->clk_frequency))
  1491. ctx->clk_frequency = FIMC_DEFAULT_LCLK_FREQUENCY;
  1492. ctx->id = of_alias_get_id(node, "fimc");
  1493. if (ctx->id < 0) {
  1494. dev_err(ctx->ippdrv.dev, "failed to get node alias id.\n");
  1495. return -EINVAL;
  1496. }
  1497. return 0;
  1498. }
  1499. static int fimc_probe(struct platform_device *pdev)
  1500. {
  1501. struct device *dev = &pdev->dev;
  1502. struct fimc_context *ctx;
  1503. struct resource *res;
  1504. struct exynos_drm_ippdrv *ippdrv;
  1505. int ret;
  1506. if (!dev->of_node) {
  1507. dev_err(dev, "device tree node not found.\n");
  1508. return -ENODEV;
  1509. }
  1510. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  1511. if (!ctx)
  1512. return -ENOMEM;
  1513. ctx->ippdrv.dev = dev;
  1514. ret = fimc_parse_dt(ctx);
  1515. if (ret < 0)
  1516. return ret;
  1517. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  1518. "samsung,sysreg");
  1519. if (IS_ERR(ctx->sysreg)) {
  1520. dev_err(dev, "syscon regmap lookup failed.\n");
  1521. return PTR_ERR(ctx->sysreg);
  1522. }
  1523. /* resource memory */
  1524. ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1525. ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
  1526. if (IS_ERR(ctx->regs))
  1527. return PTR_ERR(ctx->regs);
  1528. /* resource irq */
  1529. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1530. if (!res) {
  1531. dev_err(dev, "failed to request irq resource.\n");
  1532. return -ENOENT;
  1533. }
  1534. ctx->irq = res->start;
  1535. ret = devm_request_threaded_irq(dev, ctx->irq, NULL, fimc_irq_handler,
  1536. IRQF_ONESHOT, "drm_fimc", ctx);
  1537. if (ret < 0) {
  1538. dev_err(dev, "failed to request irq.\n");
  1539. return ret;
  1540. }
  1541. ret = fimc_setup_clocks(ctx);
  1542. if (ret < 0)
  1543. return ret;
  1544. ippdrv = &ctx->ippdrv;
  1545. ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &fimc_src_ops;
  1546. ippdrv->ops[EXYNOS_DRM_OPS_DST] = &fimc_dst_ops;
  1547. ippdrv->check_property = fimc_ippdrv_check_property;
  1548. ippdrv->reset = fimc_ippdrv_reset;
  1549. ippdrv->start = fimc_ippdrv_start;
  1550. ippdrv->stop = fimc_ippdrv_stop;
  1551. ret = fimc_init_prop_list(ippdrv);
  1552. if (ret < 0) {
  1553. dev_err(dev, "failed to init property list.\n");
  1554. goto err_put_clk;
  1555. }
  1556. DRM_DEBUG_KMS("id[%d]ippdrv[0x%x]\n", ctx->id, (int)ippdrv);
  1557. mutex_init(&ctx->lock);
  1558. platform_set_drvdata(pdev, ctx);
  1559. pm_runtime_set_active(dev);
  1560. pm_runtime_enable(dev);
  1561. ret = exynos_drm_ippdrv_register(ippdrv);
  1562. if (ret < 0) {
  1563. dev_err(dev, "failed to register drm fimc device.\n");
  1564. goto err_pm_dis;
  1565. }
  1566. dev_info(dev, "drm fimc registered successfully.\n");
  1567. return 0;
  1568. err_pm_dis:
  1569. pm_runtime_disable(dev);
  1570. err_put_clk:
  1571. fimc_put_clocks(ctx);
  1572. return ret;
  1573. }
  1574. static int fimc_remove(struct platform_device *pdev)
  1575. {
  1576. struct device *dev = &pdev->dev;
  1577. struct fimc_context *ctx = get_fimc_context(dev);
  1578. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1579. exynos_drm_ippdrv_unregister(ippdrv);
  1580. mutex_destroy(&ctx->lock);
  1581. fimc_put_clocks(ctx);
  1582. pm_runtime_set_suspended(dev);
  1583. pm_runtime_disable(dev);
  1584. return 0;
  1585. }
  1586. #ifdef CONFIG_PM_SLEEP
  1587. static int fimc_suspend(struct device *dev)
  1588. {
  1589. struct fimc_context *ctx = get_fimc_context(dev);
  1590. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1591. if (pm_runtime_suspended(dev))
  1592. return 0;
  1593. return fimc_clk_ctrl(ctx, false);
  1594. }
  1595. static int fimc_resume(struct device *dev)
  1596. {
  1597. struct fimc_context *ctx = get_fimc_context(dev);
  1598. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1599. if (!pm_runtime_suspended(dev))
  1600. return fimc_clk_ctrl(ctx, true);
  1601. return 0;
  1602. }
  1603. #endif
  1604. #ifdef CONFIG_PM_RUNTIME
  1605. static int fimc_runtime_suspend(struct device *dev)
  1606. {
  1607. struct fimc_context *ctx = get_fimc_context(dev);
  1608. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1609. return fimc_clk_ctrl(ctx, false);
  1610. }
  1611. static int fimc_runtime_resume(struct device *dev)
  1612. {
  1613. struct fimc_context *ctx = get_fimc_context(dev);
  1614. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1615. return fimc_clk_ctrl(ctx, true);
  1616. }
  1617. #endif
  1618. static const struct dev_pm_ops fimc_pm_ops = {
  1619. SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
  1620. SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
  1621. };
  1622. static const struct of_device_id fimc_of_match[] = {
  1623. { .compatible = "samsung,exynos4210-fimc" },
  1624. { .compatible = "samsung,exynos4212-fimc" },
  1625. { },
  1626. };
  1627. struct platform_driver fimc_driver = {
  1628. .probe = fimc_probe,
  1629. .remove = fimc_remove,
  1630. .driver = {
  1631. .of_match_table = fimc_of_match,
  1632. .name = "exynos-drm-fimc",
  1633. .owner = THIS_MODULE,
  1634. .pm = &fimc_pm_ops,
  1635. },
  1636. };