omap_hwmod.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cminst44xx.h"
  153. #include "cm33xx.h"
  154. #include "prm.h"
  155. #include "prm3xxx.h"
  156. #include "prm44xx.h"
  157. #include "prm33xx.h"
  158. #include "prminst44xx.h"
  159. #include "mux.h"
  160. #include "pm.h"
  161. /* Name of the OMAP hwmod for the MPU */
  162. #define MPU_INITIATOR_NAME "mpu"
  163. /*
  164. * Number of struct omap_hwmod_link records per struct
  165. * omap_hwmod_ocp_if record (master->slave and slave->master)
  166. */
  167. #define LINKS_PER_OCP_IF 2
  168. /**
  169. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  170. * @enable_module: function to enable a module (via MODULEMODE)
  171. * @disable_module: function to disable a module (via MODULEMODE)
  172. *
  173. * XXX Eventually this functionality will be hidden inside the PRM/CM
  174. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  175. * conditionals in this code.
  176. */
  177. struct omap_hwmod_soc_ops {
  178. void (*enable_module)(struct omap_hwmod *oh);
  179. int (*disable_module)(struct omap_hwmod *oh);
  180. int (*wait_target_ready)(struct omap_hwmod *oh);
  181. int (*assert_hardreset)(struct omap_hwmod *oh,
  182. struct omap_hwmod_rst_info *ohri);
  183. int (*deassert_hardreset)(struct omap_hwmod *oh,
  184. struct omap_hwmod_rst_info *ohri);
  185. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  186. struct omap_hwmod_rst_info *ohri);
  187. int (*init_clkdm)(struct omap_hwmod *oh);
  188. void (*update_context_lost)(struct omap_hwmod *oh);
  189. int (*get_context_lost)(struct omap_hwmod *oh);
  190. };
  191. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  192. static struct omap_hwmod_soc_ops soc_ops;
  193. /* omap_hwmod_list contains all registered struct omap_hwmods */
  194. static LIST_HEAD(omap_hwmod_list);
  195. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  196. static struct omap_hwmod *mpu_oh;
  197. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  198. static DEFINE_SPINLOCK(io_chain_lock);
  199. /*
  200. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  201. * allocated from - used to reduce the number of small memory
  202. * allocations, which has a significant impact on performance
  203. */
  204. static struct omap_hwmod_link *linkspace;
  205. /*
  206. * free_ls, max_ls: array indexes into linkspace; representing the
  207. * next free struct omap_hwmod_link index, and the maximum number of
  208. * struct omap_hwmod_link records allocated (respectively)
  209. */
  210. static unsigned short free_ls, max_ls, ls_supp;
  211. /* inited: set to true once the hwmod code is initialized */
  212. static bool inited;
  213. /* Private functions */
  214. /**
  215. * _fetch_next_ocp_if - return the next OCP interface in a list
  216. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  217. * @i: pointer to the index of the element pointed to by @p in the list
  218. *
  219. * Return a pointer to the struct omap_hwmod_ocp_if record
  220. * containing the struct list_head pointed to by @p, and increment
  221. * @p such that a future call to this routine will return the next
  222. * record.
  223. */
  224. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  225. int *i)
  226. {
  227. struct omap_hwmod_ocp_if *oi;
  228. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  229. *p = (*p)->next;
  230. *i = *i + 1;
  231. return oi;
  232. }
  233. /**
  234. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  235. * @oh: struct omap_hwmod *
  236. *
  237. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  238. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  239. * OCP_SYSCONFIG register or 0 upon success.
  240. */
  241. static int _update_sysc_cache(struct omap_hwmod *oh)
  242. {
  243. if (!oh->class->sysc) {
  244. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  245. return -EINVAL;
  246. }
  247. /* XXX ensure module interface clock is up */
  248. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  249. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  250. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  251. return 0;
  252. }
  253. /**
  254. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  255. * @v: OCP_SYSCONFIG value to write
  256. * @oh: struct omap_hwmod *
  257. *
  258. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  259. * one. No return value.
  260. */
  261. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  262. {
  263. if (!oh->class->sysc) {
  264. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  265. return;
  266. }
  267. /* XXX ensure module interface clock is up */
  268. /* Module might have lost context, always update cache and register */
  269. oh->_sysc_cache = v;
  270. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  271. }
  272. /**
  273. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  274. * @oh: struct omap_hwmod *
  275. * @standbymode: MIDLEMODE field bits
  276. * @v: pointer to register contents to modify
  277. *
  278. * Update the master standby mode bits in @v to be @standbymode for
  279. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  280. * upon error or 0 upon success.
  281. */
  282. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  283. u32 *v)
  284. {
  285. u32 mstandby_mask;
  286. u8 mstandby_shift;
  287. if (!oh->class->sysc ||
  288. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  289. return -EINVAL;
  290. if (!oh->class->sysc->sysc_fields) {
  291. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  292. return -EINVAL;
  293. }
  294. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  295. mstandby_mask = (0x3 << mstandby_shift);
  296. *v &= ~mstandby_mask;
  297. *v |= __ffs(standbymode) << mstandby_shift;
  298. return 0;
  299. }
  300. /**
  301. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  302. * @oh: struct omap_hwmod *
  303. * @idlemode: SIDLEMODE field bits
  304. * @v: pointer to register contents to modify
  305. *
  306. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  307. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  308. * or 0 upon success.
  309. */
  310. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  311. {
  312. u32 sidle_mask;
  313. u8 sidle_shift;
  314. if (!oh->class->sysc ||
  315. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  316. return -EINVAL;
  317. if (!oh->class->sysc->sysc_fields) {
  318. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  319. return -EINVAL;
  320. }
  321. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  322. sidle_mask = (0x3 << sidle_shift);
  323. *v &= ~sidle_mask;
  324. *v |= __ffs(idlemode) << sidle_shift;
  325. return 0;
  326. }
  327. /**
  328. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  329. * @oh: struct omap_hwmod *
  330. * @clockact: CLOCKACTIVITY field bits
  331. * @v: pointer to register contents to modify
  332. *
  333. * Update the clockactivity mode bits in @v to be @clockact for the
  334. * @oh hwmod. Used for additional powersaving on some modules. Does
  335. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  336. * success.
  337. */
  338. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  339. {
  340. u32 clkact_mask;
  341. u8 clkact_shift;
  342. if (!oh->class->sysc ||
  343. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  344. return -EINVAL;
  345. if (!oh->class->sysc->sysc_fields) {
  346. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  347. return -EINVAL;
  348. }
  349. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  350. clkact_mask = (0x3 << clkact_shift);
  351. *v &= ~clkact_mask;
  352. *v |= clockact << clkact_shift;
  353. return 0;
  354. }
  355. /**
  356. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  357. * @oh: struct omap_hwmod *
  358. * @v: pointer to register contents to modify
  359. *
  360. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  361. * error or 0 upon success.
  362. */
  363. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  364. {
  365. u32 softrst_mask;
  366. if (!oh->class->sysc ||
  367. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  368. return -EINVAL;
  369. if (!oh->class->sysc->sysc_fields) {
  370. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  371. return -EINVAL;
  372. }
  373. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  374. *v |= softrst_mask;
  375. return 0;
  376. }
  377. /**
  378. * _wait_softreset_complete - wait for an OCP softreset to complete
  379. * @oh: struct omap_hwmod * to wait on
  380. *
  381. * Wait until the IP block represented by @oh reports that its OCP
  382. * softreset is complete. This can be triggered by software (see
  383. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  384. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  385. * microseconds. Returns the number of microseconds waited.
  386. */
  387. static int _wait_softreset_complete(struct omap_hwmod *oh)
  388. {
  389. struct omap_hwmod_class_sysconfig *sysc;
  390. u32 softrst_mask;
  391. int c = 0;
  392. sysc = oh->class->sysc;
  393. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  394. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  395. & SYSS_RESETDONE_MASK),
  396. MAX_MODULE_SOFTRESET_WAIT, c);
  397. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  398. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  399. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  400. & softrst_mask),
  401. MAX_MODULE_SOFTRESET_WAIT, c);
  402. }
  403. return c;
  404. }
  405. /**
  406. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  407. * @oh: struct omap_hwmod *
  408. *
  409. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  410. * of some modules. When the DMA must perform read/write accesses, the
  411. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  412. * for power management, software must set the DMADISABLE bit back to 1.
  413. *
  414. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  415. * error or 0 upon success.
  416. */
  417. static int _set_dmadisable(struct omap_hwmod *oh)
  418. {
  419. u32 v;
  420. u32 dmadisable_mask;
  421. if (!oh->class->sysc ||
  422. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  423. return -EINVAL;
  424. if (!oh->class->sysc->sysc_fields) {
  425. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  426. return -EINVAL;
  427. }
  428. /* clocks must be on for this operation */
  429. if (oh->_state != _HWMOD_STATE_ENABLED) {
  430. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  431. return -EINVAL;
  432. }
  433. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  434. v = oh->_sysc_cache;
  435. dmadisable_mask =
  436. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  437. v |= dmadisable_mask;
  438. _write_sysconfig(v, oh);
  439. return 0;
  440. }
  441. /**
  442. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  443. * @oh: struct omap_hwmod *
  444. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  445. * @v: pointer to register contents to modify
  446. *
  447. * Update the module autoidle bit in @v to be @autoidle for the @oh
  448. * hwmod. The autoidle bit controls whether the module can gate
  449. * internal clocks automatically when it isn't doing anything; the
  450. * exact function of this bit varies on a per-module basis. This
  451. * function does not write to the hardware. Returns -EINVAL upon
  452. * error or 0 upon success.
  453. */
  454. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  455. u32 *v)
  456. {
  457. u32 autoidle_mask;
  458. u8 autoidle_shift;
  459. if (!oh->class->sysc ||
  460. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  461. return -EINVAL;
  462. if (!oh->class->sysc->sysc_fields) {
  463. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  464. return -EINVAL;
  465. }
  466. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  467. autoidle_mask = (0x1 << autoidle_shift);
  468. *v &= ~autoidle_mask;
  469. *v |= autoidle << autoidle_shift;
  470. return 0;
  471. }
  472. /**
  473. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  474. * @oh: struct omap_hwmod *
  475. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  476. *
  477. * Set or clear the I/O pad wakeup flag in the mux entries for the
  478. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  479. * in memory. If the hwmod is currently idled, and the new idle
  480. * values don't match the previous ones, this function will also
  481. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  482. * currently idled, this function won't touch the hardware: the new
  483. * mux settings are written to the SCM PADCTRL registers when the
  484. * hwmod is idled. No return value.
  485. */
  486. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  487. {
  488. struct omap_device_pad *pad;
  489. bool change = false;
  490. u16 prev_idle;
  491. int j;
  492. if (!oh->mux || !oh->mux->enabled)
  493. return;
  494. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  495. pad = oh->mux->pads_dynamic[j];
  496. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  497. continue;
  498. prev_idle = pad->idle;
  499. if (set_wake)
  500. pad->idle |= OMAP_WAKEUP_EN;
  501. else
  502. pad->idle &= ~OMAP_WAKEUP_EN;
  503. if (prev_idle != pad->idle)
  504. change = true;
  505. }
  506. if (change && oh->_state == _HWMOD_STATE_IDLE)
  507. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  508. }
  509. /**
  510. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  511. * @oh: struct omap_hwmod *
  512. *
  513. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  514. * upon error or 0 upon success.
  515. */
  516. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  517. {
  518. if (!oh->class->sysc ||
  519. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  520. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  521. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  522. return -EINVAL;
  523. if (!oh->class->sysc->sysc_fields) {
  524. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  525. return -EINVAL;
  526. }
  527. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  528. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  529. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  530. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  531. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  532. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  533. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  534. return 0;
  535. }
  536. /**
  537. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  538. * @oh: struct omap_hwmod *
  539. *
  540. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  541. * upon error or 0 upon success.
  542. */
  543. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  544. {
  545. if (!oh->class->sysc ||
  546. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  547. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  548. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  549. return -EINVAL;
  550. if (!oh->class->sysc->sysc_fields) {
  551. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  552. return -EINVAL;
  553. }
  554. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  555. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  556. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  557. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  558. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  559. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  560. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  561. return 0;
  562. }
  563. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  564. {
  565. struct clk_hw_omap *clk;
  566. if (oh->clkdm) {
  567. return oh->clkdm;
  568. } else if (oh->_clk) {
  569. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  570. return clk->clkdm;
  571. }
  572. return NULL;
  573. }
  574. /**
  575. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  576. * @oh: struct omap_hwmod *
  577. *
  578. * Prevent the hardware module @oh from entering idle while the
  579. * hardare module initiator @init_oh is active. Useful when a module
  580. * will be accessed by a particular initiator (e.g., if a module will
  581. * be accessed by the IVA, there should be a sleepdep between the IVA
  582. * initiator and the module). Only applies to modules in smart-idle
  583. * mode. If the clockdomain is marked as not needing autodeps, return
  584. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  585. * passes along clkdm_add_sleepdep() value upon success.
  586. */
  587. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  588. {
  589. struct clockdomain *clkdm, *init_clkdm;
  590. clkdm = _get_clkdm(oh);
  591. init_clkdm = _get_clkdm(init_oh);
  592. if (!clkdm || !init_clkdm)
  593. return -EINVAL;
  594. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  595. return 0;
  596. return clkdm_add_sleepdep(clkdm, init_clkdm);
  597. }
  598. /**
  599. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  600. * @oh: struct omap_hwmod *
  601. *
  602. * Allow the hardware module @oh to enter idle while the hardare
  603. * module initiator @init_oh is active. Useful when a module will not
  604. * be accessed by a particular initiator (e.g., if a module will not
  605. * be accessed by the IVA, there should be no sleepdep between the IVA
  606. * initiator and the module). Only applies to modules in smart-idle
  607. * mode. If the clockdomain is marked as not needing autodeps, return
  608. * 0 without doing anything. Returns -EINVAL upon error or passes
  609. * along clkdm_del_sleepdep() value upon success.
  610. */
  611. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  612. {
  613. struct clockdomain *clkdm, *init_clkdm;
  614. clkdm = _get_clkdm(oh);
  615. init_clkdm = _get_clkdm(init_oh);
  616. if (!clkdm || !init_clkdm)
  617. return -EINVAL;
  618. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  619. return 0;
  620. return clkdm_del_sleepdep(clkdm, init_clkdm);
  621. }
  622. /**
  623. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  624. * @oh: struct omap_hwmod *
  625. *
  626. * Called from _init_clocks(). Populates the @oh _clk (main
  627. * functional clock pointer) if a main_clk is present. Returns 0 on
  628. * success or -EINVAL on error.
  629. */
  630. static int _init_main_clk(struct omap_hwmod *oh)
  631. {
  632. int ret = 0;
  633. if (!oh->main_clk)
  634. return 0;
  635. oh->_clk = clk_get(NULL, oh->main_clk);
  636. if (IS_ERR(oh->_clk)) {
  637. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  638. oh->name, oh->main_clk);
  639. return -EINVAL;
  640. }
  641. /*
  642. * HACK: This needs a re-visit once clk_prepare() is implemented
  643. * to do something meaningful. Today its just a no-op.
  644. * If clk_prepare() is used at some point to do things like
  645. * voltage scaling etc, then this would have to be moved to
  646. * some point where subsystems like i2c and pmic become
  647. * available.
  648. */
  649. clk_prepare(oh->_clk);
  650. if (!_get_clkdm(oh))
  651. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  652. oh->name, oh->main_clk);
  653. return ret;
  654. }
  655. /**
  656. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  657. * @oh: struct omap_hwmod *
  658. *
  659. * Called from _init_clocks(). Populates the @oh OCP slave interface
  660. * clock pointers. Returns 0 on success or -EINVAL on error.
  661. */
  662. static int _init_interface_clks(struct omap_hwmod *oh)
  663. {
  664. struct omap_hwmod_ocp_if *os;
  665. struct list_head *p;
  666. struct clk *c;
  667. int i = 0;
  668. int ret = 0;
  669. p = oh->slave_ports.next;
  670. while (i < oh->slaves_cnt) {
  671. os = _fetch_next_ocp_if(&p, &i);
  672. if (!os->clk)
  673. continue;
  674. c = clk_get(NULL, os->clk);
  675. if (IS_ERR(c)) {
  676. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  677. oh->name, os->clk);
  678. ret = -EINVAL;
  679. }
  680. os->_clk = c;
  681. /*
  682. * HACK: This needs a re-visit once clk_prepare() is implemented
  683. * to do something meaningful. Today its just a no-op.
  684. * If clk_prepare() is used at some point to do things like
  685. * voltage scaling etc, then this would have to be moved to
  686. * some point where subsystems like i2c and pmic become
  687. * available.
  688. */
  689. clk_prepare(os->_clk);
  690. }
  691. return ret;
  692. }
  693. /**
  694. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  695. * @oh: struct omap_hwmod *
  696. *
  697. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  698. * clock pointers. Returns 0 on success or -EINVAL on error.
  699. */
  700. static int _init_opt_clks(struct omap_hwmod *oh)
  701. {
  702. struct omap_hwmod_opt_clk *oc;
  703. struct clk *c;
  704. int i;
  705. int ret = 0;
  706. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  707. c = clk_get(NULL, oc->clk);
  708. if (IS_ERR(c)) {
  709. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  710. oh->name, oc->clk);
  711. ret = -EINVAL;
  712. }
  713. oc->_clk = c;
  714. /*
  715. * HACK: This needs a re-visit once clk_prepare() is implemented
  716. * to do something meaningful. Today its just a no-op.
  717. * If clk_prepare() is used at some point to do things like
  718. * voltage scaling etc, then this would have to be moved to
  719. * some point where subsystems like i2c and pmic become
  720. * available.
  721. */
  722. clk_prepare(oc->_clk);
  723. }
  724. return ret;
  725. }
  726. /**
  727. * _enable_clocks - enable hwmod main clock and interface clocks
  728. * @oh: struct omap_hwmod *
  729. *
  730. * Enables all clocks necessary for register reads and writes to succeed
  731. * on the hwmod @oh. Returns 0.
  732. */
  733. static int _enable_clocks(struct omap_hwmod *oh)
  734. {
  735. struct omap_hwmod_ocp_if *os;
  736. struct list_head *p;
  737. int i = 0;
  738. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  739. if (oh->_clk)
  740. clk_enable(oh->_clk);
  741. p = oh->slave_ports.next;
  742. while (i < oh->slaves_cnt) {
  743. os = _fetch_next_ocp_if(&p, &i);
  744. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  745. clk_enable(os->_clk);
  746. }
  747. /* The opt clocks are controlled by the device driver. */
  748. return 0;
  749. }
  750. /**
  751. * _disable_clocks - disable hwmod main clock and interface clocks
  752. * @oh: struct omap_hwmod *
  753. *
  754. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  755. */
  756. static int _disable_clocks(struct omap_hwmod *oh)
  757. {
  758. struct omap_hwmod_ocp_if *os;
  759. struct list_head *p;
  760. int i = 0;
  761. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  762. if (oh->_clk)
  763. clk_disable(oh->_clk);
  764. p = oh->slave_ports.next;
  765. while (i < oh->slaves_cnt) {
  766. os = _fetch_next_ocp_if(&p, &i);
  767. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  768. clk_disable(os->_clk);
  769. }
  770. /* The opt clocks are controlled by the device driver. */
  771. return 0;
  772. }
  773. static void _enable_optional_clocks(struct omap_hwmod *oh)
  774. {
  775. struct omap_hwmod_opt_clk *oc;
  776. int i;
  777. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  778. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  779. if (oc->_clk) {
  780. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  781. __clk_get_name(oc->_clk));
  782. clk_enable(oc->_clk);
  783. }
  784. }
  785. static void _disable_optional_clocks(struct omap_hwmod *oh)
  786. {
  787. struct omap_hwmod_opt_clk *oc;
  788. int i;
  789. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  790. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  791. if (oc->_clk) {
  792. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  793. __clk_get_name(oc->_clk));
  794. clk_disable(oc->_clk);
  795. }
  796. }
  797. /**
  798. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  799. * @oh: struct omap_hwmod *
  800. *
  801. * Enables the PRCM module mode related to the hwmod @oh.
  802. * No return value.
  803. */
  804. static void _omap4_enable_module(struct omap_hwmod *oh)
  805. {
  806. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  807. return;
  808. pr_debug("omap_hwmod: %s: %s: %d\n",
  809. oh->name, __func__, oh->prcm.omap4.modulemode);
  810. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  811. oh->clkdm->prcm_partition,
  812. oh->clkdm->cm_inst,
  813. oh->clkdm->clkdm_offs,
  814. oh->prcm.omap4.clkctrl_offs);
  815. }
  816. /**
  817. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  818. * @oh: struct omap_hwmod *
  819. *
  820. * Enables the PRCM module mode related to the hwmod @oh.
  821. * No return value.
  822. */
  823. static void _am33xx_enable_module(struct omap_hwmod *oh)
  824. {
  825. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  826. return;
  827. pr_debug("omap_hwmod: %s: %s: %d\n",
  828. oh->name, __func__, oh->prcm.omap4.modulemode);
  829. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  830. oh->clkdm->clkdm_offs,
  831. oh->prcm.omap4.clkctrl_offs);
  832. }
  833. /**
  834. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  835. * @oh: struct omap_hwmod *
  836. *
  837. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  838. * does not have an IDLEST bit or if the module successfully enters
  839. * slave idle; otherwise, pass along the return value of the
  840. * appropriate *_cm*_wait_module_idle() function.
  841. */
  842. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  843. {
  844. if (!oh)
  845. return -EINVAL;
  846. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  847. return 0;
  848. if (oh->flags & HWMOD_NO_IDLEST)
  849. return 0;
  850. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  851. oh->clkdm->cm_inst,
  852. oh->clkdm->clkdm_offs,
  853. oh->prcm.omap4.clkctrl_offs);
  854. }
  855. /**
  856. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  857. * @oh: struct omap_hwmod *
  858. *
  859. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  860. * does not have an IDLEST bit or if the module successfully enters
  861. * slave idle; otherwise, pass along the return value of the
  862. * appropriate *_cm*_wait_module_idle() function.
  863. */
  864. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  865. {
  866. if (!oh)
  867. return -EINVAL;
  868. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  869. return 0;
  870. if (oh->flags & HWMOD_NO_IDLEST)
  871. return 0;
  872. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  873. oh->clkdm->clkdm_offs,
  874. oh->prcm.omap4.clkctrl_offs);
  875. }
  876. /**
  877. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  878. * @oh: struct omap_hwmod *oh
  879. *
  880. * Count and return the number of MPU IRQs associated with the hwmod
  881. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  882. * NULL.
  883. */
  884. static int _count_mpu_irqs(struct omap_hwmod *oh)
  885. {
  886. struct omap_hwmod_irq_info *ohii;
  887. int i = 0;
  888. if (!oh || !oh->mpu_irqs)
  889. return 0;
  890. do {
  891. ohii = &oh->mpu_irqs[i++];
  892. } while (ohii->irq != -1);
  893. return i-1;
  894. }
  895. /**
  896. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  897. * @oh: struct omap_hwmod *oh
  898. *
  899. * Count and return the number of SDMA request lines associated with
  900. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  901. * if @oh is NULL.
  902. */
  903. static int _count_sdma_reqs(struct omap_hwmod *oh)
  904. {
  905. struct omap_hwmod_dma_info *ohdi;
  906. int i = 0;
  907. if (!oh || !oh->sdma_reqs)
  908. return 0;
  909. do {
  910. ohdi = &oh->sdma_reqs[i++];
  911. } while (ohdi->dma_req != -1);
  912. return i-1;
  913. }
  914. /**
  915. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  916. * @oh: struct omap_hwmod *oh
  917. *
  918. * Count and return the number of address space ranges associated with
  919. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  920. * if @oh is NULL.
  921. */
  922. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  923. {
  924. struct omap_hwmod_addr_space *mem;
  925. int i = 0;
  926. if (!os || !os->addr)
  927. return 0;
  928. do {
  929. mem = &os->addr[i++];
  930. } while (mem->pa_start != mem->pa_end);
  931. return i-1;
  932. }
  933. /**
  934. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  935. * @oh: struct omap_hwmod * to operate on
  936. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  937. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  938. *
  939. * Retrieve a MPU hardware IRQ line number named by @name associated
  940. * with the IP block pointed to by @oh. The IRQ number will be filled
  941. * into the address pointed to by @dma. When @name is non-null, the
  942. * IRQ line number associated with the named entry will be returned.
  943. * If @name is null, the first matching entry will be returned. Data
  944. * order is not meaningful in hwmod data, so callers are strongly
  945. * encouraged to use a non-null @name whenever possible to avoid
  946. * unpredictable effects if hwmod data is later added that causes data
  947. * ordering to change. Returns 0 upon success or a negative error
  948. * code upon error.
  949. */
  950. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  951. unsigned int *irq)
  952. {
  953. int i;
  954. bool found = false;
  955. if (!oh->mpu_irqs)
  956. return -ENOENT;
  957. i = 0;
  958. while (oh->mpu_irqs[i].irq != -1) {
  959. if (name == oh->mpu_irqs[i].name ||
  960. !strcmp(name, oh->mpu_irqs[i].name)) {
  961. found = true;
  962. break;
  963. }
  964. i++;
  965. }
  966. if (!found)
  967. return -ENOENT;
  968. *irq = oh->mpu_irqs[i].irq;
  969. return 0;
  970. }
  971. /**
  972. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  973. * @oh: struct omap_hwmod * to operate on
  974. * @name: pointer to the name of the SDMA request line to fetch (optional)
  975. * @dma: pointer to an unsigned int to store the request line ID to
  976. *
  977. * Retrieve an SDMA request line ID named by @name on the IP block
  978. * pointed to by @oh. The ID will be filled into the address pointed
  979. * to by @dma. When @name is non-null, the request line ID associated
  980. * with the named entry will be returned. If @name is null, the first
  981. * matching entry will be returned. Data order is not meaningful in
  982. * hwmod data, so callers are strongly encouraged to use a non-null
  983. * @name whenever possible to avoid unpredictable effects if hwmod
  984. * data is later added that causes data ordering to change. Returns 0
  985. * upon success or a negative error code upon error.
  986. */
  987. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  988. unsigned int *dma)
  989. {
  990. int i;
  991. bool found = false;
  992. if (!oh->sdma_reqs)
  993. return -ENOENT;
  994. i = 0;
  995. while (oh->sdma_reqs[i].dma_req != -1) {
  996. if (name == oh->sdma_reqs[i].name ||
  997. !strcmp(name, oh->sdma_reqs[i].name)) {
  998. found = true;
  999. break;
  1000. }
  1001. i++;
  1002. }
  1003. if (!found)
  1004. return -ENOENT;
  1005. *dma = oh->sdma_reqs[i].dma_req;
  1006. return 0;
  1007. }
  1008. /**
  1009. * _get_addr_space_by_name - fetch address space start & end by name
  1010. * @oh: struct omap_hwmod * to operate on
  1011. * @name: pointer to the name of the address space to fetch (optional)
  1012. * @pa_start: pointer to a u32 to store the starting address to
  1013. * @pa_end: pointer to a u32 to store the ending address to
  1014. *
  1015. * Retrieve address space start and end addresses for the IP block
  1016. * pointed to by @oh. The data will be filled into the addresses
  1017. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1018. * address space data associated with the named entry will be
  1019. * returned. If @name is null, the first matching entry will be
  1020. * returned. Data order is not meaningful in hwmod data, so callers
  1021. * are strongly encouraged to use a non-null @name whenever possible
  1022. * to avoid unpredictable effects if hwmod data is later added that
  1023. * causes data ordering to change. Returns 0 upon success or a
  1024. * negative error code upon error.
  1025. */
  1026. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1027. u32 *pa_start, u32 *pa_end)
  1028. {
  1029. int i, j;
  1030. struct omap_hwmod_ocp_if *os;
  1031. struct list_head *p = NULL;
  1032. bool found = false;
  1033. p = oh->slave_ports.next;
  1034. i = 0;
  1035. while (i < oh->slaves_cnt) {
  1036. os = _fetch_next_ocp_if(&p, &i);
  1037. if (!os->addr)
  1038. return -ENOENT;
  1039. j = 0;
  1040. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1041. if (name == os->addr[j].name ||
  1042. !strcmp(name, os->addr[j].name)) {
  1043. found = true;
  1044. break;
  1045. }
  1046. j++;
  1047. }
  1048. if (found)
  1049. break;
  1050. }
  1051. if (!found)
  1052. return -ENOENT;
  1053. *pa_start = os->addr[j].pa_start;
  1054. *pa_end = os->addr[j].pa_end;
  1055. return 0;
  1056. }
  1057. /**
  1058. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1059. * @oh: struct omap_hwmod *
  1060. *
  1061. * Determines the array index of the OCP slave port that the MPU uses
  1062. * to address the device, and saves it into the struct omap_hwmod.
  1063. * Intended to be called during hwmod registration only. No return
  1064. * value.
  1065. */
  1066. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1067. {
  1068. struct omap_hwmod_ocp_if *os = NULL;
  1069. struct list_head *p;
  1070. int i = 0;
  1071. if (!oh)
  1072. return;
  1073. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1074. p = oh->slave_ports.next;
  1075. while (i < oh->slaves_cnt) {
  1076. os = _fetch_next_ocp_if(&p, &i);
  1077. if (os->user & OCP_USER_MPU) {
  1078. oh->_mpu_port = os;
  1079. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1080. break;
  1081. }
  1082. }
  1083. return;
  1084. }
  1085. /**
  1086. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1087. * @oh: struct omap_hwmod *
  1088. *
  1089. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1090. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1091. * communicate with the IP block. This interface need not be directly
  1092. * connected to the MPU (and almost certainly is not), but is directly
  1093. * connected to the IP block represented by @oh. Returns a pointer
  1094. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1095. * error or if there does not appear to be a path from the MPU to this
  1096. * IP block.
  1097. */
  1098. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1099. {
  1100. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1101. return NULL;
  1102. return oh->_mpu_port;
  1103. };
  1104. /**
  1105. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1106. * @oh: struct omap_hwmod *
  1107. *
  1108. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1109. * the register target MPU address space; or returns NULL upon error.
  1110. */
  1111. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1112. {
  1113. struct omap_hwmod_ocp_if *os;
  1114. struct omap_hwmod_addr_space *mem;
  1115. int found = 0, i = 0;
  1116. os = _find_mpu_rt_port(oh);
  1117. if (!os || !os->addr)
  1118. return NULL;
  1119. do {
  1120. mem = &os->addr[i++];
  1121. if (mem->flags & ADDR_TYPE_RT)
  1122. found = 1;
  1123. } while (!found && mem->pa_start != mem->pa_end);
  1124. return (found) ? mem : NULL;
  1125. }
  1126. /**
  1127. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1128. * @oh: struct omap_hwmod *
  1129. *
  1130. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1131. * by @oh is set to indicate to the PRCM that the IP block is active.
  1132. * Usually this means placing the module into smart-idle mode and
  1133. * smart-standby, but if there is a bug in the automatic idle handling
  1134. * for the IP block, it may need to be placed into the force-idle or
  1135. * no-idle variants of these modes. No return value.
  1136. */
  1137. static void _enable_sysc(struct omap_hwmod *oh)
  1138. {
  1139. u8 idlemode, sf;
  1140. u32 v;
  1141. bool clkdm_act;
  1142. struct clockdomain *clkdm;
  1143. if (!oh->class->sysc)
  1144. return;
  1145. /*
  1146. * Wait until reset has completed, this is needed as the IP
  1147. * block is reset automatically by hardware in some cases
  1148. * (off-mode for example), and the drivers require the
  1149. * IP to be ready when they access it
  1150. */
  1151. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1152. _enable_optional_clocks(oh);
  1153. _wait_softreset_complete(oh);
  1154. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1155. _disable_optional_clocks(oh);
  1156. v = oh->_sysc_cache;
  1157. sf = oh->class->sysc->sysc_flags;
  1158. clkdm = _get_clkdm(oh);
  1159. if (sf & SYSC_HAS_SIDLEMODE) {
  1160. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1161. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1162. idlemode = HWMOD_IDLEMODE_NO;
  1163. } else {
  1164. if (sf & SYSC_HAS_ENAWAKEUP)
  1165. _enable_wakeup(oh, &v);
  1166. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1167. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1168. else
  1169. idlemode = HWMOD_IDLEMODE_SMART;
  1170. }
  1171. /*
  1172. * This is special handling for some IPs like
  1173. * 32k sync timer. Force them to idle!
  1174. */
  1175. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1176. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1177. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1178. idlemode = HWMOD_IDLEMODE_FORCE;
  1179. _set_slave_idlemode(oh, idlemode, &v);
  1180. }
  1181. if (sf & SYSC_HAS_MIDLEMODE) {
  1182. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1183. idlemode = HWMOD_IDLEMODE_FORCE;
  1184. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1185. idlemode = HWMOD_IDLEMODE_NO;
  1186. } else {
  1187. if (sf & SYSC_HAS_ENAWAKEUP)
  1188. _enable_wakeup(oh, &v);
  1189. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1190. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1191. else
  1192. idlemode = HWMOD_IDLEMODE_SMART;
  1193. }
  1194. _set_master_standbymode(oh, idlemode, &v);
  1195. }
  1196. /*
  1197. * XXX The clock framework should handle this, by
  1198. * calling into this code. But this must wait until the
  1199. * clock structures are tagged with omap_hwmod entries
  1200. */
  1201. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1202. (sf & SYSC_HAS_CLOCKACTIVITY))
  1203. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1204. /* If the cached value is the same as the new value, skip the write */
  1205. if (oh->_sysc_cache != v)
  1206. _write_sysconfig(v, oh);
  1207. /*
  1208. * Set the autoidle bit only after setting the smartidle bit
  1209. * Setting this will not have any impact on the other modules.
  1210. */
  1211. if (sf & SYSC_HAS_AUTOIDLE) {
  1212. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1213. 0 : 1;
  1214. _set_module_autoidle(oh, idlemode, &v);
  1215. _write_sysconfig(v, oh);
  1216. }
  1217. }
  1218. /**
  1219. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1220. * @oh: struct omap_hwmod *
  1221. *
  1222. * If module is marked as SWSUP_SIDLE, force the module into slave
  1223. * idle; otherwise, configure it for smart-idle. If module is marked
  1224. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1225. * configure it for smart-standby. No return value.
  1226. */
  1227. static void _idle_sysc(struct omap_hwmod *oh)
  1228. {
  1229. u8 idlemode, sf;
  1230. u32 v;
  1231. if (!oh->class->sysc)
  1232. return;
  1233. v = oh->_sysc_cache;
  1234. sf = oh->class->sysc->sysc_flags;
  1235. if (sf & SYSC_HAS_SIDLEMODE) {
  1236. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1237. idlemode = HWMOD_IDLEMODE_FORCE;
  1238. } else {
  1239. if (sf & SYSC_HAS_ENAWAKEUP)
  1240. _enable_wakeup(oh, &v);
  1241. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1242. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1243. else
  1244. idlemode = HWMOD_IDLEMODE_SMART;
  1245. }
  1246. _set_slave_idlemode(oh, idlemode, &v);
  1247. }
  1248. if (sf & SYSC_HAS_MIDLEMODE) {
  1249. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1250. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1251. idlemode = HWMOD_IDLEMODE_FORCE;
  1252. } else {
  1253. if (sf & SYSC_HAS_ENAWAKEUP)
  1254. _enable_wakeup(oh, &v);
  1255. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1256. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1257. else
  1258. idlemode = HWMOD_IDLEMODE_SMART;
  1259. }
  1260. _set_master_standbymode(oh, idlemode, &v);
  1261. }
  1262. _write_sysconfig(v, oh);
  1263. }
  1264. /**
  1265. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1266. * @oh: struct omap_hwmod *
  1267. *
  1268. * Force the module into slave idle and master suspend. No return
  1269. * value.
  1270. */
  1271. static void _shutdown_sysc(struct omap_hwmod *oh)
  1272. {
  1273. u32 v;
  1274. u8 sf;
  1275. if (!oh->class->sysc)
  1276. return;
  1277. v = oh->_sysc_cache;
  1278. sf = oh->class->sysc->sysc_flags;
  1279. if (sf & SYSC_HAS_SIDLEMODE)
  1280. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1281. if (sf & SYSC_HAS_MIDLEMODE)
  1282. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1283. if (sf & SYSC_HAS_AUTOIDLE)
  1284. _set_module_autoidle(oh, 1, &v);
  1285. _write_sysconfig(v, oh);
  1286. }
  1287. /**
  1288. * _lookup - find an omap_hwmod by name
  1289. * @name: find an omap_hwmod by name
  1290. *
  1291. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1292. */
  1293. static struct omap_hwmod *_lookup(const char *name)
  1294. {
  1295. struct omap_hwmod *oh, *temp_oh;
  1296. oh = NULL;
  1297. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1298. if (!strcmp(name, temp_oh->name)) {
  1299. oh = temp_oh;
  1300. break;
  1301. }
  1302. }
  1303. return oh;
  1304. }
  1305. /**
  1306. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1307. * @oh: struct omap_hwmod *
  1308. *
  1309. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1310. * clockdomain pointer, and save it into the struct omap_hwmod.
  1311. * Return -EINVAL if the clkdm_name lookup failed.
  1312. */
  1313. static int _init_clkdm(struct omap_hwmod *oh)
  1314. {
  1315. if (!oh->clkdm_name) {
  1316. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1317. return 0;
  1318. }
  1319. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1320. if (!oh->clkdm) {
  1321. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1322. oh->name, oh->clkdm_name);
  1323. return -EINVAL;
  1324. }
  1325. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1326. oh->name, oh->clkdm_name);
  1327. return 0;
  1328. }
  1329. /**
  1330. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1331. * well the clockdomain.
  1332. * @oh: struct omap_hwmod *
  1333. * @data: not used; pass NULL
  1334. *
  1335. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1336. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1337. * success, or a negative error code on failure.
  1338. */
  1339. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1340. {
  1341. int ret = 0;
  1342. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1343. return 0;
  1344. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1345. if (soc_ops.init_clkdm)
  1346. ret |= soc_ops.init_clkdm(oh);
  1347. ret |= _init_main_clk(oh);
  1348. ret |= _init_interface_clks(oh);
  1349. ret |= _init_opt_clks(oh);
  1350. if (!ret)
  1351. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1352. else
  1353. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1354. return ret;
  1355. }
  1356. /**
  1357. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1358. * @oh: struct omap_hwmod *
  1359. * @name: name of the reset line in the context of this hwmod
  1360. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1361. *
  1362. * Return the bit position of the reset line that match the
  1363. * input name. Return -ENOENT if not found.
  1364. */
  1365. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1366. struct omap_hwmod_rst_info *ohri)
  1367. {
  1368. int i;
  1369. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1370. const char *rst_line = oh->rst_lines[i].name;
  1371. if (!strcmp(rst_line, name)) {
  1372. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1373. ohri->st_shift = oh->rst_lines[i].st_shift;
  1374. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1375. oh->name, __func__, rst_line, ohri->rst_shift,
  1376. ohri->st_shift);
  1377. return 0;
  1378. }
  1379. }
  1380. return -ENOENT;
  1381. }
  1382. /**
  1383. * _assert_hardreset - assert the HW reset line of submodules
  1384. * contained in the hwmod module.
  1385. * @oh: struct omap_hwmod *
  1386. * @name: name of the reset line to lookup and assert
  1387. *
  1388. * Some IP like dsp, ipu or iva contain processor that require an HW
  1389. * reset line to be assert / deassert in order to enable fully the IP.
  1390. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1391. * asserting the hardreset line on the currently-booted SoC, or passes
  1392. * along the return value from _lookup_hardreset() or the SoC's
  1393. * assert_hardreset code.
  1394. */
  1395. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1396. {
  1397. struct omap_hwmod_rst_info ohri;
  1398. int ret = -EINVAL;
  1399. if (!oh)
  1400. return -EINVAL;
  1401. if (!soc_ops.assert_hardreset)
  1402. return -ENOSYS;
  1403. ret = _lookup_hardreset(oh, name, &ohri);
  1404. if (ret < 0)
  1405. return ret;
  1406. ret = soc_ops.assert_hardreset(oh, &ohri);
  1407. return ret;
  1408. }
  1409. /**
  1410. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1411. * in the hwmod module.
  1412. * @oh: struct omap_hwmod *
  1413. * @name: name of the reset line to look up and deassert
  1414. *
  1415. * Some IP like dsp, ipu or iva contain processor that require an HW
  1416. * reset line to be assert / deassert in order to enable fully the IP.
  1417. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1418. * deasserting the hardreset line on the currently-booted SoC, or passes
  1419. * along the return value from _lookup_hardreset() or the SoC's
  1420. * deassert_hardreset code.
  1421. */
  1422. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1423. {
  1424. struct omap_hwmod_rst_info ohri;
  1425. int ret = -EINVAL;
  1426. int hwsup = 0;
  1427. if (!oh)
  1428. return -EINVAL;
  1429. if (!soc_ops.deassert_hardreset)
  1430. return -ENOSYS;
  1431. ret = _lookup_hardreset(oh, name, &ohri);
  1432. if (ret < 0)
  1433. return ret;
  1434. if (oh->clkdm) {
  1435. /*
  1436. * A clockdomain must be in SW_SUP otherwise reset
  1437. * might not be completed. The clockdomain can be set
  1438. * in HW_AUTO only when the module become ready.
  1439. */
  1440. hwsup = clkdm_in_hwsup(oh->clkdm);
  1441. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1442. if (ret) {
  1443. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1444. oh->name, oh->clkdm->name, ret);
  1445. return ret;
  1446. }
  1447. }
  1448. _enable_clocks(oh);
  1449. if (soc_ops.enable_module)
  1450. soc_ops.enable_module(oh);
  1451. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1452. if (soc_ops.disable_module)
  1453. soc_ops.disable_module(oh);
  1454. _disable_clocks(oh);
  1455. if (ret == -EBUSY)
  1456. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1457. if (!ret) {
  1458. /*
  1459. * Set the clockdomain to HW_AUTO, assuming that the
  1460. * previous state was HW_AUTO.
  1461. */
  1462. if (oh->clkdm && hwsup)
  1463. clkdm_allow_idle(oh->clkdm);
  1464. } else {
  1465. if (oh->clkdm)
  1466. clkdm_hwmod_disable(oh->clkdm, oh);
  1467. }
  1468. return ret;
  1469. }
  1470. /**
  1471. * _read_hardreset - read the HW reset line state of submodules
  1472. * contained in the hwmod module
  1473. * @oh: struct omap_hwmod *
  1474. * @name: name of the reset line to look up and read
  1475. *
  1476. * Return the state of the reset line. Returns -EINVAL if @oh is
  1477. * null, -ENOSYS if we have no way of reading the hardreset line
  1478. * status on the currently-booted SoC, or passes along the return
  1479. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1480. * code.
  1481. */
  1482. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1483. {
  1484. struct omap_hwmod_rst_info ohri;
  1485. int ret = -EINVAL;
  1486. if (!oh)
  1487. return -EINVAL;
  1488. if (!soc_ops.is_hardreset_asserted)
  1489. return -ENOSYS;
  1490. ret = _lookup_hardreset(oh, name, &ohri);
  1491. if (ret < 0)
  1492. return ret;
  1493. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1494. }
  1495. /**
  1496. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1497. * @oh: struct omap_hwmod *
  1498. *
  1499. * If all hardreset lines associated with @oh are asserted, then return true.
  1500. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1501. * associated with @oh are asserted, then return false.
  1502. * This function is used to avoid executing some parts of the IP block
  1503. * enable/disable sequence if its hardreset line is set.
  1504. */
  1505. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1506. {
  1507. int i, rst_cnt = 0;
  1508. if (oh->rst_lines_cnt == 0)
  1509. return false;
  1510. for (i = 0; i < oh->rst_lines_cnt; i++)
  1511. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1512. rst_cnt++;
  1513. if (oh->rst_lines_cnt == rst_cnt)
  1514. return true;
  1515. return false;
  1516. }
  1517. /**
  1518. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1519. * hard-reset
  1520. * @oh: struct omap_hwmod *
  1521. *
  1522. * If any hardreset lines associated with @oh are asserted, then
  1523. * return true. Otherwise, if no hardreset lines associated with @oh
  1524. * are asserted, or if @oh has no hardreset lines, then return false.
  1525. * This function is used to avoid executing some parts of the IP block
  1526. * enable/disable sequence if any hardreset line is set.
  1527. */
  1528. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1529. {
  1530. int rst_cnt = 0;
  1531. int i;
  1532. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1533. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1534. rst_cnt++;
  1535. return (rst_cnt) ? true : false;
  1536. }
  1537. /**
  1538. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1539. * @oh: struct omap_hwmod *
  1540. *
  1541. * Disable the PRCM module mode related to the hwmod @oh.
  1542. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1543. */
  1544. static int _omap4_disable_module(struct omap_hwmod *oh)
  1545. {
  1546. int v;
  1547. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1548. return -EINVAL;
  1549. /*
  1550. * Since integration code might still be doing something, only
  1551. * disable if all lines are under hardreset.
  1552. */
  1553. if (_are_any_hardreset_lines_asserted(oh))
  1554. return 0;
  1555. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1556. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1557. oh->clkdm->cm_inst,
  1558. oh->clkdm->clkdm_offs,
  1559. oh->prcm.omap4.clkctrl_offs);
  1560. v = _omap4_wait_target_disable(oh);
  1561. if (v)
  1562. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1563. oh->name);
  1564. return 0;
  1565. }
  1566. /**
  1567. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1568. * @oh: struct omap_hwmod *
  1569. *
  1570. * Disable the PRCM module mode related to the hwmod @oh.
  1571. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1572. */
  1573. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1574. {
  1575. int v;
  1576. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1577. return -EINVAL;
  1578. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1579. if (_are_any_hardreset_lines_asserted(oh))
  1580. return 0;
  1581. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1582. oh->prcm.omap4.clkctrl_offs);
  1583. v = _am33xx_wait_target_disable(oh);
  1584. if (v)
  1585. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1586. oh->name);
  1587. return 0;
  1588. }
  1589. /**
  1590. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1591. * @oh: struct omap_hwmod *
  1592. *
  1593. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1594. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1595. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1596. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1597. *
  1598. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1599. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1600. * use the SYSCONFIG softreset bit to provide the status.
  1601. *
  1602. * Note that some IP like McBSP do have reset control but don't have
  1603. * reset status.
  1604. */
  1605. static int _ocp_softreset(struct omap_hwmod *oh)
  1606. {
  1607. u32 v;
  1608. int c = 0;
  1609. int ret = 0;
  1610. if (!oh->class->sysc ||
  1611. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1612. return -ENOENT;
  1613. /* clocks must be on for this operation */
  1614. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1615. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1616. oh->name);
  1617. return -EINVAL;
  1618. }
  1619. /* For some modules, all optionnal clocks need to be enabled as well */
  1620. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1621. _enable_optional_clocks(oh);
  1622. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1623. v = oh->_sysc_cache;
  1624. ret = _set_softreset(oh, &v);
  1625. if (ret)
  1626. goto dis_opt_clks;
  1627. _write_sysconfig(v, oh);
  1628. if (oh->class->sysc->srst_udelay)
  1629. udelay(oh->class->sysc->srst_udelay);
  1630. c = _wait_softreset_complete(oh);
  1631. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1632. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1633. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1634. else
  1635. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1636. /*
  1637. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1638. * _wait_target_ready() or _reset()
  1639. */
  1640. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1641. dis_opt_clks:
  1642. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1643. _disable_optional_clocks(oh);
  1644. return ret;
  1645. }
  1646. /**
  1647. * _reset - reset an omap_hwmod
  1648. * @oh: struct omap_hwmod *
  1649. *
  1650. * Resets an omap_hwmod @oh. If the module has a custom reset
  1651. * function pointer defined, then call it to reset the IP block, and
  1652. * pass along its return value to the caller. Otherwise, if the IP
  1653. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1654. * associated with it, call a function to reset the IP block via that
  1655. * method, and pass along the return value to the caller. Finally, if
  1656. * the IP block has some hardreset lines associated with it, assert
  1657. * all of those, but do _not_ deassert them. (This is because driver
  1658. * authors have expressed an apparent requirement to control the
  1659. * deassertion of the hardreset lines themselves.)
  1660. *
  1661. * The default software reset mechanism for most OMAP IP blocks is
  1662. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1663. * hwmods cannot be reset via this method. Some are not targets and
  1664. * therefore have no OCP header registers to access. Others (like the
  1665. * IVA) have idiosyncratic reset sequences. So for these relatively
  1666. * rare cases, custom reset code can be supplied in the struct
  1667. * omap_hwmod_class .reset function pointer.
  1668. *
  1669. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1670. * does not prevent idling of the system. This is necessary for cases
  1671. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1672. * kernel without disabling dma.
  1673. *
  1674. * Passes along the return value from either _ocp_softreset() or the
  1675. * custom reset function - these must return -EINVAL if the hwmod
  1676. * cannot be reset this way or if the hwmod is in the wrong state,
  1677. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1678. */
  1679. static int _reset(struct omap_hwmod *oh)
  1680. {
  1681. int i, r;
  1682. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1683. if (oh->class->reset) {
  1684. r = oh->class->reset(oh);
  1685. } else {
  1686. if (oh->rst_lines_cnt > 0) {
  1687. for (i = 0; i < oh->rst_lines_cnt; i++)
  1688. _assert_hardreset(oh, oh->rst_lines[i].name);
  1689. return 0;
  1690. } else {
  1691. r = _ocp_softreset(oh);
  1692. if (r == -ENOENT)
  1693. r = 0;
  1694. }
  1695. }
  1696. _set_dmadisable(oh);
  1697. /*
  1698. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1699. * softreset. The _enable() function should be split to avoid
  1700. * the rewrite of the OCP_SYSCONFIG register.
  1701. */
  1702. if (oh->class->sysc) {
  1703. _update_sysc_cache(oh);
  1704. _enable_sysc(oh);
  1705. }
  1706. return r;
  1707. }
  1708. /**
  1709. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1710. *
  1711. * Call the appropriate PRM function to clear any logged I/O chain
  1712. * wakeups and to reconfigure the chain. This apparently needs to be
  1713. * done upon every mux change. Since hwmods can be concurrently
  1714. * enabled and idled, hold a spinlock around the I/O chain
  1715. * reconfiguration sequence. No return value.
  1716. *
  1717. * XXX When the PRM code is moved to drivers, this function can be removed,
  1718. * as the PRM infrastructure should abstract this.
  1719. */
  1720. static void _reconfigure_io_chain(void)
  1721. {
  1722. unsigned long flags;
  1723. spin_lock_irqsave(&io_chain_lock, flags);
  1724. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1725. omap3xxx_prm_reconfigure_io_chain();
  1726. else if (cpu_is_omap44xx())
  1727. omap44xx_prm_reconfigure_io_chain();
  1728. spin_unlock_irqrestore(&io_chain_lock, flags);
  1729. }
  1730. /**
  1731. * _omap4_update_context_lost - increment hwmod context loss counter if
  1732. * hwmod context was lost, and clear hardware context loss reg
  1733. * @oh: hwmod to check for context loss
  1734. *
  1735. * If the PRCM indicates that the hwmod @oh lost context, increment
  1736. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1737. * bits. No return value.
  1738. */
  1739. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1740. {
  1741. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1742. return;
  1743. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1744. oh->clkdm->pwrdm.ptr->prcm_offs,
  1745. oh->prcm.omap4.context_offs))
  1746. return;
  1747. oh->prcm.omap4.context_lost_counter++;
  1748. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1749. oh->clkdm->pwrdm.ptr->prcm_offs,
  1750. oh->prcm.omap4.context_offs);
  1751. }
  1752. /**
  1753. * _omap4_get_context_lost - get context loss counter for a hwmod
  1754. * @oh: hwmod to get context loss counter for
  1755. *
  1756. * Returns the in-memory context loss counter for a hwmod.
  1757. */
  1758. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1759. {
  1760. return oh->prcm.omap4.context_lost_counter;
  1761. }
  1762. /**
  1763. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1764. * @oh: struct omap_hwmod *
  1765. *
  1766. * Some IP blocks (such as AESS) require some additional programming
  1767. * after enable before they can enter idle. If a function pointer to
  1768. * do so is present in the hwmod data, then call it and pass along the
  1769. * return value; otherwise, return 0.
  1770. */
  1771. static int _enable_preprogram(struct omap_hwmod *oh)
  1772. {
  1773. if (!oh->class->enable_preprogram)
  1774. return 0;
  1775. return oh->class->enable_preprogram(oh);
  1776. }
  1777. /**
  1778. * _enable - enable an omap_hwmod
  1779. * @oh: struct omap_hwmod *
  1780. *
  1781. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1782. * register target. Returns -EINVAL if the hwmod is in the wrong
  1783. * state or passes along the return value of _wait_target_ready().
  1784. */
  1785. static int _enable(struct omap_hwmod *oh)
  1786. {
  1787. int r;
  1788. int hwsup = 0;
  1789. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1790. /*
  1791. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1792. * state at init. Now that someone is really trying to enable
  1793. * them, just ensure that the hwmod mux is set.
  1794. */
  1795. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1796. /*
  1797. * If the caller has mux data populated, do the mux'ing
  1798. * which wouldn't have been done as part of the _enable()
  1799. * done during setup.
  1800. */
  1801. if (oh->mux)
  1802. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1803. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1804. return 0;
  1805. }
  1806. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1807. oh->_state != _HWMOD_STATE_IDLE &&
  1808. oh->_state != _HWMOD_STATE_DISABLED) {
  1809. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1810. oh->name);
  1811. return -EINVAL;
  1812. }
  1813. /*
  1814. * If an IP block contains HW reset lines and all of them are
  1815. * asserted, we let integration code associated with that
  1816. * block handle the enable. We've received very little
  1817. * information on what those driver authors need, and until
  1818. * detailed information is provided and the driver code is
  1819. * posted to the public lists, this is probably the best we
  1820. * can do.
  1821. */
  1822. if (_are_all_hardreset_lines_asserted(oh))
  1823. return 0;
  1824. /* Mux pins for device runtime if populated */
  1825. if (oh->mux && (!oh->mux->enabled ||
  1826. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1827. oh->mux->pads_dynamic))) {
  1828. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1829. _reconfigure_io_chain();
  1830. }
  1831. _add_initiator_dep(oh, mpu_oh);
  1832. if (oh->clkdm) {
  1833. /*
  1834. * A clockdomain must be in SW_SUP before enabling
  1835. * completely the module. The clockdomain can be set
  1836. * in HW_AUTO only when the module become ready.
  1837. */
  1838. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1839. !clkdm_missing_idle_reporting(oh->clkdm);
  1840. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1841. if (r) {
  1842. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1843. oh->name, oh->clkdm->name, r);
  1844. return r;
  1845. }
  1846. }
  1847. _enable_clocks(oh);
  1848. if (soc_ops.enable_module)
  1849. soc_ops.enable_module(oh);
  1850. if (oh->flags & HWMOD_BLOCK_WFI)
  1851. cpu_idle_poll_ctrl(true);
  1852. if (soc_ops.update_context_lost)
  1853. soc_ops.update_context_lost(oh);
  1854. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1855. -EINVAL;
  1856. if (!r) {
  1857. /*
  1858. * Set the clockdomain to HW_AUTO only if the target is ready,
  1859. * assuming that the previous state was HW_AUTO
  1860. */
  1861. if (oh->clkdm && hwsup)
  1862. clkdm_allow_idle(oh->clkdm);
  1863. oh->_state = _HWMOD_STATE_ENABLED;
  1864. /* Access the sysconfig only if the target is ready */
  1865. if (oh->class->sysc) {
  1866. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1867. _update_sysc_cache(oh);
  1868. _enable_sysc(oh);
  1869. }
  1870. r = _enable_preprogram(oh);
  1871. } else {
  1872. if (soc_ops.disable_module)
  1873. soc_ops.disable_module(oh);
  1874. _disable_clocks(oh);
  1875. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1876. oh->name, r);
  1877. if (oh->clkdm)
  1878. clkdm_hwmod_disable(oh->clkdm, oh);
  1879. }
  1880. return r;
  1881. }
  1882. /**
  1883. * _idle - idle an omap_hwmod
  1884. * @oh: struct omap_hwmod *
  1885. *
  1886. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1887. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1888. * state or returns 0.
  1889. */
  1890. static int _idle(struct omap_hwmod *oh)
  1891. {
  1892. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1893. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1894. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1895. oh->name);
  1896. return -EINVAL;
  1897. }
  1898. if (_are_all_hardreset_lines_asserted(oh))
  1899. return 0;
  1900. if (oh->class->sysc)
  1901. _idle_sysc(oh);
  1902. _del_initiator_dep(oh, mpu_oh);
  1903. if (oh->flags & HWMOD_BLOCK_WFI)
  1904. cpu_idle_poll_ctrl(false);
  1905. if (soc_ops.disable_module)
  1906. soc_ops.disable_module(oh);
  1907. /*
  1908. * The module must be in idle mode before disabling any parents
  1909. * clocks. Otherwise, the parent clock might be disabled before
  1910. * the module transition is done, and thus will prevent the
  1911. * transition to complete properly.
  1912. */
  1913. _disable_clocks(oh);
  1914. if (oh->clkdm)
  1915. clkdm_hwmod_disable(oh->clkdm, oh);
  1916. /* Mux pins for device idle if populated */
  1917. if (oh->mux && oh->mux->pads_dynamic) {
  1918. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1919. _reconfigure_io_chain();
  1920. }
  1921. oh->_state = _HWMOD_STATE_IDLE;
  1922. return 0;
  1923. }
  1924. /**
  1925. * _shutdown - shutdown an omap_hwmod
  1926. * @oh: struct omap_hwmod *
  1927. *
  1928. * Shut down an omap_hwmod @oh. This should be called when the driver
  1929. * used for the hwmod is removed or unloaded or if the driver is not
  1930. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1931. * state or returns 0.
  1932. */
  1933. static int _shutdown(struct omap_hwmod *oh)
  1934. {
  1935. int ret, i;
  1936. u8 prev_state;
  1937. if (oh->_state != _HWMOD_STATE_IDLE &&
  1938. oh->_state != _HWMOD_STATE_ENABLED) {
  1939. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1940. oh->name);
  1941. return -EINVAL;
  1942. }
  1943. if (_are_all_hardreset_lines_asserted(oh))
  1944. return 0;
  1945. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1946. if (oh->class->pre_shutdown) {
  1947. prev_state = oh->_state;
  1948. if (oh->_state == _HWMOD_STATE_IDLE)
  1949. _enable(oh);
  1950. ret = oh->class->pre_shutdown(oh);
  1951. if (ret) {
  1952. if (prev_state == _HWMOD_STATE_IDLE)
  1953. _idle(oh);
  1954. return ret;
  1955. }
  1956. }
  1957. if (oh->class->sysc) {
  1958. if (oh->_state == _HWMOD_STATE_IDLE)
  1959. _enable(oh);
  1960. _shutdown_sysc(oh);
  1961. }
  1962. /* clocks and deps are already disabled in idle */
  1963. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1964. _del_initiator_dep(oh, mpu_oh);
  1965. /* XXX what about the other system initiators here? dma, dsp */
  1966. if (oh->flags & HWMOD_BLOCK_WFI)
  1967. cpu_idle_poll_ctrl(false);
  1968. if (soc_ops.disable_module)
  1969. soc_ops.disable_module(oh);
  1970. _disable_clocks(oh);
  1971. if (oh->clkdm)
  1972. clkdm_hwmod_disable(oh->clkdm, oh);
  1973. }
  1974. /* XXX Should this code also force-disable the optional clocks? */
  1975. for (i = 0; i < oh->rst_lines_cnt; i++)
  1976. _assert_hardreset(oh, oh->rst_lines[i].name);
  1977. /* Mux pins to safe mode or use populated off mode values */
  1978. if (oh->mux)
  1979. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1980. oh->_state = _HWMOD_STATE_DISABLED;
  1981. return 0;
  1982. }
  1983. static int of_dev_find_hwmod(struct device_node *np,
  1984. struct omap_hwmod *oh)
  1985. {
  1986. int count, i, res;
  1987. const char *p;
  1988. count = of_property_count_strings(np, "ti,hwmods");
  1989. if (count < 1)
  1990. return -ENODEV;
  1991. for (i = 0; i < count; i++) {
  1992. res = of_property_read_string_index(np, "ti,hwmods",
  1993. i, &p);
  1994. if (res)
  1995. continue;
  1996. if (!strcmp(p, oh->name)) {
  1997. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1998. np->name, i, oh->name);
  1999. return i;
  2000. }
  2001. }
  2002. return -ENODEV;
  2003. }
  2004. /**
  2005. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  2006. * @np: struct device_node *
  2007. * @oh: struct omap_hwmod *
  2008. * @index: index of the entry found
  2009. * @found: struct device_node * found or NULL
  2010. *
  2011. * Parse the dt blob and find out needed hwmod. Recursive function is
  2012. * implemented to take care hierarchical dt blob parsing.
  2013. * Return: Returns 0 on success, -ENODEV when not found.
  2014. */
  2015. static int of_dev_hwmod_lookup(struct device_node *np,
  2016. struct omap_hwmod *oh,
  2017. int *index,
  2018. struct device_node **found)
  2019. {
  2020. struct device_node *np0 = NULL;
  2021. int res;
  2022. res = of_dev_find_hwmod(np, oh);
  2023. if (res >= 0) {
  2024. *found = np;
  2025. *index = res;
  2026. return 0;
  2027. }
  2028. for_each_child_of_node(np, np0) {
  2029. struct device_node *fc;
  2030. int i;
  2031. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2032. if (res == 0) {
  2033. *found = fc;
  2034. *index = i;
  2035. return 0;
  2036. }
  2037. }
  2038. *found = NULL;
  2039. *index = 0;
  2040. return -ENODEV;
  2041. }
  2042. /**
  2043. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2044. * @oh: struct omap_hwmod * to locate the virtual address
  2045. * @data: (unused, caller should pass NULL)
  2046. * @index: index of the reg entry iospace in device tree
  2047. * @np: struct device_node * of the IP block's device node in the DT data
  2048. *
  2049. * Cache the virtual address used by the MPU to access this IP block's
  2050. * registers. This address is needed early so the OCP registers that
  2051. * are part of the device's address space can be ioremapped properly.
  2052. *
  2053. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2054. * -ENXIO on absent or invalid register target address space.
  2055. */
  2056. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2057. int index, struct device_node *np)
  2058. {
  2059. struct omap_hwmod_addr_space *mem;
  2060. void __iomem *va_start = NULL;
  2061. if (!oh)
  2062. return -EINVAL;
  2063. _save_mpu_port_index(oh);
  2064. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2065. return -ENXIO;
  2066. mem = _find_mpu_rt_addr_space(oh);
  2067. if (!mem) {
  2068. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2069. oh->name);
  2070. /* Extract the IO space from device tree blob */
  2071. if (!np)
  2072. return -ENXIO;
  2073. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2074. } else {
  2075. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2076. }
  2077. if (!va_start) {
  2078. if (mem)
  2079. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2080. else
  2081. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2082. oh->name, index, np->full_name);
  2083. return -ENXIO;
  2084. }
  2085. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2086. oh->name, va_start);
  2087. oh->_mpu_rt_va = va_start;
  2088. return 0;
  2089. }
  2090. /**
  2091. * _init - initialize internal data for the hwmod @oh
  2092. * @oh: struct omap_hwmod *
  2093. * @n: (unused)
  2094. *
  2095. * Look up the clocks and the address space used by the MPU to access
  2096. * registers belonging to the hwmod @oh. @oh must already be
  2097. * registered at this point. This is the first of two phases for
  2098. * hwmod initialization. Code called here does not touch any hardware
  2099. * registers, it simply prepares internal data structures. Returns 0
  2100. * upon success or if the hwmod isn't registered or if the hwmod's
  2101. * address space is not defined, or -EINVAL upon failure.
  2102. */
  2103. static int __init _init(struct omap_hwmod *oh, void *data)
  2104. {
  2105. int r, index;
  2106. struct device_node *np = NULL;
  2107. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2108. return 0;
  2109. if (of_have_populated_dt()) {
  2110. struct device_node *bus;
  2111. bus = of_find_node_by_name(NULL, "ocp");
  2112. if (!bus)
  2113. return -ENODEV;
  2114. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2115. if (r)
  2116. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2117. else if (np && index)
  2118. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2119. oh->name, np->name);
  2120. }
  2121. if (oh->class->sysc) {
  2122. r = _init_mpu_rt_base(oh, NULL, index, np);
  2123. if (r < 0) {
  2124. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2125. oh->name);
  2126. return 0;
  2127. }
  2128. }
  2129. r = _init_clocks(oh, NULL);
  2130. if (r < 0) {
  2131. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2132. return -EINVAL;
  2133. }
  2134. if (np)
  2135. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2136. oh->flags |= HWMOD_INIT_NO_RESET;
  2137. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2138. oh->flags |= HWMOD_INIT_NO_IDLE;
  2139. oh->_state = _HWMOD_STATE_INITIALIZED;
  2140. return 0;
  2141. }
  2142. /**
  2143. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2144. * @oh: struct omap_hwmod *
  2145. *
  2146. * Set up the module's interface clocks. XXX This function is still mostly
  2147. * a stub; implementing this properly requires iclk autoidle usecounting in
  2148. * the clock code. No return value.
  2149. */
  2150. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2151. {
  2152. struct omap_hwmod_ocp_if *os;
  2153. struct list_head *p;
  2154. int i = 0;
  2155. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2156. return;
  2157. p = oh->slave_ports.next;
  2158. while (i < oh->slaves_cnt) {
  2159. os = _fetch_next_ocp_if(&p, &i);
  2160. if (!os->_clk)
  2161. continue;
  2162. if (os->flags & OCPIF_SWSUP_IDLE) {
  2163. /* XXX omap_iclk_deny_idle(c); */
  2164. } else {
  2165. /* XXX omap_iclk_allow_idle(c); */
  2166. clk_enable(os->_clk);
  2167. }
  2168. }
  2169. return;
  2170. }
  2171. /**
  2172. * _setup_reset - reset an IP block during the setup process
  2173. * @oh: struct omap_hwmod *
  2174. *
  2175. * Reset the IP block corresponding to the hwmod @oh during the setup
  2176. * process. The IP block is first enabled so it can be successfully
  2177. * reset. Returns 0 upon success or a negative error code upon
  2178. * failure.
  2179. */
  2180. static int __init _setup_reset(struct omap_hwmod *oh)
  2181. {
  2182. int r;
  2183. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2184. return -EINVAL;
  2185. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2186. return -EPERM;
  2187. if (oh->rst_lines_cnt == 0) {
  2188. r = _enable(oh);
  2189. if (r) {
  2190. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2191. oh->name, oh->_state);
  2192. return -EINVAL;
  2193. }
  2194. }
  2195. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2196. r = _reset(oh);
  2197. return r;
  2198. }
  2199. /**
  2200. * _setup_postsetup - transition to the appropriate state after _setup
  2201. * @oh: struct omap_hwmod *
  2202. *
  2203. * Place an IP block represented by @oh into a "post-setup" state --
  2204. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2205. * this function is called at the end of _setup().) The postsetup
  2206. * state for an IP block can be changed by calling
  2207. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2208. * before one of the omap_hwmod_setup*() functions are called for the
  2209. * IP block.
  2210. *
  2211. * The IP block stays in this state until a PM runtime-based driver is
  2212. * loaded for that IP block. A post-setup state of IDLE is
  2213. * appropriate for almost all IP blocks with runtime PM-enabled
  2214. * drivers, since those drivers are able to enable the IP block. A
  2215. * post-setup state of ENABLED is appropriate for kernels with PM
  2216. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2217. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2218. * included, since the WDTIMER starts running on reset and will reset
  2219. * the MPU if left active.
  2220. *
  2221. * This post-setup mechanism is deprecated. Once all of the OMAP
  2222. * drivers have been converted to use PM runtime, and all of the IP
  2223. * block data and interconnect data is available to the hwmod code, it
  2224. * should be possible to replace this mechanism with a "lazy reset"
  2225. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2226. * when the driver first probes, then all remaining IP blocks without
  2227. * drivers are either shut down or enabled after the drivers have
  2228. * loaded. However, this cannot take place until the above
  2229. * preconditions have been met, since otherwise the late reset code
  2230. * has no way of knowing which IP blocks are in use by drivers, and
  2231. * which ones are unused.
  2232. *
  2233. * No return value.
  2234. */
  2235. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2236. {
  2237. u8 postsetup_state;
  2238. if (oh->rst_lines_cnt > 0)
  2239. return;
  2240. postsetup_state = oh->_postsetup_state;
  2241. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2242. postsetup_state = _HWMOD_STATE_ENABLED;
  2243. /*
  2244. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2245. * it should be set by the core code as a runtime flag during startup
  2246. */
  2247. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2248. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2249. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2250. postsetup_state = _HWMOD_STATE_ENABLED;
  2251. }
  2252. if (postsetup_state == _HWMOD_STATE_IDLE)
  2253. _idle(oh);
  2254. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2255. _shutdown(oh);
  2256. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2257. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2258. oh->name, postsetup_state);
  2259. return;
  2260. }
  2261. /**
  2262. * _setup - prepare IP block hardware for use
  2263. * @oh: struct omap_hwmod *
  2264. * @n: (unused, pass NULL)
  2265. *
  2266. * Configure the IP block represented by @oh. This may include
  2267. * enabling the IP block, resetting it, and placing it into a
  2268. * post-setup state, depending on the type of IP block and applicable
  2269. * flags. IP blocks are reset to prevent any previous configuration
  2270. * by the bootloader or previous operating system from interfering
  2271. * with power management or other parts of the system. The reset can
  2272. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2273. * two phases for hwmod initialization. Code called here generally
  2274. * affects the IP block hardware, or system integration hardware
  2275. * associated with the IP block. Returns 0.
  2276. */
  2277. static int __init _setup(struct omap_hwmod *oh, void *data)
  2278. {
  2279. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2280. return 0;
  2281. _setup_iclk_autoidle(oh);
  2282. if (!_setup_reset(oh))
  2283. _setup_postsetup(oh);
  2284. return 0;
  2285. }
  2286. /**
  2287. * _register - register a struct omap_hwmod
  2288. * @oh: struct omap_hwmod *
  2289. *
  2290. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2291. * already has been registered by the same name; -EINVAL if the
  2292. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2293. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2294. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2295. * success.
  2296. *
  2297. * XXX The data should be copied into bootmem, so the original data
  2298. * should be marked __initdata and freed after init. This would allow
  2299. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2300. * that the copy process would be relatively complex due to the large number
  2301. * of substructures.
  2302. */
  2303. static int __init _register(struct omap_hwmod *oh)
  2304. {
  2305. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2306. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2307. return -EINVAL;
  2308. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2309. if (_lookup(oh->name))
  2310. return -EEXIST;
  2311. list_add_tail(&oh->node, &omap_hwmod_list);
  2312. INIT_LIST_HEAD(&oh->master_ports);
  2313. INIT_LIST_HEAD(&oh->slave_ports);
  2314. spin_lock_init(&oh->_lock);
  2315. oh->_state = _HWMOD_STATE_REGISTERED;
  2316. /*
  2317. * XXX Rather than doing a strcmp(), this should test a flag
  2318. * set in the hwmod data, inserted by the autogenerator code.
  2319. */
  2320. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2321. mpu_oh = oh;
  2322. return 0;
  2323. }
  2324. /**
  2325. * _alloc_links - return allocated memory for hwmod links
  2326. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2327. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2328. *
  2329. * Return pointers to two struct omap_hwmod_link records, via the
  2330. * addresses pointed to by @ml and @sl. Will first attempt to return
  2331. * memory allocated as part of a large initial block, but if that has
  2332. * been exhausted, will allocate memory itself. Since ideally this
  2333. * second allocation path will never occur, the number of these
  2334. * 'supplemental' allocations will be logged when debugging is
  2335. * enabled. Returns 0.
  2336. */
  2337. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2338. struct omap_hwmod_link **sl)
  2339. {
  2340. unsigned int sz;
  2341. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2342. *ml = &linkspace[free_ls++];
  2343. *sl = &linkspace[free_ls++];
  2344. return 0;
  2345. }
  2346. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2347. *sl = NULL;
  2348. *ml = alloc_bootmem(sz);
  2349. memset(*ml, 0, sz);
  2350. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2351. ls_supp++;
  2352. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2353. ls_supp * LINKS_PER_OCP_IF);
  2354. return 0;
  2355. };
  2356. /**
  2357. * _add_link - add an interconnect between two IP blocks
  2358. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2359. *
  2360. * Add struct omap_hwmod_link records connecting the master IP block
  2361. * specified in @oi->master to @oi, and connecting the slave IP block
  2362. * specified in @oi->slave to @oi. This code is assumed to run before
  2363. * preemption or SMP has been enabled, thus avoiding the need for
  2364. * locking in this code. Changes to this assumption will require
  2365. * additional locking. Returns 0.
  2366. */
  2367. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2368. {
  2369. struct omap_hwmod_link *ml, *sl;
  2370. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2371. oi->slave->name);
  2372. _alloc_links(&ml, &sl);
  2373. ml->ocp_if = oi;
  2374. INIT_LIST_HEAD(&ml->node);
  2375. list_add(&ml->node, &oi->master->master_ports);
  2376. oi->master->masters_cnt++;
  2377. sl->ocp_if = oi;
  2378. INIT_LIST_HEAD(&sl->node);
  2379. list_add(&sl->node, &oi->slave->slave_ports);
  2380. oi->slave->slaves_cnt++;
  2381. return 0;
  2382. }
  2383. /**
  2384. * _register_link - register a struct omap_hwmod_ocp_if
  2385. * @oi: struct omap_hwmod_ocp_if *
  2386. *
  2387. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2388. * has already been registered; -EINVAL if @oi is NULL or if the
  2389. * record pointed to by @oi is missing required fields; or 0 upon
  2390. * success.
  2391. *
  2392. * XXX The data should be copied into bootmem, so the original data
  2393. * should be marked __initdata and freed after init. This would allow
  2394. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2395. */
  2396. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2397. {
  2398. if (!oi || !oi->master || !oi->slave || !oi->user)
  2399. return -EINVAL;
  2400. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2401. return -EEXIST;
  2402. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2403. oi->master->name, oi->slave->name);
  2404. /*
  2405. * Register the connected hwmods, if they haven't been
  2406. * registered already
  2407. */
  2408. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2409. _register(oi->master);
  2410. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2411. _register(oi->slave);
  2412. _add_link(oi);
  2413. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2414. return 0;
  2415. }
  2416. /**
  2417. * _alloc_linkspace - allocate large block of hwmod links
  2418. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2419. *
  2420. * Allocate a large block of struct omap_hwmod_link records. This
  2421. * improves boot time significantly by avoiding the need to allocate
  2422. * individual records one by one. If the number of records to
  2423. * allocate in the block hasn't been manually specified, this function
  2424. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2425. * and use that to determine the allocation size. For SoC families
  2426. * that require multiple list registrations, such as OMAP3xxx, this
  2427. * estimation process isn't optimal, so manual estimation is advised
  2428. * in those cases. Returns -EEXIST if the allocation has already occurred
  2429. * or 0 upon success.
  2430. */
  2431. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2432. {
  2433. unsigned int i = 0;
  2434. unsigned int sz;
  2435. if (linkspace) {
  2436. WARN(1, "linkspace already allocated\n");
  2437. return -EEXIST;
  2438. }
  2439. if (max_ls == 0)
  2440. while (ois[i++])
  2441. max_ls += LINKS_PER_OCP_IF;
  2442. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2443. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2444. __func__, sz, max_ls);
  2445. linkspace = alloc_bootmem(sz);
  2446. memset(linkspace, 0, sz);
  2447. return 0;
  2448. }
  2449. /* Static functions intended only for use in soc_ops field function pointers */
  2450. /**
  2451. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2452. * @oh: struct omap_hwmod *
  2453. *
  2454. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2455. * does not have an IDLEST bit or if the module successfully leaves
  2456. * slave idle; otherwise, pass along the return value of the
  2457. * appropriate *_cm*_wait_module_ready() function.
  2458. */
  2459. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2460. {
  2461. if (!oh)
  2462. return -EINVAL;
  2463. if (oh->flags & HWMOD_NO_IDLEST)
  2464. return 0;
  2465. if (!_find_mpu_rt_port(oh))
  2466. return 0;
  2467. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2468. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2469. oh->prcm.omap2.idlest_reg_id,
  2470. oh->prcm.omap2.idlest_idle_bit);
  2471. }
  2472. /**
  2473. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2474. * @oh: struct omap_hwmod *
  2475. *
  2476. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2477. * does not have an IDLEST bit or if the module successfully leaves
  2478. * slave idle; otherwise, pass along the return value of the
  2479. * appropriate *_cm*_wait_module_ready() function.
  2480. */
  2481. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2482. {
  2483. if (!oh)
  2484. return -EINVAL;
  2485. if (oh->flags & HWMOD_NO_IDLEST)
  2486. return 0;
  2487. if (!_find_mpu_rt_port(oh))
  2488. return 0;
  2489. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2490. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2491. oh->prcm.omap2.idlest_reg_id,
  2492. oh->prcm.omap2.idlest_idle_bit);
  2493. }
  2494. /**
  2495. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2496. * @oh: struct omap_hwmod *
  2497. *
  2498. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2499. * does not have an IDLEST bit or if the module successfully leaves
  2500. * slave idle; otherwise, pass along the return value of the
  2501. * appropriate *_cm*_wait_module_ready() function.
  2502. */
  2503. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2504. {
  2505. if (!oh)
  2506. return -EINVAL;
  2507. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2508. return 0;
  2509. if (!_find_mpu_rt_port(oh))
  2510. return 0;
  2511. /* XXX check module SIDLEMODE, hardreset status */
  2512. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2513. oh->clkdm->cm_inst,
  2514. oh->clkdm->clkdm_offs,
  2515. oh->prcm.omap4.clkctrl_offs);
  2516. }
  2517. /**
  2518. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2519. * @oh: struct omap_hwmod *
  2520. *
  2521. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2522. * does not have an IDLEST bit or if the module successfully leaves
  2523. * slave idle; otherwise, pass along the return value of the
  2524. * appropriate *_cm*_wait_module_ready() function.
  2525. */
  2526. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2527. {
  2528. if (!oh || !oh->clkdm)
  2529. return -EINVAL;
  2530. if (oh->flags & HWMOD_NO_IDLEST)
  2531. return 0;
  2532. if (!_find_mpu_rt_port(oh))
  2533. return 0;
  2534. /* XXX check module SIDLEMODE, hardreset status */
  2535. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2536. oh->clkdm->clkdm_offs,
  2537. oh->prcm.omap4.clkctrl_offs);
  2538. }
  2539. /**
  2540. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2541. * @oh: struct omap_hwmod * to assert hardreset
  2542. * @ohri: hardreset line data
  2543. *
  2544. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2545. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2546. * use as an soc_ops function pointer. Passes along the return value
  2547. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2548. * for removal when the PRM code is moved into drivers/.
  2549. */
  2550. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2551. struct omap_hwmod_rst_info *ohri)
  2552. {
  2553. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2554. ohri->rst_shift);
  2555. }
  2556. /**
  2557. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2558. * @oh: struct omap_hwmod * to deassert hardreset
  2559. * @ohri: hardreset line data
  2560. *
  2561. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2562. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2563. * use as an soc_ops function pointer. Passes along the return value
  2564. * from omap2_prm_deassert_hardreset(). XXX This function is
  2565. * scheduled for removal when the PRM code is moved into drivers/.
  2566. */
  2567. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2568. struct omap_hwmod_rst_info *ohri)
  2569. {
  2570. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2571. ohri->rst_shift,
  2572. ohri->st_shift);
  2573. }
  2574. /**
  2575. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2576. * @oh: struct omap_hwmod * to test hardreset
  2577. * @ohri: hardreset line data
  2578. *
  2579. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2580. * from the hwmod @oh and the hardreset line data @ohri. Only
  2581. * intended for use as an soc_ops function pointer. Passes along the
  2582. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2583. * function is scheduled for removal when the PRM code is moved into
  2584. * drivers/.
  2585. */
  2586. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2587. struct omap_hwmod_rst_info *ohri)
  2588. {
  2589. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2590. ohri->st_shift);
  2591. }
  2592. /**
  2593. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2594. * @oh: struct omap_hwmod * to assert hardreset
  2595. * @ohri: hardreset line data
  2596. *
  2597. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2598. * from the hwmod @oh and the hardreset line data @ohri. Only
  2599. * intended for use as an soc_ops function pointer. Passes along the
  2600. * return value from omap4_prminst_assert_hardreset(). XXX This
  2601. * function is scheduled for removal when the PRM code is moved into
  2602. * drivers/.
  2603. */
  2604. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2605. struct omap_hwmod_rst_info *ohri)
  2606. {
  2607. if (!oh->clkdm)
  2608. return -EINVAL;
  2609. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2610. oh->clkdm->pwrdm.ptr->prcm_partition,
  2611. oh->clkdm->pwrdm.ptr->prcm_offs,
  2612. oh->prcm.omap4.rstctrl_offs);
  2613. }
  2614. /**
  2615. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2616. * @oh: struct omap_hwmod * to deassert hardreset
  2617. * @ohri: hardreset line data
  2618. *
  2619. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2620. * from the hwmod @oh and the hardreset line data @ohri. Only
  2621. * intended for use as an soc_ops function pointer. Passes along the
  2622. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2623. * function is scheduled for removal when the PRM code is moved into
  2624. * drivers/.
  2625. */
  2626. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2627. struct omap_hwmod_rst_info *ohri)
  2628. {
  2629. if (!oh->clkdm)
  2630. return -EINVAL;
  2631. if (ohri->st_shift)
  2632. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2633. oh->name, ohri->name);
  2634. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2635. oh->clkdm->pwrdm.ptr->prcm_partition,
  2636. oh->clkdm->pwrdm.ptr->prcm_offs,
  2637. oh->prcm.omap4.rstctrl_offs);
  2638. }
  2639. /**
  2640. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2641. * @oh: struct omap_hwmod * to test hardreset
  2642. * @ohri: hardreset line data
  2643. *
  2644. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2645. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2646. * Only intended for use as an soc_ops function pointer. Passes along
  2647. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2648. * This function is scheduled for removal when the PRM code is moved
  2649. * into drivers/.
  2650. */
  2651. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2652. struct omap_hwmod_rst_info *ohri)
  2653. {
  2654. if (!oh->clkdm)
  2655. return -EINVAL;
  2656. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2657. oh->clkdm->pwrdm.ptr->prcm_partition,
  2658. oh->clkdm->pwrdm.ptr->prcm_offs,
  2659. oh->prcm.omap4.rstctrl_offs);
  2660. }
  2661. /**
  2662. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2663. * @oh: struct omap_hwmod * to assert hardreset
  2664. * @ohri: hardreset line data
  2665. *
  2666. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2667. * from the hwmod @oh and the hardreset line data @ohri. Only
  2668. * intended for use as an soc_ops function pointer. Passes along the
  2669. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2670. * function is scheduled for removal when the PRM code is moved into
  2671. * drivers/.
  2672. */
  2673. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2674. struct omap_hwmod_rst_info *ohri)
  2675. {
  2676. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2677. oh->clkdm->pwrdm.ptr->prcm_offs,
  2678. oh->prcm.omap4.rstctrl_offs);
  2679. }
  2680. /**
  2681. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2682. * @oh: struct omap_hwmod * to deassert hardreset
  2683. * @ohri: hardreset line data
  2684. *
  2685. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2686. * from the hwmod @oh and the hardreset line data @ohri. Only
  2687. * intended for use as an soc_ops function pointer. Passes along the
  2688. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2689. * function is scheduled for removal when the PRM code is moved into
  2690. * drivers/.
  2691. */
  2692. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2693. struct omap_hwmod_rst_info *ohri)
  2694. {
  2695. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2696. ohri->st_shift,
  2697. oh->clkdm->pwrdm.ptr->prcm_offs,
  2698. oh->prcm.omap4.rstctrl_offs,
  2699. oh->prcm.omap4.rstst_offs);
  2700. }
  2701. /**
  2702. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2703. * @oh: struct omap_hwmod * to test hardreset
  2704. * @ohri: hardreset line data
  2705. *
  2706. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2707. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2708. * Only intended for use as an soc_ops function pointer. Passes along
  2709. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2710. * This function is scheduled for removal when the PRM code is moved
  2711. * into drivers/.
  2712. */
  2713. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2714. struct omap_hwmod_rst_info *ohri)
  2715. {
  2716. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2717. oh->clkdm->pwrdm.ptr->prcm_offs,
  2718. oh->prcm.omap4.rstctrl_offs);
  2719. }
  2720. /* Public functions */
  2721. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2722. {
  2723. if (oh->flags & HWMOD_16BIT_REG)
  2724. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2725. else
  2726. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2727. }
  2728. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2729. {
  2730. if (oh->flags & HWMOD_16BIT_REG)
  2731. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2732. else
  2733. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2734. }
  2735. /**
  2736. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2737. * @oh: struct omap_hwmod *
  2738. *
  2739. * This is a public function exposed to drivers. Some drivers may need to do
  2740. * some settings before and after resetting the device. Those drivers after
  2741. * doing the necessary settings could use this function to start a reset by
  2742. * setting the SYSCONFIG.SOFTRESET bit.
  2743. */
  2744. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2745. {
  2746. u32 v;
  2747. int ret;
  2748. if (!oh || !(oh->_sysc_cache))
  2749. return -EINVAL;
  2750. v = oh->_sysc_cache;
  2751. ret = _set_softreset(oh, &v);
  2752. if (ret)
  2753. goto error;
  2754. _write_sysconfig(v, oh);
  2755. error:
  2756. return ret;
  2757. }
  2758. /**
  2759. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2760. * @name: name of the omap_hwmod to look up
  2761. *
  2762. * Given a @name of an omap_hwmod, return a pointer to the registered
  2763. * struct omap_hwmod *, or NULL upon error.
  2764. */
  2765. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2766. {
  2767. struct omap_hwmod *oh;
  2768. if (!name)
  2769. return NULL;
  2770. oh = _lookup(name);
  2771. return oh;
  2772. }
  2773. /**
  2774. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2775. * @fn: pointer to a callback function
  2776. * @data: void * data to pass to callback function
  2777. *
  2778. * Call @fn for each registered omap_hwmod, passing @data to each
  2779. * function. @fn must return 0 for success or any other value for
  2780. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2781. * will stop and the non-zero return value will be passed to the
  2782. * caller of omap_hwmod_for_each(). @fn is called with
  2783. * omap_hwmod_for_each() held.
  2784. */
  2785. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2786. void *data)
  2787. {
  2788. struct omap_hwmod *temp_oh;
  2789. int ret = 0;
  2790. if (!fn)
  2791. return -EINVAL;
  2792. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2793. ret = (*fn)(temp_oh, data);
  2794. if (ret)
  2795. break;
  2796. }
  2797. return ret;
  2798. }
  2799. /**
  2800. * omap_hwmod_register_links - register an array of hwmod links
  2801. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2802. *
  2803. * Intended to be called early in boot before the clock framework is
  2804. * initialized. If @ois is not null, will register all omap_hwmods
  2805. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2806. * omap_hwmod_init() hasn't been called before calling this function,
  2807. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2808. * success.
  2809. */
  2810. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2811. {
  2812. int r, i;
  2813. if (!inited)
  2814. return -EINVAL;
  2815. if (!ois)
  2816. return 0;
  2817. if (!linkspace) {
  2818. if (_alloc_linkspace(ois)) {
  2819. pr_err("omap_hwmod: could not allocate link space\n");
  2820. return -ENOMEM;
  2821. }
  2822. }
  2823. i = 0;
  2824. do {
  2825. r = _register_link(ois[i]);
  2826. WARN(r && r != -EEXIST,
  2827. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2828. ois[i]->master->name, ois[i]->slave->name, r);
  2829. } while (ois[++i]);
  2830. return 0;
  2831. }
  2832. /**
  2833. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2834. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2835. *
  2836. * If the hwmod data corresponding to the MPU subsystem IP block
  2837. * hasn't been initialized and set up yet, do so now. This must be
  2838. * done first since sleep dependencies may be added from other hwmods
  2839. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2840. * return value.
  2841. */
  2842. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2843. {
  2844. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2845. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2846. __func__, MPU_INITIATOR_NAME);
  2847. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2848. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2849. }
  2850. /**
  2851. * omap_hwmod_setup_one - set up a single hwmod
  2852. * @oh_name: const char * name of the already-registered hwmod to set up
  2853. *
  2854. * Initialize and set up a single hwmod. Intended to be used for a
  2855. * small number of early devices, such as the timer IP blocks used for
  2856. * the scheduler clock. Must be called after omap2_clk_init().
  2857. * Resolves the struct clk names to struct clk pointers for each
  2858. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2859. * -EINVAL upon error or 0 upon success.
  2860. */
  2861. int __init omap_hwmod_setup_one(const char *oh_name)
  2862. {
  2863. struct omap_hwmod *oh;
  2864. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2865. oh = _lookup(oh_name);
  2866. if (!oh) {
  2867. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2868. return -EINVAL;
  2869. }
  2870. _ensure_mpu_hwmod_is_setup(oh);
  2871. _init(oh, NULL);
  2872. _setup(oh, NULL);
  2873. return 0;
  2874. }
  2875. /**
  2876. * omap_hwmod_setup_all - set up all registered IP blocks
  2877. *
  2878. * Initialize and set up all IP blocks registered with the hwmod code.
  2879. * Must be called after omap2_clk_init(). Resolves the struct clk
  2880. * names to struct clk pointers for each registered omap_hwmod. Also
  2881. * calls _setup() on each hwmod. Returns 0 upon success.
  2882. */
  2883. static int __init omap_hwmod_setup_all(void)
  2884. {
  2885. _ensure_mpu_hwmod_is_setup(NULL);
  2886. omap_hwmod_for_each(_init, NULL);
  2887. omap_hwmod_for_each(_setup, NULL);
  2888. return 0;
  2889. }
  2890. omap_core_initcall(omap_hwmod_setup_all);
  2891. /**
  2892. * omap_hwmod_enable - enable an omap_hwmod
  2893. * @oh: struct omap_hwmod *
  2894. *
  2895. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2896. * Returns -EINVAL on error or passes along the return value from _enable().
  2897. */
  2898. int omap_hwmod_enable(struct omap_hwmod *oh)
  2899. {
  2900. int r;
  2901. unsigned long flags;
  2902. if (!oh)
  2903. return -EINVAL;
  2904. spin_lock_irqsave(&oh->_lock, flags);
  2905. r = _enable(oh);
  2906. spin_unlock_irqrestore(&oh->_lock, flags);
  2907. return r;
  2908. }
  2909. /**
  2910. * omap_hwmod_idle - idle an omap_hwmod
  2911. * @oh: struct omap_hwmod *
  2912. *
  2913. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2914. * Returns -EINVAL on error or passes along the return value from _idle().
  2915. */
  2916. int omap_hwmod_idle(struct omap_hwmod *oh)
  2917. {
  2918. unsigned long flags;
  2919. if (!oh)
  2920. return -EINVAL;
  2921. spin_lock_irqsave(&oh->_lock, flags);
  2922. _idle(oh);
  2923. spin_unlock_irqrestore(&oh->_lock, flags);
  2924. return 0;
  2925. }
  2926. /**
  2927. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2928. * @oh: struct omap_hwmod *
  2929. *
  2930. * Shutdown an omap_hwmod @oh. Intended to be called by
  2931. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2932. * the return value from _shutdown().
  2933. */
  2934. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2935. {
  2936. unsigned long flags;
  2937. if (!oh)
  2938. return -EINVAL;
  2939. spin_lock_irqsave(&oh->_lock, flags);
  2940. _shutdown(oh);
  2941. spin_unlock_irqrestore(&oh->_lock, flags);
  2942. return 0;
  2943. }
  2944. /**
  2945. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2946. * @oh: struct omap_hwmod *oh
  2947. *
  2948. * Intended to be called by the omap_device code.
  2949. */
  2950. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2951. {
  2952. unsigned long flags;
  2953. spin_lock_irqsave(&oh->_lock, flags);
  2954. _enable_clocks(oh);
  2955. spin_unlock_irqrestore(&oh->_lock, flags);
  2956. return 0;
  2957. }
  2958. /**
  2959. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2960. * @oh: struct omap_hwmod *oh
  2961. *
  2962. * Intended to be called by the omap_device code.
  2963. */
  2964. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2965. {
  2966. unsigned long flags;
  2967. spin_lock_irqsave(&oh->_lock, flags);
  2968. _disable_clocks(oh);
  2969. spin_unlock_irqrestore(&oh->_lock, flags);
  2970. return 0;
  2971. }
  2972. /**
  2973. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2974. * @oh: struct omap_hwmod *oh
  2975. *
  2976. * Intended to be called by drivers and core code when all posted
  2977. * writes to a device must complete before continuing further
  2978. * execution (for example, after clearing some device IRQSTATUS
  2979. * register bits)
  2980. *
  2981. * XXX what about targets with multiple OCP threads?
  2982. */
  2983. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2984. {
  2985. BUG_ON(!oh);
  2986. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2987. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2988. oh->name);
  2989. return;
  2990. }
  2991. /*
  2992. * Forces posted writes to complete on the OCP thread handling
  2993. * register writes
  2994. */
  2995. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2996. }
  2997. /**
  2998. * omap_hwmod_reset - reset the hwmod
  2999. * @oh: struct omap_hwmod *
  3000. *
  3001. * Under some conditions, a driver may wish to reset the entire device.
  3002. * Called from omap_device code. Returns -EINVAL on error or passes along
  3003. * the return value from _reset().
  3004. */
  3005. int omap_hwmod_reset(struct omap_hwmod *oh)
  3006. {
  3007. int r;
  3008. unsigned long flags;
  3009. if (!oh)
  3010. return -EINVAL;
  3011. spin_lock_irqsave(&oh->_lock, flags);
  3012. r = _reset(oh);
  3013. spin_unlock_irqrestore(&oh->_lock, flags);
  3014. return r;
  3015. }
  3016. /*
  3017. * IP block data retrieval functions
  3018. */
  3019. /**
  3020. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  3021. * @oh: struct omap_hwmod *
  3022. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  3023. *
  3024. * Count the number of struct resource array elements necessary to
  3025. * contain omap_hwmod @oh resources. Intended to be called by code
  3026. * that registers omap_devices. Intended to be used to determine the
  3027. * size of a dynamically-allocated struct resource array, before
  3028. * calling omap_hwmod_fill_resources(). Returns the number of struct
  3029. * resource array elements needed.
  3030. *
  3031. * XXX This code is not optimized. It could attempt to merge adjacent
  3032. * resource IDs.
  3033. *
  3034. */
  3035. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  3036. {
  3037. int ret = 0;
  3038. if (flags & IORESOURCE_IRQ)
  3039. ret += _count_mpu_irqs(oh);
  3040. if (flags & IORESOURCE_DMA)
  3041. ret += _count_sdma_reqs(oh);
  3042. if (flags & IORESOURCE_MEM) {
  3043. int i = 0;
  3044. struct omap_hwmod_ocp_if *os;
  3045. struct list_head *p = oh->slave_ports.next;
  3046. while (i < oh->slaves_cnt) {
  3047. os = _fetch_next_ocp_if(&p, &i);
  3048. ret += _count_ocp_if_addr_spaces(os);
  3049. }
  3050. }
  3051. return ret;
  3052. }
  3053. /**
  3054. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  3055. * @oh: struct omap_hwmod *
  3056. * @res: pointer to the first element of an array of struct resource to fill
  3057. *
  3058. * Fill the struct resource array @res with resource data from the
  3059. * omap_hwmod @oh. Intended to be called by code that registers
  3060. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3061. * number of array elements filled.
  3062. */
  3063. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  3064. {
  3065. struct omap_hwmod_ocp_if *os;
  3066. struct list_head *p;
  3067. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  3068. int r = 0;
  3069. /* For each IRQ, DMA, memory area, fill in array.*/
  3070. mpu_irqs_cnt = _count_mpu_irqs(oh);
  3071. for (i = 0; i < mpu_irqs_cnt; i++) {
  3072. (res + r)->name = (oh->mpu_irqs + i)->name;
  3073. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3074. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3075. (res + r)->flags = IORESOURCE_IRQ;
  3076. r++;
  3077. }
  3078. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3079. for (i = 0; i < sdma_reqs_cnt; i++) {
  3080. (res + r)->name = (oh->sdma_reqs + i)->name;
  3081. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3082. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3083. (res + r)->flags = IORESOURCE_DMA;
  3084. r++;
  3085. }
  3086. p = oh->slave_ports.next;
  3087. i = 0;
  3088. while (i < oh->slaves_cnt) {
  3089. os = _fetch_next_ocp_if(&p, &i);
  3090. addr_cnt = _count_ocp_if_addr_spaces(os);
  3091. for (j = 0; j < addr_cnt; j++) {
  3092. (res + r)->name = (os->addr + j)->name;
  3093. (res + r)->start = (os->addr + j)->pa_start;
  3094. (res + r)->end = (os->addr + j)->pa_end;
  3095. (res + r)->flags = IORESOURCE_MEM;
  3096. r++;
  3097. }
  3098. }
  3099. return r;
  3100. }
  3101. /**
  3102. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3103. * @oh: struct omap_hwmod *
  3104. * @res: pointer to the array of struct resource to fill
  3105. *
  3106. * Fill the struct resource array @res with dma resource data from the
  3107. * omap_hwmod @oh. Intended to be called by code that registers
  3108. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3109. * number of array elements filled.
  3110. */
  3111. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3112. {
  3113. int i, sdma_reqs_cnt;
  3114. int r = 0;
  3115. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3116. for (i = 0; i < sdma_reqs_cnt; i++) {
  3117. (res + r)->name = (oh->sdma_reqs + i)->name;
  3118. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3119. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3120. (res + r)->flags = IORESOURCE_DMA;
  3121. r++;
  3122. }
  3123. return r;
  3124. }
  3125. /**
  3126. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3127. * @oh: struct omap_hwmod * to operate on
  3128. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3129. * @name: pointer to the name of the data to fetch (optional)
  3130. * @rsrc: pointer to a struct resource, allocated by the caller
  3131. *
  3132. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3133. * data for the IP block pointed to by @oh. The data will be filled
  3134. * into a struct resource record pointed to by @rsrc. The struct
  3135. * resource must be allocated by the caller. When @name is non-null,
  3136. * the data associated with the matching entry in the IRQ/SDMA/address
  3137. * space hwmod data arrays will be returned. If @name is null, the
  3138. * first array entry will be returned. Data order is not meaningful
  3139. * in hwmod data, so callers are strongly encouraged to use a non-null
  3140. * @name whenever possible to avoid unpredictable effects if hwmod
  3141. * data is later added that causes data ordering to change. This
  3142. * function is only intended for use by OMAP core code. Device
  3143. * drivers should not call this function - the appropriate bus-related
  3144. * data accessor functions should be used instead. Returns 0 upon
  3145. * success or a negative error code upon error.
  3146. */
  3147. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3148. const char *name, struct resource *rsrc)
  3149. {
  3150. int r;
  3151. unsigned int irq, dma;
  3152. u32 pa_start, pa_end;
  3153. if (!oh || !rsrc)
  3154. return -EINVAL;
  3155. if (type == IORESOURCE_IRQ) {
  3156. r = _get_mpu_irq_by_name(oh, name, &irq);
  3157. if (r)
  3158. return r;
  3159. rsrc->start = irq;
  3160. rsrc->end = irq;
  3161. } else if (type == IORESOURCE_DMA) {
  3162. r = _get_sdma_req_by_name(oh, name, &dma);
  3163. if (r)
  3164. return r;
  3165. rsrc->start = dma;
  3166. rsrc->end = dma;
  3167. } else if (type == IORESOURCE_MEM) {
  3168. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3169. if (r)
  3170. return r;
  3171. rsrc->start = pa_start;
  3172. rsrc->end = pa_end;
  3173. } else {
  3174. return -EINVAL;
  3175. }
  3176. rsrc->flags = type;
  3177. rsrc->name = name;
  3178. return 0;
  3179. }
  3180. /**
  3181. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3182. * @oh: struct omap_hwmod *
  3183. *
  3184. * Return the powerdomain pointer associated with the OMAP module
  3185. * @oh's main clock. If @oh does not have a main clk, return the
  3186. * powerdomain associated with the interface clock associated with the
  3187. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3188. * instead?) Returns NULL on error, or a struct powerdomain * on
  3189. * success.
  3190. */
  3191. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3192. {
  3193. struct clk *c;
  3194. struct omap_hwmod_ocp_if *oi;
  3195. struct clockdomain *clkdm;
  3196. struct clk_hw_omap *clk;
  3197. if (!oh)
  3198. return NULL;
  3199. if (oh->clkdm)
  3200. return oh->clkdm->pwrdm.ptr;
  3201. if (oh->_clk) {
  3202. c = oh->_clk;
  3203. } else {
  3204. oi = _find_mpu_rt_port(oh);
  3205. if (!oi)
  3206. return NULL;
  3207. c = oi->_clk;
  3208. }
  3209. clk = to_clk_hw_omap(__clk_get_hw(c));
  3210. clkdm = clk->clkdm;
  3211. if (!clkdm)
  3212. return NULL;
  3213. return clkdm->pwrdm.ptr;
  3214. }
  3215. /**
  3216. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3217. * @oh: struct omap_hwmod *
  3218. *
  3219. * Returns the virtual address corresponding to the beginning of the
  3220. * module's register target, in the address range that is intended to
  3221. * be used by the MPU. Returns the virtual address upon success or NULL
  3222. * upon error.
  3223. */
  3224. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3225. {
  3226. if (!oh)
  3227. return NULL;
  3228. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3229. return NULL;
  3230. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3231. return NULL;
  3232. return oh->_mpu_rt_va;
  3233. }
  3234. /**
  3235. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3236. * @oh: struct omap_hwmod *
  3237. * @init_oh: struct omap_hwmod * (initiator)
  3238. *
  3239. * Add a sleep dependency between the initiator @init_oh and @oh.
  3240. * Intended to be called by DSP/Bridge code via platform_data for the
  3241. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3242. * code needs to add/del initiator dependencies dynamically
  3243. * before/after accessing a device. Returns the return value from
  3244. * _add_initiator_dep().
  3245. *
  3246. * XXX Keep a usecount in the clockdomain code
  3247. */
  3248. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3249. struct omap_hwmod *init_oh)
  3250. {
  3251. return _add_initiator_dep(oh, init_oh);
  3252. }
  3253. /*
  3254. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3255. * for context save/restore operations?
  3256. */
  3257. /**
  3258. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3259. * @oh: struct omap_hwmod *
  3260. * @init_oh: struct omap_hwmod * (initiator)
  3261. *
  3262. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3263. * Intended to be called by DSP/Bridge code via platform_data for the
  3264. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3265. * code needs to add/del initiator dependencies dynamically
  3266. * before/after accessing a device. Returns the return value from
  3267. * _del_initiator_dep().
  3268. *
  3269. * XXX Keep a usecount in the clockdomain code
  3270. */
  3271. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3272. struct omap_hwmod *init_oh)
  3273. {
  3274. return _del_initiator_dep(oh, init_oh);
  3275. }
  3276. /**
  3277. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3278. * @oh: struct omap_hwmod *
  3279. *
  3280. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3281. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3282. * this IP block if it has dynamic mux entries. Eventually this
  3283. * should set PRCM wakeup registers to cause the PRCM to receive
  3284. * wakeup events from the module. Does not set any wakeup routing
  3285. * registers beyond this point - if the module is to wake up any other
  3286. * module or subsystem, that must be set separately. Called by
  3287. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3288. */
  3289. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3290. {
  3291. unsigned long flags;
  3292. u32 v;
  3293. spin_lock_irqsave(&oh->_lock, flags);
  3294. if (oh->class->sysc &&
  3295. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3296. v = oh->_sysc_cache;
  3297. _enable_wakeup(oh, &v);
  3298. _write_sysconfig(v, oh);
  3299. }
  3300. _set_idle_ioring_wakeup(oh, true);
  3301. spin_unlock_irqrestore(&oh->_lock, flags);
  3302. return 0;
  3303. }
  3304. /**
  3305. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3306. * @oh: struct omap_hwmod *
  3307. *
  3308. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3309. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3310. * events for this IP block if it has dynamic mux entries. Eventually
  3311. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3312. * wakeup events from the module. Does not set any wakeup routing
  3313. * registers beyond this point - if the module is to wake up any other
  3314. * module or subsystem, that must be set separately. Called by
  3315. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3316. */
  3317. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3318. {
  3319. unsigned long flags;
  3320. u32 v;
  3321. spin_lock_irqsave(&oh->_lock, flags);
  3322. if (oh->class->sysc &&
  3323. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3324. v = oh->_sysc_cache;
  3325. _disable_wakeup(oh, &v);
  3326. _write_sysconfig(v, oh);
  3327. }
  3328. _set_idle_ioring_wakeup(oh, false);
  3329. spin_unlock_irqrestore(&oh->_lock, flags);
  3330. return 0;
  3331. }
  3332. /**
  3333. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3334. * contained in the hwmod module.
  3335. * @oh: struct omap_hwmod *
  3336. * @name: name of the reset line to lookup and assert
  3337. *
  3338. * Some IP like dsp, ipu or iva contain processor that require
  3339. * an HW reset line to be assert / deassert in order to enable fully
  3340. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3341. * yet supported on this OMAP; otherwise, passes along the return value
  3342. * from _assert_hardreset().
  3343. */
  3344. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3345. {
  3346. int ret;
  3347. unsigned long flags;
  3348. if (!oh)
  3349. return -EINVAL;
  3350. spin_lock_irqsave(&oh->_lock, flags);
  3351. ret = _assert_hardreset(oh, name);
  3352. spin_unlock_irqrestore(&oh->_lock, flags);
  3353. return ret;
  3354. }
  3355. /**
  3356. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3357. * contained in the hwmod module.
  3358. * @oh: struct omap_hwmod *
  3359. * @name: name of the reset line to look up and deassert
  3360. *
  3361. * Some IP like dsp, ipu or iva contain processor that require
  3362. * an HW reset line to be assert / deassert in order to enable fully
  3363. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3364. * yet supported on this OMAP; otherwise, passes along the return value
  3365. * from _deassert_hardreset().
  3366. */
  3367. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3368. {
  3369. int ret;
  3370. unsigned long flags;
  3371. if (!oh)
  3372. return -EINVAL;
  3373. spin_lock_irqsave(&oh->_lock, flags);
  3374. ret = _deassert_hardreset(oh, name);
  3375. spin_unlock_irqrestore(&oh->_lock, flags);
  3376. return ret;
  3377. }
  3378. /**
  3379. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3380. * contained in the hwmod module
  3381. * @oh: struct omap_hwmod *
  3382. * @name: name of the reset line to look up and read
  3383. *
  3384. * Return the current state of the hwmod @oh's reset line named @name:
  3385. * returns -EINVAL upon parameter error or if this operation
  3386. * is unsupported on the current OMAP; otherwise, passes along the return
  3387. * value from _read_hardreset().
  3388. */
  3389. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3390. {
  3391. int ret;
  3392. unsigned long flags;
  3393. if (!oh)
  3394. return -EINVAL;
  3395. spin_lock_irqsave(&oh->_lock, flags);
  3396. ret = _read_hardreset(oh, name);
  3397. spin_unlock_irqrestore(&oh->_lock, flags);
  3398. return ret;
  3399. }
  3400. /**
  3401. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3402. * @classname: struct omap_hwmod_class name to search for
  3403. * @fn: callback function pointer to call for each hwmod in class @classname
  3404. * @user: arbitrary context data to pass to the callback function
  3405. *
  3406. * For each omap_hwmod of class @classname, call @fn.
  3407. * If the callback function returns something other than
  3408. * zero, the iterator is terminated, and the callback function's return
  3409. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3410. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3411. */
  3412. int omap_hwmod_for_each_by_class(const char *classname,
  3413. int (*fn)(struct omap_hwmod *oh,
  3414. void *user),
  3415. void *user)
  3416. {
  3417. struct omap_hwmod *temp_oh;
  3418. int ret = 0;
  3419. if (!classname || !fn)
  3420. return -EINVAL;
  3421. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3422. __func__, classname);
  3423. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3424. if (!strcmp(temp_oh->class->name, classname)) {
  3425. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3426. __func__, temp_oh->name);
  3427. ret = (*fn)(temp_oh, user);
  3428. if (ret)
  3429. break;
  3430. }
  3431. }
  3432. if (ret)
  3433. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3434. __func__, ret);
  3435. return ret;
  3436. }
  3437. /**
  3438. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3439. * @oh: struct omap_hwmod *
  3440. * @state: state that _setup() should leave the hwmod in
  3441. *
  3442. * Sets the hwmod state that @oh will enter at the end of _setup()
  3443. * (called by omap_hwmod_setup_*()). See also the documentation
  3444. * for _setup_postsetup(), above. Returns 0 upon success or
  3445. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3446. * in the wrong state.
  3447. */
  3448. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3449. {
  3450. int ret;
  3451. unsigned long flags;
  3452. if (!oh)
  3453. return -EINVAL;
  3454. if (state != _HWMOD_STATE_DISABLED &&
  3455. state != _HWMOD_STATE_ENABLED &&
  3456. state != _HWMOD_STATE_IDLE)
  3457. return -EINVAL;
  3458. spin_lock_irqsave(&oh->_lock, flags);
  3459. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3460. ret = -EINVAL;
  3461. goto ohsps_unlock;
  3462. }
  3463. oh->_postsetup_state = state;
  3464. ret = 0;
  3465. ohsps_unlock:
  3466. spin_unlock_irqrestore(&oh->_lock, flags);
  3467. return ret;
  3468. }
  3469. /**
  3470. * omap_hwmod_get_context_loss_count - get lost context count
  3471. * @oh: struct omap_hwmod *
  3472. *
  3473. * Returns the context loss count of associated @oh
  3474. * upon success, or zero if no context loss data is available.
  3475. *
  3476. * On OMAP4, this queries the per-hwmod context loss register,
  3477. * assuming one exists. If not, or on OMAP2/3, this queries the
  3478. * enclosing powerdomain context loss count.
  3479. */
  3480. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3481. {
  3482. struct powerdomain *pwrdm;
  3483. int ret = 0;
  3484. if (soc_ops.get_context_lost)
  3485. return soc_ops.get_context_lost(oh);
  3486. pwrdm = omap_hwmod_get_pwrdm(oh);
  3487. if (pwrdm)
  3488. ret = pwrdm_get_context_loss_count(pwrdm);
  3489. return ret;
  3490. }
  3491. /**
  3492. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3493. * @oh: struct omap_hwmod *
  3494. *
  3495. * Prevent the hwmod @oh from being reset during the setup process.
  3496. * Intended for use by board-*.c files on boards with devices that
  3497. * cannot tolerate being reset. Must be called before the hwmod has
  3498. * been set up. Returns 0 upon success or negative error code upon
  3499. * failure.
  3500. */
  3501. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3502. {
  3503. if (!oh)
  3504. return -EINVAL;
  3505. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3506. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3507. oh->name);
  3508. return -EINVAL;
  3509. }
  3510. oh->flags |= HWMOD_INIT_NO_RESET;
  3511. return 0;
  3512. }
  3513. /**
  3514. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3515. * @oh: struct omap_hwmod * containing hwmod mux entries
  3516. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3517. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3518. *
  3519. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3520. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3521. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3522. * this function is not called for a given pad_idx, then the ISR
  3523. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3524. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3525. * the _dynamic or wakeup_ entry: if there are other entries not
  3526. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3527. * entries are NOT COUNTED in the dynamic pad index. This function
  3528. * must be called separately for each pad that requires its interrupt
  3529. * to be re-routed this way. Returns -EINVAL if there is an argument
  3530. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3531. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3532. *
  3533. * XXX This function interface is fragile. Rather than using array
  3534. * indexes, which are subject to unpredictable change, it should be
  3535. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3536. * pad records.
  3537. */
  3538. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3539. {
  3540. int nr_irqs;
  3541. might_sleep();
  3542. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3543. pad_idx >= oh->mux->nr_pads_dynamic)
  3544. return -EINVAL;
  3545. /* Check the number of available mpu_irqs */
  3546. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3547. ;
  3548. if (irq_idx >= nr_irqs)
  3549. return -EINVAL;
  3550. if (!oh->mux->irqs) {
  3551. /* XXX What frees this? */
  3552. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3553. GFP_KERNEL);
  3554. if (!oh->mux->irqs)
  3555. return -ENOMEM;
  3556. }
  3557. oh->mux->irqs[pad_idx] = irq_idx;
  3558. return 0;
  3559. }
  3560. /**
  3561. * omap_hwmod_init - initialize the hwmod code
  3562. *
  3563. * Sets up some function pointers needed by the hwmod code to operate on the
  3564. * currently-booted SoC. Intended to be called once during kernel init
  3565. * before any hwmods are registered. No return value.
  3566. */
  3567. void __init omap_hwmod_init(void)
  3568. {
  3569. if (cpu_is_omap24xx()) {
  3570. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3571. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3572. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3573. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3574. } else if (cpu_is_omap34xx()) {
  3575. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3576. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3577. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3578. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3579. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3580. soc_ops.enable_module = _omap4_enable_module;
  3581. soc_ops.disable_module = _omap4_disable_module;
  3582. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3583. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3584. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3585. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3586. soc_ops.init_clkdm = _init_clkdm;
  3587. soc_ops.update_context_lost = _omap4_update_context_lost;
  3588. soc_ops.get_context_lost = _omap4_get_context_lost;
  3589. } else if (soc_is_am43xx()) {
  3590. soc_ops.enable_module = _omap4_enable_module;
  3591. soc_ops.disable_module = _omap4_disable_module;
  3592. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3593. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3594. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3595. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3596. soc_ops.init_clkdm = _init_clkdm;
  3597. } else if (soc_is_am33xx()) {
  3598. soc_ops.enable_module = _am33xx_enable_module;
  3599. soc_ops.disable_module = _am33xx_disable_module;
  3600. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3601. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3602. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3603. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3604. soc_ops.init_clkdm = _init_clkdm;
  3605. } else {
  3606. WARN(1, "omap_hwmod: unknown SoC type\n");
  3607. }
  3608. inited = true;
  3609. }
  3610. /**
  3611. * omap_hwmod_get_main_clk - get pointer to main clock name
  3612. * @oh: struct omap_hwmod *
  3613. *
  3614. * Returns the main clock name assocated with @oh upon success,
  3615. * or NULL if @oh is NULL.
  3616. */
  3617. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3618. {
  3619. if (!oh)
  3620. return NULL;
  3621. return oh->main_clk;
  3622. }