mpc86xads_setup.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*arch/powerpc/platforms/8xx/mpc86xads_setup.c
  2. *
  3. * Platform setup for the Freescale mpc86xads board
  4. *
  5. * Vitaly Bordug <vbordug@ru.mvista.com>
  6. *
  7. * Copyright 2005 MontaVista Software Inc.
  8. *
  9. * This file is licensed under the terms of the GNU General Public License
  10. * version 2. This program is licensed "as is" without any warranty of any
  11. * kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/param.h>
  16. #include <linux/string.h>
  17. #include <linux/ioport.h>
  18. #include <linux/device.h>
  19. #include <linux/delay.h>
  20. #include <linux/root_dev.h>
  21. #include <linux/fs_enet_pd.h>
  22. #include <linux/fs_uart_pd.h>
  23. #include <linux/mii.h>
  24. #include <asm/delay.h>
  25. #include <asm/io.h>
  26. #include <asm/machdep.h>
  27. #include <asm/page.h>
  28. #include <asm/processor.h>
  29. #include <asm/system.h>
  30. #include <asm/time.h>
  31. #include <asm/mpc8xx.h>
  32. #include <asm/8xx_immap.h>
  33. #include <asm/commproc.h>
  34. #include <asm/fs_pd.h>
  35. #include <asm/prom.h>
  36. extern void cpm_reset(void);
  37. extern void mpc8xx_show_cpuinfo(struct seq_file*);
  38. extern void mpc8xx_restart(char *cmd);
  39. extern void mpc8xx_calibrate_decr(void);
  40. extern int mpc8xx_set_rtc_time(struct rtc_time *tm);
  41. extern void mpc8xx_get_rtc_time(struct rtc_time *tm);
  42. extern void m8xx_pic_init(void);
  43. extern unsigned int mpc8xx_get_irq(void);
  44. static void init_smc1_uart_ioports(struct fs_uart_platform_info* fpi);
  45. static void init_smc2_uart_ioports(struct fs_uart_platform_info* fpi);
  46. static void init_scc1_ioports(struct fs_platform_info* ptr);
  47. void __init mpc86xads_board_setup(void)
  48. {
  49. cpm8xx_t *cp;
  50. unsigned int *bcsr_io;
  51. u8 tmpval8;
  52. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  53. cp = (cpm8xx_t *)immr_map(im_cpm);
  54. if (bcsr_io == NULL) {
  55. printk(KERN_CRIT "Could not remap BCSR\n");
  56. return;
  57. }
  58. #ifdef CONFIG_SERIAL_CPM_SMC1
  59. clrbits32(bcsr_io, BCSR1_RS232EN_1);
  60. clrbits32(&cp->cp_simode, 0xe0000000 >> 17); /* brg1 */
  61. tmpval8 = in_8(&(cp->cp_smc[0].smc_smcm)) | (SMCM_RX | SMCM_TX);
  62. out_8(&(cp->cp_smc[0].smc_smcm), tmpval8);
  63. clrbits16(&cp->cp_smc[0].smc_smcmr, SMCMR_REN | SMCMR_TEN);
  64. #else
  65. setbits32(bcsr_io,BCSR1_RS232EN_1);
  66. out_be16(&cp->cp_smc[0].smc_smcmr, 0);
  67. out_8(&cp->cp_smc[0].smc_smce, 0);
  68. #endif
  69. #ifdef CONFIG_SERIAL_CPM_SMC2
  70. clrbits32(bcsr_io,BCSR1_RS232EN_2);
  71. clrbits32(&cp->cp_simode, 0xe0000000 >> 1);
  72. setbits32(&cp->cp_simode, 0x20000000 >> 1); /* brg2 */
  73. tmpval8 = in_8(&(cp->cp_smc[1].smc_smcm)) | (SMCM_RX | SMCM_TX);
  74. out_8(&(cp->cp_smc[1].smc_smcm), tmpval8);
  75. clrbits16(&cp->cp_smc[1].smc_smcmr, SMCMR_REN | SMCMR_TEN);
  76. init_smc2_uart_ioports(0);
  77. #else
  78. setbits32(bcsr_io,BCSR1_RS232EN_2);
  79. out_be16(&cp->cp_smc[1].smc_smcmr, 0);
  80. out_8(&cp->cp_smc[1].smc_smce, 0);
  81. #endif
  82. immr_unmap(cp);
  83. iounmap(bcsr_io);
  84. }
  85. static void init_fec1_ioports(struct fs_platform_info* ptr)
  86. {
  87. iop8xx_t *io_port = (iop8xx_t *)immr_map(im_ioport);
  88. /* configure FEC1 pins */
  89. setbits16(&io_port->iop_pdpar, 0x1fff);
  90. setbits16(&io_port->iop_pddir, 0x1fff);
  91. immr_unmap(io_port);
  92. }
  93. void init_fec_ioports(struct fs_platform_info *fpi)
  94. {
  95. int fec_no = fs_get_fec_index(fpi->fs_no);
  96. switch (fec_no) {
  97. case 0:
  98. init_fec1_ioports(fpi);
  99. break;
  100. default:
  101. printk(KERN_ERR "init_fec_ioports: invalid FEC number\n");
  102. return;
  103. }
  104. }
  105. static void init_scc1_ioports(struct fs_platform_info* fpi)
  106. {
  107. unsigned *bcsr_io;
  108. iop8xx_t *io_port;
  109. cpm8xx_t *cp;
  110. bcsr_io = ioremap(BCSR_ADDR, BCSR_SIZE);
  111. io_port = (iop8xx_t *)immr_map(im_ioport);
  112. cp = (cpm8xx_t *)immr_map(im_cpm);
  113. if (bcsr_io == NULL) {
  114. printk(KERN_CRIT "Could not remap BCSR\n");
  115. return;
  116. }
  117. /* Configure port A pins for Txd and Rxd.
  118. */
  119. setbits16(&io_port->iop_papar, PA_ENET_RXD | PA_ENET_TXD);
  120. clrbits16(&io_port->iop_padir, PA_ENET_RXD | PA_ENET_TXD);
  121. clrbits16(&io_port->iop_paodr, PA_ENET_TXD);
  122. /* Configure port C pins to enable CLSN and RENA.
  123. */
  124. clrbits16(&io_port->iop_pcpar, PC_ENET_CLSN | PC_ENET_RENA);
  125. clrbits16(&io_port->iop_pcdir, PC_ENET_CLSN | PC_ENET_RENA);
  126. setbits16(&io_port->iop_pcso, PC_ENET_CLSN | PC_ENET_RENA);
  127. /* Configure port A for TCLK and RCLK.
  128. */
  129. setbits16(&io_port->iop_papar, PA_ENET_TCLK | PA_ENET_RCLK);
  130. clrbits16(&io_port->iop_padir, PA_ENET_TCLK | PA_ENET_RCLK);
  131. clrbits32(&cp->cp_pbpar, PB_ENET_TENA);
  132. clrbits32(&cp->cp_pbdir, PB_ENET_TENA);
  133. /* Configure Serial Interface clock routing.
  134. * First, clear all SCC bits to zero, then set the ones we want.
  135. */
  136. clrbits32(&cp->cp_sicr, SICR_ENET_MASK);
  137. setbits32(&cp->cp_sicr, SICR_ENET_CLKRT);
  138. /* In the original SCC enet driver the following code is placed at
  139. the end of the initialization */
  140. setbits32(&cp->cp_pbpar, PB_ENET_TENA);
  141. setbits32(&cp->cp_pbdir, PB_ENET_TENA);
  142. clrbits32(bcsr_io+1, BCSR1_ETHEN);
  143. iounmap(bcsr_io);
  144. immr_unmap(cp);
  145. immr_unmap(io_port);
  146. }
  147. void init_scc_ioports(struct fs_platform_info *fpi)
  148. {
  149. int scc_no = fs_get_scc_index(fpi->fs_no);
  150. switch (scc_no) {
  151. case 0:
  152. init_scc1_ioports(fpi);
  153. break;
  154. default:
  155. printk(KERN_ERR "init_scc_ioports: invalid SCC number\n");
  156. return;
  157. }
  158. }
  159. static void init_smc1_uart_ioports(struct fs_uart_platform_info* ptr)
  160. {
  161. unsigned *bcsr_io;
  162. cpm8xx_t *cp = (cpm8xx_t *)immr_map(im_cpm);
  163. setbits32(&cp->cp_pbpar, 0x000000c0);
  164. clrbits32(&cp->cp_pbdir, 0x000000c0);
  165. clrbits16(&cp->cp_pbodr, 0x00c0);
  166. immr_unmap(cp);
  167. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  168. if (bcsr_io == NULL) {
  169. printk(KERN_CRIT "Could not remap BCSR1\n");
  170. return;
  171. }
  172. clrbits32(bcsr_io,BCSR1_RS232EN_1);
  173. iounmap(bcsr_io);
  174. }
  175. static void init_smc2_uart_ioports(struct fs_uart_platform_info* fpi)
  176. {
  177. unsigned *bcsr_io;
  178. cpm8xx_t *cp = (cpm8xx_t *)immr_map(im_cpm);
  179. setbits32(&cp->cp_pbpar, 0x00000c00);
  180. clrbits32(&cp->cp_pbdir, 0x00000c00);
  181. clrbits16(&cp->cp_pbodr, 0x0c00);
  182. immr_unmap(cp);
  183. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  184. if (bcsr_io == NULL) {
  185. printk(KERN_CRIT "Could not remap BCSR1\n");
  186. return;
  187. }
  188. clrbits32(bcsr_io,BCSR1_RS232EN_2);
  189. iounmap(bcsr_io);
  190. }
  191. void init_smc_ioports(struct fs_uart_platform_info *data)
  192. {
  193. int smc_no = fs_uart_id_fsid2smc(data->fs_no);
  194. switch (smc_no) {
  195. case 0:
  196. init_smc1_uart_ioports(data);
  197. data->brg = data->clk_rx;
  198. break;
  199. case 1:
  200. init_smc2_uart_ioports(data);
  201. data->brg = data->clk_rx;
  202. break;
  203. default:
  204. printk(KERN_ERR "init_scc_ioports: invalid SCC number\n");
  205. return;
  206. }
  207. }
  208. int platform_device_skip(const char *model, int id)
  209. {
  210. return 0;
  211. }
  212. static void __init mpc86xads_setup_arch(void)
  213. {
  214. cpm_reset();
  215. mpc86xads_board_setup();
  216. ROOT_DEV = Root_NFS;
  217. }
  218. static int __init mpc86xads_probe(void)
  219. {
  220. char *model = of_get_flat_dt_prop(of_get_flat_dt_root(),
  221. "model", NULL);
  222. if (model == NULL)
  223. return 0;
  224. if (strcmp(model, "MPC866ADS"))
  225. return 0;
  226. return 1;
  227. }
  228. define_machine(mpc86x_ads) {
  229. .name = "MPC86x ADS",
  230. .probe = mpc86xads_probe,
  231. .setup_arch = mpc86xads_setup_arch,
  232. .init_IRQ = m8xx_pic_init,
  233. .show_cpuinfo = mpc8xx_show_cpuinfo,
  234. .get_irq = mpc8xx_get_irq,
  235. .restart = mpc8xx_restart,
  236. .calibrate_decr = mpc8xx_calibrate_decr,
  237. .set_rtc_time = mpc8xx_set_rtc_time,
  238. .get_rtc_time = mpc8xx_get_rtc_time,
  239. };