Kconfig 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if MMU
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_KPROBES if !XIP_KERNEL
  20. select HAVE_KRETPROBES if (HAVE_KPROBES)
  21. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  25. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  26. select HAVE_GENERIC_DMA_COHERENT
  27. select HAVE_KERNEL_GZIP
  28. select HAVE_KERNEL_LZO
  29. select HAVE_KERNEL_LZMA
  30. select HAVE_KERNEL_XZ
  31. select HAVE_IRQ_WORK
  32. select HAVE_PERF_EVENTS
  33. select PERF_USE_VMALLOC
  34. select HAVE_REGS_AND_STACK_ACCESS_API
  35. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HARDIRQS_SW_RESEND
  39. select GENERIC_IRQ_PROBE
  40. select GENERIC_IRQ_SHOW
  41. select ARCH_WANT_IPC_PARSE_VERSION
  42. select HARDIRQS_SW_RESEND
  43. select CPU_PM if (SUSPEND || CPU_IDLE)
  44. select GENERIC_PCI_IOMAP
  45. select HAVE_BPF_JIT
  46. select GENERIC_SMP_IDLE_THREAD
  47. select KTIME_SCALAR
  48. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  49. select GENERIC_STRNCPY_FROM_USER
  50. select GENERIC_STRNLEN_USER
  51. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  52. help
  53. The ARM series is a line of low-power-consumption RISC chip designs
  54. licensed by ARM Ltd and targeted at embedded applications and
  55. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  56. manufactured, but legacy ARM-based PC hardware remains popular in
  57. Europe. There is an ARM Linux project with a web page at
  58. <http://www.arm.linux.org.uk/>.
  59. config ARM_HAS_SG_CHAIN
  60. bool
  61. config NEED_SG_DMA_LENGTH
  62. bool
  63. config ARM_DMA_USE_IOMMU
  64. select NEED_SG_DMA_LENGTH
  65. select ARM_HAS_SG_CHAIN
  66. bool
  67. config HAVE_PWM
  68. bool
  69. config MIGHT_HAVE_PCI
  70. bool
  71. config SYS_SUPPORTS_APM_EMULATION
  72. bool
  73. config GENERIC_GPIO
  74. bool
  75. config HAVE_TCM
  76. bool
  77. select GENERIC_ALLOCATOR
  78. config HAVE_PROC_CPU
  79. bool
  80. config NO_IOPORT
  81. bool
  82. config EISA
  83. bool
  84. ---help---
  85. The Extended Industry Standard Architecture (EISA) bus was
  86. developed as an open alternative to the IBM MicroChannel bus.
  87. The EISA bus provided some of the features of the IBM MicroChannel
  88. bus while maintaining backward compatibility with cards made for
  89. the older ISA bus. The EISA bus saw limited use between 1988 and
  90. 1995 when it was made obsolete by the PCI bus.
  91. Say Y here if you are building a kernel for an EISA-based machine.
  92. Otherwise, say N.
  93. config SBUS
  94. bool
  95. config STACKTRACE_SUPPORT
  96. bool
  97. default y
  98. config HAVE_LATENCYTOP_SUPPORT
  99. bool
  100. depends on !SMP
  101. default y
  102. config LOCKDEP_SUPPORT
  103. bool
  104. default y
  105. config TRACE_IRQFLAGS_SUPPORT
  106. bool
  107. default y
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_SOCFPGA
  205. bool "Altera SOCFPGA family"
  206. select ARCH_WANT_OPTIONAL_GPIOLIB
  207. select ARM_AMBA
  208. select ARM_GIC
  209. select CACHE_L2X0
  210. select CLKDEV_LOOKUP
  211. select COMMON_CLK
  212. select CPU_V7
  213. select DW_APB_TIMER
  214. select DW_APB_TIMER_OF
  215. select GENERIC_CLOCKEVENTS
  216. select GPIO_PL061 if GPIOLIB
  217. select HAVE_ARM_SCU
  218. select SPARSE_IRQ
  219. select USE_OF
  220. help
  221. This enables support for Altera SOCFPGA Cyclone V platform
  222. config ARCH_INTEGRATOR
  223. bool "ARM Ltd. Integrator family"
  224. select ARM_AMBA
  225. select ARCH_HAS_CPUFREQ
  226. select COMMON_CLK
  227. select COMMON_CLK_VERSATILE
  228. select HAVE_TCM
  229. select ICST
  230. select GENERIC_CLOCKEVENTS
  231. select PLAT_VERSATILE
  232. select PLAT_VERSATILE_FPGA_IRQ
  233. select NEED_MACH_MEMORY_H
  234. select SPARSE_IRQ
  235. select MULTI_IRQ_HANDLER
  236. help
  237. Support for ARM's Integrator platform.
  238. config ARCH_REALVIEW
  239. bool "ARM Ltd. RealView family"
  240. select ARM_AMBA
  241. select COMMON_CLK
  242. select COMMON_CLK_VERSATILE
  243. select ICST
  244. select GENERIC_CLOCKEVENTS
  245. select ARCH_WANT_OPTIONAL_GPIOLIB
  246. select PLAT_VERSATILE
  247. select PLAT_VERSATILE_CLCD
  248. select ARM_TIMER_SP804
  249. select GPIO_PL061 if GPIOLIB
  250. select NEED_MACH_MEMORY_H
  251. help
  252. This enables support for ARM Ltd RealView boards.
  253. config ARCH_VERSATILE
  254. bool "ARM Ltd. Versatile family"
  255. select ARM_AMBA
  256. select ARM_VIC
  257. select CLKDEV_LOOKUP
  258. select HAVE_MACH_CLKDEV
  259. select ICST
  260. select GENERIC_CLOCKEVENTS
  261. select ARCH_WANT_OPTIONAL_GPIOLIB
  262. select PLAT_VERSATILE
  263. select PLAT_VERSATILE_CLOCK
  264. select PLAT_VERSATILE_CLCD
  265. select PLAT_VERSATILE_FPGA_IRQ
  266. select ARM_TIMER_SP804
  267. help
  268. This enables support for ARM Ltd Versatile board.
  269. config ARCH_VEXPRESS
  270. bool "ARM Ltd. Versatile Express family"
  271. select ARCH_WANT_OPTIONAL_GPIOLIB
  272. select ARM_AMBA
  273. select ARM_TIMER_SP804
  274. select CLKDEV_LOOKUP
  275. select COMMON_CLK
  276. select GENERIC_CLOCKEVENTS
  277. select HAVE_CLK
  278. select HAVE_PATA_PLATFORM
  279. select ICST
  280. select NO_IOPORT
  281. select PLAT_VERSATILE
  282. select PLAT_VERSATILE_CLCD
  283. select REGULATOR_FIXED_VOLTAGE if REGULATOR
  284. help
  285. This enables support for the ARM Ltd Versatile Express boards.
  286. config ARCH_AT91
  287. bool "Atmel AT91"
  288. select ARCH_REQUIRE_GPIOLIB
  289. select HAVE_CLK
  290. select CLKDEV_LOOKUP
  291. select IRQ_DOMAIN
  292. select NEED_MACH_IO_H if PCCARD
  293. help
  294. This enables support for systems based on Atmel
  295. AT91RM9200 and AT91SAM9* processors.
  296. config ARCH_BCMRING
  297. bool "Broadcom BCMRING"
  298. depends on MMU
  299. select CPU_V6
  300. select ARM_AMBA
  301. select ARM_TIMER_SP804
  302. select CLKDEV_LOOKUP
  303. select GENERIC_CLOCKEVENTS
  304. select ARCH_WANT_OPTIONAL_GPIOLIB
  305. help
  306. Support for Broadcom's BCMRing platform.
  307. config ARCH_HIGHBANK
  308. bool "Calxeda Highbank-based"
  309. select ARCH_WANT_OPTIONAL_GPIOLIB
  310. select ARM_AMBA
  311. select ARM_GIC
  312. select ARM_TIMER_SP804
  313. select CACHE_L2X0
  314. select CLKDEV_LOOKUP
  315. select COMMON_CLK
  316. select CPU_V7
  317. select GENERIC_CLOCKEVENTS
  318. select HAVE_ARM_SCU
  319. select HAVE_SMP
  320. select SPARSE_IRQ
  321. select USE_OF
  322. help
  323. Support for the Calxeda Highbank SoC based boards.
  324. config ARCH_CLPS711X
  325. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  326. select CPU_ARM720T
  327. select ARCH_USES_GETTIMEOFFSET
  328. select NEED_MACH_MEMORY_H
  329. help
  330. Support for Cirrus Logic 711x/721x/731x based boards.
  331. config ARCH_CNS3XXX
  332. bool "Cavium Networks CNS3XXX family"
  333. select CPU_V6K
  334. select GENERIC_CLOCKEVENTS
  335. select ARM_GIC
  336. select MIGHT_HAVE_CACHE_L2X0
  337. select MIGHT_HAVE_PCI
  338. select PCI_DOMAINS if PCI
  339. help
  340. Support for Cavium Networks CNS3XXX platform.
  341. config ARCH_GEMINI
  342. bool "Cortina Systems Gemini"
  343. select CPU_FA526
  344. select ARCH_REQUIRE_GPIOLIB
  345. select ARCH_USES_GETTIMEOFFSET
  346. help
  347. Support for the Cortina Systems Gemini family SoCs
  348. config ARCH_SIRF
  349. bool "CSR SiRF"
  350. select NO_IOPORT
  351. select ARCH_REQUIRE_GPIOLIB
  352. select GENERIC_CLOCKEVENTS
  353. select COMMON_CLK
  354. select GENERIC_IRQ_CHIP
  355. select MIGHT_HAVE_CACHE_L2X0
  356. select PINCTRL
  357. select PINCTRL_SIRF
  358. select USE_OF
  359. help
  360. Support for CSR SiRFprimaII/Marco/Polo platforms
  361. config ARCH_EBSA110
  362. bool "EBSA-110"
  363. select CPU_SA110
  364. select ISA
  365. select NO_IOPORT
  366. select ARCH_USES_GETTIMEOFFSET
  367. select NEED_MACH_IO_H
  368. select NEED_MACH_MEMORY_H
  369. help
  370. This is an evaluation board for the StrongARM processor available
  371. from Digital. It has limited hardware on-board, including an
  372. Ethernet interface, two PCMCIA sockets, two serial ports and a
  373. parallel port.
  374. config ARCH_EP93XX
  375. bool "EP93xx-based"
  376. select CPU_ARM920T
  377. select ARM_AMBA
  378. select ARM_VIC
  379. select CLKDEV_LOOKUP
  380. select ARCH_REQUIRE_GPIOLIB
  381. select ARCH_HAS_HOLES_MEMORYMODEL
  382. select ARCH_USES_GETTIMEOFFSET
  383. select NEED_MACH_MEMORY_H
  384. help
  385. This enables support for the Cirrus EP93xx series of CPUs.
  386. config ARCH_FOOTBRIDGE
  387. bool "FootBridge"
  388. select CPU_SA110
  389. select FOOTBRIDGE
  390. select GENERIC_CLOCKEVENTS
  391. select HAVE_IDE
  392. select NEED_MACH_IO_H if !MMU
  393. select NEED_MACH_MEMORY_H
  394. help
  395. Support for systems based on the DC21285 companion chip
  396. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  397. config ARCH_MXC
  398. bool "Freescale MXC/iMX-based"
  399. select GENERIC_CLOCKEVENTS
  400. select ARCH_REQUIRE_GPIOLIB
  401. select CLKDEV_LOOKUP
  402. select CLKSRC_MMIO
  403. select GENERIC_IRQ_CHIP
  404. select MULTI_IRQ_HANDLER
  405. select SPARSE_IRQ
  406. select USE_OF
  407. help
  408. Support for Freescale MXC/iMX-based family of processors
  409. config ARCH_MXS
  410. bool "Freescale MXS-based"
  411. select GENERIC_CLOCKEVENTS
  412. select ARCH_REQUIRE_GPIOLIB
  413. select CLKDEV_LOOKUP
  414. select CLKSRC_MMIO
  415. select COMMON_CLK
  416. select HAVE_CLK_PREPARE
  417. select PINCTRL
  418. select USE_OF
  419. help
  420. Support for Freescale MXS-based family of processors
  421. config ARCH_NETX
  422. bool "Hilscher NetX based"
  423. select CLKSRC_MMIO
  424. select CPU_ARM926T
  425. select ARM_VIC
  426. select GENERIC_CLOCKEVENTS
  427. help
  428. This enables support for systems based on the Hilscher NetX Soc
  429. config ARCH_H720X
  430. bool "Hynix HMS720x-based"
  431. select CPU_ARM720T
  432. select ISA_DMA_API
  433. select ARCH_USES_GETTIMEOFFSET
  434. help
  435. This enables support for systems based on the Hynix HMS720x
  436. config ARCH_IOP13XX
  437. bool "IOP13xx-based"
  438. depends on MMU
  439. select CPU_XSC3
  440. select PLAT_IOP
  441. select PCI
  442. select ARCH_SUPPORTS_MSI
  443. select VMSPLIT_1G
  444. select NEED_MACH_MEMORY_H
  445. select NEED_RET_TO_USER
  446. help
  447. Support for Intel's IOP13XX (XScale) family of processors.
  448. config ARCH_IOP32X
  449. bool "IOP32x-based"
  450. depends on MMU
  451. select CPU_XSCALE
  452. select NEED_RET_TO_USER
  453. select PLAT_IOP
  454. select PCI
  455. select ARCH_REQUIRE_GPIOLIB
  456. help
  457. Support for Intel's 80219 and IOP32X (XScale) family of
  458. processors.
  459. config ARCH_IOP33X
  460. bool "IOP33x-based"
  461. depends on MMU
  462. select CPU_XSCALE
  463. select NEED_RET_TO_USER
  464. select PLAT_IOP
  465. select PCI
  466. select ARCH_REQUIRE_GPIOLIB
  467. help
  468. Support for Intel's IOP33X (XScale) family of processors.
  469. config ARCH_IXP4XX
  470. bool "IXP4xx-based"
  471. depends on MMU
  472. select ARCH_HAS_DMA_SET_COHERENT_MASK
  473. select CLKSRC_MMIO
  474. select CPU_XSCALE
  475. select ARCH_REQUIRE_GPIOLIB
  476. select GENERIC_CLOCKEVENTS
  477. select MIGHT_HAVE_PCI
  478. select NEED_MACH_IO_H
  479. select DMABOUNCE if PCI
  480. help
  481. Support for Intel's IXP4XX (XScale) family of processors.
  482. config ARCH_MVEBU
  483. bool "Marvell SOCs with Device Tree support"
  484. select GENERIC_CLOCKEVENTS
  485. select MULTI_IRQ_HANDLER
  486. select SPARSE_IRQ
  487. select CLKSRC_MMIO
  488. select GENERIC_IRQ_CHIP
  489. select IRQ_DOMAIN
  490. select COMMON_CLK
  491. help
  492. Support for the Marvell SoC Family with device tree support
  493. config ARCH_DOVE
  494. bool "Marvell Dove"
  495. select CPU_V7
  496. select PCI
  497. select ARCH_REQUIRE_GPIOLIB
  498. select GENERIC_CLOCKEVENTS
  499. select PLAT_ORION
  500. help
  501. Support for the Marvell Dove SoC 88AP510
  502. config ARCH_KIRKWOOD
  503. bool "Marvell Kirkwood"
  504. select CPU_FEROCEON
  505. select PCI
  506. select ARCH_REQUIRE_GPIOLIB
  507. select GENERIC_CLOCKEVENTS
  508. select PLAT_ORION
  509. help
  510. Support for the following Marvell Kirkwood series SoCs:
  511. 88F6180, 88F6192 and 88F6281.
  512. config ARCH_LPC32XX
  513. bool "NXP LPC32XX"
  514. select CLKSRC_MMIO
  515. select CPU_ARM926T
  516. select ARCH_REQUIRE_GPIOLIB
  517. select HAVE_IDE
  518. select ARM_AMBA
  519. select USB_ARCH_HAS_OHCI
  520. select CLKDEV_LOOKUP
  521. select GENERIC_CLOCKEVENTS
  522. select USE_OF
  523. select HAVE_PWM
  524. help
  525. Support for the NXP LPC32XX family of processors
  526. config ARCH_MV78XX0
  527. bool "Marvell MV78xx0"
  528. select CPU_FEROCEON
  529. select PCI
  530. select ARCH_REQUIRE_GPIOLIB
  531. select GENERIC_CLOCKEVENTS
  532. select PLAT_ORION
  533. help
  534. Support for the following Marvell MV78xx0 series SoCs:
  535. MV781x0, MV782x0.
  536. config ARCH_ORION5X
  537. bool "Marvell Orion"
  538. depends on MMU
  539. select CPU_FEROCEON
  540. select PCI
  541. select ARCH_REQUIRE_GPIOLIB
  542. select GENERIC_CLOCKEVENTS
  543. select PLAT_ORION
  544. help
  545. Support for the following Marvell Orion 5x series SoCs:
  546. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  547. Orion-2 (5281), Orion-1-90 (6183).
  548. config ARCH_MMP
  549. bool "Marvell PXA168/910/MMP2"
  550. depends on MMU
  551. select ARCH_REQUIRE_GPIOLIB
  552. select CLKDEV_LOOKUP
  553. select GENERIC_CLOCKEVENTS
  554. select GPIO_PXA
  555. select IRQ_DOMAIN
  556. select PLAT_PXA
  557. select SPARSE_IRQ
  558. select GENERIC_ALLOCATOR
  559. help
  560. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  561. config ARCH_KS8695
  562. bool "Micrel/Kendin KS8695"
  563. select CPU_ARM922T
  564. select ARCH_REQUIRE_GPIOLIB
  565. select NEED_MACH_MEMORY_H
  566. select CLKSRC_MMIO
  567. select GENERIC_CLOCKEVENTS
  568. help
  569. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  570. System-on-Chip devices.
  571. config ARCH_W90X900
  572. bool "Nuvoton W90X900 CPU"
  573. select CPU_ARM926T
  574. select ARCH_REQUIRE_GPIOLIB
  575. select CLKDEV_LOOKUP
  576. select CLKSRC_MMIO
  577. select GENERIC_CLOCKEVENTS
  578. help
  579. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  580. At present, the w90x900 has been renamed nuc900, regarding
  581. the ARM series product line, you can login the following
  582. link address to know more.
  583. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  584. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  585. config ARCH_TEGRA
  586. bool "NVIDIA Tegra"
  587. select CLKDEV_LOOKUP
  588. select CLKSRC_MMIO
  589. select GENERIC_CLOCKEVENTS
  590. select GENERIC_GPIO
  591. select HAVE_CLK
  592. select HAVE_SMP
  593. select MIGHT_HAVE_CACHE_L2X0
  594. select ARCH_HAS_CPUFREQ
  595. select USE_OF
  596. help
  597. This enables support for NVIDIA Tegra based systems (Tegra APX,
  598. Tegra 6xx and Tegra 2 series).
  599. config ARCH_PICOXCELL
  600. bool "Picochip picoXcell"
  601. select ARCH_REQUIRE_GPIOLIB
  602. select ARM_PATCH_PHYS_VIRT
  603. select ARM_VIC
  604. select CPU_V6K
  605. select DW_APB_TIMER
  606. select DW_APB_TIMER_OF
  607. select GENERIC_CLOCKEVENTS
  608. select GENERIC_GPIO
  609. select HAVE_TCM
  610. select NO_IOPORT
  611. select SPARSE_IRQ
  612. select USE_OF
  613. help
  614. This enables support for systems based on the Picochip picoXcell
  615. family of Femtocell devices. The picoxcell support requires device tree
  616. for all boards.
  617. config ARCH_PXA
  618. bool "PXA2xx/PXA3xx-based"
  619. depends on MMU
  620. select ARCH_MTD_XIP
  621. select ARCH_HAS_CPUFREQ
  622. select CLKDEV_LOOKUP
  623. select CLKSRC_MMIO
  624. select ARCH_REQUIRE_GPIOLIB
  625. select GENERIC_CLOCKEVENTS
  626. select GPIO_PXA
  627. select PLAT_PXA
  628. select SPARSE_IRQ
  629. select AUTO_ZRELADDR
  630. select MULTI_IRQ_HANDLER
  631. select ARM_CPU_SUSPEND if PM
  632. select HAVE_IDE
  633. help
  634. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  635. config ARCH_MSM
  636. bool "Qualcomm MSM"
  637. select HAVE_CLK
  638. select GENERIC_CLOCKEVENTS
  639. select ARCH_REQUIRE_GPIOLIB
  640. select CLKDEV_LOOKUP
  641. help
  642. Support for Qualcomm MSM/QSD based systems. This runs on the
  643. apps processor of the MSM/QSD and depends on a shared memory
  644. interface to the modem processor which runs the baseband
  645. stack and controls some vital subsystems
  646. (clock and power control, etc).
  647. config ARCH_SHMOBILE
  648. bool "Renesas SH-Mobile / R-Mobile"
  649. select HAVE_CLK
  650. select CLKDEV_LOOKUP
  651. select HAVE_MACH_CLKDEV
  652. select HAVE_SMP
  653. select GENERIC_CLOCKEVENTS
  654. select MIGHT_HAVE_CACHE_L2X0
  655. select NO_IOPORT
  656. select SPARSE_IRQ
  657. select MULTI_IRQ_HANDLER
  658. select PM_GENERIC_DOMAINS if PM
  659. select NEED_MACH_MEMORY_H
  660. help
  661. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  662. config ARCH_RPC
  663. bool "RiscPC"
  664. select ARCH_ACORN
  665. select FIQ
  666. select ARCH_MAY_HAVE_PC_FDC
  667. select HAVE_PATA_PLATFORM
  668. select ISA_DMA_API
  669. select NO_IOPORT
  670. select ARCH_SPARSEMEM_ENABLE
  671. select ARCH_USES_GETTIMEOFFSET
  672. select HAVE_IDE
  673. select NEED_MACH_IO_H
  674. select NEED_MACH_MEMORY_H
  675. help
  676. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  677. CD-ROM interface, serial and parallel port, and the floppy drive.
  678. config ARCH_SA1100
  679. bool "SA1100-based"
  680. select CLKSRC_MMIO
  681. select CPU_SA1100
  682. select ISA
  683. select ARCH_SPARSEMEM_ENABLE
  684. select ARCH_MTD_XIP
  685. select ARCH_HAS_CPUFREQ
  686. select CPU_FREQ
  687. select GENERIC_CLOCKEVENTS
  688. select CLKDEV_LOOKUP
  689. select ARCH_REQUIRE_GPIOLIB
  690. select HAVE_IDE
  691. select NEED_MACH_MEMORY_H
  692. select SPARSE_IRQ
  693. help
  694. Support for StrongARM 11x0 based boards.
  695. config ARCH_S3C24XX
  696. bool "Samsung S3C24XX SoCs"
  697. select GENERIC_GPIO
  698. select ARCH_HAS_CPUFREQ
  699. select HAVE_CLK
  700. select CLKDEV_LOOKUP
  701. select ARCH_USES_GETTIMEOFFSET
  702. select HAVE_S3C2410_I2C if I2C
  703. select HAVE_S3C_RTC if RTC_CLASS
  704. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  705. select NEED_MACH_IO_H
  706. help
  707. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  708. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  709. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  710. Samsung SMDK2410 development board (and derivatives).
  711. config ARCH_S3C64XX
  712. bool "Samsung S3C64XX"
  713. select PLAT_SAMSUNG
  714. select CPU_V6
  715. select ARM_VIC
  716. select HAVE_CLK
  717. select HAVE_TCM
  718. select CLKDEV_LOOKUP
  719. select NO_IOPORT
  720. select ARCH_USES_GETTIMEOFFSET
  721. select ARCH_HAS_CPUFREQ
  722. select ARCH_REQUIRE_GPIOLIB
  723. select SAMSUNG_CLKSRC
  724. select SAMSUNG_IRQ_VIC_TIMER
  725. select S3C_GPIO_TRACK
  726. select S3C_DEV_NAND
  727. select USB_ARCH_HAS_OHCI
  728. select SAMSUNG_GPIOLIB_4BIT
  729. select HAVE_S3C2410_I2C if I2C
  730. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  731. help
  732. Samsung S3C64XX series based systems
  733. config ARCH_S5P64X0
  734. bool "Samsung S5P6440 S5P6450"
  735. select CPU_V6
  736. select GENERIC_GPIO
  737. select HAVE_CLK
  738. select CLKDEV_LOOKUP
  739. select CLKSRC_MMIO
  740. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  741. select GENERIC_CLOCKEVENTS
  742. select HAVE_S3C2410_I2C if I2C
  743. select HAVE_S3C_RTC if RTC_CLASS
  744. help
  745. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  746. SMDK6450.
  747. config ARCH_S5PC100
  748. bool "Samsung S5PC100"
  749. select GENERIC_GPIO
  750. select HAVE_CLK
  751. select CLKDEV_LOOKUP
  752. select CPU_V7
  753. select ARCH_USES_GETTIMEOFFSET
  754. select HAVE_S3C2410_I2C if I2C
  755. select HAVE_S3C_RTC if RTC_CLASS
  756. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  757. help
  758. Samsung S5PC100 series based systems
  759. config ARCH_S5PV210
  760. bool "Samsung S5PV210/S5PC110"
  761. select CPU_V7
  762. select ARCH_SPARSEMEM_ENABLE
  763. select ARCH_HAS_HOLES_MEMORYMODEL
  764. select GENERIC_GPIO
  765. select HAVE_CLK
  766. select CLKDEV_LOOKUP
  767. select CLKSRC_MMIO
  768. select ARCH_HAS_CPUFREQ
  769. select GENERIC_CLOCKEVENTS
  770. select HAVE_S3C2410_I2C if I2C
  771. select HAVE_S3C_RTC if RTC_CLASS
  772. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  773. select NEED_MACH_MEMORY_H
  774. help
  775. Samsung S5PV210/S5PC110 series based systems
  776. config ARCH_EXYNOS
  777. bool "SAMSUNG EXYNOS"
  778. select CPU_V7
  779. select ARCH_SPARSEMEM_ENABLE
  780. select ARCH_HAS_HOLES_MEMORYMODEL
  781. select GENERIC_GPIO
  782. select HAVE_CLK
  783. select CLKDEV_LOOKUP
  784. select ARCH_HAS_CPUFREQ
  785. select GENERIC_CLOCKEVENTS
  786. select HAVE_S3C_RTC if RTC_CLASS
  787. select HAVE_S3C2410_I2C if I2C
  788. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  789. select NEED_MACH_MEMORY_H
  790. help
  791. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  792. config ARCH_SHARK
  793. bool "Shark"
  794. select CPU_SA110
  795. select ISA
  796. select ISA_DMA
  797. select ZONE_DMA
  798. select PCI
  799. select ARCH_USES_GETTIMEOFFSET
  800. select NEED_MACH_MEMORY_H
  801. help
  802. Support for the StrongARM based Digital DNARD machine, also known
  803. as "Shark" (<http://www.shark-linux.de/shark.html>).
  804. config ARCH_U300
  805. bool "ST-Ericsson U300 Series"
  806. depends on MMU
  807. select CLKSRC_MMIO
  808. select CPU_ARM926T
  809. select HAVE_TCM
  810. select ARM_AMBA
  811. select ARM_PATCH_PHYS_VIRT
  812. select ARM_VIC
  813. select GENERIC_CLOCKEVENTS
  814. select CLKDEV_LOOKUP
  815. select COMMON_CLK
  816. select GENERIC_GPIO
  817. select ARCH_REQUIRE_GPIOLIB
  818. select SPARSE_IRQ
  819. help
  820. Support for ST-Ericsson U300 series mobile platforms.
  821. config ARCH_U8500
  822. bool "ST-Ericsson U8500 Series"
  823. depends on MMU
  824. select CPU_V7
  825. select ARM_AMBA
  826. select GENERIC_CLOCKEVENTS
  827. select CLKDEV_LOOKUP
  828. select ARCH_REQUIRE_GPIOLIB
  829. select ARCH_HAS_CPUFREQ
  830. select HAVE_SMP
  831. select MIGHT_HAVE_CACHE_L2X0
  832. help
  833. Support for ST-Ericsson's Ux500 architecture
  834. config ARCH_NOMADIK
  835. bool "STMicroelectronics Nomadik"
  836. select ARM_AMBA
  837. select ARM_VIC
  838. select CPU_ARM926T
  839. select COMMON_CLK
  840. select GENERIC_CLOCKEVENTS
  841. select PINCTRL
  842. select MIGHT_HAVE_CACHE_L2X0
  843. select ARCH_REQUIRE_GPIOLIB
  844. help
  845. Support for the Nomadik platform by ST-Ericsson
  846. config ARCH_DAVINCI
  847. bool "TI DaVinci"
  848. select GENERIC_CLOCKEVENTS
  849. select ARCH_REQUIRE_GPIOLIB
  850. select ZONE_DMA
  851. select HAVE_IDE
  852. select CLKDEV_LOOKUP
  853. select GENERIC_ALLOCATOR
  854. select GENERIC_IRQ_CHIP
  855. select ARCH_HAS_HOLES_MEMORYMODEL
  856. help
  857. Support for TI's DaVinci platform.
  858. config ARCH_OMAP
  859. bool "TI OMAP"
  860. depends on MMU
  861. select HAVE_CLK
  862. select ARCH_REQUIRE_GPIOLIB
  863. select ARCH_HAS_CPUFREQ
  864. select CLKSRC_MMIO
  865. select GENERIC_CLOCKEVENTS
  866. select ARCH_HAS_HOLES_MEMORYMODEL
  867. help
  868. Support for TI's OMAP platform (OMAP1/2/3/4).
  869. config PLAT_SPEAR
  870. bool "ST SPEAr"
  871. select ARM_AMBA
  872. select ARCH_REQUIRE_GPIOLIB
  873. select CLKDEV_LOOKUP
  874. select COMMON_CLK
  875. select CLKSRC_MMIO
  876. select GENERIC_CLOCKEVENTS
  877. select HAVE_CLK
  878. help
  879. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  880. config ARCH_VT8500
  881. bool "VIA/WonderMedia 85xx"
  882. select CPU_ARM926T
  883. select GENERIC_GPIO
  884. select ARCH_HAS_CPUFREQ
  885. select GENERIC_CLOCKEVENTS
  886. select ARCH_REQUIRE_GPIOLIB
  887. help
  888. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  889. config ARCH_ZYNQ
  890. bool "Xilinx Zynq ARM Cortex A9 Platform"
  891. select CPU_V7
  892. select GENERIC_CLOCKEVENTS
  893. select CLKDEV_LOOKUP
  894. select ARM_GIC
  895. select ARM_AMBA
  896. select ICST
  897. select MIGHT_HAVE_CACHE_L2X0
  898. select USE_OF
  899. help
  900. Support for Xilinx Zynq ARM Cortex A9 Platform
  901. endchoice
  902. #
  903. # This is sorted alphabetically by mach-* pathname. However, plat-*
  904. # Kconfigs may be included either alphabetically (according to the
  905. # plat- suffix) or along side the corresponding mach-* source.
  906. #
  907. source "arch/arm/mach-mvebu/Kconfig"
  908. source "arch/arm/mach-at91/Kconfig"
  909. source "arch/arm/mach-bcmring/Kconfig"
  910. source "arch/arm/mach-clps711x/Kconfig"
  911. source "arch/arm/mach-cns3xxx/Kconfig"
  912. source "arch/arm/mach-davinci/Kconfig"
  913. source "arch/arm/mach-dove/Kconfig"
  914. source "arch/arm/mach-ep93xx/Kconfig"
  915. source "arch/arm/mach-footbridge/Kconfig"
  916. source "arch/arm/mach-gemini/Kconfig"
  917. source "arch/arm/mach-h720x/Kconfig"
  918. source "arch/arm/mach-integrator/Kconfig"
  919. source "arch/arm/mach-iop32x/Kconfig"
  920. source "arch/arm/mach-iop33x/Kconfig"
  921. source "arch/arm/mach-iop13xx/Kconfig"
  922. source "arch/arm/mach-ixp4xx/Kconfig"
  923. source "arch/arm/mach-kirkwood/Kconfig"
  924. source "arch/arm/mach-ks8695/Kconfig"
  925. source "arch/arm/mach-msm/Kconfig"
  926. source "arch/arm/mach-mv78xx0/Kconfig"
  927. source "arch/arm/plat-mxc/Kconfig"
  928. source "arch/arm/mach-mxs/Kconfig"
  929. source "arch/arm/mach-netx/Kconfig"
  930. source "arch/arm/mach-nomadik/Kconfig"
  931. source "arch/arm/plat-nomadik/Kconfig"
  932. source "arch/arm/plat-omap/Kconfig"
  933. source "arch/arm/mach-omap1/Kconfig"
  934. source "arch/arm/mach-omap2/Kconfig"
  935. source "arch/arm/mach-orion5x/Kconfig"
  936. source "arch/arm/mach-pxa/Kconfig"
  937. source "arch/arm/plat-pxa/Kconfig"
  938. source "arch/arm/mach-mmp/Kconfig"
  939. source "arch/arm/mach-realview/Kconfig"
  940. source "arch/arm/mach-sa1100/Kconfig"
  941. source "arch/arm/plat-samsung/Kconfig"
  942. source "arch/arm/plat-s3c24xx/Kconfig"
  943. source "arch/arm/plat-spear/Kconfig"
  944. source "arch/arm/mach-s3c24xx/Kconfig"
  945. if ARCH_S3C24XX
  946. source "arch/arm/mach-s3c2412/Kconfig"
  947. source "arch/arm/mach-s3c2440/Kconfig"
  948. endif
  949. if ARCH_S3C64XX
  950. source "arch/arm/mach-s3c64xx/Kconfig"
  951. endif
  952. source "arch/arm/mach-s5p64x0/Kconfig"
  953. source "arch/arm/mach-s5pc100/Kconfig"
  954. source "arch/arm/mach-s5pv210/Kconfig"
  955. source "arch/arm/mach-exynos/Kconfig"
  956. source "arch/arm/mach-shmobile/Kconfig"
  957. source "arch/arm/mach-prima2/Kconfig"
  958. source "arch/arm/mach-tegra/Kconfig"
  959. source "arch/arm/mach-u300/Kconfig"
  960. source "arch/arm/mach-ux500/Kconfig"
  961. source "arch/arm/mach-versatile/Kconfig"
  962. source "arch/arm/mach-vexpress/Kconfig"
  963. source "arch/arm/plat-versatile/Kconfig"
  964. source "arch/arm/mach-vt8500/Kconfig"
  965. source "arch/arm/mach-w90x900/Kconfig"
  966. # Definitions to make life easier
  967. config ARCH_ACORN
  968. bool
  969. config PLAT_IOP
  970. bool
  971. select GENERIC_CLOCKEVENTS
  972. config PLAT_ORION
  973. bool
  974. select CLKSRC_MMIO
  975. select GENERIC_IRQ_CHIP
  976. select IRQ_DOMAIN
  977. select COMMON_CLK
  978. config PLAT_PXA
  979. bool
  980. config PLAT_VERSATILE
  981. bool
  982. config ARM_TIMER_SP804
  983. bool
  984. select CLKSRC_MMIO
  985. select HAVE_SCHED_CLOCK
  986. source arch/arm/mm/Kconfig
  987. config ARM_NR_BANKS
  988. int
  989. default 16 if ARCH_EP93XX
  990. default 8
  991. config IWMMXT
  992. bool "Enable iWMMXt support"
  993. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  994. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  995. help
  996. Enable support for iWMMXt context switching at run time if
  997. running on a CPU that supports it.
  998. config XSCALE_PMU
  999. bool
  1000. depends on CPU_XSCALE
  1001. default y
  1002. config MULTI_IRQ_HANDLER
  1003. bool
  1004. help
  1005. Allow each machine to specify it's own IRQ handler at run time.
  1006. if !MMU
  1007. source "arch/arm/Kconfig-nommu"
  1008. endif
  1009. config ARM_ERRATA_326103
  1010. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1011. depends on CPU_V6
  1012. help
  1013. Executing a SWP instruction to read-only memory does not set bit 11
  1014. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1015. treat the access as a read, preventing a COW from occurring and
  1016. causing the faulting task to livelock.
  1017. config ARM_ERRATA_411920
  1018. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1019. depends on CPU_V6 || CPU_V6K
  1020. help
  1021. Invalidation of the Instruction Cache operation can
  1022. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1023. It does not affect the MPCore. This option enables the ARM Ltd.
  1024. recommended workaround.
  1025. config ARM_ERRATA_430973
  1026. bool "ARM errata: Stale prediction on replaced interworking branch"
  1027. depends on CPU_V7
  1028. help
  1029. This option enables the workaround for the 430973 Cortex-A8
  1030. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1031. interworking branch is replaced with another code sequence at the
  1032. same virtual address, whether due to self-modifying code or virtual
  1033. to physical address re-mapping, Cortex-A8 does not recover from the
  1034. stale interworking branch prediction. This results in Cortex-A8
  1035. executing the new code sequence in the incorrect ARM or Thumb state.
  1036. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1037. and also flushes the branch target cache at every context switch.
  1038. Note that setting specific bits in the ACTLR register may not be
  1039. available in non-secure mode.
  1040. config ARM_ERRATA_458693
  1041. bool "ARM errata: Processor deadlock when a false hazard is created"
  1042. depends on CPU_V7
  1043. help
  1044. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1045. erratum. For very specific sequences of memory operations, it is
  1046. possible for a hazard condition intended for a cache line to instead
  1047. be incorrectly associated with a different cache line. This false
  1048. hazard might then cause a processor deadlock. The workaround enables
  1049. the L1 caching of the NEON accesses and disables the PLD instruction
  1050. in the ACTLR register. Note that setting specific bits in the ACTLR
  1051. register may not be available in non-secure mode.
  1052. config ARM_ERRATA_460075
  1053. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1054. depends on CPU_V7
  1055. help
  1056. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1057. erratum. Any asynchronous access to the L2 cache may encounter a
  1058. situation in which recent store transactions to the L2 cache are lost
  1059. and overwritten with stale memory contents from external memory. The
  1060. workaround disables the write-allocate mode for the L2 cache via the
  1061. ACTLR register. Note that setting specific bits in the ACTLR register
  1062. may not be available in non-secure mode.
  1063. config ARM_ERRATA_742230
  1064. bool "ARM errata: DMB operation may be faulty"
  1065. depends on CPU_V7 && SMP
  1066. help
  1067. This option enables the workaround for the 742230 Cortex-A9
  1068. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1069. between two write operations may not ensure the correct visibility
  1070. ordering of the two writes. This workaround sets a specific bit in
  1071. the diagnostic register of the Cortex-A9 which causes the DMB
  1072. instruction to behave as a DSB, ensuring the correct behaviour of
  1073. the two writes.
  1074. config ARM_ERRATA_742231
  1075. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1076. depends on CPU_V7 && SMP
  1077. help
  1078. This option enables the workaround for the 742231 Cortex-A9
  1079. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1080. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1081. accessing some data located in the same cache line, may get corrupted
  1082. data due to bad handling of the address hazard when the line gets
  1083. replaced from one of the CPUs at the same time as another CPU is
  1084. accessing it. This workaround sets specific bits in the diagnostic
  1085. register of the Cortex-A9 which reduces the linefill issuing
  1086. capabilities of the processor.
  1087. config PL310_ERRATA_588369
  1088. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1089. depends on CACHE_L2X0
  1090. help
  1091. The PL310 L2 cache controller implements three types of Clean &
  1092. Invalidate maintenance operations: by Physical Address
  1093. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1094. They are architecturally defined to behave as the execution of a
  1095. clean operation followed immediately by an invalidate operation,
  1096. both performing to the same memory location. This functionality
  1097. is not correctly implemented in PL310 as clean lines are not
  1098. invalidated as a result of these operations.
  1099. config ARM_ERRATA_720789
  1100. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1101. depends on CPU_V7
  1102. help
  1103. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1104. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1105. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1106. As a consequence of this erratum, some TLB entries which should be
  1107. invalidated are not, resulting in an incoherency in the system page
  1108. tables. The workaround changes the TLB flushing routines to invalidate
  1109. entries regardless of the ASID.
  1110. config PL310_ERRATA_727915
  1111. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1112. depends on CACHE_L2X0
  1113. help
  1114. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1115. operation (offset 0x7FC). This operation runs in background so that
  1116. PL310 can handle normal accesses while it is in progress. Under very
  1117. rare circumstances, due to this erratum, write data can be lost when
  1118. PL310 treats a cacheable write transaction during a Clean &
  1119. Invalidate by Way operation.
  1120. config ARM_ERRATA_743622
  1121. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1122. depends on CPU_V7
  1123. help
  1124. This option enables the workaround for the 743622 Cortex-A9
  1125. (r2p*) erratum. Under very rare conditions, a faulty
  1126. optimisation in the Cortex-A9 Store Buffer may lead to data
  1127. corruption. This workaround sets a specific bit in the diagnostic
  1128. register of the Cortex-A9 which disables the Store Buffer
  1129. optimisation, preventing the defect from occurring. This has no
  1130. visible impact on the overall performance or power consumption of the
  1131. processor.
  1132. config ARM_ERRATA_751472
  1133. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1134. depends on CPU_V7
  1135. help
  1136. This option enables the workaround for the 751472 Cortex-A9 (prior
  1137. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1138. completion of a following broadcasted operation if the second
  1139. operation is received by a CPU before the ICIALLUIS has completed,
  1140. potentially leading to corrupted entries in the cache or TLB.
  1141. config PL310_ERRATA_753970
  1142. bool "PL310 errata: cache sync operation may be faulty"
  1143. depends on CACHE_PL310
  1144. help
  1145. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1146. Under some condition the effect of cache sync operation on
  1147. the store buffer still remains when the operation completes.
  1148. This means that the store buffer is always asked to drain and
  1149. this prevents it from merging any further writes. The workaround
  1150. is to replace the normal offset of cache sync operation (0x730)
  1151. by another offset targeting an unmapped PL310 register 0x740.
  1152. This has the same effect as the cache sync operation: store buffer
  1153. drain and waiting for all buffers empty.
  1154. config ARM_ERRATA_754322
  1155. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1156. depends on CPU_V7
  1157. help
  1158. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1159. r3p*) erratum. A speculative memory access may cause a page table walk
  1160. which starts prior to an ASID switch but completes afterwards. This
  1161. can populate the micro-TLB with a stale entry which may be hit with
  1162. the new ASID. This workaround places two dsb instructions in the mm
  1163. switching code so that no page table walks can cross the ASID switch.
  1164. config ARM_ERRATA_754327
  1165. bool "ARM errata: no automatic Store Buffer drain"
  1166. depends on CPU_V7 && SMP
  1167. help
  1168. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1169. r2p0) erratum. The Store Buffer does not have any automatic draining
  1170. mechanism and therefore a livelock may occur if an external agent
  1171. continuously polls a memory location waiting to observe an update.
  1172. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1173. written polling loops from denying visibility of updates to memory.
  1174. config ARM_ERRATA_364296
  1175. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1176. depends on CPU_V6 && !SMP
  1177. help
  1178. This options enables the workaround for the 364296 ARM1136
  1179. r0p2 erratum (possible cache data corruption with
  1180. hit-under-miss enabled). It sets the undocumented bit 31 in
  1181. the auxiliary control register and the FI bit in the control
  1182. register, thus disabling hit-under-miss without putting the
  1183. processor into full low interrupt latency mode. ARM11MPCore
  1184. is not affected.
  1185. config ARM_ERRATA_764369
  1186. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1187. depends on CPU_V7 && SMP
  1188. help
  1189. This option enables the workaround for erratum 764369
  1190. affecting Cortex-A9 MPCore with two or more processors (all
  1191. current revisions). Under certain timing circumstances, a data
  1192. cache line maintenance operation by MVA targeting an Inner
  1193. Shareable memory region may fail to proceed up to either the
  1194. Point of Coherency or to the Point of Unification of the
  1195. system. This workaround adds a DSB instruction before the
  1196. relevant cache maintenance functions and sets a specific bit
  1197. in the diagnostic control register of the SCU.
  1198. config PL310_ERRATA_769419
  1199. bool "PL310 errata: no automatic Store Buffer drain"
  1200. depends on CACHE_L2X0
  1201. help
  1202. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1203. not automatically drain. This can cause normal, non-cacheable
  1204. writes to be retained when the memory system is idle, leading
  1205. to suboptimal I/O performance for drivers using coherent DMA.
  1206. This option adds a write barrier to the cpu_idle loop so that,
  1207. on systems with an outer cache, the store buffer is drained
  1208. explicitly.
  1209. endmenu
  1210. source "arch/arm/common/Kconfig"
  1211. menu "Bus support"
  1212. config ARM_AMBA
  1213. bool
  1214. config ISA
  1215. bool
  1216. help
  1217. Find out whether you have ISA slots on your motherboard. ISA is the
  1218. name of a bus system, i.e. the way the CPU talks to the other stuff
  1219. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1220. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1221. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1222. # Select ISA DMA controller support
  1223. config ISA_DMA
  1224. bool
  1225. select ISA_DMA_API
  1226. # Select ISA DMA interface
  1227. config ISA_DMA_API
  1228. bool
  1229. config PCI
  1230. bool "PCI support" if MIGHT_HAVE_PCI
  1231. help
  1232. Find out whether you have a PCI motherboard. PCI is the name of a
  1233. bus system, i.e. the way the CPU talks to the other stuff inside
  1234. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1235. VESA. If you have PCI, say Y, otherwise N.
  1236. config PCI_DOMAINS
  1237. bool
  1238. depends on PCI
  1239. config PCI_NANOENGINE
  1240. bool "BSE nanoEngine PCI support"
  1241. depends on SA1100_NANOENGINE
  1242. help
  1243. Enable PCI on the BSE nanoEngine board.
  1244. config PCI_SYSCALL
  1245. def_bool PCI
  1246. # Select the host bridge type
  1247. config PCI_HOST_VIA82C505
  1248. bool
  1249. depends on PCI && ARCH_SHARK
  1250. default y
  1251. config PCI_HOST_ITE8152
  1252. bool
  1253. depends on PCI && MACH_ARMCORE
  1254. default y
  1255. select DMABOUNCE
  1256. source "drivers/pci/Kconfig"
  1257. source "drivers/pcmcia/Kconfig"
  1258. endmenu
  1259. menu "Kernel Features"
  1260. config HAVE_SMP
  1261. bool
  1262. help
  1263. This option should be selected by machines which have an SMP-
  1264. capable CPU.
  1265. The only effect of this option is to make the SMP-related
  1266. options available to the user for configuration.
  1267. config SMP
  1268. bool "Symmetric Multi-Processing"
  1269. depends on CPU_V6K || CPU_V7
  1270. depends on GENERIC_CLOCKEVENTS
  1271. depends on HAVE_SMP
  1272. depends on MMU
  1273. select USE_GENERIC_SMP_HELPERS
  1274. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1275. help
  1276. This enables support for systems with more than one CPU. If you have
  1277. a system with only one CPU, like most personal computers, say N. If
  1278. you have a system with more than one CPU, say Y.
  1279. If you say N here, the kernel will run on single and multiprocessor
  1280. machines, but will use only one CPU of a multiprocessor machine. If
  1281. you say Y here, the kernel will run on many, but not all, single
  1282. processor machines. On a single processor machine, the kernel will
  1283. run faster if you say N here.
  1284. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1285. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1286. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1287. If you don't know what to do here, say N.
  1288. config SMP_ON_UP
  1289. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1290. depends on EXPERIMENTAL
  1291. depends on SMP && !XIP_KERNEL
  1292. default y
  1293. help
  1294. SMP kernels contain instructions which fail on non-SMP processors.
  1295. Enabling this option allows the kernel to modify itself to make
  1296. these instructions safe. Disabling it allows about 1K of space
  1297. savings.
  1298. If you don't know what to do here, say Y.
  1299. config ARM_CPU_TOPOLOGY
  1300. bool "Support cpu topology definition"
  1301. depends on SMP && CPU_V7
  1302. default y
  1303. help
  1304. Support ARM cpu topology definition. The MPIDR register defines
  1305. affinity between processors which is then used to describe the cpu
  1306. topology of an ARM System.
  1307. config SCHED_MC
  1308. bool "Multi-core scheduler support"
  1309. depends on ARM_CPU_TOPOLOGY
  1310. help
  1311. Multi-core scheduler support improves the CPU scheduler's decision
  1312. making when dealing with multi-core CPU chips at a cost of slightly
  1313. increased overhead in some places. If unsure say N here.
  1314. config SCHED_SMT
  1315. bool "SMT scheduler support"
  1316. depends on ARM_CPU_TOPOLOGY
  1317. help
  1318. Improves the CPU scheduler's decision making when dealing with
  1319. MultiThreading at a cost of slightly increased overhead in some
  1320. places. If unsure say N here.
  1321. config HAVE_ARM_SCU
  1322. bool
  1323. help
  1324. This option enables support for the ARM system coherency unit
  1325. config ARM_ARCH_TIMER
  1326. bool "Architected timer support"
  1327. depends on CPU_V7
  1328. help
  1329. This option enables support for the ARM architected timer
  1330. config HAVE_ARM_TWD
  1331. bool
  1332. depends on SMP
  1333. help
  1334. This options enables support for the ARM timer and watchdog unit
  1335. choice
  1336. prompt "Memory split"
  1337. default VMSPLIT_3G
  1338. help
  1339. Select the desired split between kernel and user memory.
  1340. If you are not absolutely sure what you are doing, leave this
  1341. option alone!
  1342. config VMSPLIT_3G
  1343. bool "3G/1G user/kernel split"
  1344. config VMSPLIT_2G
  1345. bool "2G/2G user/kernel split"
  1346. config VMSPLIT_1G
  1347. bool "1G/3G user/kernel split"
  1348. endchoice
  1349. config PAGE_OFFSET
  1350. hex
  1351. default 0x40000000 if VMSPLIT_1G
  1352. default 0x80000000 if VMSPLIT_2G
  1353. default 0xC0000000
  1354. config NR_CPUS
  1355. int "Maximum number of CPUs (2-32)"
  1356. range 2 32
  1357. depends on SMP
  1358. default "4"
  1359. config HOTPLUG_CPU
  1360. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1361. depends on SMP && HOTPLUG && EXPERIMENTAL
  1362. help
  1363. Say Y here to experiment with turning CPUs off and on. CPUs
  1364. can be controlled through /sys/devices/system/cpu.
  1365. config LOCAL_TIMERS
  1366. bool "Use local timer interrupts"
  1367. depends on SMP
  1368. default y
  1369. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1370. help
  1371. Enable support for local timers on SMP platforms, rather then the
  1372. legacy IPI broadcast method. Local timers allows the system
  1373. accounting to be spread across the timer interval, preventing a
  1374. "thundering herd" at every timer tick.
  1375. config ARCH_NR_GPIO
  1376. int
  1377. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1378. default 355 if ARCH_U8500
  1379. default 264 if MACH_H4700
  1380. default 512 if SOC_OMAP5
  1381. default 0
  1382. help
  1383. Maximum number of GPIOs in the system.
  1384. If unsure, leave the default value.
  1385. source kernel/Kconfig.preempt
  1386. config HZ
  1387. int
  1388. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1389. ARCH_S5PV210 || ARCH_EXYNOS4
  1390. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1391. default AT91_TIMER_HZ if ARCH_AT91
  1392. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1393. default 100
  1394. config THUMB2_KERNEL
  1395. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1396. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1397. select AEABI
  1398. select ARM_ASM_UNIFIED
  1399. select ARM_UNWIND
  1400. help
  1401. By enabling this option, the kernel will be compiled in
  1402. Thumb-2 mode. A compiler/assembler that understand the unified
  1403. ARM-Thumb syntax is needed.
  1404. If unsure, say N.
  1405. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1406. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1407. depends on THUMB2_KERNEL && MODULES
  1408. default y
  1409. help
  1410. Various binutils versions can resolve Thumb-2 branches to
  1411. locally-defined, preemptible global symbols as short-range "b.n"
  1412. branch instructions.
  1413. This is a problem, because there's no guarantee the final
  1414. destination of the symbol, or any candidate locations for a
  1415. trampoline, are within range of the branch. For this reason, the
  1416. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1417. relocation in modules at all, and it makes little sense to add
  1418. support.
  1419. The symptom is that the kernel fails with an "unsupported
  1420. relocation" error when loading some modules.
  1421. Until fixed tools are available, passing
  1422. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1423. code which hits this problem, at the cost of a bit of extra runtime
  1424. stack usage in some cases.
  1425. The problem is described in more detail at:
  1426. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1427. Only Thumb-2 kernels are affected.
  1428. Unless you are sure your tools don't have this problem, say Y.
  1429. config ARM_ASM_UNIFIED
  1430. bool
  1431. config AEABI
  1432. bool "Use the ARM EABI to compile the kernel"
  1433. help
  1434. This option allows for the kernel to be compiled using the latest
  1435. ARM ABI (aka EABI). This is only useful if you are using a user
  1436. space environment that is also compiled with EABI.
  1437. Since there are major incompatibilities between the legacy ABI and
  1438. EABI, especially with regard to structure member alignment, this
  1439. option also changes the kernel syscall calling convention to
  1440. disambiguate both ABIs and allow for backward compatibility support
  1441. (selected with CONFIG_OABI_COMPAT).
  1442. To use this you need GCC version 4.0.0 or later.
  1443. config OABI_COMPAT
  1444. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1445. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1446. default y
  1447. help
  1448. This option preserves the old syscall interface along with the
  1449. new (ARM EABI) one. It also provides a compatibility layer to
  1450. intercept syscalls that have structure arguments which layout
  1451. in memory differs between the legacy ABI and the new ARM EABI
  1452. (only for non "thumb" binaries). This option adds a tiny
  1453. overhead to all syscalls and produces a slightly larger kernel.
  1454. If you know you'll be using only pure EABI user space then you
  1455. can say N here. If this option is not selected and you attempt
  1456. to execute a legacy ABI binary then the result will be
  1457. UNPREDICTABLE (in fact it can be predicted that it won't work
  1458. at all). If in doubt say Y.
  1459. config ARCH_HAS_HOLES_MEMORYMODEL
  1460. bool
  1461. config ARCH_SPARSEMEM_ENABLE
  1462. bool
  1463. config ARCH_SPARSEMEM_DEFAULT
  1464. def_bool ARCH_SPARSEMEM_ENABLE
  1465. config ARCH_SELECT_MEMORY_MODEL
  1466. def_bool ARCH_SPARSEMEM_ENABLE
  1467. config HAVE_ARCH_PFN_VALID
  1468. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1469. config HIGHMEM
  1470. bool "High Memory Support"
  1471. depends on MMU
  1472. help
  1473. The address space of ARM processors is only 4 Gigabytes large
  1474. and it has to accommodate user address space, kernel address
  1475. space as well as some memory mapped IO. That means that, if you
  1476. have a large amount of physical memory and/or IO, not all of the
  1477. memory can be "permanently mapped" by the kernel. The physical
  1478. memory that is not permanently mapped is called "high memory".
  1479. Depending on the selected kernel/user memory split, minimum
  1480. vmalloc space and actual amount of RAM, you may not need this
  1481. option which should result in a slightly faster kernel.
  1482. If unsure, say n.
  1483. config HIGHPTE
  1484. bool "Allocate 2nd-level pagetables from highmem"
  1485. depends on HIGHMEM
  1486. config HW_PERF_EVENTS
  1487. bool "Enable hardware performance counter support for perf events"
  1488. depends on PERF_EVENTS
  1489. default y
  1490. help
  1491. Enable hardware performance counter support for perf events. If
  1492. disabled, perf events will use software events only.
  1493. source "mm/Kconfig"
  1494. config FORCE_MAX_ZONEORDER
  1495. int "Maximum zone order" if ARCH_SHMOBILE
  1496. range 11 64 if ARCH_SHMOBILE
  1497. default "9" if SA1111
  1498. default "11"
  1499. help
  1500. The kernel memory allocator divides physically contiguous memory
  1501. blocks into "zones", where each zone is a power of two number of
  1502. pages. This option selects the largest power of two that the kernel
  1503. keeps in the memory allocator. If you need to allocate very large
  1504. blocks of physically contiguous memory, then you may need to
  1505. increase this value.
  1506. This config option is actually maximum order plus one. For example,
  1507. a value of 11 means that the largest free memory block is 2^10 pages.
  1508. config LEDS
  1509. bool "Timer and CPU usage LEDs"
  1510. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1511. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1512. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1513. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1514. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1515. ARCH_AT91 || ARCH_DAVINCI || \
  1516. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1517. help
  1518. If you say Y here, the LEDs on your machine will be used
  1519. to provide useful information about your current system status.
  1520. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1521. be able to select which LEDs are active using the options below. If
  1522. you are compiling a kernel for the EBSA-110 or the LART however, the
  1523. red LED will simply flash regularly to indicate that the system is
  1524. still functional. It is safe to say Y here if you have a CATS
  1525. system, but the driver will do nothing.
  1526. config LEDS_TIMER
  1527. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1528. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1529. || MACH_OMAP_PERSEUS2
  1530. depends on LEDS
  1531. depends on !GENERIC_CLOCKEVENTS
  1532. default y if ARCH_EBSA110
  1533. help
  1534. If you say Y here, one of the system LEDs (the green one on the
  1535. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1536. will flash regularly to indicate that the system is still
  1537. operational. This is mainly useful to kernel hackers who are
  1538. debugging unstable kernels.
  1539. The LART uses the same LED for both Timer LED and CPU usage LED
  1540. functions. You may choose to use both, but the Timer LED function
  1541. will overrule the CPU usage LED.
  1542. config LEDS_CPU
  1543. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1544. !ARCH_OMAP) \
  1545. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1546. || MACH_OMAP_PERSEUS2
  1547. depends on LEDS
  1548. help
  1549. If you say Y here, the red LED will be used to give a good real
  1550. time indication of CPU usage, by lighting whenever the idle task
  1551. is not currently executing.
  1552. The LART uses the same LED for both Timer LED and CPU usage LED
  1553. functions. You may choose to use both, but the Timer LED function
  1554. will overrule the CPU usage LED.
  1555. config ALIGNMENT_TRAP
  1556. bool
  1557. depends on CPU_CP15_MMU
  1558. default y if !ARCH_EBSA110
  1559. select HAVE_PROC_CPU if PROC_FS
  1560. help
  1561. ARM processors cannot fetch/store information which is not
  1562. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1563. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1564. fetch/store instructions will be emulated in software if you say
  1565. here, which has a severe performance impact. This is necessary for
  1566. correct operation of some network protocols. With an IP-only
  1567. configuration it is safe to say N, otherwise say Y.
  1568. config UACCESS_WITH_MEMCPY
  1569. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1570. depends on MMU && EXPERIMENTAL
  1571. default y if CPU_FEROCEON
  1572. help
  1573. Implement faster copy_to_user and clear_user methods for CPU
  1574. cores where a 8-word STM instruction give significantly higher
  1575. memory write throughput than a sequence of individual 32bit stores.
  1576. A possible side effect is a slight increase in scheduling latency
  1577. between threads sharing the same address space if they invoke
  1578. such copy operations with large buffers.
  1579. However, if the CPU data cache is using a write-allocate mode,
  1580. this option is unlikely to provide any performance gain.
  1581. config SECCOMP
  1582. bool
  1583. prompt "Enable seccomp to safely compute untrusted bytecode"
  1584. ---help---
  1585. This kernel feature is useful for number crunching applications
  1586. that may need to compute untrusted bytecode during their
  1587. execution. By using pipes or other transports made available to
  1588. the process as file descriptors supporting the read/write
  1589. syscalls, it's possible to isolate those applications in
  1590. their own address space using seccomp. Once seccomp is
  1591. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1592. and the task is only allowed to execute a few safe syscalls
  1593. defined by each seccomp mode.
  1594. config CC_STACKPROTECTOR
  1595. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1596. depends on EXPERIMENTAL
  1597. help
  1598. This option turns on the -fstack-protector GCC feature. This
  1599. feature puts, at the beginning of functions, a canary value on
  1600. the stack just before the return address, and validates
  1601. the value just before actually returning. Stack based buffer
  1602. overflows (that need to overwrite this return address) now also
  1603. overwrite the canary, which gets detected and the attack is then
  1604. neutralized via a kernel panic.
  1605. This feature requires gcc version 4.2 or above.
  1606. config DEPRECATED_PARAM_STRUCT
  1607. bool "Provide old way to pass kernel parameters"
  1608. help
  1609. This was deprecated in 2001 and announced to live on for 5 years.
  1610. Some old boot loaders still use this way.
  1611. endmenu
  1612. menu "Boot options"
  1613. config USE_OF
  1614. bool "Flattened Device Tree support"
  1615. select OF
  1616. select OF_EARLY_FLATTREE
  1617. select IRQ_DOMAIN
  1618. help
  1619. Include support for flattened device tree machine descriptions.
  1620. # Compressed boot loader in ROM. Yes, we really want to ask about
  1621. # TEXT and BSS so we preserve their values in the config files.
  1622. config ZBOOT_ROM_TEXT
  1623. hex "Compressed ROM boot loader base address"
  1624. default "0"
  1625. help
  1626. The physical address at which the ROM-able zImage is to be
  1627. placed in the target. Platforms which normally make use of
  1628. ROM-able zImage formats normally set this to a suitable
  1629. value in their defconfig file.
  1630. If ZBOOT_ROM is not enabled, this has no effect.
  1631. config ZBOOT_ROM_BSS
  1632. hex "Compressed ROM boot loader BSS address"
  1633. default "0"
  1634. help
  1635. The base address of an area of read/write memory in the target
  1636. for the ROM-able zImage which must be available while the
  1637. decompressor is running. It must be large enough to hold the
  1638. entire decompressed kernel plus an additional 128 KiB.
  1639. Platforms which normally make use of ROM-able zImage formats
  1640. normally set this to a suitable value in their defconfig file.
  1641. If ZBOOT_ROM is not enabled, this has no effect.
  1642. config ZBOOT_ROM
  1643. bool "Compressed boot loader in ROM/flash"
  1644. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1645. help
  1646. Say Y here if you intend to execute your compressed kernel image
  1647. (zImage) directly from ROM or flash. If unsure, say N.
  1648. choice
  1649. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1650. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1651. default ZBOOT_ROM_NONE
  1652. help
  1653. Include experimental SD/MMC loading code in the ROM-able zImage.
  1654. With this enabled it is possible to write the ROM-able zImage
  1655. kernel image to an MMC or SD card and boot the kernel straight
  1656. from the reset vector. At reset the processor Mask ROM will load
  1657. the first part of the ROM-able zImage which in turn loads the
  1658. rest the kernel image to RAM.
  1659. config ZBOOT_ROM_NONE
  1660. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1661. help
  1662. Do not load image from SD or MMC
  1663. config ZBOOT_ROM_MMCIF
  1664. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1665. help
  1666. Load image from MMCIF hardware block.
  1667. config ZBOOT_ROM_SH_MOBILE_SDHI
  1668. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1669. help
  1670. Load image from SDHI hardware block
  1671. endchoice
  1672. config ARM_APPENDED_DTB
  1673. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1674. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1675. help
  1676. With this option, the boot code will look for a device tree binary
  1677. (DTB) appended to zImage
  1678. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1679. This is meant as a backward compatibility convenience for those
  1680. systems with a bootloader that can't be upgraded to accommodate
  1681. the documented boot protocol using a device tree.
  1682. Beware that there is very little in terms of protection against
  1683. this option being confused by leftover garbage in memory that might
  1684. look like a DTB header after a reboot if no actual DTB is appended
  1685. to zImage. Do not leave this option active in a production kernel
  1686. if you don't intend to always append a DTB. Proper passing of the
  1687. location into r2 of a bootloader provided DTB is always preferable
  1688. to this option.
  1689. config ARM_ATAG_DTB_COMPAT
  1690. bool "Supplement the appended DTB with traditional ATAG information"
  1691. depends on ARM_APPENDED_DTB
  1692. help
  1693. Some old bootloaders can't be updated to a DTB capable one, yet
  1694. they provide ATAGs with memory configuration, the ramdisk address,
  1695. the kernel cmdline string, etc. Such information is dynamically
  1696. provided by the bootloader and can't always be stored in a static
  1697. DTB. To allow a device tree enabled kernel to be used with such
  1698. bootloaders, this option allows zImage to extract the information
  1699. from the ATAG list and store it at run time into the appended DTB.
  1700. choice
  1701. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1702. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1703. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1704. bool "Use bootloader kernel arguments if available"
  1705. help
  1706. Uses the command-line options passed by the boot loader instead of
  1707. the device tree bootargs property. If the boot loader doesn't provide
  1708. any, the device tree bootargs property will be used.
  1709. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1710. bool "Extend with bootloader kernel arguments"
  1711. help
  1712. The command-line arguments provided by the boot loader will be
  1713. appended to the the device tree bootargs property.
  1714. endchoice
  1715. config CMDLINE
  1716. string "Default kernel command string"
  1717. default ""
  1718. help
  1719. On some architectures (EBSA110 and CATS), there is currently no way
  1720. for the boot loader to pass arguments to the kernel. For these
  1721. architectures, you should supply some command-line options at build
  1722. time by entering them here. As a minimum, you should specify the
  1723. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1724. choice
  1725. prompt "Kernel command line type" if CMDLINE != ""
  1726. default CMDLINE_FROM_BOOTLOADER
  1727. config CMDLINE_FROM_BOOTLOADER
  1728. bool "Use bootloader kernel arguments if available"
  1729. help
  1730. Uses the command-line options passed by the boot loader. If
  1731. the boot loader doesn't provide any, the default kernel command
  1732. string provided in CMDLINE will be used.
  1733. config CMDLINE_EXTEND
  1734. bool "Extend bootloader kernel arguments"
  1735. help
  1736. The command-line arguments provided by the boot loader will be
  1737. appended to the default kernel command string.
  1738. config CMDLINE_FORCE
  1739. bool "Always use the default kernel command string"
  1740. help
  1741. Always use the default kernel command string, even if the boot
  1742. loader passes other arguments to the kernel.
  1743. This is useful if you cannot or don't want to change the
  1744. command-line options your boot loader passes to the kernel.
  1745. endchoice
  1746. config XIP_KERNEL
  1747. bool "Kernel Execute-In-Place from ROM"
  1748. depends on !ZBOOT_ROM && !ARM_LPAE
  1749. help
  1750. Execute-In-Place allows the kernel to run from non-volatile storage
  1751. directly addressable by the CPU, such as NOR flash. This saves RAM
  1752. space since the text section of the kernel is not loaded from flash
  1753. to RAM. Read-write sections, such as the data section and stack,
  1754. are still copied to RAM. The XIP kernel is not compressed since
  1755. it has to run directly from flash, so it will take more space to
  1756. store it. The flash address used to link the kernel object files,
  1757. and for storing it, is configuration dependent. Therefore, if you
  1758. say Y here, you must know the proper physical address where to
  1759. store the kernel image depending on your own flash memory usage.
  1760. Also note that the make target becomes "make xipImage" rather than
  1761. "make zImage" or "make Image". The final kernel binary to put in
  1762. ROM memory will be arch/arm/boot/xipImage.
  1763. If unsure, say N.
  1764. config XIP_PHYS_ADDR
  1765. hex "XIP Kernel Physical Location"
  1766. depends on XIP_KERNEL
  1767. default "0x00080000"
  1768. help
  1769. This is the physical address in your flash memory the kernel will
  1770. be linked for and stored to. This address is dependent on your
  1771. own flash usage.
  1772. config KEXEC
  1773. bool "Kexec system call (EXPERIMENTAL)"
  1774. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1775. help
  1776. kexec is a system call that implements the ability to shutdown your
  1777. current kernel, and to start another kernel. It is like a reboot
  1778. but it is independent of the system firmware. And like a reboot
  1779. you can start any kernel with it, not just Linux.
  1780. It is an ongoing process to be certain the hardware in a machine
  1781. is properly shutdown, so do not be surprised if this code does not
  1782. initially work for you. It may help to enable device hotplugging
  1783. support.
  1784. config ATAGS_PROC
  1785. bool "Export atags in procfs"
  1786. depends on KEXEC
  1787. default y
  1788. help
  1789. Should the atags used to boot the kernel be exported in an "atags"
  1790. file in procfs. Useful with kexec.
  1791. config CRASH_DUMP
  1792. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1793. depends on EXPERIMENTAL
  1794. help
  1795. Generate crash dump after being started by kexec. This should
  1796. be normally only set in special crash dump kernels which are
  1797. loaded in the main kernel with kexec-tools into a specially
  1798. reserved region and then later executed after a crash by
  1799. kdump/kexec. The crash dump kernel must be compiled to a
  1800. memory address not used by the main kernel
  1801. For more details see Documentation/kdump/kdump.txt
  1802. config AUTO_ZRELADDR
  1803. bool "Auto calculation of the decompressed kernel image address"
  1804. depends on !ZBOOT_ROM && !ARCH_U300
  1805. help
  1806. ZRELADDR is the physical address where the decompressed kernel
  1807. image will be placed. If AUTO_ZRELADDR is selected, the address
  1808. will be determined at run-time by masking the current IP with
  1809. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1810. from start of memory.
  1811. endmenu
  1812. menu "CPU Power Management"
  1813. if ARCH_HAS_CPUFREQ
  1814. source "drivers/cpufreq/Kconfig"
  1815. config CPU_FREQ_IMX
  1816. tristate "CPUfreq driver for i.MX CPUs"
  1817. depends on ARCH_MXC && CPU_FREQ
  1818. select CPU_FREQ_TABLE
  1819. help
  1820. This enables the CPUfreq driver for i.MX CPUs.
  1821. config CPU_FREQ_SA1100
  1822. bool
  1823. config CPU_FREQ_SA1110
  1824. bool
  1825. config CPU_FREQ_INTEGRATOR
  1826. tristate "CPUfreq driver for ARM Integrator CPUs"
  1827. depends on ARCH_INTEGRATOR && CPU_FREQ
  1828. default y
  1829. help
  1830. This enables the CPUfreq driver for ARM Integrator CPUs.
  1831. For details, take a look at <file:Documentation/cpu-freq>.
  1832. If in doubt, say Y.
  1833. config CPU_FREQ_PXA
  1834. bool
  1835. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1836. default y
  1837. select CPU_FREQ_TABLE
  1838. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1839. config CPU_FREQ_S3C
  1840. bool
  1841. help
  1842. Internal configuration node for common cpufreq on Samsung SoC
  1843. config CPU_FREQ_S3C24XX
  1844. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1845. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1846. select CPU_FREQ_S3C
  1847. help
  1848. This enables the CPUfreq driver for the Samsung S3C24XX family
  1849. of CPUs.
  1850. For details, take a look at <file:Documentation/cpu-freq>.
  1851. If in doubt, say N.
  1852. config CPU_FREQ_S3C24XX_PLL
  1853. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1854. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1855. help
  1856. Compile in support for changing the PLL frequency from the
  1857. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1858. after a frequency change, so by default it is not enabled.
  1859. This also means that the PLL tables for the selected CPU(s) will
  1860. be built which may increase the size of the kernel image.
  1861. config CPU_FREQ_S3C24XX_DEBUG
  1862. bool "Debug CPUfreq Samsung driver core"
  1863. depends on CPU_FREQ_S3C24XX
  1864. help
  1865. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1866. config CPU_FREQ_S3C24XX_IODEBUG
  1867. bool "Debug CPUfreq Samsung driver IO timing"
  1868. depends on CPU_FREQ_S3C24XX
  1869. help
  1870. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1871. config CPU_FREQ_S3C24XX_DEBUGFS
  1872. bool "Export debugfs for CPUFreq"
  1873. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1874. help
  1875. Export status information via debugfs.
  1876. endif
  1877. source "drivers/cpuidle/Kconfig"
  1878. endmenu
  1879. menu "Floating point emulation"
  1880. comment "At least one emulation must be selected"
  1881. config FPE_NWFPE
  1882. bool "NWFPE math emulation"
  1883. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1884. ---help---
  1885. Say Y to include the NWFPE floating point emulator in the kernel.
  1886. This is necessary to run most binaries. Linux does not currently
  1887. support floating point hardware so you need to say Y here even if
  1888. your machine has an FPA or floating point co-processor podule.
  1889. You may say N here if you are going to load the Acorn FPEmulator
  1890. early in the bootup.
  1891. config FPE_NWFPE_XP
  1892. bool "Support extended precision"
  1893. depends on FPE_NWFPE
  1894. help
  1895. Say Y to include 80-bit support in the kernel floating-point
  1896. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1897. Note that gcc does not generate 80-bit operations by default,
  1898. so in most cases this option only enlarges the size of the
  1899. floating point emulator without any good reason.
  1900. You almost surely want to say N here.
  1901. config FPE_FASTFPE
  1902. bool "FastFPE math emulation (EXPERIMENTAL)"
  1903. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1904. ---help---
  1905. Say Y here to include the FAST floating point emulator in the kernel.
  1906. This is an experimental much faster emulator which now also has full
  1907. precision for the mantissa. It does not support any exceptions.
  1908. It is very simple, and approximately 3-6 times faster than NWFPE.
  1909. It should be sufficient for most programs. It may be not suitable
  1910. for scientific calculations, but you have to check this for yourself.
  1911. If you do not feel you need a faster FP emulation you should better
  1912. choose NWFPE.
  1913. config VFP
  1914. bool "VFP-format floating point maths"
  1915. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1916. help
  1917. Say Y to include VFP support code in the kernel. This is needed
  1918. if your hardware includes a VFP unit.
  1919. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1920. release notes and additional status information.
  1921. Say N if your target does not have VFP hardware.
  1922. config VFPv3
  1923. bool
  1924. depends on VFP
  1925. default y if CPU_V7
  1926. config NEON
  1927. bool "Advanced SIMD (NEON) Extension support"
  1928. depends on VFPv3 && CPU_V7
  1929. help
  1930. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1931. Extension.
  1932. endmenu
  1933. menu "Userspace binary formats"
  1934. source "fs/Kconfig.binfmt"
  1935. config ARTHUR
  1936. tristate "RISC OS personality"
  1937. depends on !AEABI
  1938. help
  1939. Say Y here to include the kernel code necessary if you want to run
  1940. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1941. experimental; if this sounds frightening, say N and sleep in peace.
  1942. You can also say M here to compile this support as a module (which
  1943. will be called arthur).
  1944. endmenu
  1945. menu "Power management options"
  1946. source "kernel/power/Kconfig"
  1947. config ARCH_SUSPEND_POSSIBLE
  1948. depends on !ARCH_S5PC100
  1949. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1950. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1951. def_bool y
  1952. config ARM_CPU_SUSPEND
  1953. def_bool PM_SLEEP
  1954. endmenu
  1955. source "net/Kconfig"
  1956. source "drivers/Kconfig"
  1957. source "fs/Kconfig"
  1958. source "arch/arm/Kconfig.debug"
  1959. source "security/Kconfig"
  1960. source "crypto/Kconfig"
  1961. source "lib/Kconfig"