vmx.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "irq.h"
  18. #include "vmx.h"
  19. #include "mmu.h"
  20. #include <linux/kvm_host.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <linux/moduleparam.h>
  27. #include "kvm_cache_regs.h"
  28. #include "x86.h"
  29. #include <asm/io.h>
  30. #include <asm/desc.h>
  31. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  32. MODULE_AUTHOR("Qumranet");
  33. MODULE_LICENSE("GPL");
  34. static int bypass_guest_pf = 1;
  35. module_param(bypass_guest_pf, bool, 0);
  36. static int enable_vpid = 1;
  37. module_param(enable_vpid, bool, 0);
  38. static int flexpriority_enabled = 1;
  39. module_param(flexpriority_enabled, bool, 0);
  40. static int enable_ept = 1;
  41. module_param(enable_ept, bool, 0);
  42. struct vmcs {
  43. u32 revision_id;
  44. u32 abort;
  45. char data[0];
  46. };
  47. struct vcpu_vmx {
  48. struct kvm_vcpu vcpu;
  49. struct list_head local_vcpus_link;
  50. unsigned long host_rsp;
  51. int launched;
  52. u8 fail;
  53. u32 idt_vectoring_info;
  54. struct kvm_msr_entry *guest_msrs;
  55. struct kvm_msr_entry *host_msrs;
  56. int nmsrs;
  57. int save_nmsrs;
  58. int msr_offset_efer;
  59. #ifdef CONFIG_X86_64
  60. int msr_offset_kernel_gs_base;
  61. #endif
  62. struct vmcs *vmcs;
  63. struct {
  64. int loaded;
  65. u16 fs_sel, gs_sel, ldt_sel;
  66. int gs_ldt_reload_needed;
  67. int fs_reload_needed;
  68. int guest_efer_loaded;
  69. } host_state;
  70. struct {
  71. struct {
  72. bool pending;
  73. u8 vector;
  74. unsigned rip;
  75. } irq;
  76. } rmode;
  77. int vpid;
  78. };
  79. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  80. {
  81. return container_of(vcpu, struct vcpu_vmx, vcpu);
  82. }
  83. static int init_rmode(struct kvm *kvm);
  84. static u64 construct_eptp(unsigned long root_hpa);
  85. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  86. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  87. static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
  88. static struct page *vmx_io_bitmap_a;
  89. static struct page *vmx_io_bitmap_b;
  90. static struct page *vmx_msr_bitmap;
  91. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  92. static DEFINE_SPINLOCK(vmx_vpid_lock);
  93. static struct vmcs_config {
  94. int size;
  95. int order;
  96. u32 revision_id;
  97. u32 pin_based_exec_ctrl;
  98. u32 cpu_based_exec_ctrl;
  99. u32 cpu_based_2nd_exec_ctrl;
  100. u32 vmexit_ctrl;
  101. u32 vmentry_ctrl;
  102. } vmcs_config;
  103. struct vmx_capability {
  104. u32 ept;
  105. u32 vpid;
  106. } vmx_capability;
  107. #define VMX_SEGMENT_FIELD(seg) \
  108. [VCPU_SREG_##seg] = { \
  109. .selector = GUEST_##seg##_SELECTOR, \
  110. .base = GUEST_##seg##_BASE, \
  111. .limit = GUEST_##seg##_LIMIT, \
  112. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  113. }
  114. static struct kvm_vmx_segment_field {
  115. unsigned selector;
  116. unsigned base;
  117. unsigned limit;
  118. unsigned ar_bytes;
  119. } kvm_vmx_segment_fields[] = {
  120. VMX_SEGMENT_FIELD(CS),
  121. VMX_SEGMENT_FIELD(DS),
  122. VMX_SEGMENT_FIELD(ES),
  123. VMX_SEGMENT_FIELD(FS),
  124. VMX_SEGMENT_FIELD(GS),
  125. VMX_SEGMENT_FIELD(SS),
  126. VMX_SEGMENT_FIELD(TR),
  127. VMX_SEGMENT_FIELD(LDTR),
  128. };
  129. /*
  130. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  131. * away by decrementing the array size.
  132. */
  133. static const u32 vmx_msr_index[] = {
  134. #ifdef CONFIG_X86_64
  135. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  136. #endif
  137. MSR_EFER, MSR_K6_STAR,
  138. };
  139. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  140. static void load_msrs(struct kvm_msr_entry *e, int n)
  141. {
  142. int i;
  143. for (i = 0; i < n; ++i)
  144. wrmsrl(e[i].index, e[i].data);
  145. }
  146. static void save_msrs(struct kvm_msr_entry *e, int n)
  147. {
  148. int i;
  149. for (i = 0; i < n; ++i)
  150. rdmsrl(e[i].index, e[i].data);
  151. }
  152. static inline int is_page_fault(u32 intr_info)
  153. {
  154. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  155. INTR_INFO_VALID_MASK)) ==
  156. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  157. }
  158. static inline int is_no_device(u32 intr_info)
  159. {
  160. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  161. INTR_INFO_VALID_MASK)) ==
  162. (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  163. }
  164. static inline int is_invalid_opcode(u32 intr_info)
  165. {
  166. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  167. INTR_INFO_VALID_MASK)) ==
  168. (INTR_TYPE_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  169. }
  170. static inline int is_external_interrupt(u32 intr_info)
  171. {
  172. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  173. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  174. }
  175. static inline int cpu_has_vmx_msr_bitmap(void)
  176. {
  177. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS);
  178. }
  179. static inline int cpu_has_vmx_tpr_shadow(void)
  180. {
  181. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
  182. }
  183. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  184. {
  185. return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
  186. }
  187. static inline int cpu_has_secondary_exec_ctrls(void)
  188. {
  189. return (vmcs_config.cpu_based_exec_ctrl &
  190. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS);
  191. }
  192. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  193. {
  194. return flexpriority_enabled
  195. && (vmcs_config.cpu_based_2nd_exec_ctrl &
  196. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  197. }
  198. static inline int cpu_has_vmx_invept_individual_addr(void)
  199. {
  200. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT));
  201. }
  202. static inline int cpu_has_vmx_invept_context(void)
  203. {
  204. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT));
  205. }
  206. static inline int cpu_has_vmx_invept_global(void)
  207. {
  208. return (!!(vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT));
  209. }
  210. static inline int cpu_has_vmx_ept(void)
  211. {
  212. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  213. SECONDARY_EXEC_ENABLE_EPT);
  214. }
  215. static inline int vm_need_ept(void)
  216. {
  217. return (cpu_has_vmx_ept() && enable_ept);
  218. }
  219. static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
  220. {
  221. return ((cpu_has_vmx_virtualize_apic_accesses()) &&
  222. (irqchip_in_kernel(kvm)));
  223. }
  224. static inline int cpu_has_vmx_vpid(void)
  225. {
  226. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  227. SECONDARY_EXEC_ENABLE_VPID);
  228. }
  229. static inline int cpu_has_virtual_nmis(void)
  230. {
  231. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  232. }
  233. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  234. {
  235. int i;
  236. for (i = 0; i < vmx->nmsrs; ++i)
  237. if (vmx->guest_msrs[i].index == msr)
  238. return i;
  239. return -1;
  240. }
  241. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  242. {
  243. struct {
  244. u64 vpid : 16;
  245. u64 rsvd : 48;
  246. u64 gva;
  247. } operand = { vpid, 0, gva };
  248. asm volatile (__ex(ASM_VMX_INVVPID)
  249. /* CF==1 or ZF==1 --> rc = -1 */
  250. "; ja 1f ; ud2 ; 1:"
  251. : : "a"(&operand), "c"(ext) : "cc", "memory");
  252. }
  253. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  254. {
  255. struct {
  256. u64 eptp, gpa;
  257. } operand = {eptp, gpa};
  258. asm volatile (__ex(ASM_VMX_INVEPT)
  259. /* CF==1 or ZF==1 --> rc = -1 */
  260. "; ja 1f ; ud2 ; 1:\n"
  261. : : "a" (&operand), "c" (ext) : "cc", "memory");
  262. }
  263. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  264. {
  265. int i;
  266. i = __find_msr_index(vmx, msr);
  267. if (i >= 0)
  268. return &vmx->guest_msrs[i];
  269. return NULL;
  270. }
  271. static void vmcs_clear(struct vmcs *vmcs)
  272. {
  273. u64 phys_addr = __pa(vmcs);
  274. u8 error;
  275. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  276. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  277. : "cc", "memory");
  278. if (error)
  279. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  280. vmcs, phys_addr);
  281. }
  282. static void __vcpu_clear(void *arg)
  283. {
  284. struct vcpu_vmx *vmx = arg;
  285. int cpu = raw_smp_processor_id();
  286. if (vmx->vcpu.cpu == cpu)
  287. vmcs_clear(vmx->vmcs);
  288. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  289. per_cpu(current_vmcs, cpu) = NULL;
  290. rdtscll(vmx->vcpu.arch.host_tsc);
  291. list_del(&vmx->local_vcpus_link);
  292. vmx->vcpu.cpu = -1;
  293. vmx->launched = 0;
  294. }
  295. static void vcpu_clear(struct vcpu_vmx *vmx)
  296. {
  297. if (vmx->vcpu.cpu == -1)
  298. return;
  299. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
  300. }
  301. static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
  302. {
  303. if (vmx->vpid == 0)
  304. return;
  305. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  306. }
  307. static inline void ept_sync_global(void)
  308. {
  309. if (cpu_has_vmx_invept_global())
  310. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  311. }
  312. static inline void ept_sync_context(u64 eptp)
  313. {
  314. if (vm_need_ept()) {
  315. if (cpu_has_vmx_invept_context())
  316. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  317. else
  318. ept_sync_global();
  319. }
  320. }
  321. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  322. {
  323. if (vm_need_ept()) {
  324. if (cpu_has_vmx_invept_individual_addr())
  325. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  326. eptp, gpa);
  327. else
  328. ept_sync_context(eptp);
  329. }
  330. }
  331. static unsigned long vmcs_readl(unsigned long field)
  332. {
  333. unsigned long value;
  334. asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
  335. : "=a"(value) : "d"(field) : "cc");
  336. return value;
  337. }
  338. static u16 vmcs_read16(unsigned long field)
  339. {
  340. return vmcs_readl(field);
  341. }
  342. static u32 vmcs_read32(unsigned long field)
  343. {
  344. return vmcs_readl(field);
  345. }
  346. static u64 vmcs_read64(unsigned long field)
  347. {
  348. #ifdef CONFIG_X86_64
  349. return vmcs_readl(field);
  350. #else
  351. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  352. #endif
  353. }
  354. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  355. {
  356. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  357. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  358. dump_stack();
  359. }
  360. static void vmcs_writel(unsigned long field, unsigned long value)
  361. {
  362. u8 error;
  363. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  364. : "=q"(error) : "a"(value), "d"(field) : "cc");
  365. if (unlikely(error))
  366. vmwrite_error(field, value);
  367. }
  368. static void vmcs_write16(unsigned long field, u16 value)
  369. {
  370. vmcs_writel(field, value);
  371. }
  372. static void vmcs_write32(unsigned long field, u32 value)
  373. {
  374. vmcs_writel(field, value);
  375. }
  376. static void vmcs_write64(unsigned long field, u64 value)
  377. {
  378. vmcs_writel(field, value);
  379. #ifndef CONFIG_X86_64
  380. asm volatile ("");
  381. vmcs_writel(field+1, value >> 32);
  382. #endif
  383. }
  384. static void vmcs_clear_bits(unsigned long field, u32 mask)
  385. {
  386. vmcs_writel(field, vmcs_readl(field) & ~mask);
  387. }
  388. static void vmcs_set_bits(unsigned long field, u32 mask)
  389. {
  390. vmcs_writel(field, vmcs_readl(field) | mask);
  391. }
  392. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  393. {
  394. u32 eb;
  395. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
  396. if (!vcpu->fpu_active)
  397. eb |= 1u << NM_VECTOR;
  398. if (vcpu->guest_debug.enabled)
  399. eb |= 1u << DB_VECTOR;
  400. if (vcpu->arch.rmode.active)
  401. eb = ~0;
  402. if (vm_need_ept())
  403. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  404. vmcs_write32(EXCEPTION_BITMAP, eb);
  405. }
  406. static void reload_tss(void)
  407. {
  408. /*
  409. * VT restores TR but not its size. Useless.
  410. */
  411. struct descriptor_table gdt;
  412. struct desc_struct *descs;
  413. kvm_get_gdt(&gdt);
  414. descs = (void *)gdt.base;
  415. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  416. load_TR_desc();
  417. }
  418. static void load_transition_efer(struct vcpu_vmx *vmx)
  419. {
  420. int efer_offset = vmx->msr_offset_efer;
  421. u64 host_efer = vmx->host_msrs[efer_offset].data;
  422. u64 guest_efer = vmx->guest_msrs[efer_offset].data;
  423. u64 ignore_bits;
  424. if (efer_offset < 0)
  425. return;
  426. /*
  427. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  428. * outside long mode
  429. */
  430. ignore_bits = EFER_NX | EFER_SCE;
  431. #ifdef CONFIG_X86_64
  432. ignore_bits |= EFER_LMA | EFER_LME;
  433. /* SCE is meaningful only in long mode on Intel */
  434. if (guest_efer & EFER_LMA)
  435. ignore_bits &= ~(u64)EFER_SCE;
  436. #endif
  437. if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
  438. return;
  439. vmx->host_state.guest_efer_loaded = 1;
  440. guest_efer &= ~ignore_bits;
  441. guest_efer |= host_efer & ignore_bits;
  442. wrmsrl(MSR_EFER, guest_efer);
  443. vmx->vcpu.stat.efer_reload++;
  444. }
  445. static void reload_host_efer(struct vcpu_vmx *vmx)
  446. {
  447. if (vmx->host_state.guest_efer_loaded) {
  448. vmx->host_state.guest_efer_loaded = 0;
  449. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  450. }
  451. }
  452. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  453. {
  454. struct vcpu_vmx *vmx = to_vmx(vcpu);
  455. if (vmx->host_state.loaded)
  456. return;
  457. vmx->host_state.loaded = 1;
  458. /*
  459. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  460. * allow segment selectors with cpl > 0 or ti == 1.
  461. */
  462. vmx->host_state.ldt_sel = kvm_read_ldt();
  463. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  464. vmx->host_state.fs_sel = kvm_read_fs();
  465. if (!(vmx->host_state.fs_sel & 7)) {
  466. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  467. vmx->host_state.fs_reload_needed = 0;
  468. } else {
  469. vmcs_write16(HOST_FS_SELECTOR, 0);
  470. vmx->host_state.fs_reload_needed = 1;
  471. }
  472. vmx->host_state.gs_sel = kvm_read_gs();
  473. if (!(vmx->host_state.gs_sel & 7))
  474. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  475. else {
  476. vmcs_write16(HOST_GS_SELECTOR, 0);
  477. vmx->host_state.gs_ldt_reload_needed = 1;
  478. }
  479. #ifdef CONFIG_X86_64
  480. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  481. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  482. #else
  483. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  484. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  485. #endif
  486. #ifdef CONFIG_X86_64
  487. if (is_long_mode(&vmx->vcpu))
  488. save_msrs(vmx->host_msrs +
  489. vmx->msr_offset_kernel_gs_base, 1);
  490. #endif
  491. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  492. load_transition_efer(vmx);
  493. }
  494. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  495. {
  496. unsigned long flags;
  497. if (!vmx->host_state.loaded)
  498. return;
  499. ++vmx->vcpu.stat.host_state_reload;
  500. vmx->host_state.loaded = 0;
  501. if (vmx->host_state.fs_reload_needed)
  502. kvm_load_fs(vmx->host_state.fs_sel);
  503. if (vmx->host_state.gs_ldt_reload_needed) {
  504. kvm_load_ldt(vmx->host_state.ldt_sel);
  505. /*
  506. * If we have to reload gs, we must take care to
  507. * preserve our gs base.
  508. */
  509. local_irq_save(flags);
  510. kvm_load_gs(vmx->host_state.gs_sel);
  511. #ifdef CONFIG_X86_64
  512. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  513. #endif
  514. local_irq_restore(flags);
  515. }
  516. reload_tss();
  517. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  518. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  519. reload_host_efer(vmx);
  520. }
  521. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  522. {
  523. preempt_disable();
  524. __vmx_load_host_state(vmx);
  525. preempt_enable();
  526. }
  527. /*
  528. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  529. * vcpu mutex is already taken.
  530. */
  531. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  532. {
  533. struct vcpu_vmx *vmx = to_vmx(vcpu);
  534. u64 phys_addr = __pa(vmx->vmcs);
  535. u64 tsc_this, delta, new_offset;
  536. if (vcpu->cpu != cpu) {
  537. vcpu_clear(vmx);
  538. kvm_migrate_timers(vcpu);
  539. vpid_sync_vcpu_all(vmx);
  540. local_irq_disable();
  541. list_add(&vmx->local_vcpus_link,
  542. &per_cpu(vcpus_on_cpu, cpu));
  543. local_irq_enable();
  544. }
  545. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  546. u8 error;
  547. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  548. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  549. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  550. : "cc");
  551. if (error)
  552. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  553. vmx->vmcs, phys_addr);
  554. }
  555. if (vcpu->cpu != cpu) {
  556. struct descriptor_table dt;
  557. unsigned long sysenter_esp;
  558. vcpu->cpu = cpu;
  559. /*
  560. * Linux uses per-cpu TSS and GDT, so set these when switching
  561. * processors.
  562. */
  563. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  564. kvm_get_gdt(&dt);
  565. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  566. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  567. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  568. /*
  569. * Make sure the time stamp counter is monotonous.
  570. */
  571. rdtscll(tsc_this);
  572. if (tsc_this < vcpu->arch.host_tsc) {
  573. delta = vcpu->arch.host_tsc - tsc_this;
  574. new_offset = vmcs_read64(TSC_OFFSET) + delta;
  575. vmcs_write64(TSC_OFFSET, new_offset);
  576. }
  577. }
  578. }
  579. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  580. {
  581. __vmx_load_host_state(to_vmx(vcpu));
  582. }
  583. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  584. {
  585. if (vcpu->fpu_active)
  586. return;
  587. vcpu->fpu_active = 1;
  588. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  589. if (vcpu->arch.cr0 & X86_CR0_TS)
  590. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  591. update_exception_bitmap(vcpu);
  592. }
  593. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  594. {
  595. if (!vcpu->fpu_active)
  596. return;
  597. vcpu->fpu_active = 0;
  598. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  599. update_exception_bitmap(vcpu);
  600. }
  601. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  602. {
  603. return vmcs_readl(GUEST_RFLAGS);
  604. }
  605. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  606. {
  607. if (vcpu->arch.rmode.active)
  608. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  609. vmcs_writel(GUEST_RFLAGS, rflags);
  610. }
  611. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  612. {
  613. unsigned long rip;
  614. u32 interruptibility;
  615. rip = kvm_rip_read(vcpu);
  616. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  617. kvm_rip_write(vcpu, rip);
  618. /*
  619. * We emulated an instruction, so temporary interrupt blocking
  620. * should be removed, if set.
  621. */
  622. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  623. if (interruptibility & 3)
  624. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  625. interruptibility & ~3);
  626. vcpu->arch.interrupt_window_open = 1;
  627. }
  628. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  629. bool has_error_code, u32 error_code)
  630. {
  631. struct vcpu_vmx *vmx = to_vmx(vcpu);
  632. if (has_error_code)
  633. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  634. if (vcpu->arch.rmode.active) {
  635. vmx->rmode.irq.pending = true;
  636. vmx->rmode.irq.vector = nr;
  637. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  638. if (nr == BP_VECTOR)
  639. vmx->rmode.irq.rip++;
  640. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  641. nr | INTR_TYPE_SOFT_INTR
  642. | (has_error_code ? INTR_INFO_DELIVER_CODE_MASK : 0)
  643. | INTR_INFO_VALID_MASK);
  644. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  645. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  646. return;
  647. }
  648. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  649. nr | INTR_TYPE_EXCEPTION
  650. | (has_error_code ? INTR_INFO_DELIVER_CODE_MASK : 0)
  651. | INTR_INFO_VALID_MASK);
  652. }
  653. static bool vmx_exception_injected(struct kvm_vcpu *vcpu)
  654. {
  655. return false;
  656. }
  657. /*
  658. * Swap MSR entry in host/guest MSR entry array.
  659. */
  660. #ifdef CONFIG_X86_64
  661. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  662. {
  663. struct kvm_msr_entry tmp;
  664. tmp = vmx->guest_msrs[to];
  665. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  666. vmx->guest_msrs[from] = tmp;
  667. tmp = vmx->host_msrs[to];
  668. vmx->host_msrs[to] = vmx->host_msrs[from];
  669. vmx->host_msrs[from] = tmp;
  670. }
  671. #endif
  672. /*
  673. * Set up the vmcs to automatically save and restore system
  674. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  675. * mode, as fiddling with msrs is very expensive.
  676. */
  677. static void setup_msrs(struct vcpu_vmx *vmx)
  678. {
  679. int save_nmsrs;
  680. vmx_load_host_state(vmx);
  681. save_nmsrs = 0;
  682. #ifdef CONFIG_X86_64
  683. if (is_long_mode(&vmx->vcpu)) {
  684. int index;
  685. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  686. if (index >= 0)
  687. move_msr_up(vmx, index, save_nmsrs++);
  688. index = __find_msr_index(vmx, MSR_LSTAR);
  689. if (index >= 0)
  690. move_msr_up(vmx, index, save_nmsrs++);
  691. index = __find_msr_index(vmx, MSR_CSTAR);
  692. if (index >= 0)
  693. move_msr_up(vmx, index, save_nmsrs++);
  694. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  695. if (index >= 0)
  696. move_msr_up(vmx, index, save_nmsrs++);
  697. /*
  698. * MSR_K6_STAR is only needed on long mode guests, and only
  699. * if efer.sce is enabled.
  700. */
  701. index = __find_msr_index(vmx, MSR_K6_STAR);
  702. if ((index >= 0) && (vmx->vcpu.arch.shadow_efer & EFER_SCE))
  703. move_msr_up(vmx, index, save_nmsrs++);
  704. }
  705. #endif
  706. vmx->save_nmsrs = save_nmsrs;
  707. #ifdef CONFIG_X86_64
  708. vmx->msr_offset_kernel_gs_base =
  709. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  710. #endif
  711. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  712. }
  713. /*
  714. * reads and returns guest's timestamp counter "register"
  715. * guest_tsc = host_tsc + tsc_offset -- 21.3
  716. */
  717. static u64 guest_read_tsc(void)
  718. {
  719. u64 host_tsc, tsc_offset;
  720. rdtscll(host_tsc);
  721. tsc_offset = vmcs_read64(TSC_OFFSET);
  722. return host_tsc + tsc_offset;
  723. }
  724. /*
  725. * writes 'guest_tsc' into guest's timestamp counter "register"
  726. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  727. */
  728. static void guest_write_tsc(u64 guest_tsc)
  729. {
  730. u64 host_tsc;
  731. rdtscll(host_tsc);
  732. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  733. }
  734. /*
  735. * Reads an msr value (of 'msr_index') into 'pdata'.
  736. * Returns 0 on success, non-0 otherwise.
  737. * Assumes vcpu_load() was already called.
  738. */
  739. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  740. {
  741. u64 data;
  742. struct kvm_msr_entry *msr;
  743. if (!pdata) {
  744. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  745. return -EINVAL;
  746. }
  747. switch (msr_index) {
  748. #ifdef CONFIG_X86_64
  749. case MSR_FS_BASE:
  750. data = vmcs_readl(GUEST_FS_BASE);
  751. break;
  752. case MSR_GS_BASE:
  753. data = vmcs_readl(GUEST_GS_BASE);
  754. break;
  755. case MSR_EFER:
  756. return kvm_get_msr_common(vcpu, msr_index, pdata);
  757. #endif
  758. case MSR_IA32_TIME_STAMP_COUNTER:
  759. data = guest_read_tsc();
  760. break;
  761. case MSR_IA32_SYSENTER_CS:
  762. data = vmcs_read32(GUEST_SYSENTER_CS);
  763. break;
  764. case MSR_IA32_SYSENTER_EIP:
  765. data = vmcs_readl(GUEST_SYSENTER_EIP);
  766. break;
  767. case MSR_IA32_SYSENTER_ESP:
  768. data = vmcs_readl(GUEST_SYSENTER_ESP);
  769. break;
  770. default:
  771. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  772. if (msr) {
  773. data = msr->data;
  774. break;
  775. }
  776. return kvm_get_msr_common(vcpu, msr_index, pdata);
  777. }
  778. *pdata = data;
  779. return 0;
  780. }
  781. /*
  782. * Writes msr value into into the appropriate "register".
  783. * Returns 0 on success, non-0 otherwise.
  784. * Assumes vcpu_load() was already called.
  785. */
  786. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  787. {
  788. struct vcpu_vmx *vmx = to_vmx(vcpu);
  789. struct kvm_msr_entry *msr;
  790. int ret = 0;
  791. switch (msr_index) {
  792. #ifdef CONFIG_X86_64
  793. case MSR_EFER:
  794. vmx_load_host_state(vmx);
  795. ret = kvm_set_msr_common(vcpu, msr_index, data);
  796. break;
  797. case MSR_FS_BASE:
  798. vmcs_writel(GUEST_FS_BASE, data);
  799. break;
  800. case MSR_GS_BASE:
  801. vmcs_writel(GUEST_GS_BASE, data);
  802. break;
  803. #endif
  804. case MSR_IA32_SYSENTER_CS:
  805. vmcs_write32(GUEST_SYSENTER_CS, data);
  806. break;
  807. case MSR_IA32_SYSENTER_EIP:
  808. vmcs_writel(GUEST_SYSENTER_EIP, data);
  809. break;
  810. case MSR_IA32_SYSENTER_ESP:
  811. vmcs_writel(GUEST_SYSENTER_ESP, data);
  812. break;
  813. case MSR_IA32_TIME_STAMP_COUNTER:
  814. guest_write_tsc(data);
  815. break;
  816. case MSR_P6_PERFCTR0:
  817. case MSR_P6_PERFCTR1:
  818. case MSR_P6_EVNTSEL0:
  819. case MSR_P6_EVNTSEL1:
  820. /*
  821. * Just discard all writes to the performance counters; this
  822. * should keep both older linux and windows 64-bit guests
  823. * happy
  824. */
  825. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: 0x%x data 0x%llx\n", msr_index, data);
  826. break;
  827. default:
  828. vmx_load_host_state(vmx);
  829. msr = find_msr_entry(vmx, msr_index);
  830. if (msr) {
  831. msr->data = data;
  832. break;
  833. }
  834. ret = kvm_set_msr_common(vcpu, msr_index, data);
  835. }
  836. return ret;
  837. }
  838. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  839. {
  840. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  841. switch (reg) {
  842. case VCPU_REGS_RSP:
  843. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  844. break;
  845. case VCPU_REGS_RIP:
  846. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  847. break;
  848. default:
  849. break;
  850. }
  851. }
  852. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  853. {
  854. unsigned long dr7 = 0x400;
  855. int old_singlestep;
  856. old_singlestep = vcpu->guest_debug.singlestep;
  857. vcpu->guest_debug.enabled = dbg->enabled;
  858. if (vcpu->guest_debug.enabled) {
  859. int i;
  860. dr7 |= 0x200; /* exact */
  861. for (i = 0; i < 4; ++i) {
  862. if (!dbg->breakpoints[i].enabled)
  863. continue;
  864. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  865. dr7 |= 2 << (i*2); /* global enable */
  866. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  867. }
  868. vcpu->guest_debug.singlestep = dbg->singlestep;
  869. } else
  870. vcpu->guest_debug.singlestep = 0;
  871. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  872. unsigned long flags;
  873. flags = vmcs_readl(GUEST_RFLAGS);
  874. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  875. vmcs_writel(GUEST_RFLAGS, flags);
  876. }
  877. update_exception_bitmap(vcpu);
  878. vmcs_writel(GUEST_DR7, dr7);
  879. return 0;
  880. }
  881. static int vmx_get_irq(struct kvm_vcpu *vcpu)
  882. {
  883. if (!vcpu->arch.interrupt.pending)
  884. return -1;
  885. return vcpu->arch.interrupt.nr;
  886. }
  887. static __init int cpu_has_kvm_support(void)
  888. {
  889. unsigned long ecx = cpuid_ecx(1);
  890. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  891. }
  892. static __init int vmx_disabled_by_bios(void)
  893. {
  894. u64 msr;
  895. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  896. return (msr & (IA32_FEATURE_CONTROL_LOCKED_BIT |
  897. IA32_FEATURE_CONTROL_VMXON_ENABLED_BIT))
  898. == IA32_FEATURE_CONTROL_LOCKED_BIT;
  899. /* locked but not enabled */
  900. }
  901. static void hardware_enable(void *garbage)
  902. {
  903. int cpu = raw_smp_processor_id();
  904. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  905. u64 old;
  906. INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
  907. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  908. if ((old & (IA32_FEATURE_CONTROL_LOCKED_BIT |
  909. IA32_FEATURE_CONTROL_VMXON_ENABLED_BIT))
  910. != (IA32_FEATURE_CONTROL_LOCKED_BIT |
  911. IA32_FEATURE_CONTROL_VMXON_ENABLED_BIT))
  912. /* enable and lock */
  913. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  914. IA32_FEATURE_CONTROL_LOCKED_BIT |
  915. IA32_FEATURE_CONTROL_VMXON_ENABLED_BIT);
  916. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  917. asm volatile (ASM_VMX_VMXON_RAX
  918. : : "a"(&phys_addr), "m"(phys_addr)
  919. : "memory", "cc");
  920. }
  921. static void vmclear_local_vcpus(void)
  922. {
  923. int cpu = raw_smp_processor_id();
  924. struct vcpu_vmx *vmx, *n;
  925. list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
  926. local_vcpus_link)
  927. __vcpu_clear(vmx);
  928. }
  929. static void hardware_disable(void *garbage)
  930. {
  931. vmclear_local_vcpus();
  932. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  933. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  934. }
  935. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  936. u32 msr, u32 *result)
  937. {
  938. u32 vmx_msr_low, vmx_msr_high;
  939. u32 ctl = ctl_min | ctl_opt;
  940. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  941. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  942. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  943. /* Ensure minimum (required) set of control bits are supported. */
  944. if (ctl_min & ~ctl)
  945. return -EIO;
  946. *result = ctl;
  947. return 0;
  948. }
  949. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  950. {
  951. u32 vmx_msr_low, vmx_msr_high;
  952. u32 min, opt, min2, opt2;
  953. u32 _pin_based_exec_control = 0;
  954. u32 _cpu_based_exec_control = 0;
  955. u32 _cpu_based_2nd_exec_control = 0;
  956. u32 _vmexit_control = 0;
  957. u32 _vmentry_control = 0;
  958. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  959. opt = PIN_BASED_VIRTUAL_NMIS;
  960. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  961. &_pin_based_exec_control) < 0)
  962. return -EIO;
  963. min = CPU_BASED_HLT_EXITING |
  964. #ifdef CONFIG_X86_64
  965. CPU_BASED_CR8_LOAD_EXITING |
  966. CPU_BASED_CR8_STORE_EXITING |
  967. #endif
  968. CPU_BASED_CR3_LOAD_EXITING |
  969. CPU_BASED_CR3_STORE_EXITING |
  970. CPU_BASED_USE_IO_BITMAPS |
  971. CPU_BASED_MOV_DR_EXITING |
  972. CPU_BASED_USE_TSC_OFFSETING;
  973. opt = CPU_BASED_TPR_SHADOW |
  974. CPU_BASED_USE_MSR_BITMAPS |
  975. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  976. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  977. &_cpu_based_exec_control) < 0)
  978. return -EIO;
  979. #ifdef CONFIG_X86_64
  980. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  981. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  982. ~CPU_BASED_CR8_STORE_EXITING;
  983. #endif
  984. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  985. min2 = 0;
  986. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  987. SECONDARY_EXEC_WBINVD_EXITING |
  988. SECONDARY_EXEC_ENABLE_VPID |
  989. SECONDARY_EXEC_ENABLE_EPT;
  990. if (adjust_vmx_controls(min2, opt2,
  991. MSR_IA32_VMX_PROCBASED_CTLS2,
  992. &_cpu_based_2nd_exec_control) < 0)
  993. return -EIO;
  994. }
  995. #ifndef CONFIG_X86_64
  996. if (!(_cpu_based_2nd_exec_control &
  997. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  998. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  999. #endif
  1000. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  1001. /* CR3 accesses don't need to cause VM Exits when EPT enabled */
  1002. min &= ~(CPU_BASED_CR3_LOAD_EXITING |
  1003. CPU_BASED_CR3_STORE_EXITING);
  1004. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  1005. &_cpu_based_exec_control) < 0)
  1006. return -EIO;
  1007. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  1008. vmx_capability.ept, vmx_capability.vpid);
  1009. }
  1010. min = 0;
  1011. #ifdef CONFIG_X86_64
  1012. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1013. #endif
  1014. opt = 0;
  1015. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  1016. &_vmexit_control) < 0)
  1017. return -EIO;
  1018. min = opt = 0;
  1019. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  1020. &_vmentry_control) < 0)
  1021. return -EIO;
  1022. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  1023. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  1024. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  1025. return -EIO;
  1026. #ifdef CONFIG_X86_64
  1027. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  1028. if (vmx_msr_high & (1u<<16))
  1029. return -EIO;
  1030. #endif
  1031. /* Require Write-Back (WB) memory type for VMCS accesses. */
  1032. if (((vmx_msr_high >> 18) & 15) != 6)
  1033. return -EIO;
  1034. vmcs_conf->size = vmx_msr_high & 0x1fff;
  1035. vmcs_conf->order = get_order(vmcs_config.size);
  1036. vmcs_conf->revision_id = vmx_msr_low;
  1037. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  1038. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  1039. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  1040. vmcs_conf->vmexit_ctrl = _vmexit_control;
  1041. vmcs_conf->vmentry_ctrl = _vmentry_control;
  1042. return 0;
  1043. }
  1044. static struct vmcs *alloc_vmcs_cpu(int cpu)
  1045. {
  1046. int node = cpu_to_node(cpu);
  1047. struct page *pages;
  1048. struct vmcs *vmcs;
  1049. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  1050. if (!pages)
  1051. return NULL;
  1052. vmcs = page_address(pages);
  1053. memset(vmcs, 0, vmcs_config.size);
  1054. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  1055. return vmcs;
  1056. }
  1057. static struct vmcs *alloc_vmcs(void)
  1058. {
  1059. return alloc_vmcs_cpu(raw_smp_processor_id());
  1060. }
  1061. static void free_vmcs(struct vmcs *vmcs)
  1062. {
  1063. free_pages((unsigned long)vmcs, vmcs_config.order);
  1064. }
  1065. static void free_kvm_area(void)
  1066. {
  1067. int cpu;
  1068. for_each_online_cpu(cpu)
  1069. free_vmcs(per_cpu(vmxarea, cpu));
  1070. }
  1071. static __init int alloc_kvm_area(void)
  1072. {
  1073. int cpu;
  1074. for_each_online_cpu(cpu) {
  1075. struct vmcs *vmcs;
  1076. vmcs = alloc_vmcs_cpu(cpu);
  1077. if (!vmcs) {
  1078. free_kvm_area();
  1079. return -ENOMEM;
  1080. }
  1081. per_cpu(vmxarea, cpu) = vmcs;
  1082. }
  1083. return 0;
  1084. }
  1085. static __init int hardware_setup(void)
  1086. {
  1087. if (setup_vmcs_config(&vmcs_config) < 0)
  1088. return -EIO;
  1089. if (boot_cpu_has(X86_FEATURE_NX))
  1090. kvm_enable_efer_bits(EFER_NX);
  1091. return alloc_kvm_area();
  1092. }
  1093. static __exit void hardware_unsetup(void)
  1094. {
  1095. free_kvm_area();
  1096. }
  1097. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  1098. {
  1099. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1100. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  1101. vmcs_write16(sf->selector, save->selector);
  1102. vmcs_writel(sf->base, save->base);
  1103. vmcs_write32(sf->limit, save->limit);
  1104. vmcs_write32(sf->ar_bytes, save->ar);
  1105. } else {
  1106. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  1107. << AR_DPL_SHIFT;
  1108. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  1109. }
  1110. }
  1111. static void enter_pmode(struct kvm_vcpu *vcpu)
  1112. {
  1113. unsigned long flags;
  1114. vcpu->arch.rmode.active = 0;
  1115. vmcs_writel(GUEST_TR_BASE, vcpu->arch.rmode.tr.base);
  1116. vmcs_write32(GUEST_TR_LIMIT, vcpu->arch.rmode.tr.limit);
  1117. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->arch.rmode.tr.ar);
  1118. flags = vmcs_readl(GUEST_RFLAGS);
  1119. flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  1120. flags |= (vcpu->arch.rmode.save_iopl << IOPL_SHIFT);
  1121. vmcs_writel(GUEST_RFLAGS, flags);
  1122. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1123. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1124. update_exception_bitmap(vcpu);
  1125. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1126. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1127. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1128. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1129. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1130. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1131. vmcs_write16(GUEST_CS_SELECTOR,
  1132. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1133. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1134. }
  1135. static gva_t rmode_tss_base(struct kvm *kvm)
  1136. {
  1137. if (!kvm->arch.tss_addr) {
  1138. gfn_t base_gfn = kvm->memslots[0].base_gfn +
  1139. kvm->memslots[0].npages - 3;
  1140. return base_gfn << PAGE_SHIFT;
  1141. }
  1142. return kvm->arch.tss_addr;
  1143. }
  1144. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1145. {
  1146. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1147. save->selector = vmcs_read16(sf->selector);
  1148. save->base = vmcs_readl(sf->base);
  1149. save->limit = vmcs_read32(sf->limit);
  1150. save->ar = vmcs_read32(sf->ar_bytes);
  1151. vmcs_write16(sf->selector, save->base >> 4);
  1152. vmcs_write32(sf->base, save->base & 0xfffff);
  1153. vmcs_write32(sf->limit, 0xffff);
  1154. vmcs_write32(sf->ar_bytes, 0xf3);
  1155. }
  1156. static void enter_rmode(struct kvm_vcpu *vcpu)
  1157. {
  1158. unsigned long flags;
  1159. vcpu->arch.rmode.active = 1;
  1160. vcpu->arch.rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1161. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1162. vcpu->arch.rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1163. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1164. vcpu->arch.rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1165. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1166. flags = vmcs_readl(GUEST_RFLAGS);
  1167. vcpu->arch.rmode.save_iopl
  1168. = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1169. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1170. vmcs_writel(GUEST_RFLAGS, flags);
  1171. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1172. update_exception_bitmap(vcpu);
  1173. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1174. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1175. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1176. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1177. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1178. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1179. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1180. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1181. fix_rmode_seg(VCPU_SREG_ES, &vcpu->arch.rmode.es);
  1182. fix_rmode_seg(VCPU_SREG_DS, &vcpu->arch.rmode.ds);
  1183. fix_rmode_seg(VCPU_SREG_GS, &vcpu->arch.rmode.gs);
  1184. fix_rmode_seg(VCPU_SREG_FS, &vcpu->arch.rmode.fs);
  1185. kvm_mmu_reset_context(vcpu);
  1186. init_rmode(vcpu->kvm);
  1187. }
  1188. #ifdef CONFIG_X86_64
  1189. static void enter_lmode(struct kvm_vcpu *vcpu)
  1190. {
  1191. u32 guest_tr_ar;
  1192. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1193. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1194. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1195. __func__);
  1196. vmcs_write32(GUEST_TR_AR_BYTES,
  1197. (guest_tr_ar & ~AR_TYPE_MASK)
  1198. | AR_TYPE_BUSY_64_TSS);
  1199. }
  1200. vcpu->arch.shadow_efer |= EFER_LMA;
  1201. find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
  1202. vmcs_write32(VM_ENTRY_CONTROLS,
  1203. vmcs_read32(VM_ENTRY_CONTROLS)
  1204. | VM_ENTRY_IA32E_MODE);
  1205. }
  1206. static void exit_lmode(struct kvm_vcpu *vcpu)
  1207. {
  1208. vcpu->arch.shadow_efer &= ~EFER_LMA;
  1209. vmcs_write32(VM_ENTRY_CONTROLS,
  1210. vmcs_read32(VM_ENTRY_CONTROLS)
  1211. & ~VM_ENTRY_IA32E_MODE);
  1212. }
  1213. #endif
  1214. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1215. {
  1216. vpid_sync_vcpu_all(to_vmx(vcpu));
  1217. if (vm_need_ept())
  1218. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  1219. }
  1220. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1221. {
  1222. vcpu->arch.cr4 &= KVM_GUEST_CR4_MASK;
  1223. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  1224. }
  1225. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  1226. {
  1227. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1228. if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
  1229. printk(KERN_ERR "EPT: Fail to load pdptrs!\n");
  1230. return;
  1231. }
  1232. vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
  1233. vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
  1234. vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
  1235. vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
  1236. }
  1237. }
  1238. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1239. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  1240. unsigned long cr0,
  1241. struct kvm_vcpu *vcpu)
  1242. {
  1243. if (!(cr0 & X86_CR0_PG)) {
  1244. /* From paging/starting to nonpaging */
  1245. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1246. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  1247. (CPU_BASED_CR3_LOAD_EXITING |
  1248. CPU_BASED_CR3_STORE_EXITING));
  1249. vcpu->arch.cr0 = cr0;
  1250. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1251. *hw_cr0 |= X86_CR0_PE | X86_CR0_PG;
  1252. *hw_cr0 &= ~X86_CR0_WP;
  1253. } else if (!is_paging(vcpu)) {
  1254. /* From nonpaging to paging */
  1255. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1256. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  1257. ~(CPU_BASED_CR3_LOAD_EXITING |
  1258. CPU_BASED_CR3_STORE_EXITING));
  1259. vcpu->arch.cr0 = cr0;
  1260. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1261. if (!(vcpu->arch.cr0 & X86_CR0_WP))
  1262. *hw_cr0 &= ~X86_CR0_WP;
  1263. }
  1264. }
  1265. static void ept_update_paging_mode_cr4(unsigned long *hw_cr4,
  1266. struct kvm_vcpu *vcpu)
  1267. {
  1268. if (!is_paging(vcpu)) {
  1269. *hw_cr4 &= ~X86_CR4_PAE;
  1270. *hw_cr4 |= X86_CR4_PSE;
  1271. } else if (!(vcpu->arch.cr4 & X86_CR4_PAE))
  1272. *hw_cr4 &= ~X86_CR4_PAE;
  1273. }
  1274. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1275. {
  1276. unsigned long hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) |
  1277. KVM_VM_CR0_ALWAYS_ON;
  1278. vmx_fpu_deactivate(vcpu);
  1279. if (vcpu->arch.rmode.active && (cr0 & X86_CR0_PE))
  1280. enter_pmode(vcpu);
  1281. if (!vcpu->arch.rmode.active && !(cr0 & X86_CR0_PE))
  1282. enter_rmode(vcpu);
  1283. #ifdef CONFIG_X86_64
  1284. if (vcpu->arch.shadow_efer & EFER_LME) {
  1285. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1286. enter_lmode(vcpu);
  1287. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1288. exit_lmode(vcpu);
  1289. }
  1290. #endif
  1291. if (vm_need_ept())
  1292. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  1293. vmcs_writel(CR0_READ_SHADOW, cr0);
  1294. vmcs_writel(GUEST_CR0, hw_cr0);
  1295. vcpu->arch.cr0 = cr0;
  1296. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1297. vmx_fpu_activate(vcpu);
  1298. }
  1299. static u64 construct_eptp(unsigned long root_hpa)
  1300. {
  1301. u64 eptp;
  1302. /* TODO write the value reading from MSR */
  1303. eptp = VMX_EPT_DEFAULT_MT |
  1304. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  1305. eptp |= (root_hpa & PAGE_MASK);
  1306. return eptp;
  1307. }
  1308. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1309. {
  1310. unsigned long guest_cr3;
  1311. u64 eptp;
  1312. guest_cr3 = cr3;
  1313. if (vm_need_ept()) {
  1314. eptp = construct_eptp(cr3);
  1315. vmcs_write64(EPT_POINTER, eptp);
  1316. ept_sync_context(eptp);
  1317. ept_load_pdptrs(vcpu);
  1318. guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
  1319. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1320. }
  1321. vmx_flush_tlb(vcpu);
  1322. vmcs_writel(GUEST_CR3, guest_cr3);
  1323. if (vcpu->arch.cr0 & X86_CR0_PE)
  1324. vmx_fpu_deactivate(vcpu);
  1325. }
  1326. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1327. {
  1328. unsigned long hw_cr4 = cr4 | (vcpu->arch.rmode.active ?
  1329. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  1330. vcpu->arch.cr4 = cr4;
  1331. if (vm_need_ept())
  1332. ept_update_paging_mode_cr4(&hw_cr4, vcpu);
  1333. vmcs_writel(CR4_READ_SHADOW, cr4);
  1334. vmcs_writel(GUEST_CR4, hw_cr4);
  1335. }
  1336. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1337. {
  1338. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1339. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1340. vcpu->arch.shadow_efer = efer;
  1341. if (!msr)
  1342. return;
  1343. if (efer & EFER_LMA) {
  1344. vmcs_write32(VM_ENTRY_CONTROLS,
  1345. vmcs_read32(VM_ENTRY_CONTROLS) |
  1346. VM_ENTRY_IA32E_MODE);
  1347. msr->data = efer;
  1348. } else {
  1349. vmcs_write32(VM_ENTRY_CONTROLS,
  1350. vmcs_read32(VM_ENTRY_CONTROLS) &
  1351. ~VM_ENTRY_IA32E_MODE);
  1352. msr->data = efer & ~EFER_LME;
  1353. }
  1354. setup_msrs(vmx);
  1355. }
  1356. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1357. {
  1358. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1359. return vmcs_readl(sf->base);
  1360. }
  1361. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1362. struct kvm_segment *var, int seg)
  1363. {
  1364. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1365. u32 ar;
  1366. var->base = vmcs_readl(sf->base);
  1367. var->limit = vmcs_read32(sf->limit);
  1368. var->selector = vmcs_read16(sf->selector);
  1369. ar = vmcs_read32(sf->ar_bytes);
  1370. if (ar & AR_UNUSABLE_MASK)
  1371. ar = 0;
  1372. var->type = ar & 15;
  1373. var->s = (ar >> 4) & 1;
  1374. var->dpl = (ar >> 5) & 3;
  1375. var->present = (ar >> 7) & 1;
  1376. var->avl = (ar >> 12) & 1;
  1377. var->l = (ar >> 13) & 1;
  1378. var->db = (ar >> 14) & 1;
  1379. var->g = (ar >> 15) & 1;
  1380. var->unusable = (ar >> 16) & 1;
  1381. }
  1382. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1383. {
  1384. struct kvm_segment kvm_seg;
  1385. if (!(vcpu->arch.cr0 & X86_CR0_PE)) /* if real mode */
  1386. return 0;
  1387. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1388. return 3;
  1389. vmx_get_segment(vcpu, &kvm_seg, VCPU_SREG_CS);
  1390. return kvm_seg.selector & 3;
  1391. }
  1392. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1393. {
  1394. u32 ar;
  1395. if (var->unusable)
  1396. ar = 1 << 16;
  1397. else {
  1398. ar = var->type & 15;
  1399. ar |= (var->s & 1) << 4;
  1400. ar |= (var->dpl & 3) << 5;
  1401. ar |= (var->present & 1) << 7;
  1402. ar |= (var->avl & 1) << 12;
  1403. ar |= (var->l & 1) << 13;
  1404. ar |= (var->db & 1) << 14;
  1405. ar |= (var->g & 1) << 15;
  1406. }
  1407. if (ar == 0) /* a 0 value means unusable */
  1408. ar = AR_UNUSABLE_MASK;
  1409. return ar;
  1410. }
  1411. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1412. struct kvm_segment *var, int seg)
  1413. {
  1414. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1415. u32 ar;
  1416. if (vcpu->arch.rmode.active && seg == VCPU_SREG_TR) {
  1417. vcpu->arch.rmode.tr.selector = var->selector;
  1418. vcpu->arch.rmode.tr.base = var->base;
  1419. vcpu->arch.rmode.tr.limit = var->limit;
  1420. vcpu->arch.rmode.tr.ar = vmx_segment_access_rights(var);
  1421. return;
  1422. }
  1423. vmcs_writel(sf->base, var->base);
  1424. vmcs_write32(sf->limit, var->limit);
  1425. vmcs_write16(sf->selector, var->selector);
  1426. if (vcpu->arch.rmode.active && var->s) {
  1427. /*
  1428. * Hack real-mode segments into vm86 compatibility.
  1429. */
  1430. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1431. vmcs_writel(sf->base, 0xf0000);
  1432. ar = 0xf3;
  1433. } else
  1434. ar = vmx_segment_access_rights(var);
  1435. vmcs_write32(sf->ar_bytes, ar);
  1436. }
  1437. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1438. {
  1439. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1440. *db = (ar >> 14) & 1;
  1441. *l = (ar >> 13) & 1;
  1442. }
  1443. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1444. {
  1445. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1446. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1447. }
  1448. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1449. {
  1450. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1451. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1452. }
  1453. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1454. {
  1455. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1456. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1457. }
  1458. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1459. {
  1460. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1461. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1462. }
  1463. static int init_rmode_tss(struct kvm *kvm)
  1464. {
  1465. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1466. u16 data = 0;
  1467. int ret = 0;
  1468. int r;
  1469. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1470. if (r < 0)
  1471. goto out;
  1472. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1473. r = kvm_write_guest_page(kvm, fn++, &data,
  1474. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  1475. if (r < 0)
  1476. goto out;
  1477. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1478. if (r < 0)
  1479. goto out;
  1480. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1481. if (r < 0)
  1482. goto out;
  1483. data = ~0;
  1484. r = kvm_write_guest_page(kvm, fn, &data,
  1485. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1486. sizeof(u8));
  1487. if (r < 0)
  1488. goto out;
  1489. ret = 1;
  1490. out:
  1491. return ret;
  1492. }
  1493. static int init_rmode_identity_map(struct kvm *kvm)
  1494. {
  1495. int i, r, ret;
  1496. pfn_t identity_map_pfn;
  1497. u32 tmp;
  1498. if (!vm_need_ept())
  1499. return 1;
  1500. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  1501. printk(KERN_ERR "EPT: identity-mapping pagetable "
  1502. "haven't been allocated!\n");
  1503. return 0;
  1504. }
  1505. if (likely(kvm->arch.ept_identity_pagetable_done))
  1506. return 1;
  1507. ret = 0;
  1508. identity_map_pfn = VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT;
  1509. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  1510. if (r < 0)
  1511. goto out;
  1512. /* Set up identity-mapping pagetable for EPT in real mode */
  1513. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  1514. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  1515. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  1516. r = kvm_write_guest_page(kvm, identity_map_pfn,
  1517. &tmp, i * sizeof(tmp), sizeof(tmp));
  1518. if (r < 0)
  1519. goto out;
  1520. }
  1521. kvm->arch.ept_identity_pagetable_done = true;
  1522. ret = 1;
  1523. out:
  1524. return ret;
  1525. }
  1526. static void seg_setup(int seg)
  1527. {
  1528. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1529. vmcs_write16(sf->selector, 0);
  1530. vmcs_writel(sf->base, 0);
  1531. vmcs_write32(sf->limit, 0xffff);
  1532. vmcs_write32(sf->ar_bytes, 0x93);
  1533. }
  1534. static int alloc_apic_access_page(struct kvm *kvm)
  1535. {
  1536. struct kvm_userspace_memory_region kvm_userspace_mem;
  1537. int r = 0;
  1538. down_write(&kvm->slots_lock);
  1539. if (kvm->arch.apic_access_page)
  1540. goto out;
  1541. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  1542. kvm_userspace_mem.flags = 0;
  1543. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  1544. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1545. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1546. if (r)
  1547. goto out;
  1548. down_read(&current->mm->mmap_sem);
  1549. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  1550. up_read(&current->mm->mmap_sem);
  1551. out:
  1552. up_write(&kvm->slots_lock);
  1553. return r;
  1554. }
  1555. static int alloc_identity_pagetable(struct kvm *kvm)
  1556. {
  1557. struct kvm_userspace_memory_region kvm_userspace_mem;
  1558. int r = 0;
  1559. down_write(&kvm->slots_lock);
  1560. if (kvm->arch.ept_identity_pagetable)
  1561. goto out;
  1562. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  1563. kvm_userspace_mem.flags = 0;
  1564. kvm_userspace_mem.guest_phys_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  1565. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1566. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1567. if (r)
  1568. goto out;
  1569. down_read(&current->mm->mmap_sem);
  1570. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  1571. VMX_EPT_IDENTITY_PAGETABLE_ADDR >> PAGE_SHIFT);
  1572. up_read(&current->mm->mmap_sem);
  1573. out:
  1574. up_write(&kvm->slots_lock);
  1575. return r;
  1576. }
  1577. static void allocate_vpid(struct vcpu_vmx *vmx)
  1578. {
  1579. int vpid;
  1580. vmx->vpid = 0;
  1581. if (!enable_vpid || !cpu_has_vmx_vpid())
  1582. return;
  1583. spin_lock(&vmx_vpid_lock);
  1584. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  1585. if (vpid < VMX_NR_VPIDS) {
  1586. vmx->vpid = vpid;
  1587. __set_bit(vpid, vmx_vpid_bitmap);
  1588. }
  1589. spin_unlock(&vmx_vpid_lock);
  1590. }
  1591. static void vmx_disable_intercept_for_msr(struct page *msr_bitmap, u32 msr)
  1592. {
  1593. void *va;
  1594. if (!cpu_has_vmx_msr_bitmap())
  1595. return;
  1596. /*
  1597. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  1598. * have the write-low and read-high bitmap offsets the wrong way round.
  1599. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  1600. */
  1601. va = kmap(msr_bitmap);
  1602. if (msr <= 0x1fff) {
  1603. __clear_bit(msr, va + 0x000); /* read-low */
  1604. __clear_bit(msr, va + 0x800); /* write-low */
  1605. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  1606. msr &= 0x1fff;
  1607. __clear_bit(msr, va + 0x400); /* read-high */
  1608. __clear_bit(msr, va + 0xc00); /* write-high */
  1609. }
  1610. kunmap(msr_bitmap);
  1611. }
  1612. /*
  1613. * Sets up the vmcs for emulated real mode.
  1614. */
  1615. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1616. {
  1617. u32 host_sysenter_cs;
  1618. u32 junk;
  1619. unsigned long a;
  1620. struct descriptor_table dt;
  1621. int i;
  1622. unsigned long kvm_vmx_return;
  1623. u32 exec_control;
  1624. /* I/O */
  1625. vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
  1626. vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
  1627. if (cpu_has_vmx_msr_bitmap())
  1628. vmcs_write64(MSR_BITMAP, page_to_phys(vmx_msr_bitmap));
  1629. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1630. /* Control */
  1631. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1632. vmcs_config.pin_based_exec_ctrl);
  1633. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1634. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1635. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1636. #ifdef CONFIG_X86_64
  1637. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1638. CPU_BASED_CR8_LOAD_EXITING;
  1639. #endif
  1640. }
  1641. if (!vm_need_ept())
  1642. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  1643. CPU_BASED_CR3_LOAD_EXITING;
  1644. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1645. if (cpu_has_secondary_exec_ctrls()) {
  1646. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  1647. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1648. exec_control &=
  1649. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1650. if (vmx->vpid == 0)
  1651. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  1652. if (!vm_need_ept())
  1653. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  1654. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  1655. }
  1656. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  1657. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  1658. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1659. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1660. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1661. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1662. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1663. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1664. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1665. vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs()); /* 22.2.4 */
  1666. vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs()); /* 22.2.4 */
  1667. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1668. #ifdef CONFIG_X86_64
  1669. rdmsrl(MSR_FS_BASE, a);
  1670. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1671. rdmsrl(MSR_GS_BASE, a);
  1672. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1673. #else
  1674. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1675. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1676. #endif
  1677. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1678. kvm_get_idt(&dt);
  1679. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1680. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1681. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1682. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1683. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1684. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1685. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1686. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1687. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1688. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1689. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1690. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1691. for (i = 0; i < NR_VMX_MSR; ++i) {
  1692. u32 index = vmx_msr_index[i];
  1693. u32 data_low, data_high;
  1694. u64 data;
  1695. int j = vmx->nmsrs;
  1696. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1697. continue;
  1698. if (wrmsr_safe(index, data_low, data_high) < 0)
  1699. continue;
  1700. data = data_low | ((u64)data_high << 32);
  1701. vmx->host_msrs[j].index = index;
  1702. vmx->host_msrs[j].reserved = 0;
  1703. vmx->host_msrs[j].data = data;
  1704. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1705. ++vmx->nmsrs;
  1706. }
  1707. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1708. /* 22.2.1, 20.8.1 */
  1709. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1710. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1711. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1712. return 0;
  1713. }
  1714. static int init_rmode(struct kvm *kvm)
  1715. {
  1716. if (!init_rmode_tss(kvm))
  1717. return 0;
  1718. if (!init_rmode_identity_map(kvm))
  1719. return 0;
  1720. return 1;
  1721. }
  1722. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  1723. {
  1724. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1725. u64 msr;
  1726. int ret;
  1727. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  1728. down_read(&vcpu->kvm->slots_lock);
  1729. if (!init_rmode(vmx->vcpu.kvm)) {
  1730. ret = -ENOMEM;
  1731. goto out;
  1732. }
  1733. vmx->vcpu.arch.rmode.active = 0;
  1734. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1735. kvm_set_cr8(&vmx->vcpu, 0);
  1736. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1737. if (vmx->vcpu.vcpu_id == 0)
  1738. msr |= MSR_IA32_APICBASE_BSP;
  1739. kvm_set_apic_base(&vmx->vcpu, msr);
  1740. fx_init(&vmx->vcpu);
  1741. /*
  1742. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1743. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1744. */
  1745. if (vmx->vcpu.vcpu_id == 0) {
  1746. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1747. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1748. } else {
  1749. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  1750. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  1751. }
  1752. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1753. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1754. seg_setup(VCPU_SREG_DS);
  1755. seg_setup(VCPU_SREG_ES);
  1756. seg_setup(VCPU_SREG_FS);
  1757. seg_setup(VCPU_SREG_GS);
  1758. seg_setup(VCPU_SREG_SS);
  1759. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1760. vmcs_writel(GUEST_TR_BASE, 0);
  1761. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1762. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1763. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1764. vmcs_writel(GUEST_LDTR_BASE, 0);
  1765. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1766. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  1767. vmcs_write32(GUEST_SYSENTER_CS, 0);
  1768. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  1769. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  1770. vmcs_writel(GUEST_RFLAGS, 0x02);
  1771. if (vmx->vcpu.vcpu_id == 0)
  1772. kvm_rip_write(vcpu, 0xfff0);
  1773. else
  1774. kvm_rip_write(vcpu, 0);
  1775. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  1776. /* todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0 */
  1777. vmcs_writel(GUEST_DR7, 0x400);
  1778. vmcs_writel(GUEST_GDTR_BASE, 0);
  1779. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  1780. vmcs_writel(GUEST_IDTR_BASE, 0);
  1781. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  1782. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  1783. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  1784. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  1785. guest_write_tsc(0);
  1786. /* Special registers */
  1787. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  1788. setup_msrs(vmx);
  1789. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  1790. if (cpu_has_vmx_tpr_shadow()) {
  1791. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  1792. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  1793. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  1794. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  1795. vmcs_write32(TPR_THRESHOLD, 0);
  1796. }
  1797. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1798. vmcs_write64(APIC_ACCESS_ADDR,
  1799. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  1800. if (vmx->vpid != 0)
  1801. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  1802. vmx->vcpu.arch.cr0 = 0x60000010;
  1803. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.arch.cr0); /* enter rmode */
  1804. vmx_set_cr4(&vmx->vcpu, 0);
  1805. vmx_set_efer(&vmx->vcpu, 0);
  1806. vmx_fpu_activate(&vmx->vcpu);
  1807. update_exception_bitmap(&vmx->vcpu);
  1808. vpid_sync_vcpu_all(vmx);
  1809. ret = 0;
  1810. out:
  1811. up_read(&vcpu->kvm->slots_lock);
  1812. return ret;
  1813. }
  1814. static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
  1815. {
  1816. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1817. KVMTRACE_1D(INJ_VIRQ, vcpu, (u32)irq, handler);
  1818. if (vcpu->arch.rmode.active) {
  1819. vmx->rmode.irq.pending = true;
  1820. vmx->rmode.irq.vector = irq;
  1821. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  1822. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1823. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  1824. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  1825. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  1826. return;
  1827. }
  1828. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1829. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1830. }
  1831. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  1832. {
  1833. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1834. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  1835. }
  1836. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1837. {
  1838. int word_index = __ffs(vcpu->arch.irq_summary);
  1839. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  1840. int irq = word_index * BITS_PER_LONG + bit_index;
  1841. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  1842. if (!vcpu->arch.irq_pending[word_index])
  1843. clear_bit(word_index, &vcpu->arch.irq_summary);
  1844. kvm_queue_interrupt(vcpu, irq);
  1845. }
  1846. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1847. struct kvm_run *kvm_run)
  1848. {
  1849. u32 cpu_based_vm_exec_control;
  1850. vcpu->arch.interrupt_window_open =
  1851. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1852. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1853. if (vcpu->arch.interrupt_window_open &&
  1854. vcpu->arch.irq_summary && !vcpu->arch.interrupt.pending)
  1855. kvm_do_inject_irq(vcpu);
  1856. if (vcpu->arch.interrupt_window_open && vcpu->arch.interrupt.pending)
  1857. vmx_inject_irq(vcpu, vcpu->arch.interrupt.nr);
  1858. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1859. if (!vcpu->arch.interrupt_window_open &&
  1860. (vcpu->arch.irq_summary || kvm_run->request_interrupt_window))
  1861. /*
  1862. * Interrupts blocked. Wait for unblock.
  1863. */
  1864. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1865. else
  1866. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1867. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1868. }
  1869. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  1870. {
  1871. int ret;
  1872. struct kvm_userspace_memory_region tss_mem = {
  1873. .slot = 8,
  1874. .guest_phys_addr = addr,
  1875. .memory_size = PAGE_SIZE * 3,
  1876. .flags = 0,
  1877. };
  1878. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  1879. if (ret)
  1880. return ret;
  1881. kvm->arch.tss_addr = addr;
  1882. return 0;
  1883. }
  1884. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1885. {
  1886. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1887. set_debugreg(dbg->bp[0], 0);
  1888. set_debugreg(dbg->bp[1], 1);
  1889. set_debugreg(dbg->bp[2], 2);
  1890. set_debugreg(dbg->bp[3], 3);
  1891. if (dbg->singlestep) {
  1892. unsigned long flags;
  1893. flags = vmcs_readl(GUEST_RFLAGS);
  1894. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1895. vmcs_writel(GUEST_RFLAGS, flags);
  1896. }
  1897. }
  1898. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1899. int vec, u32 err_code)
  1900. {
  1901. /*
  1902. * Instruction with address size override prefix opcode 0x67
  1903. * Cause the #SS fault with 0 error code in VM86 mode.
  1904. */
  1905. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  1906. if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
  1907. return 1;
  1908. /*
  1909. * Forward all other exceptions that are valid in real mode.
  1910. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  1911. * the required debugging infrastructure rework.
  1912. */
  1913. switch (vec) {
  1914. case DE_VECTOR:
  1915. case DB_VECTOR:
  1916. case BP_VECTOR:
  1917. case OF_VECTOR:
  1918. case BR_VECTOR:
  1919. case UD_VECTOR:
  1920. case DF_VECTOR:
  1921. case SS_VECTOR:
  1922. case GP_VECTOR:
  1923. case MF_VECTOR:
  1924. kvm_queue_exception(vcpu, vec);
  1925. return 1;
  1926. }
  1927. return 0;
  1928. }
  1929. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1930. {
  1931. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1932. u32 intr_info, error_code;
  1933. unsigned long cr2, rip;
  1934. u32 vect_info;
  1935. enum emulation_result er;
  1936. vect_info = vmx->idt_vectoring_info;
  1937. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1938. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1939. !is_page_fault(intr_info))
  1940. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1941. "intr info 0x%x\n", __func__, vect_info, intr_info);
  1942. if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
  1943. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1944. set_bit(irq, vcpu->arch.irq_pending);
  1945. set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1946. }
  1947. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
  1948. return 1; /* already handled by vmx_vcpu_run() */
  1949. if (is_no_device(intr_info)) {
  1950. vmx_fpu_activate(vcpu);
  1951. return 1;
  1952. }
  1953. if (is_invalid_opcode(intr_info)) {
  1954. er = emulate_instruction(vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  1955. if (er != EMULATE_DONE)
  1956. kvm_queue_exception(vcpu, UD_VECTOR);
  1957. return 1;
  1958. }
  1959. error_code = 0;
  1960. rip = kvm_rip_read(vcpu);
  1961. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  1962. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1963. if (is_page_fault(intr_info)) {
  1964. /* EPT won't cause page fault directly */
  1965. if (vm_need_ept())
  1966. BUG();
  1967. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1968. KVMTRACE_3D(PAGE_FAULT, vcpu, error_code, (u32)cr2,
  1969. (u32)((u64)cr2 >> 32), handler);
  1970. if (vcpu->arch.interrupt.pending || vcpu->arch.exception.pending)
  1971. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  1972. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  1973. }
  1974. if (vcpu->arch.rmode.active &&
  1975. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1976. error_code)) {
  1977. if (vcpu->arch.halt_request) {
  1978. vcpu->arch.halt_request = 0;
  1979. return kvm_emulate_halt(vcpu);
  1980. }
  1981. return 1;
  1982. }
  1983. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) ==
  1984. (INTR_TYPE_EXCEPTION | 1)) {
  1985. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1986. return 0;
  1987. }
  1988. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1989. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1990. kvm_run->ex.error_code = error_code;
  1991. return 0;
  1992. }
  1993. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1994. struct kvm_run *kvm_run)
  1995. {
  1996. ++vcpu->stat.irq_exits;
  1997. KVMTRACE_1D(INTR, vcpu, vmcs_read32(VM_EXIT_INTR_INFO), handler);
  1998. return 1;
  1999. }
  2000. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2001. {
  2002. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  2003. return 0;
  2004. }
  2005. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2006. {
  2007. unsigned long exit_qualification;
  2008. int size, down, in, string, rep;
  2009. unsigned port;
  2010. ++vcpu->stat.io_exits;
  2011. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2012. string = (exit_qualification & 16) != 0;
  2013. if (string) {
  2014. if (emulate_instruction(vcpu,
  2015. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  2016. return 0;
  2017. return 1;
  2018. }
  2019. size = (exit_qualification & 7) + 1;
  2020. in = (exit_qualification & 8) != 0;
  2021. down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  2022. rep = (exit_qualification & 32) != 0;
  2023. port = exit_qualification >> 16;
  2024. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  2025. }
  2026. static void
  2027. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2028. {
  2029. /*
  2030. * Patch in the VMCALL instruction:
  2031. */
  2032. hypercall[0] = 0x0f;
  2033. hypercall[1] = 0x01;
  2034. hypercall[2] = 0xc1;
  2035. }
  2036. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2037. {
  2038. unsigned long exit_qualification;
  2039. int cr;
  2040. int reg;
  2041. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2042. cr = exit_qualification & 15;
  2043. reg = (exit_qualification >> 8) & 15;
  2044. switch ((exit_qualification >> 4) & 3) {
  2045. case 0: /* mov to cr */
  2046. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr,
  2047. (u32)kvm_register_read(vcpu, reg),
  2048. (u32)((u64)kvm_register_read(vcpu, reg) >> 32),
  2049. handler);
  2050. switch (cr) {
  2051. case 0:
  2052. kvm_set_cr0(vcpu, kvm_register_read(vcpu, reg));
  2053. skip_emulated_instruction(vcpu);
  2054. return 1;
  2055. case 3:
  2056. kvm_set_cr3(vcpu, kvm_register_read(vcpu, reg));
  2057. skip_emulated_instruction(vcpu);
  2058. return 1;
  2059. case 4:
  2060. kvm_set_cr4(vcpu, kvm_register_read(vcpu, reg));
  2061. skip_emulated_instruction(vcpu);
  2062. return 1;
  2063. case 8:
  2064. kvm_set_cr8(vcpu, kvm_register_read(vcpu, reg));
  2065. skip_emulated_instruction(vcpu);
  2066. if (irqchip_in_kernel(vcpu->kvm))
  2067. return 1;
  2068. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  2069. return 0;
  2070. };
  2071. break;
  2072. case 2: /* clts */
  2073. vmx_fpu_deactivate(vcpu);
  2074. vcpu->arch.cr0 &= ~X86_CR0_TS;
  2075. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  2076. vmx_fpu_activate(vcpu);
  2077. KVMTRACE_0D(CLTS, vcpu, handler);
  2078. skip_emulated_instruction(vcpu);
  2079. return 1;
  2080. case 1: /*mov from cr*/
  2081. switch (cr) {
  2082. case 3:
  2083. kvm_register_write(vcpu, reg, vcpu->arch.cr3);
  2084. KVMTRACE_3D(CR_READ, vcpu, (u32)cr,
  2085. (u32)kvm_register_read(vcpu, reg),
  2086. (u32)((u64)kvm_register_read(vcpu, reg) >> 32),
  2087. handler);
  2088. skip_emulated_instruction(vcpu);
  2089. return 1;
  2090. case 8:
  2091. kvm_register_write(vcpu, reg, kvm_get_cr8(vcpu));
  2092. KVMTRACE_2D(CR_READ, vcpu, (u32)cr,
  2093. (u32)kvm_register_read(vcpu, reg), handler);
  2094. skip_emulated_instruction(vcpu);
  2095. return 1;
  2096. }
  2097. break;
  2098. case 3: /* lmsw */
  2099. kvm_lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  2100. skip_emulated_instruction(vcpu);
  2101. return 1;
  2102. default:
  2103. break;
  2104. }
  2105. kvm_run->exit_reason = 0;
  2106. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  2107. (int)(exit_qualification >> 4) & 3, cr);
  2108. return 0;
  2109. }
  2110. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2111. {
  2112. unsigned long exit_qualification;
  2113. unsigned long val;
  2114. int dr, reg;
  2115. /*
  2116. * FIXME: this code assumes the host is debugging the guest.
  2117. * need to deal with guest debugging itself too.
  2118. */
  2119. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2120. dr = exit_qualification & 7;
  2121. reg = (exit_qualification >> 8) & 15;
  2122. if (exit_qualification & 16) {
  2123. /* mov from dr */
  2124. switch (dr) {
  2125. case 6:
  2126. val = 0xffff0ff0;
  2127. break;
  2128. case 7:
  2129. val = 0x400;
  2130. break;
  2131. default:
  2132. val = 0;
  2133. }
  2134. kvm_register_write(vcpu, reg, val);
  2135. KVMTRACE_2D(DR_READ, vcpu, (u32)dr, (u32)val, handler);
  2136. } else {
  2137. /* mov to dr */
  2138. }
  2139. skip_emulated_instruction(vcpu);
  2140. return 1;
  2141. }
  2142. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2143. {
  2144. kvm_emulate_cpuid(vcpu);
  2145. return 1;
  2146. }
  2147. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2148. {
  2149. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2150. u64 data;
  2151. if (vmx_get_msr(vcpu, ecx, &data)) {
  2152. kvm_inject_gp(vcpu, 0);
  2153. return 1;
  2154. }
  2155. KVMTRACE_3D(MSR_READ, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2156. handler);
  2157. /* FIXME: handling of bits 32:63 of rax, rdx */
  2158. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  2159. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  2160. skip_emulated_instruction(vcpu);
  2161. return 1;
  2162. }
  2163. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2164. {
  2165. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2166. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  2167. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2168. KVMTRACE_3D(MSR_WRITE, vcpu, ecx, (u32)data, (u32)(data >> 32),
  2169. handler);
  2170. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  2171. kvm_inject_gp(vcpu, 0);
  2172. return 1;
  2173. }
  2174. skip_emulated_instruction(vcpu);
  2175. return 1;
  2176. }
  2177. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  2178. struct kvm_run *kvm_run)
  2179. {
  2180. return 1;
  2181. }
  2182. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  2183. struct kvm_run *kvm_run)
  2184. {
  2185. u32 cpu_based_vm_exec_control;
  2186. /* clear pending irq */
  2187. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2188. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  2189. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2190. KVMTRACE_0D(PEND_INTR, vcpu, handler);
  2191. /*
  2192. * If the user space waits to inject interrupts, exit as soon as
  2193. * possible
  2194. */
  2195. if (kvm_run->request_interrupt_window &&
  2196. !vcpu->arch.irq_summary) {
  2197. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2198. ++vcpu->stat.irq_window_exits;
  2199. return 0;
  2200. }
  2201. return 1;
  2202. }
  2203. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2204. {
  2205. skip_emulated_instruction(vcpu);
  2206. return kvm_emulate_halt(vcpu);
  2207. }
  2208. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2209. {
  2210. skip_emulated_instruction(vcpu);
  2211. kvm_emulate_hypercall(vcpu);
  2212. return 1;
  2213. }
  2214. static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2215. {
  2216. skip_emulated_instruction(vcpu);
  2217. /* TODO: Add support for VT-d/pass-through device */
  2218. return 1;
  2219. }
  2220. static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2221. {
  2222. u64 exit_qualification;
  2223. enum emulation_result er;
  2224. unsigned long offset;
  2225. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  2226. offset = exit_qualification & 0xffful;
  2227. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2228. if (er != EMULATE_DONE) {
  2229. printk(KERN_ERR
  2230. "Fail to handle apic access vmexit! Offset is 0x%lx\n",
  2231. offset);
  2232. return -ENOTSUPP;
  2233. }
  2234. return 1;
  2235. }
  2236. static int handle_task_switch(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2237. {
  2238. unsigned long exit_qualification;
  2239. u16 tss_selector;
  2240. int reason;
  2241. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2242. reason = (u32)exit_qualification >> 30;
  2243. tss_selector = exit_qualification;
  2244. return kvm_task_switch(vcpu, tss_selector, reason);
  2245. }
  2246. static int handle_ept_violation(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2247. {
  2248. u64 exit_qualification;
  2249. enum emulation_result er;
  2250. gpa_t gpa;
  2251. unsigned long hva;
  2252. int gla_validity;
  2253. int r;
  2254. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  2255. if (exit_qualification & (1 << 6)) {
  2256. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  2257. return -ENOTSUPP;
  2258. }
  2259. gla_validity = (exit_qualification >> 7) & 0x3;
  2260. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  2261. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  2262. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2263. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2264. (long unsigned int)vmcs_read64(GUEST_LINEAR_ADDRESS));
  2265. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2266. (long unsigned int)exit_qualification);
  2267. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2268. kvm_run->hw.hardware_exit_reason = 0;
  2269. return -ENOTSUPP;
  2270. }
  2271. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  2272. hva = gfn_to_hva(vcpu->kvm, gpa >> PAGE_SHIFT);
  2273. if (!kvm_is_error_hva(hva)) {
  2274. r = kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
  2275. if (r < 0) {
  2276. printk(KERN_ERR "EPT: Not enough memory!\n");
  2277. return -ENOMEM;
  2278. }
  2279. return 1;
  2280. } else {
  2281. /* must be MMIO */
  2282. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2283. if (er == EMULATE_FAIL) {
  2284. printk(KERN_ERR
  2285. "EPT: Fail to handle EPT violation vmexit!er is %d\n",
  2286. er);
  2287. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2288. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2289. (long unsigned int)vmcs_read64(GUEST_LINEAR_ADDRESS));
  2290. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2291. (long unsigned int)exit_qualification);
  2292. return -ENOTSUPP;
  2293. } else if (er == EMULATE_DO_MMIO)
  2294. return 0;
  2295. }
  2296. return 1;
  2297. }
  2298. static int handle_nmi_window(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2299. {
  2300. u32 cpu_based_vm_exec_control;
  2301. /* clear pending NMI */
  2302. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2303. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  2304. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2305. ++vcpu->stat.nmi_window_exits;
  2306. return 1;
  2307. }
  2308. /*
  2309. * The exit handlers return 1 if the exit was handled fully and guest execution
  2310. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  2311. * to be done to userspace and return 0.
  2312. */
  2313. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  2314. struct kvm_run *kvm_run) = {
  2315. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  2316. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  2317. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  2318. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  2319. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  2320. [EXIT_REASON_CR_ACCESS] = handle_cr,
  2321. [EXIT_REASON_DR_ACCESS] = handle_dr,
  2322. [EXIT_REASON_CPUID] = handle_cpuid,
  2323. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  2324. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  2325. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  2326. [EXIT_REASON_HLT] = handle_halt,
  2327. [EXIT_REASON_VMCALL] = handle_vmcall,
  2328. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  2329. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  2330. [EXIT_REASON_WBINVD] = handle_wbinvd,
  2331. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  2332. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  2333. };
  2334. static const int kvm_vmx_max_exit_handlers =
  2335. ARRAY_SIZE(kvm_vmx_exit_handlers);
  2336. /*
  2337. * The guest has exited. See if we can fix it or if we need userspace
  2338. * assistance.
  2339. */
  2340. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  2341. {
  2342. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  2343. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2344. u32 vectoring_info = vmx->idt_vectoring_info;
  2345. KVMTRACE_3D(VMEXIT, vcpu, exit_reason, (u32)kvm_rip_read(vcpu),
  2346. (u32)((u64)kvm_rip_read(vcpu) >> 32), entryexit);
  2347. /* Access CR3 don't cause VMExit in paging mode, so we need
  2348. * to sync with guest real CR3. */
  2349. if (vm_need_ept() && is_paging(vcpu)) {
  2350. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2351. ept_load_pdptrs(vcpu);
  2352. }
  2353. if (unlikely(vmx->fail)) {
  2354. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2355. kvm_run->fail_entry.hardware_entry_failure_reason
  2356. = vmcs_read32(VM_INSTRUCTION_ERROR);
  2357. return 0;
  2358. }
  2359. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  2360. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  2361. exit_reason != EXIT_REASON_EPT_VIOLATION))
  2362. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  2363. "exit reason is 0x%x\n", __func__, exit_reason);
  2364. if (exit_reason < kvm_vmx_max_exit_handlers
  2365. && kvm_vmx_exit_handlers[exit_reason])
  2366. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  2367. else {
  2368. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2369. kvm_run->hw.hardware_exit_reason = exit_reason;
  2370. }
  2371. return 0;
  2372. }
  2373. static void update_tpr_threshold(struct kvm_vcpu *vcpu)
  2374. {
  2375. int max_irr, tpr;
  2376. if (!vm_need_tpr_shadow(vcpu->kvm))
  2377. return;
  2378. if (!kvm_lapic_enabled(vcpu) ||
  2379. ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
  2380. vmcs_write32(TPR_THRESHOLD, 0);
  2381. return;
  2382. }
  2383. tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
  2384. vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
  2385. }
  2386. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2387. {
  2388. u32 cpu_based_vm_exec_control;
  2389. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2390. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  2391. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2392. }
  2393. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2394. {
  2395. u32 cpu_based_vm_exec_control;
  2396. if (!cpu_has_virtual_nmis())
  2397. return;
  2398. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2399. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  2400. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2401. }
  2402. static int vmx_nmi_enabled(struct kvm_vcpu *vcpu)
  2403. {
  2404. u32 guest_intr = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  2405. return !(guest_intr & (GUEST_INTR_STATE_NMI |
  2406. GUEST_INTR_STATE_MOV_SS |
  2407. GUEST_INTR_STATE_STI));
  2408. }
  2409. static int vmx_irq_enabled(struct kvm_vcpu *vcpu)
  2410. {
  2411. u32 guest_intr = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  2412. return (!(guest_intr & (GUEST_INTR_STATE_MOV_SS |
  2413. GUEST_INTR_STATE_STI)) &&
  2414. (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF));
  2415. }
  2416. static void enable_intr_window(struct kvm_vcpu *vcpu)
  2417. {
  2418. if (vcpu->arch.nmi_pending)
  2419. enable_nmi_window(vcpu);
  2420. else if (kvm_cpu_has_interrupt(vcpu))
  2421. enable_irq_window(vcpu);
  2422. }
  2423. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  2424. {
  2425. u32 exit_intr_info;
  2426. u32 idt_vectoring_info;
  2427. bool unblock_nmi;
  2428. u8 vector;
  2429. int type;
  2430. bool idtv_info_valid;
  2431. u32 error;
  2432. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2433. if (cpu_has_virtual_nmis()) {
  2434. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  2435. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  2436. /*
  2437. * SDM 3: 25.7.1.2
  2438. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  2439. * a guest IRET fault.
  2440. */
  2441. if (unblock_nmi && vector != DF_VECTOR)
  2442. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2443. GUEST_INTR_STATE_NMI);
  2444. }
  2445. idt_vectoring_info = vmx->idt_vectoring_info;
  2446. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  2447. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  2448. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  2449. if (vmx->vcpu.arch.nmi_injected) {
  2450. /*
  2451. * SDM 3: 25.7.1.2
  2452. * Clear bit "block by NMI" before VM entry if a NMI delivery
  2453. * faulted.
  2454. */
  2455. if (idtv_info_valid && type == INTR_TYPE_NMI_INTR)
  2456. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2457. GUEST_INTR_STATE_NMI);
  2458. else
  2459. vmx->vcpu.arch.nmi_injected = false;
  2460. }
  2461. kvm_clear_exception_queue(&vmx->vcpu);
  2462. if (idtv_info_valid && type == INTR_TYPE_EXCEPTION) {
  2463. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  2464. error = vmcs_read32(IDT_VECTORING_ERROR_CODE);
  2465. kvm_queue_exception_e(&vmx->vcpu, vector, error);
  2466. } else
  2467. kvm_queue_exception(&vmx->vcpu, vector);
  2468. vmx->idt_vectoring_info = 0;
  2469. }
  2470. kvm_clear_interrupt_queue(&vmx->vcpu);
  2471. if (idtv_info_valid && type == INTR_TYPE_EXT_INTR) {
  2472. kvm_queue_interrupt(&vmx->vcpu, vector);
  2473. vmx->idt_vectoring_info = 0;
  2474. }
  2475. }
  2476. static void vmx_intr_assist(struct kvm_vcpu *vcpu)
  2477. {
  2478. u32 intr_info_field;
  2479. update_tpr_threshold(vcpu);
  2480. intr_info_field = vmcs_read32(VM_ENTRY_INTR_INFO_FIELD);
  2481. if (cpu_has_virtual_nmis()) {
  2482. if (vcpu->arch.nmi_pending && !vcpu->arch.nmi_injected) {
  2483. if (vmx_nmi_enabled(vcpu)) {
  2484. vcpu->arch.nmi_pending = false;
  2485. vcpu->arch.nmi_injected = true;
  2486. } else {
  2487. enable_intr_window(vcpu);
  2488. return;
  2489. }
  2490. }
  2491. if (vcpu->arch.nmi_injected) {
  2492. vmx_inject_nmi(vcpu);
  2493. enable_intr_window(vcpu);
  2494. return;
  2495. }
  2496. }
  2497. if (!vcpu->arch.interrupt.pending && kvm_cpu_has_interrupt(vcpu)) {
  2498. if (vmx_irq_enabled(vcpu))
  2499. kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu));
  2500. else
  2501. enable_irq_window(vcpu);
  2502. }
  2503. if (vcpu->arch.interrupt.pending) {
  2504. vmx_inject_irq(vcpu, vcpu->arch.interrupt.nr);
  2505. kvm_timer_intr_post(vcpu, vcpu->arch.interrupt.nr);
  2506. }
  2507. }
  2508. /*
  2509. * Failure to inject an interrupt should give us the information
  2510. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  2511. * when fetching the interrupt redirection bitmap in the real-mode
  2512. * tss, this doesn't happen. So we do it ourselves.
  2513. */
  2514. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  2515. {
  2516. vmx->rmode.irq.pending = 0;
  2517. if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip)
  2518. return;
  2519. kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip);
  2520. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  2521. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  2522. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  2523. return;
  2524. }
  2525. vmx->idt_vectoring_info =
  2526. VECTORING_INFO_VALID_MASK
  2527. | INTR_TYPE_EXT_INTR
  2528. | vmx->rmode.irq.vector;
  2529. }
  2530. #ifdef CONFIG_X86_64
  2531. #define R "r"
  2532. #define Q "q"
  2533. #else
  2534. #define R "e"
  2535. #define Q "l"
  2536. #endif
  2537. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2538. {
  2539. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2540. u32 intr_info;
  2541. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  2542. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  2543. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  2544. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  2545. /*
  2546. * Loading guest fpu may have cleared host cr0.ts
  2547. */
  2548. vmcs_writel(HOST_CR0, read_cr0());
  2549. asm(
  2550. /* Store host registers */
  2551. "push %%"R"dx; push %%"R"bp;"
  2552. "push %%"R"cx \n\t"
  2553. "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
  2554. "je 1f \n\t"
  2555. "mov %%"R"sp, %c[host_rsp](%0) \n\t"
  2556. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  2557. "1: \n\t"
  2558. /* Check if vmlaunch of vmresume is needed */
  2559. "cmpl $0, %c[launched](%0) \n\t"
  2560. /* Load guest registers. Don't clobber flags. */
  2561. "mov %c[cr2](%0), %%"R"ax \n\t"
  2562. "mov %%"R"ax, %%cr2 \n\t"
  2563. "mov %c[rax](%0), %%"R"ax \n\t"
  2564. "mov %c[rbx](%0), %%"R"bx \n\t"
  2565. "mov %c[rdx](%0), %%"R"dx \n\t"
  2566. "mov %c[rsi](%0), %%"R"si \n\t"
  2567. "mov %c[rdi](%0), %%"R"di \n\t"
  2568. "mov %c[rbp](%0), %%"R"bp \n\t"
  2569. #ifdef CONFIG_X86_64
  2570. "mov %c[r8](%0), %%r8 \n\t"
  2571. "mov %c[r9](%0), %%r9 \n\t"
  2572. "mov %c[r10](%0), %%r10 \n\t"
  2573. "mov %c[r11](%0), %%r11 \n\t"
  2574. "mov %c[r12](%0), %%r12 \n\t"
  2575. "mov %c[r13](%0), %%r13 \n\t"
  2576. "mov %c[r14](%0), %%r14 \n\t"
  2577. "mov %c[r15](%0), %%r15 \n\t"
  2578. #endif
  2579. "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
  2580. /* Enter guest mode */
  2581. "jne .Llaunched \n\t"
  2582. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  2583. "jmp .Lkvm_vmx_return \n\t"
  2584. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  2585. ".Lkvm_vmx_return: "
  2586. /* Save guest registers, load host registers, keep flags */
  2587. "xchg %0, (%%"R"sp) \n\t"
  2588. "mov %%"R"ax, %c[rax](%0) \n\t"
  2589. "mov %%"R"bx, %c[rbx](%0) \n\t"
  2590. "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
  2591. "mov %%"R"dx, %c[rdx](%0) \n\t"
  2592. "mov %%"R"si, %c[rsi](%0) \n\t"
  2593. "mov %%"R"di, %c[rdi](%0) \n\t"
  2594. "mov %%"R"bp, %c[rbp](%0) \n\t"
  2595. #ifdef CONFIG_X86_64
  2596. "mov %%r8, %c[r8](%0) \n\t"
  2597. "mov %%r9, %c[r9](%0) \n\t"
  2598. "mov %%r10, %c[r10](%0) \n\t"
  2599. "mov %%r11, %c[r11](%0) \n\t"
  2600. "mov %%r12, %c[r12](%0) \n\t"
  2601. "mov %%r13, %c[r13](%0) \n\t"
  2602. "mov %%r14, %c[r14](%0) \n\t"
  2603. "mov %%r15, %c[r15](%0) \n\t"
  2604. #endif
  2605. "mov %%cr2, %%"R"ax \n\t"
  2606. "mov %%"R"ax, %c[cr2](%0) \n\t"
  2607. "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t"
  2608. "setbe %c[fail](%0) \n\t"
  2609. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  2610. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  2611. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  2612. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  2613. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  2614. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  2615. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  2616. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  2617. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  2618. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  2619. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  2620. #ifdef CONFIG_X86_64
  2621. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  2622. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  2623. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  2624. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  2625. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  2626. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  2627. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  2628. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  2629. #endif
  2630. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  2631. : "cc", "memory"
  2632. , R"bx", R"di", R"si"
  2633. #ifdef CONFIG_X86_64
  2634. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  2635. #endif
  2636. );
  2637. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  2638. vcpu->arch.regs_dirty = 0;
  2639. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  2640. if (vmx->rmode.irq.pending)
  2641. fixup_rmode_irq(vmx);
  2642. vcpu->arch.interrupt_window_open =
  2643. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2644. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS)) == 0;
  2645. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  2646. vmx->launched = 1;
  2647. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2648. /* We need to handle NMIs before interrupts are enabled */
  2649. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200 &&
  2650. (intr_info & INTR_INFO_VALID_MASK)) {
  2651. KVMTRACE_0D(NMI, vcpu, handler);
  2652. asm("int $2");
  2653. }
  2654. vmx_complete_interrupts(vmx);
  2655. }
  2656. #undef R
  2657. #undef Q
  2658. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  2659. {
  2660. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2661. if (vmx->vmcs) {
  2662. vcpu_clear(vmx);
  2663. free_vmcs(vmx->vmcs);
  2664. vmx->vmcs = NULL;
  2665. }
  2666. }
  2667. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  2668. {
  2669. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2670. spin_lock(&vmx_vpid_lock);
  2671. if (vmx->vpid != 0)
  2672. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  2673. spin_unlock(&vmx_vpid_lock);
  2674. vmx_free_vmcs(vcpu);
  2675. kfree(vmx->host_msrs);
  2676. kfree(vmx->guest_msrs);
  2677. kvm_vcpu_uninit(vcpu);
  2678. kmem_cache_free(kvm_vcpu_cache, vmx);
  2679. }
  2680. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  2681. {
  2682. int err;
  2683. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  2684. int cpu;
  2685. if (!vmx)
  2686. return ERR_PTR(-ENOMEM);
  2687. allocate_vpid(vmx);
  2688. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  2689. if (err)
  2690. goto free_vcpu;
  2691. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2692. if (!vmx->guest_msrs) {
  2693. err = -ENOMEM;
  2694. goto uninit_vcpu;
  2695. }
  2696. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2697. if (!vmx->host_msrs)
  2698. goto free_guest_msrs;
  2699. vmx->vmcs = alloc_vmcs();
  2700. if (!vmx->vmcs)
  2701. goto free_msrs;
  2702. vmcs_clear(vmx->vmcs);
  2703. cpu = get_cpu();
  2704. vmx_vcpu_load(&vmx->vcpu, cpu);
  2705. err = vmx_vcpu_setup(vmx);
  2706. vmx_vcpu_put(&vmx->vcpu);
  2707. put_cpu();
  2708. if (err)
  2709. goto free_vmcs;
  2710. if (vm_need_virtualize_apic_accesses(kvm))
  2711. if (alloc_apic_access_page(kvm) != 0)
  2712. goto free_vmcs;
  2713. if (vm_need_ept())
  2714. if (alloc_identity_pagetable(kvm) != 0)
  2715. goto free_vmcs;
  2716. return &vmx->vcpu;
  2717. free_vmcs:
  2718. free_vmcs(vmx->vmcs);
  2719. free_msrs:
  2720. kfree(vmx->host_msrs);
  2721. free_guest_msrs:
  2722. kfree(vmx->guest_msrs);
  2723. uninit_vcpu:
  2724. kvm_vcpu_uninit(&vmx->vcpu);
  2725. free_vcpu:
  2726. kmem_cache_free(kvm_vcpu_cache, vmx);
  2727. return ERR_PTR(err);
  2728. }
  2729. static void __init vmx_check_processor_compat(void *rtn)
  2730. {
  2731. struct vmcs_config vmcs_conf;
  2732. *(int *)rtn = 0;
  2733. if (setup_vmcs_config(&vmcs_conf) < 0)
  2734. *(int *)rtn = -EIO;
  2735. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  2736. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  2737. smp_processor_id());
  2738. *(int *)rtn = -EIO;
  2739. }
  2740. }
  2741. static int get_ept_level(void)
  2742. {
  2743. return VMX_EPT_DEFAULT_GAW + 1;
  2744. }
  2745. static struct kvm_x86_ops vmx_x86_ops = {
  2746. .cpu_has_kvm_support = cpu_has_kvm_support,
  2747. .disabled_by_bios = vmx_disabled_by_bios,
  2748. .hardware_setup = hardware_setup,
  2749. .hardware_unsetup = hardware_unsetup,
  2750. .check_processor_compatibility = vmx_check_processor_compat,
  2751. .hardware_enable = hardware_enable,
  2752. .hardware_disable = hardware_disable,
  2753. .cpu_has_accelerated_tpr = cpu_has_vmx_virtualize_apic_accesses,
  2754. .vcpu_create = vmx_create_vcpu,
  2755. .vcpu_free = vmx_free_vcpu,
  2756. .vcpu_reset = vmx_vcpu_reset,
  2757. .prepare_guest_switch = vmx_save_host_state,
  2758. .vcpu_load = vmx_vcpu_load,
  2759. .vcpu_put = vmx_vcpu_put,
  2760. .set_guest_debug = set_guest_debug,
  2761. .guest_debug_pre = kvm_guest_debug_pre,
  2762. .get_msr = vmx_get_msr,
  2763. .set_msr = vmx_set_msr,
  2764. .get_segment_base = vmx_get_segment_base,
  2765. .get_segment = vmx_get_segment,
  2766. .set_segment = vmx_set_segment,
  2767. .get_cpl = vmx_get_cpl,
  2768. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  2769. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  2770. .set_cr0 = vmx_set_cr0,
  2771. .set_cr3 = vmx_set_cr3,
  2772. .set_cr4 = vmx_set_cr4,
  2773. .set_efer = vmx_set_efer,
  2774. .get_idt = vmx_get_idt,
  2775. .set_idt = vmx_set_idt,
  2776. .get_gdt = vmx_get_gdt,
  2777. .set_gdt = vmx_set_gdt,
  2778. .cache_reg = vmx_cache_reg,
  2779. .get_rflags = vmx_get_rflags,
  2780. .set_rflags = vmx_set_rflags,
  2781. .tlb_flush = vmx_flush_tlb,
  2782. .run = vmx_vcpu_run,
  2783. .handle_exit = kvm_handle_exit,
  2784. .skip_emulated_instruction = skip_emulated_instruction,
  2785. .patch_hypercall = vmx_patch_hypercall,
  2786. .get_irq = vmx_get_irq,
  2787. .set_irq = vmx_inject_irq,
  2788. .queue_exception = vmx_queue_exception,
  2789. .exception_injected = vmx_exception_injected,
  2790. .inject_pending_irq = vmx_intr_assist,
  2791. .inject_pending_vectors = do_interrupt_requests,
  2792. .set_tss_addr = vmx_set_tss_addr,
  2793. .get_tdp_level = get_ept_level,
  2794. };
  2795. static int __init vmx_init(void)
  2796. {
  2797. void *va;
  2798. int r;
  2799. vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2800. if (!vmx_io_bitmap_a)
  2801. return -ENOMEM;
  2802. vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2803. if (!vmx_io_bitmap_b) {
  2804. r = -ENOMEM;
  2805. goto out;
  2806. }
  2807. vmx_msr_bitmap = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2808. if (!vmx_msr_bitmap) {
  2809. r = -ENOMEM;
  2810. goto out1;
  2811. }
  2812. /*
  2813. * Allow direct access to the PC debug port (it is often used for I/O
  2814. * delays, but the vmexits simply slow things down).
  2815. */
  2816. va = kmap(vmx_io_bitmap_a);
  2817. memset(va, 0xff, PAGE_SIZE);
  2818. clear_bit(0x80, va);
  2819. kunmap(vmx_io_bitmap_a);
  2820. va = kmap(vmx_io_bitmap_b);
  2821. memset(va, 0xff, PAGE_SIZE);
  2822. kunmap(vmx_io_bitmap_b);
  2823. va = kmap(vmx_msr_bitmap);
  2824. memset(va, 0xff, PAGE_SIZE);
  2825. kunmap(vmx_msr_bitmap);
  2826. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  2827. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  2828. if (r)
  2829. goto out2;
  2830. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_FS_BASE);
  2831. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_GS_BASE);
  2832. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_CS);
  2833. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_ESP);
  2834. vmx_disable_intercept_for_msr(vmx_msr_bitmap, MSR_IA32_SYSENTER_EIP);
  2835. if (vm_need_ept()) {
  2836. bypass_guest_pf = 0;
  2837. kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
  2838. VMX_EPT_WRITABLE_MASK |
  2839. VMX_EPT_DEFAULT_MT << VMX_EPT_MT_EPTE_SHIFT);
  2840. kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
  2841. VMX_EPT_EXECUTABLE_MASK);
  2842. kvm_enable_tdp();
  2843. } else
  2844. kvm_disable_tdp();
  2845. if (bypass_guest_pf)
  2846. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  2847. ept_sync_global();
  2848. return 0;
  2849. out2:
  2850. __free_page(vmx_msr_bitmap);
  2851. out1:
  2852. __free_page(vmx_io_bitmap_b);
  2853. out:
  2854. __free_page(vmx_io_bitmap_a);
  2855. return r;
  2856. }
  2857. static void __exit vmx_exit(void)
  2858. {
  2859. __free_page(vmx_msr_bitmap);
  2860. __free_page(vmx_io_bitmap_b);
  2861. __free_page(vmx_io_bitmap_a);
  2862. kvm_exit();
  2863. }
  2864. module_init(vmx_init)
  2865. module_exit(vmx_exit)