davinci-mcasp.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/of.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/of_device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include "davinci-pcm.h"
  33. #include "davinci-mcasp.h"
  34. /*
  35. * McASP register definitions
  36. */
  37. #define DAVINCI_MCASP_PID_REG 0x00
  38. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  39. #define DAVINCI_MCASP_PFUNC_REG 0x10
  40. #define DAVINCI_MCASP_PDIR_REG 0x14
  41. #define DAVINCI_MCASP_PDOUT_REG 0x18
  42. #define DAVINCI_MCASP_PDSET_REG 0x1c
  43. #define DAVINCI_MCASP_PDCLR_REG 0x20
  44. #define DAVINCI_MCASP_TLGC_REG 0x30
  45. #define DAVINCI_MCASP_TLMR_REG 0x34
  46. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  47. #define DAVINCI_MCASP_AMUTE_REG 0x48
  48. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  49. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  50. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  51. #define DAVINCI_MCASP_RXMASK_REG 0x64
  52. #define DAVINCI_MCASP_RXFMT_REG 0x68
  53. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  54. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  55. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  56. #define DAVINCI_MCASP_RXTDM_REG 0x78
  57. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  58. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  59. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  60. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  61. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  62. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  63. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  64. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  65. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  66. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  67. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  68. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  69. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  70. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  71. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  72. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  73. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  74. /* Left(even TDM Slot) Channel Status Register File */
  75. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  76. /* Right(odd TDM slot) Channel Status Register File */
  77. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  78. /* Left(even TDM slot) User Data Register File */
  79. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  80. /* Right(odd TDM Slot) User Data Register File */
  81. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  82. /* Serializer n Control Register */
  83. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  84. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  85. (n << 2))
  86. /* Transmit Buffer for Serializer n */
  87. #define DAVINCI_MCASP_TXBUF_REG 0x200
  88. /* Receive Buffer for Serializer n */
  89. #define DAVINCI_MCASP_RXBUF_REG 0x280
  90. /* McASP FIFO Registers */
  91. #define DAVINCI_MCASP_WFIFOCTL (0x1010)
  92. #define DAVINCI_MCASP_WFIFOSTS (0x1014)
  93. #define DAVINCI_MCASP_RFIFOCTL (0x1018)
  94. #define DAVINCI_MCASP_RFIFOSTS (0x101C)
  95. #define MCASP_VER3_WFIFOCTL (0x1000)
  96. #define MCASP_VER3_WFIFOSTS (0x1004)
  97. #define MCASP_VER3_RFIFOCTL (0x1008)
  98. #define MCASP_VER3_RFIFOSTS (0x100C)
  99. /*
  100. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  101. * Register Bits
  102. */
  103. #define MCASP_FREE BIT(0)
  104. #define MCASP_SOFT BIT(1)
  105. /*
  106. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  107. */
  108. #define AXR(n) (1<<n)
  109. #define PFUNC_AMUTE BIT(25)
  110. #define ACLKX BIT(26)
  111. #define AHCLKX BIT(27)
  112. #define AFSX BIT(28)
  113. #define ACLKR BIT(29)
  114. #define AHCLKR BIT(30)
  115. #define AFSR BIT(31)
  116. /*
  117. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  118. */
  119. #define AXR(n) (1<<n)
  120. #define PDIR_AMUTE BIT(25)
  121. #define ACLKX BIT(26)
  122. #define AHCLKX BIT(27)
  123. #define AFSX BIT(28)
  124. #define ACLKR BIT(29)
  125. #define AHCLKR BIT(30)
  126. #define AFSR BIT(31)
  127. /*
  128. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  129. */
  130. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  131. #define VA BIT(2)
  132. #define VB BIT(3)
  133. /*
  134. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  135. */
  136. #define TXROT(val) (val)
  137. #define TXSEL BIT(3)
  138. #define TXSSZ(val) (val<<4)
  139. #define TXPBIT(val) (val<<8)
  140. #define TXPAD(val) (val<<13)
  141. #define TXORD BIT(15)
  142. #define FSXDLY(val) (val<<16)
  143. /*
  144. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  145. */
  146. #define RXROT(val) (val)
  147. #define RXSEL BIT(3)
  148. #define RXSSZ(val) (val<<4)
  149. #define RXPBIT(val) (val<<8)
  150. #define RXPAD(val) (val<<13)
  151. #define RXORD BIT(15)
  152. #define FSRDLY(val) (val<<16)
  153. /*
  154. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  155. */
  156. #define FSXPOL BIT(0)
  157. #define AFSXE BIT(1)
  158. #define FSXDUR BIT(4)
  159. #define FSXMOD(val) (val<<7)
  160. /*
  161. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  162. */
  163. #define FSRPOL BIT(0)
  164. #define AFSRE BIT(1)
  165. #define FSRDUR BIT(4)
  166. #define FSRMOD(val) (val<<7)
  167. /*
  168. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  169. */
  170. #define ACLKXDIV(val) (val)
  171. #define ACLKXE BIT(5)
  172. #define TX_ASYNC BIT(6)
  173. #define ACLKXPOL BIT(7)
  174. #define ACLKXDIV_MASK 0x1f
  175. /*
  176. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  177. */
  178. #define ACLKRDIV(val) (val)
  179. #define ACLKRE BIT(5)
  180. #define RX_ASYNC BIT(6)
  181. #define ACLKRPOL BIT(7)
  182. #define ACLKRDIV_MASK 0x1f
  183. /*
  184. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  185. * Register Bits
  186. */
  187. #define AHCLKXDIV(val) (val)
  188. #define AHCLKXPOL BIT(14)
  189. #define AHCLKXE BIT(15)
  190. #define AHCLKXDIV_MASK 0xfff
  191. /*
  192. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  193. * Register Bits
  194. */
  195. #define AHCLKRDIV(val) (val)
  196. #define AHCLKRPOL BIT(14)
  197. #define AHCLKRE BIT(15)
  198. #define AHCLKRDIV_MASK 0xfff
  199. /*
  200. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  201. */
  202. #define MODE(val) (val)
  203. #define DISMOD (val)(val<<2)
  204. #define TXSTATE BIT(4)
  205. #define RXSTATE BIT(5)
  206. #define SRMOD_MASK 3
  207. #define SRMOD_INACTIVE 0
  208. /*
  209. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  210. */
  211. #define LBEN BIT(0)
  212. #define LBORD BIT(1)
  213. #define LBGENMODE(val) (val<<2)
  214. /*
  215. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  216. */
  217. #define TXTDMS(n) (1<<n)
  218. /*
  219. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  220. */
  221. #define RXTDMS(n) (1<<n)
  222. /*
  223. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  224. */
  225. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  226. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  227. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  228. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  229. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  230. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  231. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  232. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  233. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  234. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  235. /*
  236. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  237. */
  238. #define MUTENA(val) (val)
  239. #define MUTEINPOL BIT(2)
  240. #define MUTEINENA BIT(3)
  241. #define MUTEIN BIT(4)
  242. #define MUTER BIT(5)
  243. #define MUTEX BIT(6)
  244. #define MUTEFSR BIT(7)
  245. #define MUTEFSX BIT(8)
  246. #define MUTEBADCLKR BIT(9)
  247. #define MUTEBADCLKX BIT(10)
  248. #define MUTERXDMAERR BIT(11)
  249. #define MUTETXDMAERR BIT(12)
  250. /*
  251. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  252. */
  253. #define RXDATADMADIS BIT(0)
  254. /*
  255. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  256. */
  257. #define TXDATADMADIS BIT(0)
  258. /*
  259. * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
  260. */
  261. #define FIFO_ENABLE BIT(16)
  262. #define NUMEVT_MASK (0xFF << 8)
  263. #define NUMDMA_MASK (0xFF)
  264. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  265. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  266. {
  267. __raw_writel(__raw_readl(reg) | val, reg);
  268. }
  269. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  270. {
  271. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  272. }
  273. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  274. {
  275. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  276. }
  277. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  278. {
  279. __raw_writel(val, reg);
  280. }
  281. static inline u32 mcasp_get_reg(void __iomem *reg)
  282. {
  283. return (unsigned int)__raw_readl(reg);
  284. }
  285. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  286. {
  287. int i = 0;
  288. mcasp_set_bits(regs, val);
  289. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  290. /* loop count is to avoid the lock-up */
  291. for (i = 0; i < 1000; i++) {
  292. if ((mcasp_get_reg(regs) & val) == val)
  293. break;
  294. }
  295. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  296. printk(KERN_ERR "GBLCTL write error\n");
  297. }
  298. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  299. {
  300. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  301. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  302. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  303. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  304. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  305. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  306. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  307. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  308. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  309. }
  310. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  311. {
  312. u8 offset = 0, i;
  313. u32 cnt;
  314. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  315. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  316. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  317. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  318. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  319. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  320. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  321. for (i = 0; i < dev->num_serializer; i++) {
  322. if (dev->serial_dir[i] == TX_MODE) {
  323. offset = i;
  324. break;
  325. }
  326. }
  327. /* wait for TX ready */
  328. cnt = 0;
  329. while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  330. TXSTATE) && (cnt < 100000))
  331. cnt++;
  332. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  333. }
  334. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  335. {
  336. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  337. if (dev->txnumevt) { /* enable FIFO */
  338. switch (dev->version) {
  339. case MCASP_VERSION_3:
  340. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  341. FIFO_ENABLE);
  342. mcasp_set_bits(dev->base + MCASP_VER3_WFIFOCTL,
  343. FIFO_ENABLE);
  344. break;
  345. default:
  346. mcasp_clr_bits(dev->base +
  347. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  348. mcasp_set_bits(dev->base +
  349. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  350. }
  351. }
  352. mcasp_start_tx(dev);
  353. } else {
  354. if (dev->rxnumevt) { /* enable FIFO */
  355. switch (dev->version) {
  356. case MCASP_VERSION_3:
  357. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  358. FIFO_ENABLE);
  359. mcasp_set_bits(dev->base + MCASP_VER3_RFIFOCTL,
  360. FIFO_ENABLE);
  361. break;
  362. default:
  363. mcasp_clr_bits(dev->base +
  364. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  365. mcasp_set_bits(dev->base +
  366. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  367. }
  368. }
  369. mcasp_start_rx(dev);
  370. }
  371. }
  372. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  373. {
  374. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  375. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  376. }
  377. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  378. {
  379. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  380. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  381. }
  382. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  383. {
  384. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  385. if (dev->txnumevt) { /* disable FIFO */
  386. switch (dev->version) {
  387. case MCASP_VERSION_3:
  388. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  389. FIFO_ENABLE);
  390. break;
  391. default:
  392. mcasp_clr_bits(dev->base +
  393. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  394. }
  395. }
  396. mcasp_stop_tx(dev);
  397. } else {
  398. if (dev->rxnumevt) { /* disable FIFO */
  399. switch (dev->version) {
  400. case MCASP_VERSION_3:
  401. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  402. FIFO_ENABLE);
  403. break;
  404. default:
  405. mcasp_clr_bits(dev->base +
  406. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  407. }
  408. }
  409. mcasp_stop_rx(dev);
  410. }
  411. }
  412. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  413. unsigned int fmt)
  414. {
  415. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  416. void __iomem *base = dev->base;
  417. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  418. case SND_SOC_DAIFMT_DSP_B:
  419. case SND_SOC_DAIFMT_AC97:
  420. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  421. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  422. break;
  423. default:
  424. /* configure a full-word SYNC pulse (LRCLK) */
  425. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  426. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  427. /* make 1st data bit occur one ACLK cycle after the frame sync */
  428. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
  429. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
  430. break;
  431. }
  432. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  433. case SND_SOC_DAIFMT_CBS_CFS:
  434. /* codec is clock and frame slave */
  435. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  436. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  437. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  438. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  439. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, ACLKX | AFSX);
  440. break;
  441. case SND_SOC_DAIFMT_CBM_CFS:
  442. /* codec is clock master and frame slave */
  443. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  444. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  445. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  446. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  447. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  448. ACLKX | ACLKR);
  449. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
  450. AFSX | AFSR);
  451. break;
  452. case SND_SOC_DAIFMT_CBM_CFM:
  453. /* codec is clock and frame master */
  454. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  455. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  456. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  457. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  458. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  459. ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
  460. break;
  461. default:
  462. return -EINVAL;
  463. }
  464. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  465. case SND_SOC_DAIFMT_IB_NF:
  466. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  467. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  468. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  469. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  470. break;
  471. case SND_SOC_DAIFMT_NB_IF:
  472. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  473. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  474. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  475. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  476. break;
  477. case SND_SOC_DAIFMT_IB_IF:
  478. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  479. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  480. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  481. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  482. break;
  483. case SND_SOC_DAIFMT_NB_NF:
  484. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  485. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  486. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  487. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  488. break;
  489. default:
  490. return -EINVAL;
  491. }
  492. return 0;
  493. }
  494. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
  495. {
  496. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  497. switch (div_id) {
  498. case 0: /* MCLK divider */
  499. mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  500. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  501. mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  502. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  503. break;
  504. case 1: /* BCLK divider */
  505. mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  506. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  507. mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKRCTL_REG,
  508. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  509. break;
  510. case 2: /* BCLK/LRCLK ratio */
  511. dev->bclk_lrclk_ratio = div;
  512. break;
  513. default:
  514. return -EINVAL;
  515. }
  516. return 0;
  517. }
  518. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  519. unsigned int freq, int dir)
  520. {
  521. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  522. if (dir == SND_SOC_CLOCK_OUT) {
  523. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  524. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  525. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
  526. } else {
  527. mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  528. mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  529. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
  530. }
  531. return 0;
  532. }
  533. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  534. int word_length)
  535. {
  536. u32 fmt;
  537. u32 rotate = (word_length / 4) & 0x7;
  538. u32 mask = (1ULL << word_length) - 1;
  539. /*
  540. * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
  541. * callback, take it into account here. That allows us to for example
  542. * send 32 bits per channel to the codec, while only 16 of them carry
  543. * audio payload.
  544. * The clock ratio is given for a full period of data (both left and
  545. * right channels), so it has to be divided by 2.
  546. */
  547. if (dev->bclk_lrclk_ratio)
  548. word_length = dev->bclk_lrclk_ratio / 2;
  549. /* mapping of the XSSZ bit-field as described in the datasheet */
  550. fmt = (word_length >> 1) - 1;
  551. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  552. RXSSZ(fmt), RXSSZ(0x0F));
  553. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  554. TXSSZ(fmt), TXSSZ(0x0F));
  555. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
  556. TXROT(7));
  557. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
  558. RXROT(7));
  559. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
  560. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
  561. return 0;
  562. }
  563. static int davinci_hw_common_param(struct davinci_audio_dev *dev, int stream,
  564. int channels)
  565. {
  566. int i;
  567. u8 tx_ser = 0;
  568. u8 rx_ser = 0;
  569. u8 ser;
  570. u8 slots = dev->tdm_slots;
  571. u8 max_active_serializers = (channels + slots - 1) / slots;
  572. /* Default configuration */
  573. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  574. /* All PINS as McASP */
  575. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  576. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  577. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  578. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  579. TXDATADMADIS);
  580. } else {
  581. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  582. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  583. RXDATADMADIS);
  584. }
  585. for (i = 0; i < dev->num_serializer; i++) {
  586. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  587. dev->serial_dir[i]);
  588. if (dev->serial_dir[i] == TX_MODE &&
  589. tx_ser < max_active_serializers) {
  590. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  591. AXR(i));
  592. tx_ser++;
  593. } else if (dev->serial_dir[i] == RX_MODE &&
  594. rx_ser < max_active_serializers) {
  595. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  596. AXR(i));
  597. rx_ser++;
  598. } else {
  599. mcasp_mod_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  600. SRMOD_INACTIVE, SRMOD_MASK);
  601. }
  602. }
  603. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  604. ser = tx_ser;
  605. else
  606. ser = rx_ser;
  607. if (ser < max_active_serializers) {
  608. dev_warn(dev->dev, "stream has more channels (%d) than are "
  609. "enabled in mcasp (%d)\n", channels, ser * slots);
  610. return -EINVAL;
  611. }
  612. if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
  613. if (dev->txnumevt * tx_ser > 64)
  614. dev->txnumevt = 1;
  615. switch (dev->version) {
  616. case MCASP_VERSION_3:
  617. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL, tx_ser,
  618. NUMDMA_MASK);
  619. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL,
  620. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  621. break;
  622. default:
  623. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  624. tx_ser, NUMDMA_MASK);
  625. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  626. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  627. }
  628. }
  629. if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
  630. if (dev->rxnumevt * rx_ser > 64)
  631. dev->rxnumevt = 1;
  632. switch (dev->version) {
  633. case MCASP_VERSION_3:
  634. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL, rx_ser,
  635. NUMDMA_MASK);
  636. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL,
  637. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  638. break;
  639. default:
  640. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  641. rx_ser, NUMDMA_MASK);
  642. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  643. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  644. }
  645. }
  646. return 0;
  647. }
  648. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  649. {
  650. int i, active_slots;
  651. u32 mask = 0;
  652. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  653. for (i = 0; i < active_slots; i++)
  654. mask |= (1 << i);
  655. mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  656. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  657. /* bit stream is MSB first with no delay */
  658. /* DSP_B mode */
  659. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  660. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  661. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  662. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  663. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  664. else
  665. printk(KERN_ERR "playback tdm slot %d not supported\n",
  666. dev->tdm_slots);
  667. } else {
  668. /* bit stream is MSB first with no delay */
  669. /* DSP_B mode */
  670. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  671. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  672. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  673. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  674. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  675. else
  676. printk(KERN_ERR "capture tdm slot %d not supported\n",
  677. dev->tdm_slots);
  678. }
  679. }
  680. /* S/PDIF */
  681. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  682. {
  683. /* Set the PDIR for Serialiser as output */
  684. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
  685. /* TXMASK for 24 bits */
  686. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
  687. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  688. and LSB first */
  689. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  690. TXROT(6) | TXSSZ(15));
  691. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  692. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  693. AFSXE | FSXMOD(0x180));
  694. /* Set the TX tdm : for all the slots */
  695. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  696. /* Set the TX clock controls : div = 1 and internal */
  697. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  698. ACLKXE | TX_ASYNC);
  699. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  700. /* Only 44100 and 48000 are valid, both have the same setting */
  701. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  702. /* Enable the DIT */
  703. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  704. }
  705. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  706. struct snd_pcm_hw_params *params,
  707. struct snd_soc_dai *cpu_dai)
  708. {
  709. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  710. struct davinci_pcm_dma_params *dma_params =
  711. &dev->dma_params[substream->stream];
  712. int word_length;
  713. u8 fifo_level;
  714. u8 slots = dev->tdm_slots;
  715. int channels;
  716. struct snd_interval *pcm_channels = hw_param_interval(params,
  717. SNDRV_PCM_HW_PARAM_CHANNELS);
  718. channels = pcm_channels->min;
  719. if (davinci_hw_common_param(dev, substream->stream, channels) == -EINVAL)
  720. return -EINVAL;
  721. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  722. fifo_level = dev->txnumevt;
  723. else
  724. fifo_level = dev->rxnumevt;
  725. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  726. davinci_hw_dit_param(dev);
  727. else
  728. davinci_hw_param(dev, substream->stream);
  729. switch (params_format(params)) {
  730. case SNDRV_PCM_FORMAT_U8:
  731. case SNDRV_PCM_FORMAT_S8:
  732. dma_params->data_type = 1;
  733. word_length = 8;
  734. break;
  735. case SNDRV_PCM_FORMAT_U16_LE:
  736. case SNDRV_PCM_FORMAT_S16_LE:
  737. dma_params->data_type = 2;
  738. word_length = 16;
  739. break;
  740. case SNDRV_PCM_FORMAT_U24_3LE:
  741. case SNDRV_PCM_FORMAT_S24_3LE:
  742. dma_params->data_type = 3;
  743. word_length = 24;
  744. break;
  745. case SNDRV_PCM_FORMAT_U24_LE:
  746. case SNDRV_PCM_FORMAT_S24_LE:
  747. case SNDRV_PCM_FORMAT_U32_LE:
  748. case SNDRV_PCM_FORMAT_S32_LE:
  749. dma_params->data_type = 4;
  750. word_length = 32;
  751. break;
  752. default:
  753. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  754. return -EINVAL;
  755. }
  756. if (dev->version == MCASP_VERSION_2 && !fifo_level)
  757. dma_params->acnt = 4;
  758. else
  759. dma_params->acnt = dma_params->data_type;
  760. dma_params->fifo_level = fifo_level;
  761. dma_params->active_serializers = (channels + slots - 1) / slots;
  762. davinci_config_channel_size(dev, word_length);
  763. return 0;
  764. }
  765. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  766. int cmd, struct snd_soc_dai *cpu_dai)
  767. {
  768. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  769. int ret = 0;
  770. switch (cmd) {
  771. case SNDRV_PCM_TRIGGER_RESUME:
  772. case SNDRV_PCM_TRIGGER_START:
  773. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  774. ret = pm_runtime_get_sync(dev->dev);
  775. if (IS_ERR_VALUE(ret))
  776. dev_err(dev->dev, "pm_runtime_get_sync() failed\n");
  777. davinci_mcasp_start(dev, substream->stream);
  778. break;
  779. case SNDRV_PCM_TRIGGER_SUSPEND:
  780. davinci_mcasp_stop(dev, substream->stream);
  781. ret = pm_runtime_put_sync(dev->dev);
  782. if (IS_ERR_VALUE(ret))
  783. dev_err(dev->dev, "pm_runtime_put_sync() failed\n");
  784. break;
  785. case SNDRV_PCM_TRIGGER_STOP:
  786. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  787. davinci_mcasp_stop(dev, substream->stream);
  788. break;
  789. default:
  790. ret = -EINVAL;
  791. }
  792. return ret;
  793. }
  794. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  795. struct snd_soc_dai *dai)
  796. {
  797. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  798. snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
  799. return 0;
  800. }
  801. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  802. .startup = davinci_mcasp_startup,
  803. .trigger = davinci_mcasp_trigger,
  804. .hw_params = davinci_mcasp_hw_params,
  805. .set_fmt = davinci_mcasp_set_dai_fmt,
  806. .set_clkdiv = davinci_mcasp_set_clkdiv,
  807. .set_sysclk = davinci_mcasp_set_sysclk,
  808. };
  809. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  810. SNDRV_PCM_FMTBIT_U8 | \
  811. SNDRV_PCM_FMTBIT_S16_LE | \
  812. SNDRV_PCM_FMTBIT_U16_LE | \
  813. SNDRV_PCM_FMTBIT_S24_LE | \
  814. SNDRV_PCM_FMTBIT_U24_LE | \
  815. SNDRV_PCM_FMTBIT_S24_3LE | \
  816. SNDRV_PCM_FMTBIT_U24_3LE | \
  817. SNDRV_PCM_FMTBIT_S32_LE | \
  818. SNDRV_PCM_FMTBIT_U32_LE)
  819. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  820. {
  821. .name = "davinci-mcasp.0",
  822. .playback = {
  823. .channels_min = 2,
  824. .channels_max = 32 * 16,
  825. .rates = DAVINCI_MCASP_RATES,
  826. .formats = DAVINCI_MCASP_PCM_FMTS,
  827. },
  828. .capture = {
  829. .channels_min = 2,
  830. .channels_max = 32 * 16,
  831. .rates = DAVINCI_MCASP_RATES,
  832. .formats = DAVINCI_MCASP_PCM_FMTS,
  833. },
  834. .ops = &davinci_mcasp_dai_ops,
  835. },
  836. {
  837. "davinci-mcasp.1",
  838. .playback = {
  839. .channels_min = 1,
  840. .channels_max = 384,
  841. .rates = DAVINCI_MCASP_RATES,
  842. .formats = DAVINCI_MCASP_PCM_FMTS,
  843. },
  844. .ops = &davinci_mcasp_dai_ops,
  845. },
  846. };
  847. static const struct of_device_id mcasp_dt_ids[] = {
  848. {
  849. .compatible = "ti,dm646x-mcasp-audio",
  850. .data = (void *)MCASP_VERSION_1,
  851. },
  852. {
  853. .compatible = "ti,da830-mcasp-audio",
  854. .data = (void *)MCASP_VERSION_2,
  855. },
  856. {
  857. .compatible = "ti,omap2-mcasp-audio",
  858. .data = (void *)MCASP_VERSION_3,
  859. },
  860. { /* sentinel */ }
  861. };
  862. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  863. static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
  864. struct platform_device *pdev)
  865. {
  866. struct device_node *np = pdev->dev.of_node;
  867. struct snd_platform_data *pdata = NULL;
  868. const struct of_device_id *match =
  869. of_match_device(of_match_ptr(mcasp_dt_ids), &pdev->dev);
  870. const u32 *of_serial_dir32;
  871. u8 *of_serial_dir;
  872. u32 val;
  873. int i, ret = 0;
  874. if (pdev->dev.platform_data) {
  875. pdata = pdev->dev.platform_data;
  876. return pdata;
  877. } else if (match) {
  878. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  879. if (!pdata) {
  880. ret = -ENOMEM;
  881. goto nodata;
  882. }
  883. } else {
  884. /* control shouldn't reach here. something is wrong */
  885. ret = -EINVAL;
  886. goto nodata;
  887. }
  888. if (match->data)
  889. pdata->version = (u8)((int)match->data);
  890. ret = of_property_read_u32(np, "op-mode", &val);
  891. if (ret >= 0)
  892. pdata->op_mode = val;
  893. ret = of_property_read_u32(np, "tdm-slots", &val);
  894. if (ret >= 0) {
  895. if (val < 2 || val > 32) {
  896. dev_err(&pdev->dev,
  897. "tdm-slots must be in rage [2-32]\n");
  898. ret = -EINVAL;
  899. goto nodata;
  900. }
  901. pdata->tdm_slots = val;
  902. }
  903. ret = of_property_read_u32(np, "num-serializer", &val);
  904. if (ret >= 0)
  905. pdata->num_serializer = val;
  906. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  907. val /= sizeof(u32);
  908. if (val != pdata->num_serializer) {
  909. dev_err(&pdev->dev,
  910. "num-serializer(%d) != serial-dir size(%d)\n",
  911. pdata->num_serializer, val);
  912. ret = -EINVAL;
  913. goto nodata;
  914. }
  915. if (of_serial_dir32) {
  916. of_serial_dir = devm_kzalloc(&pdev->dev,
  917. (sizeof(*of_serial_dir) * val),
  918. GFP_KERNEL);
  919. if (!of_serial_dir) {
  920. ret = -ENOMEM;
  921. goto nodata;
  922. }
  923. for (i = 0; i < pdata->num_serializer; i++)
  924. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  925. pdata->serial_dir = of_serial_dir;
  926. }
  927. ret = of_property_read_u32(np, "tx-num-evt", &val);
  928. if (ret >= 0)
  929. pdata->txnumevt = val;
  930. ret = of_property_read_u32(np, "rx-num-evt", &val);
  931. if (ret >= 0)
  932. pdata->rxnumevt = val;
  933. ret = of_property_read_u32(np, "sram-size-playback", &val);
  934. if (ret >= 0)
  935. pdata->sram_size_playback = val;
  936. ret = of_property_read_u32(np, "sram-size-capture", &val);
  937. if (ret >= 0)
  938. pdata->sram_size_capture = val;
  939. return pdata;
  940. nodata:
  941. if (ret < 0) {
  942. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  943. ret);
  944. pdata = NULL;
  945. }
  946. return pdata;
  947. }
  948. static int davinci_mcasp_probe(struct platform_device *pdev)
  949. {
  950. struct davinci_pcm_dma_params *dma_data;
  951. struct resource *mem, *ioarea, *res;
  952. struct snd_platform_data *pdata;
  953. struct davinci_audio_dev *dev;
  954. int ret;
  955. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  956. dev_err(&pdev->dev, "No platform data supplied\n");
  957. return -EINVAL;
  958. }
  959. dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_audio_dev),
  960. GFP_KERNEL);
  961. if (!dev)
  962. return -ENOMEM;
  963. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  964. if (!pdata) {
  965. dev_err(&pdev->dev, "no platform data\n");
  966. return -EINVAL;
  967. }
  968. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  969. if (!mem) {
  970. dev_err(&pdev->dev, "no mem resource?\n");
  971. return -ENODEV;
  972. }
  973. ioarea = devm_request_mem_region(&pdev->dev, mem->start,
  974. resource_size(mem), pdev->name);
  975. if (!ioarea) {
  976. dev_err(&pdev->dev, "Audio region already claimed\n");
  977. return -EBUSY;
  978. }
  979. pm_runtime_enable(&pdev->dev);
  980. ret = pm_runtime_get_sync(&pdev->dev);
  981. if (IS_ERR_VALUE(ret)) {
  982. dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
  983. return ret;
  984. }
  985. dev->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  986. if (!dev->base) {
  987. dev_err(&pdev->dev, "ioremap failed\n");
  988. ret = -ENOMEM;
  989. goto err_release_clk;
  990. }
  991. dev->op_mode = pdata->op_mode;
  992. dev->tdm_slots = pdata->tdm_slots;
  993. dev->num_serializer = pdata->num_serializer;
  994. dev->serial_dir = pdata->serial_dir;
  995. dev->version = pdata->version;
  996. dev->txnumevt = pdata->txnumevt;
  997. dev->rxnumevt = pdata->rxnumevt;
  998. dev->dev = &pdev->dev;
  999. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  1000. dma_data->asp_chan_q = pdata->asp_chan_q;
  1001. dma_data->ram_chan_q = pdata->ram_chan_q;
  1002. dma_data->sram_pool = pdata->sram_pool;
  1003. dma_data->sram_size = pdata->sram_size_playback;
  1004. dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
  1005. mem->start);
  1006. /* first TX, then RX */
  1007. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1008. if (!res) {
  1009. dev_err(&pdev->dev, "no DMA resource\n");
  1010. ret = -ENODEV;
  1011. goto err_release_clk;
  1012. }
  1013. dma_data->channel = res->start;
  1014. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
  1015. dma_data->asp_chan_q = pdata->asp_chan_q;
  1016. dma_data->ram_chan_q = pdata->ram_chan_q;
  1017. dma_data->sram_pool = pdata->sram_pool;
  1018. dma_data->sram_size = pdata->sram_size_capture;
  1019. dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
  1020. mem->start);
  1021. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1022. if (!res) {
  1023. dev_err(&pdev->dev, "no DMA resource\n");
  1024. ret = -ENODEV;
  1025. goto err_release_clk;
  1026. }
  1027. dma_data->channel = res->start;
  1028. dev_set_drvdata(&pdev->dev, dev);
  1029. ret = snd_soc_register_dai(&pdev->dev, &davinci_mcasp_dai[pdata->op_mode]);
  1030. if (ret != 0)
  1031. goto err_release_clk;
  1032. ret = davinci_soc_platform_register(&pdev->dev);
  1033. if (ret) {
  1034. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  1035. goto err_unregister_dai;
  1036. }
  1037. return 0;
  1038. err_unregister_dai:
  1039. snd_soc_unregister_dai(&pdev->dev);
  1040. err_release_clk:
  1041. pm_runtime_put_sync(&pdev->dev);
  1042. pm_runtime_disable(&pdev->dev);
  1043. return ret;
  1044. }
  1045. static int davinci_mcasp_remove(struct platform_device *pdev)
  1046. {
  1047. snd_soc_unregister_dai(&pdev->dev);
  1048. davinci_soc_platform_unregister(&pdev->dev);
  1049. pm_runtime_put_sync(&pdev->dev);
  1050. pm_runtime_disable(&pdev->dev);
  1051. return 0;
  1052. }
  1053. static struct platform_driver davinci_mcasp_driver = {
  1054. .probe = davinci_mcasp_probe,
  1055. .remove = davinci_mcasp_remove,
  1056. .driver = {
  1057. .name = "davinci-mcasp",
  1058. .owner = THIS_MODULE,
  1059. .of_match_table = of_match_ptr(mcasp_dt_ids),
  1060. },
  1061. };
  1062. module_platform_driver(davinci_mcasp_driver);
  1063. MODULE_AUTHOR("Steve Chen");
  1064. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  1065. MODULE_LICENSE("GPL");