bnx2x_cmn.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412
  1. /* bnx2x_cmn.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #ifndef BNX2X_CMN_H
  18. #define BNX2X_CMN_H
  19. #include <linux/types.h>
  20. #include <linux/pci.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/etherdevice.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_sriov.h"
  25. /* This is used as a replacement for an MCP if it's not present */
  26. extern int load_count[2][3]; /* per-path: 0-common, 1-port0, 2-port1 */
  27. extern int num_queues;
  28. extern int int_mode;
  29. /************************ Macros ********************************/
  30. #define BNX2X_PCI_FREE(x, y, size) \
  31. do { \
  32. if (x) { \
  33. dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
  34. x = NULL; \
  35. y = 0; \
  36. } \
  37. } while (0)
  38. #define BNX2X_FREE(x) \
  39. do { \
  40. if (x) { \
  41. kfree((void *)x); \
  42. x = NULL; \
  43. } \
  44. } while (0)
  45. #define BNX2X_PCI_ALLOC(x, y, size) \
  46. do { \
  47. x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
  48. if (x == NULL) \
  49. goto alloc_mem_err; \
  50. memset((void *)x, 0, size); \
  51. } while (0)
  52. #define BNX2X_ALLOC(x, size) \
  53. do { \
  54. x = kzalloc(size, GFP_KERNEL); \
  55. if (x == NULL) \
  56. goto alloc_mem_err; \
  57. } while (0)
  58. /*********************** Interfaces ****************************
  59. * Functions that need to be implemented by each driver version
  60. */
  61. /* Init */
  62. /**
  63. * bnx2x_send_unload_req - request unload mode from the MCP.
  64. *
  65. * @bp: driver handle
  66. * @unload_mode: requested function's unload mode
  67. *
  68. * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
  69. */
  70. u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode);
  71. /**
  72. * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
  73. *
  74. * @bp: driver handle
  75. * @keep_link: true iff link should be kept up
  76. */
  77. void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link);
  78. /**
  79. * bnx2x_config_rss_pf - configure RSS parameters in a PF.
  80. *
  81. * @bp: driver handle
  82. * @rss_obj: RSS object to use
  83. * @ind_table: indirection table to configure
  84. * @config_hash: re-configure RSS hash keys configuration
  85. */
  86. int bnx2x_config_rss_pf(struct bnx2x *bp, struct bnx2x_rss_config_obj *rss_obj,
  87. bool config_hash);
  88. /**
  89. * bnx2x__init_func_obj - init function object
  90. *
  91. * @bp: driver handle
  92. *
  93. * Initializes the Function Object with the appropriate
  94. * parameters which include a function slow path driver
  95. * interface.
  96. */
  97. void bnx2x__init_func_obj(struct bnx2x *bp);
  98. /**
  99. * bnx2x_setup_queue - setup eth queue.
  100. *
  101. * @bp: driver handle
  102. * @fp: pointer to the fastpath structure
  103. * @leading: boolean
  104. *
  105. */
  106. int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  107. bool leading);
  108. /**
  109. * bnx2x_setup_leading - bring up a leading eth queue.
  110. *
  111. * @bp: driver handle
  112. */
  113. int bnx2x_setup_leading(struct bnx2x *bp);
  114. /**
  115. * bnx2x_fw_command - send the MCP a request
  116. *
  117. * @bp: driver handle
  118. * @command: request
  119. * @param: request's parameter
  120. *
  121. * block until there is a reply
  122. */
  123. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
  124. /**
  125. * bnx2x_initial_phy_init - initialize link parameters structure variables.
  126. *
  127. * @bp: driver handle
  128. * @load_mode: current mode
  129. */
  130. int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode);
  131. /**
  132. * bnx2x_link_set - configure hw according to link parameters structure.
  133. *
  134. * @bp: driver handle
  135. */
  136. void bnx2x_link_set(struct bnx2x *bp);
  137. /**
  138. * bnx2x_force_link_reset - Forces link reset, and put the PHY
  139. * in reset as well.
  140. *
  141. * @bp: driver handle
  142. */
  143. void bnx2x_force_link_reset(struct bnx2x *bp);
  144. /**
  145. * bnx2x_link_test - query link status.
  146. *
  147. * @bp: driver handle
  148. * @is_serdes: bool
  149. *
  150. * Returns 0 if link is UP.
  151. */
  152. u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes);
  153. /**
  154. * bnx2x_drv_pulse - write driver pulse to shmem
  155. *
  156. * @bp: driver handle
  157. *
  158. * writes the value in bp->fw_drv_pulse_wr_seq to drv_pulse mbox
  159. * in the shmem.
  160. */
  161. void bnx2x_drv_pulse(struct bnx2x *bp);
  162. /**
  163. * bnx2x_igu_ack_sb - update IGU with current SB value
  164. *
  165. * @bp: driver handle
  166. * @igu_sb_id: SB id
  167. * @segment: SB segment
  168. * @index: SB index
  169. * @op: SB operation
  170. * @update: is HW update required
  171. */
  172. void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
  173. u16 index, u8 op, u8 update);
  174. /* Disable transactions from chip to host */
  175. void bnx2x_pf_disable(struct bnx2x *bp);
  176. int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
  177. /**
  178. * bnx2x__link_status_update - handles link status change.
  179. *
  180. * @bp: driver handle
  181. */
  182. void bnx2x__link_status_update(struct bnx2x *bp);
  183. /**
  184. * bnx2x_link_report - report link status to upper layer.
  185. *
  186. * @bp: driver handle
  187. */
  188. void bnx2x_link_report(struct bnx2x *bp);
  189. /* None-atomic version of bnx2x_link_report() */
  190. void __bnx2x_link_report(struct bnx2x *bp);
  191. /**
  192. * bnx2x_get_mf_speed - calculate MF speed.
  193. *
  194. * @bp: driver handle
  195. *
  196. * Takes into account current linespeed and MF configuration.
  197. */
  198. u16 bnx2x_get_mf_speed(struct bnx2x *bp);
  199. /**
  200. * bnx2x_msix_sp_int - MSI-X slowpath interrupt handler
  201. *
  202. * @irq: irq number
  203. * @dev_instance: private instance
  204. */
  205. irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance);
  206. /**
  207. * bnx2x_interrupt - non MSI-X interrupt handler
  208. *
  209. * @irq: irq number
  210. * @dev_instance: private instance
  211. */
  212. irqreturn_t bnx2x_interrupt(int irq, void *dev_instance);
  213. /**
  214. * bnx2x_cnic_notify - send command to cnic driver
  215. *
  216. * @bp: driver handle
  217. * @cmd: command
  218. */
  219. int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
  220. /**
  221. * bnx2x_setup_cnic_irq_info - provides cnic with IRQ information
  222. *
  223. * @bp: driver handle
  224. */
  225. void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
  226. /**
  227. * bnx2x_setup_cnic_info - provides cnic with updated info
  228. *
  229. * @bp: driver handle
  230. */
  231. void bnx2x_setup_cnic_info(struct bnx2x *bp);
  232. /**
  233. * bnx2x_int_enable - enable HW interrupts.
  234. *
  235. * @bp: driver handle
  236. */
  237. void bnx2x_int_enable(struct bnx2x *bp);
  238. /**
  239. * bnx2x_int_disable_sync - disable interrupts.
  240. *
  241. * @bp: driver handle
  242. * @disable_hw: true, disable HW interrupts.
  243. *
  244. * This function ensures that there are no
  245. * ISRs or SP DPCs (sp_task) are running after it returns.
  246. */
  247. void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw);
  248. /**
  249. * bnx2x_nic_init_cnic - init driver internals for cnic.
  250. *
  251. * @bp: driver handle
  252. * @load_code: COMMON, PORT or FUNCTION
  253. *
  254. * Initializes:
  255. * - rings
  256. * - status blocks
  257. * - etc.
  258. */
  259. void bnx2x_nic_init_cnic(struct bnx2x *bp);
  260. /**
  261. * bnx2x_preirq_nic_init - init driver internals.
  262. *
  263. * @bp: driver handle
  264. *
  265. * Initializes:
  266. * - fastpath object
  267. * - fastpath rings
  268. * etc.
  269. */
  270. void bnx2x_pre_irq_nic_init(struct bnx2x *bp);
  271. /**
  272. * bnx2x_postirq_nic_init - init driver internals.
  273. *
  274. * @bp: driver handle
  275. * @load_code: COMMON, PORT or FUNCTION
  276. *
  277. * Initializes:
  278. * - status blocks
  279. * - slowpath rings
  280. * - etc.
  281. */
  282. void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code);
  283. /**
  284. * bnx2x_alloc_mem_cnic - allocate driver's memory for cnic.
  285. *
  286. * @bp: driver handle
  287. */
  288. int bnx2x_alloc_mem_cnic(struct bnx2x *bp);
  289. /**
  290. * bnx2x_alloc_mem - allocate driver's memory.
  291. *
  292. * @bp: driver handle
  293. */
  294. int bnx2x_alloc_mem(struct bnx2x *bp);
  295. /**
  296. * bnx2x_free_mem_cnic - release driver's memory for cnic.
  297. *
  298. * @bp: driver handle
  299. */
  300. void bnx2x_free_mem_cnic(struct bnx2x *bp);
  301. /**
  302. * bnx2x_free_mem - release driver's memory.
  303. *
  304. * @bp: driver handle
  305. */
  306. void bnx2x_free_mem(struct bnx2x *bp);
  307. /**
  308. * bnx2x_set_num_queues - set number of queues according to mode.
  309. *
  310. * @bp: driver handle
  311. */
  312. void bnx2x_set_num_queues(struct bnx2x *bp);
  313. /**
  314. * bnx2x_chip_cleanup - cleanup chip internals.
  315. *
  316. * @bp: driver handle
  317. * @unload_mode: COMMON, PORT, FUNCTION
  318. * @keep_link: true iff link should be kept up.
  319. *
  320. * - Cleanup MAC configuration.
  321. * - Closes clients.
  322. * - etc.
  323. */
  324. void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link);
  325. /**
  326. * bnx2x_acquire_hw_lock - acquire HW lock.
  327. *
  328. * @bp: driver handle
  329. * @resource: resource bit which was locked
  330. */
  331. int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource);
  332. /**
  333. * bnx2x_release_hw_lock - release HW lock.
  334. *
  335. * @bp: driver handle
  336. * @resource: resource bit which was locked
  337. */
  338. int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource);
  339. /**
  340. * bnx2x_release_leader_lock - release recovery leader lock
  341. *
  342. * @bp: driver handle
  343. */
  344. int bnx2x_release_leader_lock(struct bnx2x *bp);
  345. /**
  346. * bnx2x_set_eth_mac - configure eth MAC address in the HW
  347. *
  348. * @bp: driver handle
  349. * @set: set or clear
  350. *
  351. * Configures according to the value in netdev->dev_addr.
  352. */
  353. int bnx2x_set_eth_mac(struct bnx2x *bp, bool set);
  354. /**
  355. * bnx2x_set_rx_mode - set MAC filtering configurations.
  356. *
  357. * @dev: netdevice
  358. *
  359. * called with netif_tx_lock from dev_mcast.c
  360. * If bp->state is OPEN, should be called with
  361. * netif_addr_lock_bh()
  362. */
  363. void bnx2x_set_rx_mode(struct net_device *dev);
  364. /**
  365. * bnx2x_set_storm_rx_mode - configure MAC filtering rules in a FW.
  366. *
  367. * @bp: driver handle
  368. *
  369. * If bp->state is OPEN, should be called with
  370. * netif_addr_lock_bh().
  371. */
  372. int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
  373. /**
  374. * bnx2x_set_q_rx_mode - configures rx_mode for a single queue.
  375. *
  376. * @bp: driver handle
  377. * @cl_id: client id
  378. * @rx_mode_flags: rx mode configuration
  379. * @rx_accept_flags: rx accept configuration
  380. * @tx_accept_flags: tx accept configuration (tx switch)
  381. * @ramrod_flags: ramrod configuration
  382. */
  383. int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
  384. unsigned long rx_mode_flags,
  385. unsigned long rx_accept_flags,
  386. unsigned long tx_accept_flags,
  387. unsigned long ramrod_flags);
  388. /* Parity errors related */
  389. void bnx2x_set_pf_load(struct bnx2x *bp);
  390. bool bnx2x_clear_pf_load(struct bnx2x *bp);
  391. bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print);
  392. bool bnx2x_reset_is_done(struct bnx2x *bp, int engine);
  393. void bnx2x_set_reset_in_progress(struct bnx2x *bp);
  394. void bnx2x_set_reset_global(struct bnx2x *bp);
  395. void bnx2x_disable_close_the_gate(struct bnx2x *bp);
  396. int bnx2x_init_hw_func_cnic(struct bnx2x *bp);
  397. /**
  398. * bnx2x_sp_event - handle ramrods completion.
  399. *
  400. * @fp: fastpath handle for the event
  401. * @rr_cqe: eth_rx_cqe
  402. */
  403. void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe);
  404. /**
  405. * bnx2x_ilt_set_info - prepare ILT configurations.
  406. *
  407. * @bp: driver handle
  408. */
  409. void bnx2x_ilt_set_info(struct bnx2x *bp);
  410. /**
  411. * bnx2x_ilt_set_cnic_info - prepare ILT configurations for SRC
  412. * and TM.
  413. *
  414. * @bp: driver handle
  415. */
  416. void bnx2x_ilt_set_info_cnic(struct bnx2x *bp);
  417. /**
  418. * bnx2x_dcbx_init - initialize dcbx protocol.
  419. *
  420. * @bp: driver handle
  421. */
  422. void bnx2x_dcbx_init(struct bnx2x *bp, bool update_shmem);
  423. /**
  424. * bnx2x_set_power_state - set power state to the requested value.
  425. *
  426. * @bp: driver handle
  427. * @state: required state D0 or D3hot
  428. *
  429. * Currently only D0 and D3hot are supported.
  430. */
  431. int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
  432. /**
  433. * bnx2x_update_max_mf_config - update MAX part of MF configuration in HW.
  434. *
  435. * @bp: driver handle
  436. * @value: new value
  437. */
  438. void bnx2x_update_max_mf_config(struct bnx2x *bp, u32 value);
  439. /* Error handling */
  440. void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl);
  441. /* validate currect fw is loaded */
  442. bool bnx2x_test_firmware_version(struct bnx2x *bp, bool is_err);
  443. /* dev_close main block */
  444. int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode, bool keep_link);
  445. /* dev_open main block */
  446. int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
  447. /* hard_xmit callback */
  448. netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev);
  449. /* setup_tc callback */
  450. int bnx2x_setup_tc(struct net_device *dev, u8 num_tc);
  451. int bnx2x_set_vf_mac(struct net_device *dev, int queue, u8 *mac);
  452. /* select_queue callback */
  453. u16 bnx2x_select_queue(struct net_device *dev, struct sk_buff *skb);
  454. static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
  455. struct bnx2x_fastpath *fp,
  456. u16 bd_prod, u16 rx_comp_prod,
  457. u16 rx_sge_prod)
  458. {
  459. struct ustorm_eth_rx_producers rx_prods = {0};
  460. u32 i;
  461. /* Update producers */
  462. rx_prods.bd_prod = bd_prod;
  463. rx_prods.cqe_prod = rx_comp_prod;
  464. rx_prods.sge_prod = rx_sge_prod;
  465. /* Make sure that the BD and SGE data is updated before updating the
  466. * producers since FW might read the BD/SGE right after the producer
  467. * is updated.
  468. * This is only applicable for weak-ordered memory model archs such
  469. * as IA-64. The following barrier is also mandatory since FW will
  470. * assumes BDs must have buffers.
  471. */
  472. wmb();
  473. for (i = 0; i < sizeof(rx_prods)/4; i++)
  474. REG_WR(bp, fp->ustorm_rx_prods_offset + i*4,
  475. ((u32 *)&rx_prods)[i]);
  476. mmiowb(); /* keep prod updates ordered */
  477. DP(NETIF_MSG_RX_STATUS,
  478. "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
  479. fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
  480. }
  481. /* reload helper */
  482. int bnx2x_reload_if_running(struct net_device *dev);
  483. int bnx2x_change_mac_addr(struct net_device *dev, void *p);
  484. /* NAPI poll Rx part */
  485. int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget);
  486. /* NAPI poll Tx part */
  487. int bnx2x_tx_int(struct bnx2x *bp, struct bnx2x_fp_txdata *txdata);
  488. /* suspend/resume callbacks */
  489. int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state);
  490. int bnx2x_resume(struct pci_dev *pdev);
  491. /* Release IRQ vectors */
  492. void bnx2x_free_irq(struct bnx2x *bp);
  493. void bnx2x_free_fp_mem_cnic(struct bnx2x *bp);
  494. void bnx2x_free_fp_mem(struct bnx2x *bp);
  495. int bnx2x_alloc_fp_mem_cnic(struct bnx2x *bp);
  496. int bnx2x_alloc_fp_mem(struct bnx2x *bp);
  497. void bnx2x_init_rx_rings(struct bnx2x *bp);
  498. void bnx2x_init_rx_rings_cnic(struct bnx2x *bp);
  499. void bnx2x_free_skbs_cnic(struct bnx2x *bp);
  500. void bnx2x_free_skbs(struct bnx2x *bp);
  501. void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw);
  502. void bnx2x_netif_start(struct bnx2x *bp);
  503. int bnx2x_load_cnic(struct bnx2x *bp);
  504. /**
  505. * bnx2x_enable_msix - set msix configuration.
  506. *
  507. * @bp: driver handle
  508. *
  509. * fills msix_table, requests vectors, updates num_queues
  510. * according to number of available vectors.
  511. */
  512. int bnx2x_enable_msix(struct bnx2x *bp);
  513. /**
  514. * bnx2x_enable_msi - request msi mode from OS, updated internals accordingly
  515. *
  516. * @bp: driver handle
  517. */
  518. int bnx2x_enable_msi(struct bnx2x *bp);
  519. /**
  520. * bnx2x_poll - NAPI callback
  521. *
  522. * @napi: napi structure
  523. * @budget:
  524. *
  525. */
  526. int bnx2x_poll(struct napi_struct *napi, int budget);
  527. /**
  528. * bnx2x_alloc_mem_bp - allocate memories outsize main driver structure
  529. *
  530. * @bp: driver handle
  531. */
  532. int bnx2x_alloc_mem_bp(struct bnx2x *bp);
  533. /**
  534. * bnx2x_free_mem_bp - release memories outsize main driver structure
  535. *
  536. * @bp: driver handle
  537. */
  538. void bnx2x_free_mem_bp(struct bnx2x *bp);
  539. /**
  540. * bnx2x_change_mtu - change mtu netdev callback
  541. *
  542. * @dev: net device
  543. * @new_mtu: requested mtu
  544. *
  545. */
  546. int bnx2x_change_mtu(struct net_device *dev, int new_mtu);
  547. #ifdef NETDEV_FCOE_WWNN
  548. /**
  549. * bnx2x_fcoe_get_wwn - return the requested WWN value for this port
  550. *
  551. * @dev: net_device
  552. * @wwn: output buffer
  553. * @type: WWN type: NETDEV_FCOE_WWNN (node) or NETDEV_FCOE_WWPN (port)
  554. *
  555. */
  556. int bnx2x_fcoe_get_wwn(struct net_device *dev, u64 *wwn, int type);
  557. #endif
  558. netdev_features_t bnx2x_fix_features(struct net_device *dev,
  559. netdev_features_t features);
  560. int bnx2x_set_features(struct net_device *dev, netdev_features_t features);
  561. /**
  562. * bnx2x_tx_timeout - tx timeout netdev callback
  563. *
  564. * @dev: net device
  565. */
  566. void bnx2x_tx_timeout(struct net_device *dev);
  567. /*********************** Inlines **********************************/
  568. /*********************** Fast path ********************************/
  569. static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
  570. {
  571. barrier(); /* status block is written to by the chip */
  572. fp->fp_hc_idx = fp->sb_running_index[SM_RX_ID];
  573. }
  574. static inline void bnx2x_igu_ack_sb_gen(struct bnx2x *bp, u8 igu_sb_id,
  575. u8 segment, u16 index, u8 op,
  576. u8 update, u32 igu_addr)
  577. {
  578. struct igu_regular cmd_data = {0};
  579. cmd_data.sb_id_and_flags =
  580. ((index << IGU_REGULAR_SB_INDEX_SHIFT) |
  581. (segment << IGU_REGULAR_SEGMENT_ACCESS_SHIFT) |
  582. (update << IGU_REGULAR_BUPDATE_SHIFT) |
  583. (op << IGU_REGULAR_ENABLE_INT_SHIFT));
  584. DP(NETIF_MSG_INTR, "write 0x%08x to IGU addr 0x%x\n",
  585. cmd_data.sb_id_and_flags, igu_addr);
  586. REG_WR(bp, igu_addr, cmd_data.sb_id_and_flags);
  587. /* Make sure that ACK is written */
  588. mmiowb();
  589. barrier();
  590. }
  591. static inline void bnx2x_hc_ack_sb(struct bnx2x *bp, u8 sb_id,
  592. u8 storm, u16 index, u8 op, u8 update)
  593. {
  594. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  595. COMMAND_REG_INT_ACK);
  596. struct igu_ack_register igu_ack;
  597. igu_ack.status_block_index = index;
  598. igu_ack.sb_id_and_flags =
  599. ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
  600. (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
  601. (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
  602. (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
  603. REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
  604. /* Make sure that ACK is written */
  605. mmiowb();
  606. barrier();
  607. }
  608. static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 storm,
  609. u16 index, u8 op, u8 update)
  610. {
  611. if (bp->common.int_block == INT_BLOCK_HC)
  612. bnx2x_hc_ack_sb(bp, igu_sb_id, storm, index, op, update);
  613. else {
  614. u8 segment;
  615. if (CHIP_INT_MODE_IS_BC(bp))
  616. segment = storm;
  617. else if (igu_sb_id != bp->igu_dsb_id)
  618. segment = IGU_SEG_ACCESS_DEF;
  619. else if (storm == ATTENTION_ID)
  620. segment = IGU_SEG_ACCESS_ATTN;
  621. else
  622. segment = IGU_SEG_ACCESS_DEF;
  623. bnx2x_igu_ack_sb(bp, igu_sb_id, segment, index, op, update);
  624. }
  625. }
  626. static inline u16 bnx2x_hc_ack_int(struct bnx2x *bp)
  627. {
  628. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  629. COMMAND_REG_SIMD_MASK);
  630. u32 result = REG_RD(bp, hc_addr);
  631. barrier();
  632. return result;
  633. }
  634. static inline u16 bnx2x_igu_ack_int(struct bnx2x *bp)
  635. {
  636. u32 igu_addr = (BAR_IGU_INTMEM + IGU_REG_SISR_MDPC_WMASK_LSB_UPPER*8);
  637. u32 result = REG_RD(bp, igu_addr);
  638. DP(NETIF_MSG_INTR, "read 0x%08x from IGU addr 0x%x\n",
  639. result, igu_addr);
  640. barrier();
  641. return result;
  642. }
  643. static inline u16 bnx2x_ack_int(struct bnx2x *bp)
  644. {
  645. barrier();
  646. if (bp->common.int_block == INT_BLOCK_HC)
  647. return bnx2x_hc_ack_int(bp);
  648. else
  649. return bnx2x_igu_ack_int(bp);
  650. }
  651. static inline int bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata *txdata)
  652. {
  653. /* Tell compiler that consumer and producer can change */
  654. barrier();
  655. return txdata->tx_pkt_prod != txdata->tx_pkt_cons;
  656. }
  657. static inline u16 bnx2x_tx_avail(struct bnx2x *bp,
  658. struct bnx2x_fp_txdata *txdata)
  659. {
  660. s16 used;
  661. u16 prod;
  662. u16 cons;
  663. prod = txdata->tx_bd_prod;
  664. cons = txdata->tx_bd_cons;
  665. used = SUB_S16(prod, cons);
  666. #ifdef BNX2X_STOP_ON_ERROR
  667. WARN_ON(used < 0);
  668. WARN_ON(used > txdata->tx_ring_size);
  669. WARN_ON((txdata->tx_ring_size - used) > MAX_TX_AVAIL);
  670. #endif
  671. return (s16)(txdata->tx_ring_size) - used;
  672. }
  673. static inline int bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata *txdata)
  674. {
  675. u16 hw_cons;
  676. /* Tell compiler that status block fields can change */
  677. barrier();
  678. hw_cons = le16_to_cpu(*txdata->tx_cons_sb);
  679. return hw_cons != txdata->tx_pkt_cons;
  680. }
  681. static inline bool bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
  682. {
  683. u8 cos;
  684. for_each_cos_in_tx_queue(fp, cos)
  685. if (bnx2x_tx_queue_has_work(fp->txdata_ptr[cos]))
  686. return true;
  687. return false;
  688. }
  689. static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
  690. {
  691. u16 rx_cons_sb;
  692. /* Tell compiler that status block fields can change */
  693. barrier();
  694. rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
  695. if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
  696. rx_cons_sb++;
  697. return (fp->rx_comp_cons != rx_cons_sb);
  698. }
  699. /**
  700. * bnx2x_tx_disable - disables tx from stack point of view
  701. *
  702. * @bp: driver handle
  703. */
  704. static inline void bnx2x_tx_disable(struct bnx2x *bp)
  705. {
  706. netif_tx_disable(bp->dev);
  707. netif_carrier_off(bp->dev);
  708. }
  709. static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
  710. struct bnx2x_fastpath *fp, u16 index)
  711. {
  712. struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
  713. struct page *page = sw_buf->page;
  714. struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
  715. /* Skip "next page" elements */
  716. if (!page)
  717. return;
  718. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
  719. SGE_PAGES, DMA_FROM_DEVICE);
  720. __free_pages(page, PAGES_PER_SGE_SHIFT);
  721. sw_buf->page = NULL;
  722. sge->addr_hi = 0;
  723. sge->addr_lo = 0;
  724. }
  725. static inline void bnx2x_add_all_napi_cnic(struct bnx2x *bp)
  726. {
  727. int i;
  728. /* Add NAPI objects */
  729. for_each_rx_queue_cnic(bp, i)
  730. netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
  731. bnx2x_poll, BNX2X_NAPI_WEIGHT);
  732. }
  733. static inline void bnx2x_add_all_napi(struct bnx2x *bp)
  734. {
  735. int i;
  736. /* Add NAPI objects */
  737. for_each_eth_queue(bp, i)
  738. netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
  739. bnx2x_poll, BNX2X_NAPI_WEIGHT);
  740. }
  741. static inline void bnx2x_del_all_napi_cnic(struct bnx2x *bp)
  742. {
  743. int i;
  744. for_each_rx_queue_cnic(bp, i)
  745. netif_napi_del(&bnx2x_fp(bp, i, napi));
  746. }
  747. static inline void bnx2x_del_all_napi(struct bnx2x *bp)
  748. {
  749. int i;
  750. for_each_eth_queue(bp, i)
  751. netif_napi_del(&bnx2x_fp(bp, i, napi));
  752. }
  753. int bnx2x_set_int_mode(struct bnx2x *bp);
  754. static inline void bnx2x_disable_msi(struct bnx2x *bp)
  755. {
  756. if (bp->flags & USING_MSIX_FLAG) {
  757. pci_disable_msix(bp->pdev);
  758. bp->flags &= ~(USING_MSIX_FLAG | USING_SINGLE_MSIX_FLAG);
  759. } else if (bp->flags & USING_MSI_FLAG) {
  760. pci_disable_msi(bp->pdev);
  761. bp->flags &= ~USING_MSI_FLAG;
  762. }
  763. }
  764. static inline int bnx2x_calc_num_queues(struct bnx2x *bp)
  765. {
  766. return num_queues ?
  767. min_t(int, num_queues, BNX2X_MAX_QUEUES(bp)) :
  768. min_t(int, netif_get_num_default_rss_queues(),
  769. BNX2X_MAX_QUEUES(bp));
  770. }
  771. static inline void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
  772. {
  773. int i, j;
  774. for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
  775. int idx = RX_SGE_CNT * i - 1;
  776. for (j = 0; j < 2; j++) {
  777. BIT_VEC64_CLEAR_BIT(fp->sge_mask, idx);
  778. idx--;
  779. }
  780. }
  781. }
  782. static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
  783. {
  784. /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
  785. memset(fp->sge_mask, 0xff, sizeof(fp->sge_mask));
  786. /* Clear the two last indices in the page to 1:
  787. these are the indices that correspond to the "next" element,
  788. hence will never be indicated and should be removed from
  789. the calculations. */
  790. bnx2x_clear_sge_mask_next_elems(fp);
  791. }
  792. /* note that we are not allocating a new buffer,
  793. * we are just moving one from cons to prod
  794. * we are not creating a new mapping,
  795. * so there is no need to check for dma_mapping_error().
  796. */
  797. static inline void bnx2x_reuse_rx_data(struct bnx2x_fastpath *fp,
  798. u16 cons, u16 prod)
  799. {
  800. struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
  801. struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
  802. struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
  803. struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
  804. dma_unmap_addr_set(prod_rx_buf, mapping,
  805. dma_unmap_addr(cons_rx_buf, mapping));
  806. prod_rx_buf->data = cons_rx_buf->data;
  807. *prod_bd = *cons_bd;
  808. }
  809. /************************* Init ******************************************/
  810. /* returns func by VN for current port */
  811. static inline int func_by_vn(struct bnx2x *bp, int vn)
  812. {
  813. return 2 * vn + BP_PORT(bp);
  814. }
  815. static inline int bnx2x_config_rss_eth(struct bnx2x *bp, bool config_hash)
  816. {
  817. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, config_hash);
  818. }
  819. /**
  820. * bnx2x_func_start - init function
  821. *
  822. * @bp: driver handle
  823. *
  824. * Must be called before sending CLIENT_SETUP for the first client.
  825. */
  826. static inline int bnx2x_func_start(struct bnx2x *bp)
  827. {
  828. struct bnx2x_func_state_params func_params = {NULL};
  829. struct bnx2x_func_start_params *start_params =
  830. &func_params.params.start;
  831. /* Prepare parameters for function state transitions */
  832. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  833. func_params.f_obj = &bp->func_obj;
  834. func_params.cmd = BNX2X_F_CMD_START;
  835. /* Function parameters */
  836. start_params->mf_mode = bp->mf_mode;
  837. start_params->sd_vlan_tag = bp->mf_ov;
  838. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp))
  839. start_params->network_cos_mode = STATIC_COS;
  840. else /* CHIP_IS_E1X */
  841. start_params->network_cos_mode = FW_WRR;
  842. return bnx2x_func_state_change(bp, &func_params);
  843. }
  844. /**
  845. * bnx2x_set_fw_mac_addr - fill in a MAC address in FW format
  846. *
  847. * @fw_hi: pointer to upper part
  848. * @fw_mid: pointer to middle part
  849. * @fw_lo: pointer to lower part
  850. * @mac: pointer to MAC address
  851. */
  852. static inline void bnx2x_set_fw_mac_addr(__le16 *fw_hi, __le16 *fw_mid,
  853. __le16 *fw_lo, u8 *mac)
  854. {
  855. ((u8 *)fw_hi)[0] = mac[1];
  856. ((u8 *)fw_hi)[1] = mac[0];
  857. ((u8 *)fw_mid)[0] = mac[3];
  858. ((u8 *)fw_mid)[1] = mac[2];
  859. ((u8 *)fw_lo)[0] = mac[5];
  860. ((u8 *)fw_lo)[1] = mac[4];
  861. }
  862. static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
  863. struct bnx2x_fastpath *fp, int last)
  864. {
  865. int i;
  866. if (fp->disable_tpa)
  867. return;
  868. for (i = 0; i < last; i++)
  869. bnx2x_free_rx_sge(bp, fp, i);
  870. }
  871. static inline void bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath *fp)
  872. {
  873. int i;
  874. for (i = 1; i <= NUM_RX_RINGS; i++) {
  875. struct eth_rx_bd *rx_bd;
  876. rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
  877. rx_bd->addr_hi =
  878. cpu_to_le32(U64_HI(fp->rx_desc_mapping +
  879. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  880. rx_bd->addr_lo =
  881. cpu_to_le32(U64_LO(fp->rx_desc_mapping +
  882. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  883. }
  884. }
  885. /* Statistics ID are global per chip/path, while Client IDs for E1x are per
  886. * port.
  887. */
  888. static inline u8 bnx2x_stats_id(struct bnx2x_fastpath *fp)
  889. {
  890. struct bnx2x *bp = fp->bp;
  891. if (!CHIP_IS_E1x(bp)) {
  892. /* there are special statistics counters for FCoE 136..140 */
  893. if (IS_FCOE_FP(fp))
  894. return bp->cnic_base_cl_id + (bp->pf_num >> 1);
  895. return fp->cl_id;
  896. }
  897. return fp->cl_id + BP_PORT(bp) * FP_SB_MAX_E1x;
  898. }
  899. static inline void bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath *fp,
  900. bnx2x_obj_type obj_type)
  901. {
  902. struct bnx2x *bp = fp->bp;
  903. /* Configure classification DBs */
  904. bnx2x_init_mac_obj(bp, &bnx2x_sp_obj(bp, fp).mac_obj, fp->cl_id,
  905. fp->cid, BP_FUNC(bp), bnx2x_sp(bp, mac_rdata),
  906. bnx2x_sp_mapping(bp, mac_rdata),
  907. BNX2X_FILTER_MAC_PENDING,
  908. &bp->sp_state, obj_type,
  909. &bp->macs_pool);
  910. }
  911. /**
  912. * bnx2x_get_path_func_num - get number of active functions
  913. *
  914. * @bp: driver handle
  915. *
  916. * Calculates the number of active (not hidden) functions on the
  917. * current path.
  918. */
  919. static inline u8 bnx2x_get_path_func_num(struct bnx2x *bp)
  920. {
  921. u8 func_num = 0, i;
  922. /* 57710 has only one function per-port */
  923. if (CHIP_IS_E1(bp))
  924. return 1;
  925. /* Calculate a number of functions enabled on the current
  926. * PATH/PORT.
  927. */
  928. if (CHIP_REV_IS_SLOW(bp)) {
  929. if (IS_MF(bp))
  930. func_num = 4;
  931. else
  932. func_num = 2;
  933. } else {
  934. for (i = 0; i < E1H_FUNC_MAX / 2; i++) {
  935. u32 func_config =
  936. MF_CFG_RD(bp,
  937. func_mf_config[BP_PORT(bp) + 2 * i].
  938. config);
  939. func_num +=
  940. ((func_config & FUNC_MF_CFG_FUNC_HIDE) ? 0 : 1);
  941. }
  942. }
  943. WARN_ON(!func_num);
  944. return func_num;
  945. }
  946. static inline void bnx2x_init_bp_objs(struct bnx2x *bp)
  947. {
  948. /* RX_MODE controlling object */
  949. bnx2x_init_rx_mode_obj(bp, &bp->rx_mode_obj);
  950. /* multicast configuration controlling object */
  951. bnx2x_init_mcast_obj(bp, &bp->mcast_obj, bp->fp->cl_id, bp->fp->cid,
  952. BP_FUNC(bp), BP_FUNC(bp),
  953. bnx2x_sp(bp, mcast_rdata),
  954. bnx2x_sp_mapping(bp, mcast_rdata),
  955. BNX2X_FILTER_MCAST_PENDING, &bp->sp_state,
  956. BNX2X_OBJ_TYPE_RX);
  957. /* Setup CAM credit pools */
  958. bnx2x_init_mac_credit_pool(bp, &bp->macs_pool, BP_FUNC(bp),
  959. bnx2x_get_path_func_num(bp));
  960. bnx2x_init_vlan_credit_pool(bp, &bp->vlans_pool, BP_ABS_FUNC(bp)>>1,
  961. bnx2x_get_path_func_num(bp));
  962. /* RSS configuration object */
  963. bnx2x_init_rss_config_obj(bp, &bp->rss_conf_obj, bp->fp->cl_id,
  964. bp->fp->cid, BP_FUNC(bp), BP_FUNC(bp),
  965. bnx2x_sp(bp, rss_rdata),
  966. bnx2x_sp_mapping(bp, rss_rdata),
  967. BNX2X_FILTER_RSS_CONF_PENDING, &bp->sp_state,
  968. BNX2X_OBJ_TYPE_RX);
  969. }
  970. static inline u8 bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
  971. {
  972. if (CHIP_IS_E1x(fp->bp))
  973. return fp->cl_id + BP_PORT(fp->bp) * ETH_MAX_RX_CLIENTS_E1H;
  974. else
  975. return fp->cl_id;
  976. }
  977. u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
  978. static inline void bnx2x_init_txdata(struct bnx2x *bp,
  979. struct bnx2x_fp_txdata *txdata, u32 cid,
  980. int txq_index, __le16 *tx_cons_sb,
  981. struct bnx2x_fastpath *fp)
  982. {
  983. txdata->cid = cid;
  984. txdata->txq_index = txq_index;
  985. txdata->tx_cons_sb = tx_cons_sb;
  986. txdata->parent_fp = fp;
  987. txdata->tx_ring_size = IS_FCOE_FP(fp) ? MAX_TX_AVAIL : bp->tx_ring_size;
  988. DP(NETIF_MSG_IFUP, "created tx data cid %d, txq %d\n",
  989. txdata->cid, txdata->txq_index);
  990. }
  991. static inline u8 bnx2x_cnic_eth_cl_id(struct bnx2x *bp, u8 cl_idx)
  992. {
  993. return bp->cnic_base_cl_id + cl_idx +
  994. (bp->pf_num >> 1) * BNX2X_MAX_CNIC_ETH_CL_ID_IDX;
  995. }
  996. static inline u8 bnx2x_cnic_fw_sb_id(struct bnx2x *bp)
  997. {
  998. /* the 'first' id is allocated for the cnic */
  999. return bp->base_fw_ndsb;
  1000. }
  1001. static inline u8 bnx2x_cnic_igu_sb_id(struct bnx2x *bp)
  1002. {
  1003. return bp->igu_base_sb;
  1004. }
  1005. static inline void bnx2x_init_fcoe_fp(struct bnx2x *bp)
  1006. {
  1007. struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
  1008. unsigned long q_type = 0;
  1009. bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
  1010. bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
  1011. BNX2X_FCOE_ETH_CL_ID_IDX);
  1012. bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
  1013. bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
  1014. bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
  1015. bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
  1016. bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
  1017. fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
  1018. fp);
  1019. DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
  1020. /* qZone id equals to FW (per path) client id */
  1021. bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
  1022. /* init shortcut */
  1023. bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
  1024. bnx2x_rx_ustorm_prods_offset(fp);
  1025. /* Configure Queue State object */
  1026. __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
  1027. __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
  1028. /* No multi-CoS for FCoE L2 client */
  1029. BUG_ON(fp->max_cos != 1);
  1030. bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
  1031. &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
  1032. bnx2x_sp_mapping(bp, q_rdata), q_type);
  1033. DP(NETIF_MSG_IFUP,
  1034. "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
  1035. fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
  1036. fp->igu_sb_id);
  1037. }
  1038. static inline int bnx2x_clean_tx_queue(struct bnx2x *bp,
  1039. struct bnx2x_fp_txdata *txdata)
  1040. {
  1041. int cnt = 1000;
  1042. while (bnx2x_has_tx_work_unload(txdata)) {
  1043. if (!cnt) {
  1044. BNX2X_ERR("timeout waiting for queue[%d]: txdata->tx_pkt_prod(%d) != txdata->tx_pkt_cons(%d)\n",
  1045. txdata->txq_index, txdata->tx_pkt_prod,
  1046. txdata->tx_pkt_cons);
  1047. #ifdef BNX2X_STOP_ON_ERROR
  1048. bnx2x_panic();
  1049. return -EBUSY;
  1050. #else
  1051. break;
  1052. #endif
  1053. }
  1054. cnt--;
  1055. usleep_range(1000, 2000);
  1056. }
  1057. return 0;
  1058. }
  1059. int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
  1060. static inline void __storm_memset_struct(struct bnx2x *bp,
  1061. u32 addr, size_t size, u32 *data)
  1062. {
  1063. int i;
  1064. for (i = 0; i < size/4; i++)
  1065. REG_WR(bp, addr + (i * 4), data[i]);
  1066. }
  1067. /**
  1068. * bnx2x_wait_sp_comp - wait for the outstanding SP commands.
  1069. *
  1070. * @bp: driver handle
  1071. * @mask: bits that need to be cleared
  1072. */
  1073. static inline bool bnx2x_wait_sp_comp(struct bnx2x *bp, unsigned long mask)
  1074. {
  1075. int tout = 5000; /* Wait for 5 secs tops */
  1076. while (tout--) {
  1077. smp_mb();
  1078. netif_addr_lock_bh(bp->dev);
  1079. if (!(bp->sp_state & mask)) {
  1080. netif_addr_unlock_bh(bp->dev);
  1081. return true;
  1082. }
  1083. netif_addr_unlock_bh(bp->dev);
  1084. usleep_range(1000, 2000);
  1085. }
  1086. smp_mb();
  1087. netif_addr_lock_bh(bp->dev);
  1088. if (bp->sp_state & mask) {
  1089. BNX2X_ERR("Filtering completion timed out. sp_state 0x%lx, mask 0x%lx\n",
  1090. bp->sp_state, mask);
  1091. netif_addr_unlock_bh(bp->dev);
  1092. return false;
  1093. }
  1094. netif_addr_unlock_bh(bp->dev);
  1095. return true;
  1096. }
  1097. /**
  1098. * bnx2x_set_ctx_validation - set CDU context validation values
  1099. *
  1100. * @bp: driver handle
  1101. * @cxt: context of the connection on the host memory
  1102. * @cid: SW CID of the connection to be configured
  1103. */
  1104. void bnx2x_set_ctx_validation(struct bnx2x *bp, struct eth_context *cxt,
  1105. u32 cid);
  1106. void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u8 fw_sb_id,
  1107. u8 sb_index, u8 disable, u16 usec);
  1108. void bnx2x_acquire_phy_lock(struct bnx2x *bp);
  1109. void bnx2x_release_phy_lock(struct bnx2x *bp);
  1110. /**
  1111. * bnx2x_extract_max_cfg - extract MAX BW part from MF configuration.
  1112. *
  1113. * @bp: driver handle
  1114. * @mf_cfg: MF configuration
  1115. *
  1116. */
  1117. static inline u16 bnx2x_extract_max_cfg(struct bnx2x *bp, u32 mf_cfg)
  1118. {
  1119. u16 max_cfg = (mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
  1120. FUNC_MF_CFG_MAX_BW_SHIFT;
  1121. if (!max_cfg) {
  1122. DP(NETIF_MSG_IFUP | BNX2X_MSG_ETHTOOL,
  1123. "Max BW configured to 0 - using 100 instead\n");
  1124. max_cfg = 100;
  1125. }
  1126. return max_cfg;
  1127. }
  1128. /* checks if HW supports GRO for given MTU */
  1129. static inline bool bnx2x_mtu_allows_gro(int mtu)
  1130. {
  1131. /* gro frags per page */
  1132. int fpp = SGE_PAGE_SIZE / (mtu - ETH_MAX_TPA_HEADER_SIZE);
  1133. /*
  1134. * 1. number of frags should not grow above MAX_SKB_FRAGS
  1135. * 2. frag must fit the page
  1136. */
  1137. return mtu <= SGE_PAGE_SIZE && (U_ETH_SGL_SIZE * fpp) <= MAX_SKB_FRAGS;
  1138. }
  1139. /**
  1140. * bnx2x_get_iscsi_info - update iSCSI params according to licensing info.
  1141. *
  1142. * @bp: driver handle
  1143. *
  1144. */
  1145. void bnx2x_get_iscsi_info(struct bnx2x *bp);
  1146. /**
  1147. * bnx2x_link_sync_notify - send notification to other functions.
  1148. *
  1149. * @bp: driver handle
  1150. *
  1151. */
  1152. static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
  1153. {
  1154. int func;
  1155. int vn;
  1156. /* Set the attention towards other drivers on the same port */
  1157. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  1158. if (vn == BP_VN(bp))
  1159. continue;
  1160. func = func_by_vn(bp, vn);
  1161. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
  1162. (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
  1163. }
  1164. }
  1165. /**
  1166. * bnx2x_update_drv_flags - update flags in shmem
  1167. *
  1168. * @bp: driver handle
  1169. * @flags: flags to update
  1170. * @set: set or clear
  1171. *
  1172. */
  1173. static inline void bnx2x_update_drv_flags(struct bnx2x *bp, u32 flags, u32 set)
  1174. {
  1175. if (SHMEM2_HAS(bp, drv_flags)) {
  1176. u32 drv_flags;
  1177. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1178. drv_flags = SHMEM2_RD(bp, drv_flags);
  1179. if (set)
  1180. SET_FLAGS(drv_flags, flags);
  1181. else
  1182. RESET_FLAGS(drv_flags, flags);
  1183. SHMEM2_WR(bp, drv_flags, drv_flags);
  1184. DP(NETIF_MSG_IFUP, "drv_flags 0x%08x\n", drv_flags);
  1185. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1186. }
  1187. }
  1188. static inline bool bnx2x_is_valid_ether_addr(struct bnx2x *bp, u8 *addr)
  1189. {
  1190. if (is_valid_ether_addr(addr) ||
  1191. (is_zero_ether_addr(addr) &&
  1192. (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))))
  1193. return true;
  1194. return false;
  1195. }
  1196. /**
  1197. * bnx2x_fill_fw_str - Fill buffer with FW version string
  1198. *
  1199. * @bp: driver handle
  1200. * @buf: character buffer to fill with the fw name
  1201. * @buf_len: length of the above buffer
  1202. *
  1203. */
  1204. void bnx2x_fill_fw_str(struct bnx2x *bp, char *buf, size_t buf_len);
  1205. #endif /* BNX2X_CMN_H */