processor.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999
  4. * Author(s): Hartmut Penner (hp@de.ibm.com),
  5. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  6. *
  7. * Derived from "include/asm-i386/processor.h"
  8. * Copyright (C) 1994, Linus Torvalds
  9. */
  10. #ifndef __ASM_S390_PROCESSOR_H
  11. #define __ASM_S390_PROCESSOR_H
  12. #ifndef __ASSEMBLY__
  13. #include <linux/linkage.h>
  14. #include <linux/irqflags.h>
  15. #include <asm/cpu.h>
  16. #include <asm/page.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/setup.h>
  19. #include <asm/runtime_instr.h>
  20. /*
  21. * Default implementation of macro that returns current
  22. * instruction pointer ("program counter").
  23. */
  24. #define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
  25. static inline void get_cpu_id(struct cpuid *ptr)
  26. {
  27. asm volatile("stidp %0" : "=Q" (*ptr));
  28. }
  29. extern void s390_adjust_jiffies(void);
  30. extern const struct seq_operations cpuinfo_op;
  31. extern int sysctl_ieee_emulation_warnings;
  32. /*
  33. * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
  34. */
  35. #ifndef CONFIG_64BIT
  36. #define TASK_SIZE (1UL << 31)
  37. #define TASK_UNMAPPED_BASE (1UL << 30)
  38. #else /* CONFIG_64BIT */
  39. #define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
  40. #define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
  41. (1UL << 30) : (1UL << 41))
  42. #define TASK_SIZE TASK_SIZE_OF(current)
  43. #endif /* CONFIG_64BIT */
  44. #ifndef CONFIG_64BIT
  45. #define STACK_TOP (1UL << 31)
  46. #define STACK_TOP_MAX (1UL << 31)
  47. #else /* CONFIG_64BIT */
  48. #define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
  49. #define STACK_TOP_MAX (1UL << 42)
  50. #endif /* CONFIG_64BIT */
  51. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  52. typedef struct {
  53. __u32 ar4;
  54. } mm_segment_t;
  55. /*
  56. * Thread structure
  57. */
  58. struct thread_struct {
  59. s390_fp_regs fp_regs;
  60. unsigned int acrs[NUM_ACRS];
  61. unsigned long ksp; /* kernel stack pointer */
  62. mm_segment_t mm_segment;
  63. unsigned long gmap_addr; /* address of last gmap fault. */
  64. struct per_regs per_user; /* User specified PER registers */
  65. struct per_event per_event; /* Cause of the last PER trap */
  66. unsigned long per_flags; /* Flags to control debug behavior */
  67. /* pfault_wait is used to block the process on a pfault event */
  68. unsigned long pfault_wait;
  69. struct list_head list;
  70. /* cpu runtime instrumentation */
  71. struct runtime_instr_cb *ri_cb;
  72. int ri_signum;
  73. #ifdef CONFIG_64BIT
  74. unsigned char trap_tdb[256]; /* Transaction abort diagnose block */
  75. #endif
  76. };
  77. #define PER_FLAG_NO_TE 1UL /* Flag to disable transactions. */
  78. typedef struct thread_struct thread_struct;
  79. /*
  80. * Stack layout of a C stack frame.
  81. */
  82. #ifndef __PACK_STACK
  83. struct stack_frame {
  84. unsigned long back_chain;
  85. unsigned long empty1[5];
  86. unsigned long gprs[10];
  87. unsigned int empty2[8];
  88. };
  89. #else
  90. struct stack_frame {
  91. unsigned long empty1[5];
  92. unsigned int empty2[8];
  93. unsigned long gprs[10];
  94. unsigned long back_chain;
  95. };
  96. #endif
  97. #define ARCH_MIN_TASKALIGN 8
  98. #define INIT_THREAD { \
  99. .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
  100. }
  101. /*
  102. * Do necessary setup to start up a new thread.
  103. */
  104. #define start_thread(regs, new_psw, new_stackp) do { \
  105. regs->psw.mask = psw_user_bits | PSW_MASK_EA | PSW_MASK_BA; \
  106. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  107. regs->gprs[15] = new_stackp; \
  108. } while (0)
  109. #define start_thread31(regs, new_psw, new_stackp) do { \
  110. regs->psw.mask = psw_user_bits | PSW_MASK_BA; \
  111. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  112. regs->gprs[15] = new_stackp; \
  113. __tlb_flush_mm(current->mm); \
  114. crst_table_downgrade(current->mm, 1UL << 31); \
  115. update_mm(current->mm, current); \
  116. } while (0)
  117. /* Forward declaration, a strange C thing */
  118. struct task_struct;
  119. struct mm_struct;
  120. struct seq_file;
  121. #ifdef CONFIG_64BIT
  122. extern void show_cacheinfo(struct seq_file *m);
  123. #else
  124. static inline void show_cacheinfo(struct seq_file *m) { }
  125. #endif
  126. /* Free all resources held by a thread. */
  127. extern void release_thread(struct task_struct *);
  128. extern int kernel_thread(int (*fn)(void *), void * arg, unsigned long flags);
  129. /*
  130. * Return saved PC of a blocked thread.
  131. */
  132. extern unsigned long thread_saved_pc(struct task_struct *t);
  133. extern void show_code(struct pt_regs *regs);
  134. extern void print_fn_code(unsigned char *code, unsigned long len);
  135. extern int insn_to_mnemonic(unsigned char *instruction, char buf[8]);
  136. unsigned long get_wchan(struct task_struct *p);
  137. #define task_pt_regs(tsk) ((struct pt_regs *) \
  138. (task_stack_page(tsk) + THREAD_SIZE) - 1)
  139. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
  140. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
  141. static inline unsigned short stap(void)
  142. {
  143. unsigned short cpu_address;
  144. asm volatile("stap %0" : "=m" (cpu_address));
  145. return cpu_address;
  146. }
  147. /*
  148. * Give up the time slice of the virtual PU.
  149. */
  150. static inline void cpu_relax(void)
  151. {
  152. if (MACHINE_HAS_DIAG44)
  153. asm volatile("diag 0,0,68");
  154. barrier();
  155. }
  156. static inline void psw_set_key(unsigned int key)
  157. {
  158. asm volatile("spka 0(%0)" : : "d" (key));
  159. }
  160. /*
  161. * Set PSW to specified value.
  162. */
  163. static inline void __load_psw(psw_t psw)
  164. {
  165. #ifndef CONFIG_64BIT
  166. asm volatile("lpsw %0" : : "Q" (psw) : "cc");
  167. #else
  168. asm volatile("lpswe %0" : : "Q" (psw) : "cc");
  169. #endif
  170. }
  171. /*
  172. * Set PSW mask to specified value, while leaving the
  173. * PSW addr pointing to the next instruction.
  174. */
  175. static inline void __load_psw_mask (unsigned long mask)
  176. {
  177. unsigned long addr;
  178. psw_t psw;
  179. psw.mask = mask;
  180. #ifndef CONFIG_64BIT
  181. asm volatile(
  182. " basr %0,0\n"
  183. "0: ahi %0,1f-0b\n"
  184. " st %0,%O1+4(%R1)\n"
  185. " lpsw %1\n"
  186. "1:"
  187. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  188. #else /* CONFIG_64BIT */
  189. asm volatile(
  190. " larl %0,1f\n"
  191. " stg %0,%O1+8(%R1)\n"
  192. " lpswe %1\n"
  193. "1:"
  194. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  195. #endif /* CONFIG_64BIT */
  196. }
  197. /*
  198. * Rewind PSW instruction address by specified number of bytes.
  199. */
  200. static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
  201. {
  202. #ifndef CONFIG_64BIT
  203. if (psw.addr & PSW_ADDR_AMODE)
  204. /* 31 bit mode */
  205. return (psw.addr - ilc) | PSW_ADDR_AMODE;
  206. /* 24 bit mode */
  207. return (psw.addr - ilc) & ((1UL << 24) - 1);
  208. #else
  209. unsigned long mask;
  210. mask = (psw.mask & PSW_MASK_EA) ? -1UL :
  211. (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
  212. (1UL << 24) - 1;
  213. return (psw.addr - ilc) & mask;
  214. #endif
  215. }
  216. /*
  217. * Function to drop a processor into disabled wait state
  218. */
  219. static inline void __noreturn disabled_wait(unsigned long code)
  220. {
  221. unsigned long ctl_buf;
  222. psw_t dw_psw;
  223. dw_psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
  224. dw_psw.addr = code;
  225. /*
  226. * Store status and then load disabled wait psw,
  227. * the processor is dead afterwards
  228. */
  229. #ifndef CONFIG_64BIT
  230. asm volatile(
  231. " stctl 0,0,0(%2)\n"
  232. " ni 0(%2),0xef\n" /* switch off protection */
  233. " lctl 0,0,0(%2)\n"
  234. " stpt 0xd8\n" /* store timer */
  235. " stckc 0xe0\n" /* store clock comparator */
  236. " stpx 0x108\n" /* store prefix register */
  237. " stam 0,15,0x120\n" /* store access registers */
  238. " std 0,0x160\n" /* store f0 */
  239. " std 2,0x168\n" /* store f2 */
  240. " std 4,0x170\n" /* store f4 */
  241. " std 6,0x178\n" /* store f6 */
  242. " stm 0,15,0x180\n" /* store general registers */
  243. " stctl 0,15,0x1c0\n" /* store control registers */
  244. " oi 0x1c0,0x10\n" /* fake protection bit */
  245. " lpsw 0(%1)"
  246. : "=m" (ctl_buf)
  247. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc");
  248. #else /* CONFIG_64BIT */
  249. asm volatile(
  250. " stctg 0,0,0(%2)\n"
  251. " ni 4(%2),0xef\n" /* switch off protection */
  252. " lctlg 0,0,0(%2)\n"
  253. " lghi 1,0x1000\n"
  254. " stpt 0x328(1)\n" /* store timer */
  255. " stckc 0x330(1)\n" /* store clock comparator */
  256. " stpx 0x318(1)\n" /* store prefix register */
  257. " stam 0,15,0x340(1)\n"/* store access registers */
  258. " stfpc 0x31c(1)\n" /* store fpu control */
  259. " std 0,0x200(1)\n" /* store f0 */
  260. " std 1,0x208(1)\n" /* store f1 */
  261. " std 2,0x210(1)\n" /* store f2 */
  262. " std 3,0x218(1)\n" /* store f3 */
  263. " std 4,0x220(1)\n" /* store f4 */
  264. " std 5,0x228(1)\n" /* store f5 */
  265. " std 6,0x230(1)\n" /* store f6 */
  266. " std 7,0x238(1)\n" /* store f7 */
  267. " std 8,0x240(1)\n" /* store f8 */
  268. " std 9,0x248(1)\n" /* store f9 */
  269. " std 10,0x250(1)\n" /* store f10 */
  270. " std 11,0x258(1)\n" /* store f11 */
  271. " std 12,0x260(1)\n" /* store f12 */
  272. " std 13,0x268(1)\n" /* store f13 */
  273. " std 14,0x270(1)\n" /* store f14 */
  274. " std 15,0x278(1)\n" /* store f15 */
  275. " stmg 0,15,0x280(1)\n"/* store general registers */
  276. " stctg 0,15,0x380(1)\n"/* store control registers */
  277. " oi 0x384(1),0x10\n"/* fake protection bit */
  278. " lpswe 0(%1)"
  279. : "=m" (ctl_buf)
  280. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc", "0", "1");
  281. #endif /* CONFIG_64BIT */
  282. while (1);
  283. }
  284. /*
  285. * Use to set psw mask except for the first byte which
  286. * won't be changed by this function.
  287. */
  288. static inline void
  289. __set_psw_mask(unsigned long mask)
  290. {
  291. __load_psw_mask(mask | (arch_local_save_flags() & ~(-1UL >> 8)));
  292. }
  293. #define local_mcck_enable() \
  294. __set_psw_mask(psw_kernel_bits | PSW_MASK_DAT | PSW_MASK_MCHECK)
  295. #define local_mcck_disable() \
  296. __set_psw_mask(psw_kernel_bits | PSW_MASK_DAT)
  297. /*
  298. * Basic Machine Check/Program Check Handler.
  299. */
  300. extern void s390_base_mcck_handler(void);
  301. extern void s390_base_pgm_handler(void);
  302. extern void s390_base_ext_handler(void);
  303. extern void (*s390_base_mcck_handler_fn)(void);
  304. extern void (*s390_base_pgm_handler_fn)(void);
  305. extern void (*s390_base_ext_handler_fn)(void);
  306. #define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
  307. extern int memcpy_real(void *, void *, size_t);
  308. extern void memcpy_absolute(void *, void *, size_t);
  309. #define mem_assign_absolute(dest, val) { \
  310. __typeof__(dest) __tmp = (val); \
  311. \
  312. BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
  313. memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
  314. }
  315. /*
  316. * Helper macro for exception table entries
  317. */
  318. #define EX_TABLE(_fault, _target) \
  319. ".section __ex_table,\"a\"\n" \
  320. ".align 4\n" \
  321. ".long (" #_fault ") - .\n" \
  322. ".long (" #_target ") - .\n" \
  323. ".previous\n"
  324. #else /* __ASSEMBLY__ */
  325. #define EX_TABLE(_fault, _target) \
  326. .section __ex_table,"a" ; \
  327. .align 4 ; \
  328. .long (_fault) - . ; \
  329. .long (_target) - . ; \
  330. .previous
  331. #endif /* __ASSEMBLY__ */
  332. #endif /* __ASM_S390_PROCESSOR_H */