i915_drv.h 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. /* General customization:
  38. */
  39. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  40. #define DRIVER_NAME "i915"
  41. #define DRIVER_DESC "Intel Graphics"
  42. #define DRIVER_DATE "20080730"
  43. enum pipe {
  44. PIPE_A = 0,
  45. PIPE_B,
  46. PIPE_C,
  47. I915_MAX_PIPES
  48. };
  49. #define pipe_name(p) ((p) + 'A')
  50. enum plane {
  51. PLANE_A = 0,
  52. PLANE_B,
  53. PLANE_C,
  54. };
  55. #define plane_name(p) ((p) + 'A')
  56. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  57. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  58. /* Interface history:
  59. *
  60. * 1.1: Original.
  61. * 1.2: Add Power Management
  62. * 1.3: Add vblank support
  63. * 1.4: Fix cmdbuffer path, add heap destroy
  64. * 1.5: Add vblank pipe configuration
  65. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  66. * - Support vertical blank on secondary display pipe
  67. */
  68. #define DRIVER_MAJOR 1
  69. #define DRIVER_MINOR 6
  70. #define DRIVER_PATCHLEVEL 0
  71. #define WATCH_COHERENCY 0
  72. #define WATCH_LISTS 0
  73. #define I915_GEM_PHYS_CURSOR_0 1
  74. #define I915_GEM_PHYS_CURSOR_1 2
  75. #define I915_GEM_PHYS_OVERLAY_REGS 3
  76. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  77. struct drm_i915_gem_phys_object {
  78. int id;
  79. struct page **page_list;
  80. drm_dma_handle_t *handle;
  81. struct drm_i915_gem_object *cur_obj;
  82. };
  83. struct mem_block {
  84. struct mem_block *next;
  85. struct mem_block *prev;
  86. int start;
  87. int size;
  88. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  89. };
  90. struct opregion_header;
  91. struct opregion_acpi;
  92. struct opregion_swsci;
  93. struct opregion_asle;
  94. struct intel_opregion {
  95. struct opregion_header *header;
  96. struct opregion_acpi *acpi;
  97. struct opregion_swsci *swsci;
  98. struct opregion_asle *asle;
  99. void *vbt;
  100. u32 __iomem *lid_state;
  101. };
  102. #define OPREGION_SIZE (8*1024)
  103. struct intel_overlay;
  104. struct intel_overlay_error_state;
  105. struct drm_i915_master_private {
  106. drm_local_map_t *sarea;
  107. struct _drm_i915_sarea *sarea_priv;
  108. };
  109. #define I915_FENCE_REG_NONE -1
  110. struct drm_i915_fence_reg {
  111. struct list_head lru_list;
  112. struct drm_i915_gem_object *obj;
  113. uint32_t setup_seqno;
  114. };
  115. struct sdvo_device_mapping {
  116. u8 initialized;
  117. u8 dvo_port;
  118. u8 slave_addr;
  119. u8 dvo_wiring;
  120. u8 i2c_pin;
  121. u8 i2c_speed;
  122. u8 ddc_pin;
  123. };
  124. struct intel_display_error_state;
  125. struct drm_i915_error_state {
  126. u32 eir;
  127. u32 pgtbl_er;
  128. u32 pipestat[I915_MAX_PIPES];
  129. u32 ipeir;
  130. u32 ipehr;
  131. u32 instdone;
  132. u32 acthd;
  133. u32 error; /* gen6+ */
  134. u32 bcs_acthd; /* gen6+ blt engine */
  135. u32 bcs_ipehr;
  136. u32 bcs_ipeir;
  137. u32 bcs_instdone;
  138. u32 bcs_seqno;
  139. u32 vcs_acthd; /* gen6+ bsd engine */
  140. u32 vcs_ipehr;
  141. u32 vcs_ipeir;
  142. u32 vcs_instdone;
  143. u32 vcs_seqno;
  144. u32 instpm;
  145. u32 instps;
  146. u32 instdone1;
  147. u32 seqno;
  148. u64 bbaddr;
  149. u64 fence[16];
  150. struct timeval time;
  151. struct drm_i915_error_object {
  152. int page_count;
  153. u32 gtt_offset;
  154. u32 *pages[0];
  155. } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
  156. struct drm_i915_error_buffer {
  157. u32 size;
  158. u32 name;
  159. u32 seqno;
  160. u32 gtt_offset;
  161. u32 read_domains;
  162. u32 write_domain;
  163. s32 fence_reg:5;
  164. s32 pinned:2;
  165. u32 tiling:2;
  166. u32 dirty:1;
  167. u32 purgeable:1;
  168. u32 ring:4;
  169. u32 cache_level:2;
  170. } *active_bo, *pinned_bo;
  171. u32 active_bo_count, pinned_bo_count;
  172. struct intel_overlay_error_state *overlay;
  173. struct intel_display_error_state *display;
  174. };
  175. struct drm_i915_display_funcs {
  176. void (*dpms)(struct drm_crtc *crtc, int mode);
  177. bool (*fbc_enabled)(struct drm_device *dev);
  178. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  179. void (*disable_fbc)(struct drm_device *dev);
  180. int (*get_display_clock_speed)(struct drm_device *dev);
  181. int (*get_fifo_size)(struct drm_device *dev, int plane);
  182. void (*update_wm)(struct drm_device *dev);
  183. int (*crtc_mode_set)(struct drm_crtc *crtc,
  184. struct drm_display_mode *mode,
  185. struct drm_display_mode *adjusted_mode,
  186. int x, int y,
  187. struct drm_framebuffer *old_fb);
  188. void (*fdi_link_train)(struct drm_crtc *crtc);
  189. /* clock updates for mode set */
  190. /* cursor updates */
  191. /* render clock increase/decrease */
  192. /* display clock increase/decrease */
  193. /* pll clock increase/decrease */
  194. /* clock gating init */
  195. };
  196. struct intel_device_info {
  197. u8 gen;
  198. u8 is_mobile : 1;
  199. u8 is_i85x : 1;
  200. u8 is_i915g : 1;
  201. u8 is_i945gm : 1;
  202. u8 is_g33 : 1;
  203. u8 need_gfx_hws : 1;
  204. u8 is_g4x : 1;
  205. u8 is_pineview : 1;
  206. u8 is_broadwater : 1;
  207. u8 is_crestline : 1;
  208. u8 is_ivybridge : 1;
  209. u8 has_fbc : 1;
  210. u8 has_pipe_cxsr : 1;
  211. u8 has_hotplug : 1;
  212. u8 cursor_needs_physical : 1;
  213. u8 has_overlay : 1;
  214. u8 overlay_needs_physical : 1;
  215. u8 supports_tv : 1;
  216. u8 has_bsd_ring : 1;
  217. u8 has_blt_ring : 1;
  218. };
  219. enum no_fbc_reason {
  220. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  221. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  222. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  223. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  224. FBC_BAD_PLANE, /* fbc not supported on plane */
  225. FBC_NOT_TILED, /* buffer not tiled */
  226. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  227. };
  228. enum intel_pch {
  229. PCH_IBX, /* Ibexpeak PCH */
  230. PCH_CPT, /* Cougarpoint PCH */
  231. };
  232. #define QUIRK_PIPEA_FORCE (1<<0)
  233. struct intel_fbdev;
  234. typedef struct drm_i915_private {
  235. struct drm_device *dev;
  236. const struct intel_device_info *info;
  237. int has_gem;
  238. int relative_constants_mode;
  239. void __iomem *regs;
  240. struct intel_gmbus {
  241. struct i2c_adapter adapter;
  242. struct i2c_adapter *force_bit;
  243. u32 reg0;
  244. } *gmbus;
  245. struct pci_dev *bridge_dev;
  246. struct intel_ring_buffer ring[I915_NUM_RINGS];
  247. uint32_t next_seqno;
  248. drm_dma_handle_t *status_page_dmah;
  249. uint32_t counter;
  250. drm_local_map_t hws_map;
  251. struct drm_i915_gem_object *pwrctx;
  252. struct drm_i915_gem_object *renderctx;
  253. struct resource mch_res;
  254. unsigned int cpp;
  255. int back_offset;
  256. int front_offset;
  257. int current_page;
  258. int page_flipping;
  259. atomic_t irq_received;
  260. /* protects the irq masks */
  261. spinlock_t irq_lock;
  262. /** Cached value of IMR to avoid reads in updating the bitfield */
  263. u32 pipestat[2];
  264. u32 irq_mask;
  265. u32 gt_irq_mask;
  266. u32 pch_irq_mask;
  267. u32 hotplug_supported_mask;
  268. struct work_struct hotplug_work;
  269. int tex_lru_log_granularity;
  270. int allow_batchbuffer;
  271. struct mem_block *agp_heap;
  272. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  273. int vblank_pipe;
  274. int num_pipe;
  275. /* For hangcheck timer */
  276. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  277. struct timer_list hangcheck_timer;
  278. int hangcheck_count;
  279. uint32_t last_acthd;
  280. uint32_t last_instdone;
  281. uint32_t last_instdone1;
  282. unsigned long cfb_size;
  283. unsigned long cfb_pitch;
  284. unsigned long cfb_offset;
  285. int cfb_fence;
  286. int cfb_plane;
  287. int cfb_y;
  288. struct intel_opregion opregion;
  289. /* overlay */
  290. struct intel_overlay *overlay;
  291. /* LVDS info */
  292. int backlight_level; /* restore backlight to this value */
  293. bool backlight_enabled;
  294. struct drm_display_mode *panel_fixed_mode;
  295. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  296. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  297. /* Feature bits from the VBIOS */
  298. unsigned int int_tv_support:1;
  299. unsigned int lvds_dither:1;
  300. unsigned int lvds_vbt:1;
  301. unsigned int int_crt_support:1;
  302. unsigned int lvds_use_ssc:1;
  303. int lvds_ssc_freq;
  304. struct {
  305. int rate;
  306. int lanes;
  307. int preemphasis;
  308. int vswing;
  309. bool initialized;
  310. bool support;
  311. int bpp;
  312. struct edp_power_seq pps;
  313. } edp;
  314. bool no_aux_handshake;
  315. struct notifier_block lid_notifier;
  316. int crt_ddc_pin;
  317. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  318. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  319. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  320. unsigned int fsb_freq, mem_freq, is_ddr3;
  321. spinlock_t error_lock;
  322. struct drm_i915_error_state *first_error;
  323. struct work_struct error_work;
  324. struct completion error_completion;
  325. struct workqueue_struct *wq;
  326. /* Display functions */
  327. struct drm_i915_display_funcs display;
  328. /* PCH chipset type */
  329. enum intel_pch pch_type;
  330. unsigned long quirks;
  331. /* Register state */
  332. bool modeset_on_lid;
  333. u8 saveLBB;
  334. u32 saveDSPACNTR;
  335. u32 saveDSPBCNTR;
  336. u32 saveDSPARB;
  337. u32 saveHWS;
  338. u32 savePIPEACONF;
  339. u32 savePIPEBCONF;
  340. u32 savePIPEASRC;
  341. u32 savePIPEBSRC;
  342. u32 saveFPA0;
  343. u32 saveFPA1;
  344. u32 saveDPLL_A;
  345. u32 saveDPLL_A_MD;
  346. u32 saveHTOTAL_A;
  347. u32 saveHBLANK_A;
  348. u32 saveHSYNC_A;
  349. u32 saveVTOTAL_A;
  350. u32 saveVBLANK_A;
  351. u32 saveVSYNC_A;
  352. u32 saveBCLRPAT_A;
  353. u32 saveTRANSACONF;
  354. u32 saveTRANS_HTOTAL_A;
  355. u32 saveTRANS_HBLANK_A;
  356. u32 saveTRANS_HSYNC_A;
  357. u32 saveTRANS_VTOTAL_A;
  358. u32 saveTRANS_VBLANK_A;
  359. u32 saveTRANS_VSYNC_A;
  360. u32 savePIPEASTAT;
  361. u32 saveDSPASTRIDE;
  362. u32 saveDSPASIZE;
  363. u32 saveDSPAPOS;
  364. u32 saveDSPAADDR;
  365. u32 saveDSPASURF;
  366. u32 saveDSPATILEOFF;
  367. u32 savePFIT_PGM_RATIOS;
  368. u32 saveBLC_HIST_CTL;
  369. u32 saveBLC_PWM_CTL;
  370. u32 saveBLC_PWM_CTL2;
  371. u32 saveBLC_CPU_PWM_CTL;
  372. u32 saveBLC_CPU_PWM_CTL2;
  373. u32 saveFPB0;
  374. u32 saveFPB1;
  375. u32 saveDPLL_B;
  376. u32 saveDPLL_B_MD;
  377. u32 saveHTOTAL_B;
  378. u32 saveHBLANK_B;
  379. u32 saveHSYNC_B;
  380. u32 saveVTOTAL_B;
  381. u32 saveVBLANK_B;
  382. u32 saveVSYNC_B;
  383. u32 saveBCLRPAT_B;
  384. u32 saveTRANSBCONF;
  385. u32 saveTRANS_HTOTAL_B;
  386. u32 saveTRANS_HBLANK_B;
  387. u32 saveTRANS_HSYNC_B;
  388. u32 saveTRANS_VTOTAL_B;
  389. u32 saveTRANS_VBLANK_B;
  390. u32 saveTRANS_VSYNC_B;
  391. u32 savePIPEBSTAT;
  392. u32 saveDSPBSTRIDE;
  393. u32 saveDSPBSIZE;
  394. u32 saveDSPBPOS;
  395. u32 saveDSPBADDR;
  396. u32 saveDSPBSURF;
  397. u32 saveDSPBTILEOFF;
  398. u32 saveVGA0;
  399. u32 saveVGA1;
  400. u32 saveVGA_PD;
  401. u32 saveVGACNTRL;
  402. u32 saveADPA;
  403. u32 saveLVDS;
  404. u32 savePP_ON_DELAYS;
  405. u32 savePP_OFF_DELAYS;
  406. u32 saveDVOA;
  407. u32 saveDVOB;
  408. u32 saveDVOC;
  409. u32 savePP_ON;
  410. u32 savePP_OFF;
  411. u32 savePP_CONTROL;
  412. u32 savePP_DIVISOR;
  413. u32 savePFIT_CONTROL;
  414. u32 save_palette_a[256];
  415. u32 save_palette_b[256];
  416. u32 saveDPFC_CB_BASE;
  417. u32 saveFBC_CFB_BASE;
  418. u32 saveFBC_LL_BASE;
  419. u32 saveFBC_CONTROL;
  420. u32 saveFBC_CONTROL2;
  421. u32 saveIER;
  422. u32 saveIIR;
  423. u32 saveIMR;
  424. u32 saveDEIER;
  425. u32 saveDEIMR;
  426. u32 saveGTIER;
  427. u32 saveGTIMR;
  428. u32 saveFDI_RXA_IMR;
  429. u32 saveFDI_RXB_IMR;
  430. u32 saveCACHE_MODE_0;
  431. u32 saveMI_ARB_STATE;
  432. u32 saveSWF0[16];
  433. u32 saveSWF1[16];
  434. u32 saveSWF2[3];
  435. u8 saveMSR;
  436. u8 saveSR[8];
  437. u8 saveGR[25];
  438. u8 saveAR_INDEX;
  439. u8 saveAR[21];
  440. u8 saveDACMASK;
  441. u8 saveCR[37];
  442. uint64_t saveFENCE[16];
  443. u32 saveCURACNTR;
  444. u32 saveCURAPOS;
  445. u32 saveCURABASE;
  446. u32 saveCURBCNTR;
  447. u32 saveCURBPOS;
  448. u32 saveCURBBASE;
  449. u32 saveCURSIZE;
  450. u32 saveDP_B;
  451. u32 saveDP_C;
  452. u32 saveDP_D;
  453. u32 savePIPEA_GMCH_DATA_M;
  454. u32 savePIPEB_GMCH_DATA_M;
  455. u32 savePIPEA_GMCH_DATA_N;
  456. u32 savePIPEB_GMCH_DATA_N;
  457. u32 savePIPEA_DP_LINK_M;
  458. u32 savePIPEB_DP_LINK_M;
  459. u32 savePIPEA_DP_LINK_N;
  460. u32 savePIPEB_DP_LINK_N;
  461. u32 saveFDI_RXA_CTL;
  462. u32 saveFDI_TXA_CTL;
  463. u32 saveFDI_RXB_CTL;
  464. u32 saveFDI_TXB_CTL;
  465. u32 savePFA_CTL_1;
  466. u32 savePFB_CTL_1;
  467. u32 savePFA_WIN_SZ;
  468. u32 savePFB_WIN_SZ;
  469. u32 savePFA_WIN_POS;
  470. u32 savePFB_WIN_POS;
  471. u32 savePCH_DREF_CONTROL;
  472. u32 saveDISP_ARB_CTL;
  473. u32 savePIPEA_DATA_M1;
  474. u32 savePIPEA_DATA_N1;
  475. u32 savePIPEA_LINK_M1;
  476. u32 savePIPEA_LINK_N1;
  477. u32 savePIPEB_DATA_M1;
  478. u32 savePIPEB_DATA_N1;
  479. u32 savePIPEB_LINK_M1;
  480. u32 savePIPEB_LINK_N1;
  481. u32 saveMCHBAR_RENDER_STANDBY;
  482. struct {
  483. /** Bridge to intel-gtt-ko */
  484. const struct intel_gtt *gtt;
  485. /** Memory allocator for GTT stolen memory */
  486. struct drm_mm stolen;
  487. /** Memory allocator for GTT */
  488. struct drm_mm gtt_space;
  489. /** List of all objects in gtt_space. Used to restore gtt
  490. * mappings on resume */
  491. struct list_head gtt_list;
  492. /** Usable portion of the GTT for GEM */
  493. unsigned long gtt_start;
  494. unsigned long gtt_mappable_end;
  495. unsigned long gtt_end;
  496. struct io_mapping *gtt_mapping;
  497. int gtt_mtrr;
  498. struct shrinker inactive_shrinker;
  499. /**
  500. * List of objects currently involved in rendering.
  501. *
  502. * Includes buffers having the contents of their GPU caches
  503. * flushed, not necessarily primitives. last_rendering_seqno
  504. * represents when the rendering involved will be completed.
  505. *
  506. * A reference is held on the buffer while on this list.
  507. */
  508. struct list_head active_list;
  509. /**
  510. * List of objects which are not in the ringbuffer but which
  511. * still have a write_domain which needs to be flushed before
  512. * unbinding.
  513. *
  514. * last_rendering_seqno is 0 while an object is in this list.
  515. *
  516. * A reference is held on the buffer while on this list.
  517. */
  518. struct list_head flushing_list;
  519. /**
  520. * LRU list of objects which are not in the ringbuffer and
  521. * are ready to unbind, but are still in the GTT.
  522. *
  523. * last_rendering_seqno is 0 while an object is in this list.
  524. *
  525. * A reference is not held on the buffer while on this list,
  526. * as merely being GTT-bound shouldn't prevent its being
  527. * freed, and we'll pull it off the list in the free path.
  528. */
  529. struct list_head inactive_list;
  530. /**
  531. * LRU list of objects which are not in the ringbuffer but
  532. * are still pinned in the GTT.
  533. */
  534. struct list_head pinned_list;
  535. /** LRU list of objects with fence regs on them. */
  536. struct list_head fence_list;
  537. /**
  538. * List of objects currently pending being freed.
  539. *
  540. * These objects are no longer in use, but due to a signal
  541. * we were prevented from freeing them at the appointed time.
  542. */
  543. struct list_head deferred_free_list;
  544. /**
  545. * We leave the user IRQ off as much as possible,
  546. * but this means that requests will finish and never
  547. * be retired once the system goes idle. Set a timer to
  548. * fire periodically while the ring is running. When it
  549. * fires, go retire requests.
  550. */
  551. struct delayed_work retire_work;
  552. /**
  553. * Are we in a non-interruptible section of code like
  554. * modesetting?
  555. */
  556. bool interruptible;
  557. /**
  558. * Flag if the X Server, and thus DRM, is not currently in
  559. * control of the device.
  560. *
  561. * This is set between LeaveVT and EnterVT. It needs to be
  562. * replaced with a semaphore. It also needs to be
  563. * transitioned away from for kernel modesetting.
  564. */
  565. int suspended;
  566. /**
  567. * Flag if the hardware appears to be wedged.
  568. *
  569. * This is set when attempts to idle the device timeout.
  570. * It prevents command submission from occurring and makes
  571. * every pending request fail
  572. */
  573. atomic_t wedged;
  574. /** Bit 6 swizzling required for X tiling */
  575. uint32_t bit_6_swizzle_x;
  576. /** Bit 6 swizzling required for Y tiling */
  577. uint32_t bit_6_swizzle_y;
  578. /* storage for physical objects */
  579. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  580. /* accounting, useful for userland debugging */
  581. size_t gtt_total;
  582. size_t mappable_gtt_total;
  583. size_t object_memory;
  584. u32 object_count;
  585. } mm;
  586. struct sdvo_device_mapping sdvo_mappings[2];
  587. /* indicate whether the LVDS_BORDER should be enabled or not */
  588. unsigned int lvds_border_bits;
  589. /* Panel fitter placement and size for Ironlake+ */
  590. u32 pch_pf_pos, pch_pf_size;
  591. int panel_t3, panel_t12;
  592. struct drm_crtc *plane_to_crtc_mapping[2];
  593. struct drm_crtc *pipe_to_crtc_mapping[2];
  594. wait_queue_head_t pending_flip_queue;
  595. bool flip_pending_is_done;
  596. /* Reclocking support */
  597. bool render_reclock_avail;
  598. bool lvds_downclock_avail;
  599. /* indicates the reduced downclock for LVDS*/
  600. int lvds_downclock;
  601. struct work_struct idle_work;
  602. struct timer_list idle_timer;
  603. bool busy;
  604. u16 orig_clock;
  605. int child_dev_num;
  606. struct child_device_config *child_dev;
  607. struct drm_connector *int_lvds_connector;
  608. bool mchbar_need_disable;
  609. struct work_struct rps_work;
  610. spinlock_t rps_lock;
  611. u32 pm_iir;
  612. u8 cur_delay;
  613. u8 min_delay;
  614. u8 max_delay;
  615. u8 fmax;
  616. u8 fstart;
  617. u64 last_count1;
  618. unsigned long last_time1;
  619. u64 last_count2;
  620. struct timespec last_time2;
  621. unsigned long gfx_power;
  622. int c_m;
  623. int r_t;
  624. u8 corr;
  625. spinlock_t *mchdev_lock;
  626. enum no_fbc_reason no_fbc_reason;
  627. struct drm_mm_node *compressed_fb;
  628. struct drm_mm_node *compressed_llb;
  629. unsigned long last_gpu_reset;
  630. /* list of fbdev register on this device */
  631. struct intel_fbdev *fbdev;
  632. struct drm_property *broadcast_rgb_property;
  633. atomic_t forcewake_count;
  634. } drm_i915_private_t;
  635. enum i915_cache_level {
  636. I915_CACHE_NONE,
  637. I915_CACHE_LLC,
  638. I915_CACHE_LLC_MLC, /* gen6+ */
  639. };
  640. struct drm_i915_gem_object {
  641. struct drm_gem_object base;
  642. /** Current space allocated to this object in the GTT, if any. */
  643. struct drm_mm_node *gtt_space;
  644. struct list_head gtt_list;
  645. /** This object's place on the active/flushing/inactive lists */
  646. struct list_head ring_list;
  647. struct list_head mm_list;
  648. /** This object's place on GPU write list */
  649. struct list_head gpu_write_list;
  650. /** This object's place in the batchbuffer or on the eviction list */
  651. struct list_head exec_list;
  652. /**
  653. * This is set if the object is on the active or flushing lists
  654. * (has pending rendering), and is not set if it's on inactive (ready
  655. * to be unbound).
  656. */
  657. unsigned int active : 1;
  658. /**
  659. * This is set if the object has been written to since last bound
  660. * to the GTT
  661. */
  662. unsigned int dirty : 1;
  663. /**
  664. * This is set if the object has been written to since the last
  665. * GPU flush.
  666. */
  667. unsigned int pending_gpu_write : 1;
  668. /**
  669. * Fence register bits (if any) for this object. Will be set
  670. * as needed when mapped into the GTT.
  671. * Protected by dev->struct_mutex.
  672. *
  673. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  674. */
  675. signed int fence_reg : 5;
  676. /**
  677. * Advice: are the backing pages purgeable?
  678. */
  679. unsigned int madv : 2;
  680. /**
  681. * Current tiling mode for the object.
  682. */
  683. unsigned int tiling_mode : 2;
  684. unsigned int tiling_changed : 1;
  685. /** How many users have pinned this object in GTT space. The following
  686. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  687. * (via user_pin_count), execbuffer (objects are not allowed multiple
  688. * times for the same batchbuffer), and the framebuffer code. When
  689. * switching/pageflipping, the framebuffer code has at most two buffers
  690. * pinned per crtc.
  691. *
  692. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  693. * bits with absolutely no headroom. So use 4 bits. */
  694. unsigned int pin_count : 4;
  695. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  696. /**
  697. * Is the object at the current location in the gtt mappable and
  698. * fenceable? Used to avoid costly recalculations.
  699. */
  700. unsigned int map_and_fenceable : 1;
  701. /**
  702. * Whether the current gtt mapping needs to be mappable (and isn't just
  703. * mappable by accident). Track pin and fault separate for a more
  704. * accurate mappable working set.
  705. */
  706. unsigned int fault_mappable : 1;
  707. unsigned int pin_mappable : 1;
  708. /*
  709. * Is the GPU currently using a fence to access this buffer,
  710. */
  711. unsigned int pending_fenced_gpu_access:1;
  712. unsigned int fenced_gpu_access:1;
  713. unsigned int cache_level:2;
  714. struct page **pages;
  715. /**
  716. * DMAR support
  717. */
  718. struct scatterlist *sg_list;
  719. int num_sg;
  720. /**
  721. * Used for performing relocations during execbuffer insertion.
  722. */
  723. struct hlist_node exec_node;
  724. unsigned long exec_handle;
  725. struct drm_i915_gem_exec_object2 *exec_entry;
  726. /**
  727. * Current offset of the object in GTT space.
  728. *
  729. * This is the same as gtt_space->start
  730. */
  731. uint32_t gtt_offset;
  732. /** Breadcrumb of last rendering to the buffer. */
  733. uint32_t last_rendering_seqno;
  734. struct intel_ring_buffer *ring;
  735. /** Breadcrumb of last fenced GPU access to the buffer. */
  736. uint32_t last_fenced_seqno;
  737. struct intel_ring_buffer *last_fenced_ring;
  738. /** Current tiling stride for the object, if it's tiled. */
  739. uint32_t stride;
  740. /** Record of address bit 17 of each page at last unbind. */
  741. unsigned long *bit_17;
  742. /**
  743. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  744. * flags which individual pages are valid.
  745. */
  746. uint8_t *page_cpu_valid;
  747. /** User space pin count and filp owning the pin */
  748. uint32_t user_pin_count;
  749. struct drm_file *pin_filp;
  750. /** for phy allocated objects */
  751. struct drm_i915_gem_phys_object *phys_obj;
  752. /**
  753. * Number of crtcs where this object is currently the fb, but
  754. * will be page flipped away on the next vblank. When it
  755. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  756. */
  757. atomic_t pending_flip;
  758. };
  759. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  760. /**
  761. * Request queue structure.
  762. *
  763. * The request queue allows us to note sequence numbers that have been emitted
  764. * and may be associated with active buffers to be retired.
  765. *
  766. * By keeping this list, we can avoid having to do questionable
  767. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  768. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  769. */
  770. struct drm_i915_gem_request {
  771. /** On Which ring this request was generated */
  772. struct intel_ring_buffer *ring;
  773. /** GEM sequence number associated with this request. */
  774. uint32_t seqno;
  775. /** Time at which this request was emitted, in jiffies. */
  776. unsigned long emitted_jiffies;
  777. /** global list entry for this request */
  778. struct list_head list;
  779. struct drm_i915_file_private *file_priv;
  780. /** file_priv list entry for this request */
  781. struct list_head client_list;
  782. };
  783. struct drm_i915_file_private {
  784. struct {
  785. struct spinlock lock;
  786. struct list_head request_list;
  787. } mm;
  788. };
  789. enum intel_chip_family {
  790. CHIP_I8XX = 0x01,
  791. CHIP_I9XX = 0x02,
  792. CHIP_I915 = 0x04,
  793. CHIP_I965 = 0x08,
  794. };
  795. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  796. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  797. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  798. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  799. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  800. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  801. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  802. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  803. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  804. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  805. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  806. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  807. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  808. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  809. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  810. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  811. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  812. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  813. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  814. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  815. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  816. /*
  817. * The genX designation typically refers to the render engine, so render
  818. * capability related checks should use IS_GEN, while display and other checks
  819. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  820. * chips, etc.).
  821. */
  822. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  823. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  824. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  825. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  826. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  827. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  828. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  829. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  830. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  831. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  832. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  833. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  834. * rows, which changed the alignment requirements and fence programming.
  835. */
  836. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  837. IS_I915GM(dev)))
  838. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  839. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  840. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  841. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  842. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  843. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  844. /* dsparb controlled by hw only */
  845. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  846. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  847. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  848. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  849. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  850. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  851. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  852. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  853. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  854. #include "i915_trace.h"
  855. extern struct drm_ioctl_desc i915_ioctls[];
  856. extern int i915_max_ioctl;
  857. extern unsigned int i915_fbpercrtc;
  858. extern int i915_panel_ignore_lid;
  859. extern unsigned int i915_powersave;
  860. extern unsigned int i915_semaphores;
  861. extern unsigned int i915_lvds_downclock;
  862. extern unsigned int i915_panel_use_ssc;
  863. extern int i915_vbt_sdvo_panel_type;
  864. extern unsigned int i915_enable_rc6;
  865. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  866. extern int i915_resume(struct drm_device *dev);
  867. extern void i915_save_display(struct drm_device *dev);
  868. extern void i915_restore_display(struct drm_device *dev);
  869. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  870. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  871. /* i915_dma.c */
  872. extern void i915_kernel_lost_context(struct drm_device * dev);
  873. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  874. extern int i915_driver_unload(struct drm_device *);
  875. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  876. extern void i915_driver_lastclose(struct drm_device * dev);
  877. extern void i915_driver_preclose(struct drm_device *dev,
  878. struct drm_file *file_priv);
  879. extern void i915_driver_postclose(struct drm_device *dev,
  880. struct drm_file *file_priv);
  881. extern int i915_driver_device_is_agp(struct drm_device * dev);
  882. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  883. unsigned long arg);
  884. extern int i915_emit_box(struct drm_device *dev,
  885. struct drm_clip_rect *box,
  886. int DR1, int DR4);
  887. extern int i915_reset(struct drm_device *dev, u8 flags);
  888. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  889. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  890. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  891. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  892. /* i915_irq.c */
  893. void i915_hangcheck_elapsed(unsigned long data);
  894. void i915_handle_error(struct drm_device *dev, bool wedged);
  895. extern int i915_irq_emit(struct drm_device *dev, void *data,
  896. struct drm_file *file_priv);
  897. extern int i915_irq_wait(struct drm_device *dev, void *data,
  898. struct drm_file *file_priv);
  899. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  900. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  901. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  902. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  903. extern irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS);
  904. extern void ironlake_irq_preinstall(struct drm_device *dev);
  905. extern int ironlake_irq_postinstall(struct drm_device *dev);
  906. extern void ironlake_irq_uninstall(struct drm_device *dev);
  907. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  908. struct drm_file *file_priv);
  909. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  910. struct drm_file *file_priv);
  911. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  912. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  913. extern int ironlake_enable_vblank(struct drm_device *dev, int crtc);
  914. extern void ironlake_disable_vblank(struct drm_device *dev, int crtc);
  915. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  916. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  917. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  918. struct drm_file *file_priv);
  919. void
  920. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  921. void
  922. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  923. void intel_enable_asle (struct drm_device *dev);
  924. int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
  925. int *max_error,
  926. struct timeval *vblank_time,
  927. unsigned flags);
  928. int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  929. int *vpos, int *hpos);
  930. #ifdef CONFIG_DEBUG_FS
  931. extern void i915_destroy_error_state(struct drm_device *dev);
  932. #else
  933. #define i915_destroy_error_state(x)
  934. #endif
  935. /* i915_mem.c */
  936. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  937. struct drm_file *file_priv);
  938. extern int i915_mem_free(struct drm_device *dev, void *data,
  939. struct drm_file *file_priv);
  940. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  941. struct drm_file *file_priv);
  942. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  943. struct drm_file *file_priv);
  944. extern void i915_mem_takedown(struct mem_block **heap);
  945. extern void i915_mem_release(struct drm_device * dev,
  946. struct drm_file *file_priv, struct mem_block *heap);
  947. /* i915_gem.c */
  948. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  949. struct drm_file *file_priv);
  950. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  951. struct drm_file *file_priv);
  952. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  953. struct drm_file *file_priv);
  954. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  955. struct drm_file *file_priv);
  956. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  957. struct drm_file *file_priv);
  958. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  959. struct drm_file *file_priv);
  960. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  961. struct drm_file *file_priv);
  962. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  963. struct drm_file *file_priv);
  964. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  965. struct drm_file *file_priv);
  966. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  967. struct drm_file *file_priv);
  968. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  969. struct drm_file *file_priv);
  970. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  971. struct drm_file *file_priv);
  972. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  973. struct drm_file *file_priv);
  974. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  975. struct drm_file *file_priv);
  976. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  977. struct drm_file *file_priv);
  978. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  979. struct drm_file *file_priv);
  980. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  981. struct drm_file *file_priv);
  982. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  983. struct drm_file *file_priv);
  984. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  985. struct drm_file *file_priv);
  986. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  987. struct drm_file *file_priv);
  988. void i915_gem_load(struct drm_device *dev);
  989. int i915_gem_init_object(struct drm_gem_object *obj);
  990. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  991. uint32_t invalidate_domains,
  992. uint32_t flush_domains);
  993. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  994. size_t size);
  995. void i915_gem_free_object(struct drm_gem_object *obj);
  996. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  997. uint32_t alignment,
  998. bool map_and_fenceable);
  999. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1000. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1001. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1002. void i915_gem_lastclose(struct drm_device *dev);
  1003. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1004. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  1005. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1006. struct intel_ring_buffer *ring,
  1007. u32 seqno);
  1008. int i915_gem_dumb_create(struct drm_file *file_priv,
  1009. struct drm_device *dev,
  1010. struct drm_mode_create_dumb *args);
  1011. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1012. uint32_t handle, uint64_t *offset);
  1013. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1014. uint32_t handle);
  1015. /**
  1016. * Returns true if seq1 is later than seq2.
  1017. */
  1018. static inline bool
  1019. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1020. {
  1021. return (int32_t)(seq1 - seq2) >= 0;
  1022. }
  1023. static inline u32
  1024. i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
  1025. {
  1026. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1027. return ring->outstanding_lazy_request = dev_priv->next_seqno;
  1028. }
  1029. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  1030. struct intel_ring_buffer *pipelined);
  1031. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1032. void i915_gem_retire_requests(struct drm_device *dev);
  1033. void i915_gem_reset(struct drm_device *dev);
  1034. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1035. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1036. uint32_t read_domains,
  1037. uint32_t write_domain);
  1038. int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj);
  1039. int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
  1040. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1041. void i915_gem_do_init(struct drm_device *dev,
  1042. unsigned long start,
  1043. unsigned long mappable_end,
  1044. unsigned long end);
  1045. int __must_check i915_gpu_idle(struct drm_device *dev);
  1046. int __must_check i915_gem_idle(struct drm_device *dev);
  1047. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1048. struct drm_file *file,
  1049. struct drm_i915_gem_request *request);
  1050. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1051. uint32_t seqno);
  1052. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1053. int __must_check
  1054. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1055. bool write);
  1056. int __must_check
  1057. i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
  1058. struct intel_ring_buffer *pipelined);
  1059. int i915_gem_attach_phys_object(struct drm_device *dev,
  1060. struct drm_i915_gem_object *obj,
  1061. int id,
  1062. int align);
  1063. void i915_gem_detach_phys_object(struct drm_device *dev,
  1064. struct drm_i915_gem_object *obj);
  1065. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1066. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1067. uint32_t
  1068. i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj);
  1069. /* i915_gem_gtt.c */
  1070. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1071. int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
  1072. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1073. /* i915_gem_evict.c */
  1074. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1075. unsigned alignment, bool mappable);
  1076. int __must_check i915_gem_evict_everything(struct drm_device *dev,
  1077. bool purgeable_only);
  1078. int __must_check i915_gem_evict_inactive(struct drm_device *dev,
  1079. bool purgeable_only);
  1080. /* i915_gem_tiling.c */
  1081. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1082. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1083. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1084. /* i915_gem_debug.c */
  1085. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1086. const char *where, uint32_t mark);
  1087. #if WATCH_LISTS
  1088. int i915_verify_lists(struct drm_device *dev);
  1089. #else
  1090. #define i915_verify_lists(dev) 0
  1091. #endif
  1092. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1093. int handle);
  1094. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1095. const char *where, uint32_t mark);
  1096. /* i915_debugfs.c */
  1097. int i915_debugfs_init(struct drm_minor *minor);
  1098. void i915_debugfs_cleanup(struct drm_minor *minor);
  1099. /* i915_suspend.c */
  1100. extern int i915_save_state(struct drm_device *dev);
  1101. extern int i915_restore_state(struct drm_device *dev);
  1102. /* i915_suspend.c */
  1103. extern int i915_save_state(struct drm_device *dev);
  1104. extern int i915_restore_state(struct drm_device *dev);
  1105. /* intel_i2c.c */
  1106. extern int intel_setup_gmbus(struct drm_device *dev);
  1107. extern void intel_teardown_gmbus(struct drm_device *dev);
  1108. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1109. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1110. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1111. {
  1112. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1113. }
  1114. extern void intel_i2c_reset(struct drm_device *dev);
  1115. /* intel_opregion.c */
  1116. extern int intel_opregion_setup(struct drm_device *dev);
  1117. #ifdef CONFIG_ACPI
  1118. extern void intel_opregion_init(struct drm_device *dev);
  1119. extern void intel_opregion_fini(struct drm_device *dev);
  1120. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1121. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1122. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1123. #else
  1124. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1125. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1126. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1127. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1128. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1129. #endif
  1130. /* intel_acpi.c */
  1131. #ifdef CONFIG_ACPI
  1132. extern void intel_register_dsm_handler(void);
  1133. extern void intel_unregister_dsm_handler(void);
  1134. #else
  1135. static inline void intel_register_dsm_handler(void) { return; }
  1136. static inline void intel_unregister_dsm_handler(void) { return; }
  1137. #endif /* CONFIG_ACPI */
  1138. /* modesetting */
  1139. extern void intel_modeset_init(struct drm_device *dev);
  1140. extern void intel_modeset_gem_init(struct drm_device *dev);
  1141. extern void intel_modeset_cleanup(struct drm_device *dev);
  1142. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1143. extern void i8xx_disable_fbc(struct drm_device *dev);
  1144. extern void g4x_disable_fbc(struct drm_device *dev);
  1145. extern void ironlake_disable_fbc(struct drm_device *dev);
  1146. extern void intel_disable_fbc(struct drm_device *dev);
  1147. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  1148. extern bool intel_fbc_enabled(struct drm_device *dev);
  1149. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1150. extern void ironlake_enable_rc6(struct drm_device *dev);
  1151. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1152. extern void intel_detect_pch (struct drm_device *dev);
  1153. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  1154. /* overlay */
  1155. #ifdef CONFIG_DEBUG_FS
  1156. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1157. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1158. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1159. extern void intel_display_print_error_state(struct seq_file *m,
  1160. struct drm_device *dev,
  1161. struct intel_display_error_state *error);
  1162. #endif
  1163. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1164. #define BEGIN_LP_RING(n) \
  1165. intel_ring_begin(LP_RING(dev_priv), (n))
  1166. #define OUT_RING(x) \
  1167. intel_ring_emit(LP_RING(dev_priv), x)
  1168. #define ADVANCE_LP_RING() \
  1169. intel_ring_advance(LP_RING(dev_priv))
  1170. /**
  1171. * Lock test for when it's just for synchronization of ring access.
  1172. *
  1173. * In that case, we don't need to do it when GEM is initialized as nobody else
  1174. * has access to the ring.
  1175. */
  1176. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  1177. if (LP_RING(dev->dev_private)->obj == NULL) \
  1178. LOCK_TEST_WITH_RETURN(dev, file); \
  1179. } while (0)
  1180. /* On SNB platform, before reading ring registers forcewake bit
  1181. * must be set to prevent GT core from power down and stale values being
  1182. * returned.
  1183. */
  1184. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1185. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1186. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1187. /* We give fast paths for the really cool registers */
  1188. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1189. (((dev_priv)->info->gen >= 6) && \
  1190. ((reg) < 0x40000) && \
  1191. ((reg) != FORCEWAKE))
  1192. #define __i915_read(x, y) \
  1193. static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1194. u##x val = 0; \
  1195. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1196. gen6_gt_force_wake_get(dev_priv); \
  1197. val = read##y(dev_priv->regs + reg); \
  1198. gen6_gt_force_wake_put(dev_priv); \
  1199. } else { \
  1200. val = read##y(dev_priv->regs + reg); \
  1201. } \
  1202. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1203. return val; \
  1204. }
  1205. __i915_read(8, b)
  1206. __i915_read(16, w)
  1207. __i915_read(32, l)
  1208. __i915_read(64, q)
  1209. #undef __i915_read
  1210. #define __i915_write(x, y) \
  1211. static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1212. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1213. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1214. __gen6_gt_wait_for_fifo(dev_priv); \
  1215. } \
  1216. write##y(val, dev_priv->regs + reg); \
  1217. }
  1218. __i915_write(8, b)
  1219. __i915_write(16, w)
  1220. __i915_write(32, l)
  1221. __i915_write(64, q)
  1222. #undef __i915_write
  1223. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1224. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1225. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1226. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1227. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1228. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1229. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1230. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1231. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1232. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1233. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1234. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1235. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1236. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1237. #endif