gpio-omap.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. struct gpio_bank {
  29. unsigned long pbase;
  30. void __iomem *base;
  31. u16 irq;
  32. u16 virtual_irq_start;
  33. int method;
  34. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  35. u32 suspend_wakeup;
  36. u32 saved_wakeup;
  37. #endif
  38. u32 non_wakeup_gpios;
  39. u32 enabled_non_wakeup_gpios;
  40. u32 saved_datain;
  41. u32 saved_fallingdetect;
  42. u32 saved_risingdetect;
  43. u32 level_mask;
  44. u32 toggle_mask;
  45. spinlock_t lock;
  46. struct gpio_chip chip;
  47. struct clk *dbck;
  48. u32 mod_usage;
  49. u32 dbck_enable_mask;
  50. struct device *dev;
  51. bool dbck_flag;
  52. int stride;
  53. u32 width;
  54. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  55. struct omap_gpio_reg_offs *regs;
  56. };
  57. #ifdef CONFIG_ARCH_OMAP3
  58. struct omap3_gpio_regs {
  59. u32 irqenable1;
  60. u32 irqenable2;
  61. u32 wake_en;
  62. u32 ctrl;
  63. u32 oe;
  64. u32 leveldetect0;
  65. u32 leveldetect1;
  66. u32 risingdetect;
  67. u32 fallingdetect;
  68. u32 dataout;
  69. };
  70. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  71. #endif
  72. /*
  73. * TODO: Cleanup gpio_bank usage as it is having information
  74. * related to all instances of the device
  75. */
  76. static struct gpio_bank *gpio_bank;
  77. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  78. int gpio_bank_count;
  79. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  80. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  81. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  82. {
  83. void __iomem *reg = bank->base;
  84. u32 l;
  85. reg += bank->regs->direction;
  86. l = __raw_readl(reg);
  87. if (is_input)
  88. l |= 1 << gpio;
  89. else
  90. l &= ~(1 << gpio);
  91. __raw_writel(l, reg);
  92. }
  93. /* set data out value using dedicate set/clear register */
  94. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  95. {
  96. void __iomem *reg = bank->base;
  97. u32 l = GPIO_BIT(bank, gpio);
  98. if (enable)
  99. reg += bank->regs->set_dataout;
  100. else
  101. reg += bank->regs->clr_dataout;
  102. __raw_writel(l, reg);
  103. }
  104. /* set data out value using mask register */
  105. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  106. {
  107. void __iomem *reg = bank->base + bank->regs->dataout;
  108. u32 gpio_bit = GPIO_BIT(bank, gpio);
  109. u32 l;
  110. l = __raw_readl(reg);
  111. if (enable)
  112. l |= gpio_bit;
  113. else
  114. l &= ~gpio_bit;
  115. __raw_writel(l, reg);
  116. }
  117. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  118. {
  119. void __iomem *reg = bank->base + bank->regs->datain;
  120. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  121. }
  122. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  123. {
  124. void __iomem *reg = bank->base + bank->regs->dataout;
  125. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  126. }
  127. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  128. {
  129. int l = __raw_readl(base + reg);
  130. if (set)
  131. l |= mask;
  132. else
  133. l &= ~mask;
  134. __raw_writel(l, base + reg);
  135. }
  136. /**
  137. * _set_gpio_debounce - low level gpio debounce time
  138. * @bank: the gpio bank we're acting upon
  139. * @gpio: the gpio number on this @gpio
  140. * @debounce: debounce time to use
  141. *
  142. * OMAP's debounce time is in 31us steps so we need
  143. * to convert and round up to the closest unit.
  144. */
  145. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  146. unsigned debounce)
  147. {
  148. void __iomem *reg;
  149. u32 val;
  150. u32 l;
  151. if (!bank->dbck_flag)
  152. return;
  153. if (debounce < 32)
  154. debounce = 0x01;
  155. else if (debounce > 7936)
  156. debounce = 0xff;
  157. else
  158. debounce = (debounce / 0x1f) - 1;
  159. l = GPIO_BIT(bank, gpio);
  160. reg = bank->base + bank->regs->debounce;
  161. __raw_writel(debounce, reg);
  162. reg = bank->base + bank->regs->debounce_en;
  163. val = __raw_readl(reg);
  164. if (debounce) {
  165. val |= l;
  166. clk_enable(bank->dbck);
  167. } else {
  168. val &= ~l;
  169. clk_disable(bank->dbck);
  170. }
  171. bank->dbck_enable_mask = val;
  172. __raw_writel(val, reg);
  173. }
  174. #ifdef CONFIG_ARCH_OMAP2PLUS
  175. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  176. int trigger)
  177. {
  178. void __iomem *base = bank->base;
  179. u32 gpio_bit = 1 << gpio;
  180. if (cpu_is_omap44xx()) {
  181. _gpio_rmw(base, OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  182. trigger & IRQ_TYPE_LEVEL_LOW);
  183. _gpio_rmw(base, OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  184. trigger & IRQ_TYPE_LEVEL_HIGH);
  185. _gpio_rmw(base, OMAP4_GPIO_RISINGDETECT, gpio_bit,
  186. trigger & IRQ_TYPE_EDGE_RISING);
  187. _gpio_rmw(base, OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  188. trigger & IRQ_TYPE_EDGE_FALLING);
  189. } else {
  190. _gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  191. trigger & IRQ_TYPE_LEVEL_LOW);
  192. _gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  193. trigger & IRQ_TYPE_LEVEL_HIGH);
  194. _gpio_rmw(base, OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  195. trigger & IRQ_TYPE_EDGE_RISING);
  196. _gpio_rmw(base, OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  197. trigger & IRQ_TYPE_EDGE_FALLING);
  198. }
  199. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  200. if (cpu_is_omap44xx()) {
  201. _gpio_rmw(base, OMAP4_GPIO_IRQWAKEN0, gpio_bit,
  202. trigger != 0);
  203. } else {
  204. /*
  205. * GPIO wakeup request can only be generated on edge
  206. * transitions
  207. */
  208. if (trigger & IRQ_TYPE_EDGE_BOTH)
  209. __raw_writel(1 << gpio, bank->base
  210. + OMAP24XX_GPIO_SETWKUENA);
  211. else
  212. __raw_writel(1 << gpio, bank->base
  213. + OMAP24XX_GPIO_CLEARWKUENA);
  214. }
  215. }
  216. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  217. if (cpu_is_omap34xx() || cpu_is_omap44xx() ||
  218. (bank->non_wakeup_gpios & gpio_bit)) {
  219. /*
  220. * Log the edge gpio and manually trigger the IRQ
  221. * after resume if the input level changes
  222. * to avoid irq lost during PER RET/OFF mode
  223. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  224. */
  225. if (trigger & IRQ_TYPE_EDGE_BOTH)
  226. bank->enabled_non_wakeup_gpios |= gpio_bit;
  227. else
  228. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  229. }
  230. if (cpu_is_omap44xx()) {
  231. bank->level_mask =
  232. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  233. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  234. } else {
  235. bank->level_mask =
  236. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  237. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  238. }
  239. }
  240. #endif
  241. #ifdef CONFIG_ARCH_OMAP1
  242. /*
  243. * This only applies to chips that can't do both rising and falling edge
  244. * detection at once. For all other chips, this function is a noop.
  245. */
  246. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  247. {
  248. void __iomem *reg = bank->base;
  249. u32 l = 0;
  250. switch (bank->method) {
  251. case METHOD_MPUIO:
  252. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  253. break;
  254. #ifdef CONFIG_ARCH_OMAP15XX
  255. case METHOD_GPIO_1510:
  256. reg += OMAP1510_GPIO_INT_CONTROL;
  257. break;
  258. #endif
  259. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  260. case METHOD_GPIO_7XX:
  261. reg += OMAP7XX_GPIO_INT_CONTROL;
  262. break;
  263. #endif
  264. default:
  265. return;
  266. }
  267. l = __raw_readl(reg);
  268. if ((l >> gpio) & 1)
  269. l &= ~(1 << gpio);
  270. else
  271. l |= 1 << gpio;
  272. __raw_writel(l, reg);
  273. }
  274. #endif
  275. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  276. {
  277. void __iomem *reg = bank->base;
  278. u32 l = 0;
  279. switch (bank->method) {
  280. #ifdef CONFIG_ARCH_OMAP1
  281. case METHOD_MPUIO:
  282. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  283. l = __raw_readl(reg);
  284. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  285. bank->toggle_mask |= 1 << gpio;
  286. if (trigger & IRQ_TYPE_EDGE_RISING)
  287. l |= 1 << gpio;
  288. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  289. l &= ~(1 << gpio);
  290. else
  291. goto bad;
  292. break;
  293. #endif
  294. #ifdef CONFIG_ARCH_OMAP15XX
  295. case METHOD_GPIO_1510:
  296. reg += OMAP1510_GPIO_INT_CONTROL;
  297. l = __raw_readl(reg);
  298. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  299. bank->toggle_mask |= 1 << gpio;
  300. if (trigger & IRQ_TYPE_EDGE_RISING)
  301. l |= 1 << gpio;
  302. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  303. l &= ~(1 << gpio);
  304. else
  305. goto bad;
  306. break;
  307. #endif
  308. #ifdef CONFIG_ARCH_OMAP16XX
  309. case METHOD_GPIO_1610:
  310. if (gpio & 0x08)
  311. reg += OMAP1610_GPIO_EDGE_CTRL2;
  312. else
  313. reg += OMAP1610_GPIO_EDGE_CTRL1;
  314. gpio &= 0x07;
  315. l = __raw_readl(reg);
  316. l &= ~(3 << (gpio << 1));
  317. if (trigger & IRQ_TYPE_EDGE_RISING)
  318. l |= 2 << (gpio << 1);
  319. if (trigger & IRQ_TYPE_EDGE_FALLING)
  320. l |= 1 << (gpio << 1);
  321. if (trigger)
  322. /* Enable wake-up during idle for dynamic tick */
  323. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  324. else
  325. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  326. break;
  327. #endif
  328. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  329. case METHOD_GPIO_7XX:
  330. reg += OMAP7XX_GPIO_INT_CONTROL;
  331. l = __raw_readl(reg);
  332. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  333. bank->toggle_mask |= 1 << gpio;
  334. if (trigger & IRQ_TYPE_EDGE_RISING)
  335. l |= 1 << gpio;
  336. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  337. l &= ~(1 << gpio);
  338. else
  339. goto bad;
  340. break;
  341. #endif
  342. #ifdef CONFIG_ARCH_OMAP2PLUS
  343. case METHOD_GPIO_24XX:
  344. case METHOD_GPIO_44XX:
  345. set_24xx_gpio_triggering(bank, gpio, trigger);
  346. return 0;
  347. #endif
  348. default:
  349. goto bad;
  350. }
  351. __raw_writel(l, reg);
  352. return 0;
  353. bad:
  354. return -EINVAL;
  355. }
  356. static int gpio_irq_type(struct irq_data *d, unsigned type)
  357. {
  358. struct gpio_bank *bank;
  359. unsigned gpio;
  360. int retval;
  361. unsigned long flags;
  362. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  363. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  364. else
  365. gpio = d->irq - IH_GPIO_BASE;
  366. if (type & ~IRQ_TYPE_SENSE_MASK)
  367. return -EINVAL;
  368. /* OMAP1 allows only only edge triggering */
  369. if (!cpu_class_is_omap2()
  370. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  371. return -EINVAL;
  372. bank = irq_data_get_irq_chip_data(d);
  373. spin_lock_irqsave(&bank->lock, flags);
  374. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  375. spin_unlock_irqrestore(&bank->lock, flags);
  376. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  377. __irq_set_handler_locked(d->irq, handle_level_irq);
  378. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  379. __irq_set_handler_locked(d->irq, handle_edge_irq);
  380. return retval;
  381. }
  382. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  383. {
  384. void __iomem *reg = bank->base;
  385. reg += bank->regs->irqstatus;
  386. __raw_writel(gpio_mask, reg);
  387. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  388. if (bank->regs->irqstatus2) {
  389. reg = bank->base + bank->regs->irqstatus2;
  390. __raw_writel(gpio_mask, reg);
  391. }
  392. /* Flush posted write for the irq status to avoid spurious interrupts */
  393. __raw_readl(reg);
  394. }
  395. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  396. {
  397. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  398. }
  399. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  400. {
  401. void __iomem *reg = bank->base;
  402. u32 l;
  403. u32 mask = (1 << bank->width) - 1;
  404. reg += bank->regs->irqenable;
  405. l = __raw_readl(reg);
  406. if (bank->regs->irqenable_inv)
  407. l = ~l;
  408. l &= mask;
  409. return l;
  410. }
  411. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  412. {
  413. void __iomem *reg = bank->base;
  414. u32 l;
  415. if (bank->regs->set_irqenable) {
  416. reg += bank->regs->set_irqenable;
  417. l = gpio_mask;
  418. } else {
  419. reg += bank->regs->irqenable;
  420. l = __raw_readl(reg);
  421. if (bank->regs->irqenable_inv)
  422. l &= ~gpio_mask;
  423. else
  424. l |= gpio_mask;
  425. }
  426. __raw_writel(l, reg);
  427. }
  428. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  429. {
  430. void __iomem *reg = bank->base;
  431. u32 l;
  432. if (bank->regs->clr_irqenable) {
  433. reg += bank->regs->clr_irqenable;
  434. l = gpio_mask;
  435. } else {
  436. reg += bank->regs->irqenable;
  437. l = __raw_readl(reg);
  438. if (bank->regs->irqenable_inv)
  439. l |= gpio_mask;
  440. else
  441. l &= ~gpio_mask;
  442. }
  443. __raw_writel(l, reg);
  444. }
  445. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  446. {
  447. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  448. }
  449. /*
  450. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  451. * 1510 does not seem to have a wake-up register. If JTAG is connected
  452. * to the target, system will wake up always on GPIO events. While
  453. * system is running all registered GPIO interrupts need to have wake-up
  454. * enabled. When system is suspended, only selected GPIO interrupts need
  455. * to have wake-up enabled.
  456. */
  457. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  458. {
  459. u32 gpio_bit = GPIO_BIT(bank, gpio);
  460. unsigned long flags;
  461. if (bank->non_wakeup_gpios & gpio_bit) {
  462. dev_err(bank->dev,
  463. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  464. return -EINVAL;
  465. }
  466. spin_lock_irqsave(&bank->lock, flags);
  467. if (enable)
  468. bank->suspend_wakeup |= gpio_bit;
  469. else
  470. bank->suspend_wakeup &= ~gpio_bit;
  471. spin_unlock_irqrestore(&bank->lock, flags);
  472. return 0;
  473. }
  474. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  475. {
  476. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  477. _set_gpio_irqenable(bank, gpio, 0);
  478. _clear_gpio_irqstatus(bank, gpio);
  479. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  480. }
  481. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  482. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  483. {
  484. unsigned int gpio = d->irq - IH_GPIO_BASE;
  485. struct gpio_bank *bank;
  486. int retval;
  487. bank = irq_data_get_irq_chip_data(d);
  488. retval = _set_gpio_wakeup(bank, gpio, enable);
  489. return retval;
  490. }
  491. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  492. {
  493. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  494. unsigned long flags;
  495. spin_lock_irqsave(&bank->lock, flags);
  496. /* Set trigger to none. You need to enable the desired trigger with
  497. * request_irq() or set_irq_type().
  498. */
  499. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  500. #ifdef CONFIG_ARCH_OMAP15XX
  501. if (bank->method == METHOD_GPIO_1510) {
  502. void __iomem *reg;
  503. /* Claim the pin for MPU */
  504. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  505. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  506. }
  507. #endif
  508. if (!cpu_class_is_omap1()) {
  509. if (!bank->mod_usage) {
  510. void __iomem *reg = bank->base;
  511. u32 ctrl;
  512. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  513. reg += OMAP24XX_GPIO_CTRL;
  514. else if (cpu_is_omap44xx())
  515. reg += OMAP4_GPIO_CTRL;
  516. ctrl = __raw_readl(reg);
  517. /* Module is enabled, clocks are not gated */
  518. ctrl &= 0xFFFFFFFE;
  519. __raw_writel(ctrl, reg);
  520. }
  521. bank->mod_usage |= 1 << offset;
  522. }
  523. spin_unlock_irqrestore(&bank->lock, flags);
  524. return 0;
  525. }
  526. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  527. {
  528. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  529. unsigned long flags;
  530. spin_lock_irqsave(&bank->lock, flags);
  531. #ifdef CONFIG_ARCH_OMAP16XX
  532. if (bank->method == METHOD_GPIO_1610) {
  533. /* Disable wake-up during idle for dynamic tick */
  534. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  535. __raw_writel(1 << offset, reg);
  536. }
  537. #endif
  538. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  539. if (bank->method == METHOD_GPIO_24XX) {
  540. /* Disable wake-up during idle for dynamic tick */
  541. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  542. __raw_writel(1 << offset, reg);
  543. }
  544. #endif
  545. #ifdef CONFIG_ARCH_OMAP4
  546. if (bank->method == METHOD_GPIO_44XX) {
  547. /* Disable wake-up during idle for dynamic tick */
  548. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  549. __raw_writel(1 << offset, reg);
  550. }
  551. #endif
  552. if (!cpu_class_is_omap1()) {
  553. bank->mod_usage &= ~(1 << offset);
  554. if (!bank->mod_usage) {
  555. void __iomem *reg = bank->base;
  556. u32 ctrl;
  557. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  558. reg += OMAP24XX_GPIO_CTRL;
  559. else if (cpu_is_omap44xx())
  560. reg += OMAP4_GPIO_CTRL;
  561. ctrl = __raw_readl(reg);
  562. /* Module is disabled, clocks are gated */
  563. ctrl |= 1;
  564. __raw_writel(ctrl, reg);
  565. }
  566. }
  567. _reset_gpio(bank, bank->chip.base + offset);
  568. spin_unlock_irqrestore(&bank->lock, flags);
  569. }
  570. /*
  571. * We need to unmask the GPIO bank interrupt as soon as possible to
  572. * avoid missing GPIO interrupts for other lines in the bank.
  573. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  574. * in the bank to avoid missing nested interrupts for a GPIO line.
  575. * If we wait to unmask individual GPIO lines in the bank after the
  576. * line's interrupt handler has been run, we may miss some nested
  577. * interrupts.
  578. */
  579. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  580. {
  581. void __iomem *isr_reg = NULL;
  582. u32 isr;
  583. unsigned int gpio_irq, gpio_index;
  584. struct gpio_bank *bank;
  585. u32 retrigger = 0;
  586. int unmasked = 0;
  587. struct irq_chip *chip = irq_desc_get_chip(desc);
  588. chained_irq_enter(chip, desc);
  589. bank = irq_get_handler_data(irq);
  590. isr_reg = bank->base + bank->regs->irqstatus;
  591. if (WARN_ON(!isr_reg))
  592. goto exit;
  593. while(1) {
  594. u32 isr_saved, level_mask = 0;
  595. u32 enabled;
  596. enabled = _get_gpio_irqbank_mask(bank);
  597. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  598. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  599. isr &= 0x0000ffff;
  600. if (cpu_class_is_omap2()) {
  601. level_mask = bank->level_mask & enabled;
  602. }
  603. /* clear edge sensitive interrupts before handler(s) are
  604. called so that we don't miss any interrupt occurred while
  605. executing them */
  606. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  607. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  608. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  609. /* if there is only edge sensitive GPIO pin interrupts
  610. configured, we could unmask GPIO bank interrupt immediately */
  611. if (!level_mask && !unmasked) {
  612. unmasked = 1;
  613. chained_irq_exit(chip, desc);
  614. }
  615. isr |= retrigger;
  616. retrigger = 0;
  617. if (!isr)
  618. break;
  619. gpio_irq = bank->virtual_irq_start;
  620. for (; isr != 0; isr >>= 1, gpio_irq++) {
  621. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  622. if (!(isr & 1))
  623. continue;
  624. #ifdef CONFIG_ARCH_OMAP1
  625. /*
  626. * Some chips can't respond to both rising and falling
  627. * at the same time. If this irq was requested with
  628. * both flags, we need to flip the ICR data for the IRQ
  629. * to respond to the IRQ for the opposite direction.
  630. * This will be indicated in the bank toggle_mask.
  631. */
  632. if (bank->toggle_mask & (1 << gpio_index))
  633. _toggle_gpio_edge_triggering(bank, gpio_index);
  634. #endif
  635. generic_handle_irq(gpio_irq);
  636. }
  637. }
  638. /* if bank has any level sensitive GPIO pin interrupt
  639. configured, we must unmask the bank interrupt only after
  640. handler(s) are executed in order to avoid spurious bank
  641. interrupt */
  642. exit:
  643. if (!unmasked)
  644. chained_irq_exit(chip, desc);
  645. }
  646. static void gpio_irq_shutdown(struct irq_data *d)
  647. {
  648. unsigned int gpio = d->irq - IH_GPIO_BASE;
  649. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  650. unsigned long flags;
  651. spin_lock_irqsave(&bank->lock, flags);
  652. _reset_gpio(bank, gpio);
  653. spin_unlock_irqrestore(&bank->lock, flags);
  654. }
  655. static void gpio_ack_irq(struct irq_data *d)
  656. {
  657. unsigned int gpio = d->irq - IH_GPIO_BASE;
  658. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  659. _clear_gpio_irqstatus(bank, gpio);
  660. }
  661. static void gpio_mask_irq(struct irq_data *d)
  662. {
  663. unsigned int gpio = d->irq - IH_GPIO_BASE;
  664. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  665. unsigned long flags;
  666. spin_lock_irqsave(&bank->lock, flags);
  667. _set_gpio_irqenable(bank, gpio, 0);
  668. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  669. spin_unlock_irqrestore(&bank->lock, flags);
  670. }
  671. static void gpio_unmask_irq(struct irq_data *d)
  672. {
  673. unsigned int gpio = d->irq - IH_GPIO_BASE;
  674. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  675. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  676. u32 trigger = irqd_get_trigger_type(d);
  677. unsigned long flags;
  678. spin_lock_irqsave(&bank->lock, flags);
  679. if (trigger)
  680. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  681. /* For level-triggered GPIOs, the clearing must be done after
  682. * the HW source is cleared, thus after the handler has run */
  683. if (bank->level_mask & irq_mask) {
  684. _set_gpio_irqenable(bank, gpio, 0);
  685. _clear_gpio_irqstatus(bank, gpio);
  686. }
  687. _set_gpio_irqenable(bank, gpio, 1);
  688. spin_unlock_irqrestore(&bank->lock, flags);
  689. }
  690. static struct irq_chip gpio_irq_chip = {
  691. .name = "GPIO",
  692. .irq_shutdown = gpio_irq_shutdown,
  693. .irq_ack = gpio_ack_irq,
  694. .irq_mask = gpio_mask_irq,
  695. .irq_unmask = gpio_unmask_irq,
  696. .irq_set_type = gpio_irq_type,
  697. .irq_set_wake = gpio_wake_enable,
  698. };
  699. /*---------------------------------------------------------------------*/
  700. #ifdef CONFIG_ARCH_OMAP1
  701. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  702. #ifdef CONFIG_ARCH_OMAP16XX
  703. #include <linux/platform_device.h>
  704. static int omap_mpuio_suspend_noirq(struct device *dev)
  705. {
  706. struct platform_device *pdev = to_platform_device(dev);
  707. struct gpio_bank *bank = platform_get_drvdata(pdev);
  708. void __iomem *mask_reg = bank->base +
  709. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  710. unsigned long flags;
  711. spin_lock_irqsave(&bank->lock, flags);
  712. bank->saved_wakeup = __raw_readl(mask_reg);
  713. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  714. spin_unlock_irqrestore(&bank->lock, flags);
  715. return 0;
  716. }
  717. static int omap_mpuio_resume_noirq(struct device *dev)
  718. {
  719. struct platform_device *pdev = to_platform_device(dev);
  720. struct gpio_bank *bank = platform_get_drvdata(pdev);
  721. void __iomem *mask_reg = bank->base +
  722. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  723. unsigned long flags;
  724. spin_lock_irqsave(&bank->lock, flags);
  725. __raw_writel(bank->saved_wakeup, mask_reg);
  726. spin_unlock_irqrestore(&bank->lock, flags);
  727. return 0;
  728. }
  729. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  730. .suspend_noirq = omap_mpuio_suspend_noirq,
  731. .resume_noirq = omap_mpuio_resume_noirq,
  732. };
  733. /* use platform_driver for this. */
  734. static struct platform_driver omap_mpuio_driver = {
  735. .driver = {
  736. .name = "mpuio",
  737. .pm = &omap_mpuio_dev_pm_ops,
  738. },
  739. };
  740. static struct platform_device omap_mpuio_device = {
  741. .name = "mpuio",
  742. .id = -1,
  743. .dev = {
  744. .driver = &omap_mpuio_driver.driver,
  745. }
  746. /* could list the /proc/iomem resources */
  747. };
  748. static inline void mpuio_init(void)
  749. {
  750. struct gpio_bank *bank = &gpio_bank[0];
  751. platform_set_drvdata(&omap_mpuio_device, bank);
  752. if (platform_driver_register(&omap_mpuio_driver) == 0)
  753. (void) platform_device_register(&omap_mpuio_device);
  754. }
  755. #else
  756. static inline void mpuio_init(void) {}
  757. #endif /* 16xx */
  758. #else
  759. #define bank_is_mpuio(bank) 0
  760. static inline void mpuio_init(void) {}
  761. #endif
  762. /*---------------------------------------------------------------------*/
  763. /* REVISIT these are stupid implementations! replace by ones that
  764. * don't switch on METHOD_* and which mostly avoid spinlocks
  765. */
  766. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  767. {
  768. struct gpio_bank *bank;
  769. unsigned long flags;
  770. bank = container_of(chip, struct gpio_bank, chip);
  771. spin_lock_irqsave(&bank->lock, flags);
  772. _set_gpio_direction(bank, offset, 1);
  773. spin_unlock_irqrestore(&bank->lock, flags);
  774. return 0;
  775. }
  776. static int gpio_is_input(struct gpio_bank *bank, int mask)
  777. {
  778. void __iomem *reg = bank->base + bank->regs->direction;
  779. return __raw_readl(reg) & mask;
  780. }
  781. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  782. {
  783. struct gpio_bank *bank;
  784. void __iomem *reg;
  785. int gpio;
  786. u32 mask;
  787. gpio = chip->base + offset;
  788. bank = container_of(chip, struct gpio_bank, chip);
  789. reg = bank->base;
  790. mask = GPIO_BIT(bank, gpio);
  791. if (gpio_is_input(bank, mask))
  792. return _get_gpio_datain(bank, gpio);
  793. else
  794. return _get_gpio_dataout(bank, gpio);
  795. }
  796. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  797. {
  798. struct gpio_bank *bank;
  799. unsigned long flags;
  800. bank = container_of(chip, struct gpio_bank, chip);
  801. spin_lock_irqsave(&bank->lock, flags);
  802. bank->set_dataout(bank, offset, value);
  803. _set_gpio_direction(bank, offset, 0);
  804. spin_unlock_irqrestore(&bank->lock, flags);
  805. return 0;
  806. }
  807. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  808. unsigned debounce)
  809. {
  810. struct gpio_bank *bank;
  811. unsigned long flags;
  812. bank = container_of(chip, struct gpio_bank, chip);
  813. if (!bank->dbck) {
  814. bank->dbck = clk_get(bank->dev, "dbclk");
  815. if (IS_ERR(bank->dbck))
  816. dev_err(bank->dev, "Could not get gpio dbck\n");
  817. }
  818. spin_lock_irqsave(&bank->lock, flags);
  819. _set_gpio_debounce(bank, offset, debounce);
  820. spin_unlock_irqrestore(&bank->lock, flags);
  821. return 0;
  822. }
  823. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  824. {
  825. struct gpio_bank *bank;
  826. unsigned long flags;
  827. bank = container_of(chip, struct gpio_bank, chip);
  828. spin_lock_irqsave(&bank->lock, flags);
  829. bank->set_dataout(bank, offset, value);
  830. spin_unlock_irqrestore(&bank->lock, flags);
  831. }
  832. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  833. {
  834. struct gpio_bank *bank;
  835. bank = container_of(chip, struct gpio_bank, chip);
  836. return bank->virtual_irq_start + offset;
  837. }
  838. /*---------------------------------------------------------------------*/
  839. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  840. {
  841. static bool called;
  842. u32 rev;
  843. if (called || bank->regs->revision == USHRT_MAX)
  844. return;
  845. rev = __raw_readw(bank->base + bank->regs->revision);
  846. pr_info("OMAP GPIO hardware version %d.%d\n",
  847. (rev >> 4) & 0x0f, rev & 0x0f);
  848. called = true;
  849. }
  850. /* This lock class tells lockdep that GPIO irqs are in a different
  851. * category than their parents, so it won't report false recursion.
  852. */
  853. static struct lock_class_key gpio_lock_class;
  854. static inline int init_gpio_info(struct platform_device *pdev)
  855. {
  856. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  857. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  858. GFP_KERNEL);
  859. if (!gpio_bank) {
  860. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  861. return -ENOMEM;
  862. }
  863. return 0;
  864. }
  865. /* TODO: Cleanup cpu_is_* checks */
  866. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  867. {
  868. if (cpu_class_is_omap2()) {
  869. if (cpu_is_omap44xx()) {
  870. __raw_writel(0xffffffff, bank->base +
  871. OMAP4_GPIO_IRQSTATUSCLR0);
  872. __raw_writel(0x00000000, bank->base +
  873. OMAP4_GPIO_DEBOUNCENABLE);
  874. /* Initialize interface clk ungated, module enabled */
  875. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  876. } else if (cpu_is_omap34xx()) {
  877. __raw_writel(0x00000000, bank->base +
  878. OMAP24XX_GPIO_IRQENABLE1);
  879. __raw_writel(0xffffffff, bank->base +
  880. OMAP24XX_GPIO_IRQSTATUS1);
  881. __raw_writel(0x00000000, bank->base +
  882. OMAP24XX_GPIO_DEBOUNCE_EN);
  883. /* Initialize interface clk ungated, module enabled */
  884. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  885. } else if (cpu_is_omap24xx()) {
  886. static const u32 non_wakeup_gpios[] = {
  887. 0xe203ffc0, 0x08700040
  888. };
  889. if (id < ARRAY_SIZE(non_wakeup_gpios))
  890. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  891. }
  892. } else if (cpu_class_is_omap1()) {
  893. if (bank_is_mpuio(bank))
  894. __raw_writew(0xffff, bank->base +
  895. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  896. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  897. __raw_writew(0xffff, bank->base
  898. + OMAP1510_GPIO_INT_MASK);
  899. __raw_writew(0x0000, bank->base
  900. + OMAP1510_GPIO_INT_STATUS);
  901. }
  902. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  903. __raw_writew(0x0000, bank->base
  904. + OMAP1610_GPIO_IRQENABLE1);
  905. __raw_writew(0xffff, bank->base
  906. + OMAP1610_GPIO_IRQSTATUS1);
  907. __raw_writew(0x0014, bank->base
  908. + OMAP1610_GPIO_SYSCONFIG);
  909. /*
  910. * Enable system clock for GPIO module.
  911. * The CAM_CLK_CTRL *is* really the right place.
  912. */
  913. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  914. ULPD_CAM_CLK_CTRL);
  915. }
  916. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  917. __raw_writel(0xffffffff, bank->base
  918. + OMAP7XX_GPIO_INT_MASK);
  919. __raw_writel(0x00000000, bank->base
  920. + OMAP7XX_GPIO_INT_STATUS);
  921. }
  922. }
  923. }
  924. static __init void
  925. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  926. unsigned int num)
  927. {
  928. struct irq_chip_generic *gc;
  929. struct irq_chip_type *ct;
  930. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  931. handle_simple_irq);
  932. ct = gc->chip_types;
  933. /* NOTE: No ack required, reading IRQ status clears it. */
  934. ct->chip.irq_mask = irq_gc_mask_set_bit;
  935. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  936. ct->chip.irq_set_type = gpio_irq_type;
  937. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  938. if (cpu_is_omap16xx())
  939. ct->chip.irq_set_wake = gpio_wake_enable,
  940. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  941. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  942. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  943. }
  944. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  945. {
  946. int j;
  947. static int gpio;
  948. bank->mod_usage = 0;
  949. /*
  950. * REVISIT eventually switch from OMAP-specific gpio structs
  951. * over to the generic ones
  952. */
  953. bank->chip.request = omap_gpio_request;
  954. bank->chip.free = omap_gpio_free;
  955. bank->chip.direction_input = gpio_input;
  956. bank->chip.get = gpio_get;
  957. bank->chip.direction_output = gpio_output;
  958. bank->chip.set_debounce = gpio_debounce;
  959. bank->chip.set = gpio_set;
  960. bank->chip.to_irq = gpio_2irq;
  961. if (bank_is_mpuio(bank)) {
  962. bank->chip.label = "mpuio";
  963. #ifdef CONFIG_ARCH_OMAP16XX
  964. bank->chip.dev = &omap_mpuio_device.dev;
  965. #endif
  966. bank->chip.base = OMAP_MPUIO(0);
  967. } else {
  968. bank->chip.label = "gpio";
  969. bank->chip.base = gpio;
  970. gpio += bank->width;
  971. }
  972. bank->chip.ngpio = bank->width;
  973. gpiochip_add(&bank->chip);
  974. for (j = bank->virtual_irq_start;
  975. j < bank->virtual_irq_start + bank->width; j++) {
  976. irq_set_lockdep_class(j, &gpio_lock_class);
  977. irq_set_chip_data(j, bank);
  978. if (bank_is_mpuio(bank)) {
  979. omap_mpuio_alloc_gc(bank, j, bank->width);
  980. } else {
  981. irq_set_chip(j, &gpio_irq_chip);
  982. irq_set_handler(j, handle_simple_irq);
  983. set_irq_flags(j, IRQF_VALID);
  984. }
  985. }
  986. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  987. irq_set_handler_data(bank->irq, bank);
  988. }
  989. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  990. {
  991. static int gpio_init_done;
  992. struct omap_gpio_platform_data *pdata;
  993. struct resource *res;
  994. int id;
  995. struct gpio_bank *bank;
  996. if (!pdev->dev.platform_data)
  997. return -EINVAL;
  998. pdata = pdev->dev.platform_data;
  999. if (!gpio_init_done) {
  1000. int ret;
  1001. ret = init_gpio_info(pdev);
  1002. if (ret)
  1003. return ret;
  1004. }
  1005. id = pdev->id;
  1006. bank = &gpio_bank[id];
  1007. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1008. if (unlikely(!res)) {
  1009. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1010. return -ENODEV;
  1011. }
  1012. bank->irq = res->start;
  1013. bank->virtual_irq_start = pdata->virtual_irq_start;
  1014. bank->method = pdata->bank_type;
  1015. bank->dev = &pdev->dev;
  1016. bank->dbck_flag = pdata->dbck_flag;
  1017. bank->stride = pdata->bank_stride;
  1018. bank->width = pdata->bank_width;
  1019. bank->regs = pdata->regs;
  1020. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1021. bank->set_dataout = _set_gpio_dataout_reg;
  1022. else
  1023. bank->set_dataout = _set_gpio_dataout_mask;
  1024. spin_lock_init(&bank->lock);
  1025. /* Static mapping, never released */
  1026. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1027. if (unlikely(!res)) {
  1028. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1029. return -ENODEV;
  1030. }
  1031. bank->base = ioremap(res->start, resource_size(res));
  1032. if (!bank->base) {
  1033. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1034. return -ENOMEM;
  1035. }
  1036. pm_runtime_enable(bank->dev);
  1037. pm_runtime_get_sync(bank->dev);
  1038. omap_gpio_mod_init(bank, id);
  1039. omap_gpio_chip_init(bank);
  1040. omap_gpio_show_rev(bank);
  1041. if (!gpio_init_done)
  1042. gpio_init_done = 1;
  1043. return 0;
  1044. }
  1045. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1046. static int omap_gpio_suspend(void)
  1047. {
  1048. int i;
  1049. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1050. return 0;
  1051. for (i = 0; i < gpio_bank_count; i++) {
  1052. struct gpio_bank *bank = &gpio_bank[i];
  1053. void __iomem *wake_status;
  1054. void __iomem *wake_clear;
  1055. void __iomem *wake_set;
  1056. unsigned long flags;
  1057. switch (bank->method) {
  1058. #ifdef CONFIG_ARCH_OMAP16XX
  1059. case METHOD_GPIO_1610:
  1060. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1061. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1062. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1063. break;
  1064. #endif
  1065. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1066. case METHOD_GPIO_24XX:
  1067. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1068. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1069. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1070. break;
  1071. #endif
  1072. #ifdef CONFIG_ARCH_OMAP4
  1073. case METHOD_GPIO_44XX:
  1074. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1075. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1076. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1077. break;
  1078. #endif
  1079. default:
  1080. continue;
  1081. }
  1082. spin_lock_irqsave(&bank->lock, flags);
  1083. bank->saved_wakeup = __raw_readl(wake_status);
  1084. __raw_writel(0xffffffff, wake_clear);
  1085. __raw_writel(bank->suspend_wakeup, wake_set);
  1086. spin_unlock_irqrestore(&bank->lock, flags);
  1087. }
  1088. return 0;
  1089. }
  1090. static void omap_gpio_resume(void)
  1091. {
  1092. int i;
  1093. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1094. return;
  1095. for (i = 0; i < gpio_bank_count; i++) {
  1096. struct gpio_bank *bank = &gpio_bank[i];
  1097. void __iomem *wake_clear;
  1098. void __iomem *wake_set;
  1099. unsigned long flags;
  1100. switch (bank->method) {
  1101. #ifdef CONFIG_ARCH_OMAP16XX
  1102. case METHOD_GPIO_1610:
  1103. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1104. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1105. break;
  1106. #endif
  1107. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1108. case METHOD_GPIO_24XX:
  1109. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1110. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1111. break;
  1112. #endif
  1113. #ifdef CONFIG_ARCH_OMAP4
  1114. case METHOD_GPIO_44XX:
  1115. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1116. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1117. break;
  1118. #endif
  1119. default:
  1120. continue;
  1121. }
  1122. spin_lock_irqsave(&bank->lock, flags);
  1123. __raw_writel(0xffffffff, wake_clear);
  1124. __raw_writel(bank->saved_wakeup, wake_set);
  1125. spin_unlock_irqrestore(&bank->lock, flags);
  1126. }
  1127. }
  1128. static struct syscore_ops omap_gpio_syscore_ops = {
  1129. .suspend = omap_gpio_suspend,
  1130. .resume = omap_gpio_resume,
  1131. };
  1132. #endif
  1133. #ifdef CONFIG_ARCH_OMAP2PLUS
  1134. static int workaround_enabled;
  1135. void omap2_gpio_prepare_for_idle(int off_mode)
  1136. {
  1137. int i, c = 0;
  1138. int min = 0;
  1139. if (cpu_is_omap34xx())
  1140. min = 1;
  1141. for (i = min; i < gpio_bank_count; i++) {
  1142. struct gpio_bank *bank = &gpio_bank[i];
  1143. u32 l1 = 0, l2 = 0;
  1144. int j;
  1145. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1146. clk_disable(bank->dbck);
  1147. if (!off_mode)
  1148. continue;
  1149. /* If going to OFF, remove triggering for all
  1150. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1151. * generated. See OMAP2420 Errata item 1.101. */
  1152. if (!(bank->enabled_non_wakeup_gpios))
  1153. continue;
  1154. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1155. bank->saved_datain = __raw_readl(bank->base +
  1156. OMAP24XX_GPIO_DATAIN);
  1157. l1 = __raw_readl(bank->base +
  1158. OMAP24XX_GPIO_FALLINGDETECT);
  1159. l2 = __raw_readl(bank->base +
  1160. OMAP24XX_GPIO_RISINGDETECT);
  1161. }
  1162. if (cpu_is_omap44xx()) {
  1163. bank->saved_datain = __raw_readl(bank->base +
  1164. OMAP4_GPIO_DATAIN);
  1165. l1 = __raw_readl(bank->base +
  1166. OMAP4_GPIO_FALLINGDETECT);
  1167. l2 = __raw_readl(bank->base +
  1168. OMAP4_GPIO_RISINGDETECT);
  1169. }
  1170. bank->saved_fallingdetect = l1;
  1171. bank->saved_risingdetect = l2;
  1172. l1 &= ~bank->enabled_non_wakeup_gpios;
  1173. l2 &= ~bank->enabled_non_wakeup_gpios;
  1174. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1175. __raw_writel(l1, bank->base +
  1176. OMAP24XX_GPIO_FALLINGDETECT);
  1177. __raw_writel(l2, bank->base +
  1178. OMAP24XX_GPIO_RISINGDETECT);
  1179. }
  1180. if (cpu_is_omap44xx()) {
  1181. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1182. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1183. }
  1184. c++;
  1185. }
  1186. if (!c) {
  1187. workaround_enabled = 0;
  1188. return;
  1189. }
  1190. workaround_enabled = 1;
  1191. }
  1192. void omap2_gpio_resume_after_idle(void)
  1193. {
  1194. int i;
  1195. int min = 0;
  1196. if (cpu_is_omap34xx())
  1197. min = 1;
  1198. for (i = min; i < gpio_bank_count; i++) {
  1199. struct gpio_bank *bank = &gpio_bank[i];
  1200. u32 l = 0, gen, gen0, gen1;
  1201. int j;
  1202. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1203. clk_enable(bank->dbck);
  1204. if (!workaround_enabled)
  1205. continue;
  1206. if (!(bank->enabled_non_wakeup_gpios))
  1207. continue;
  1208. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1209. __raw_writel(bank->saved_fallingdetect,
  1210. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1211. __raw_writel(bank->saved_risingdetect,
  1212. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1213. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1214. }
  1215. if (cpu_is_omap44xx()) {
  1216. __raw_writel(bank->saved_fallingdetect,
  1217. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1218. __raw_writel(bank->saved_risingdetect,
  1219. bank->base + OMAP4_GPIO_RISINGDETECT);
  1220. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1221. }
  1222. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1223. * state. If so, generate an IRQ by software. This is
  1224. * horribly racy, but it's the best we can do to work around
  1225. * this silicon bug. */
  1226. l ^= bank->saved_datain;
  1227. l &= bank->enabled_non_wakeup_gpios;
  1228. /*
  1229. * No need to generate IRQs for the rising edge for gpio IRQs
  1230. * configured with falling edge only; and vice versa.
  1231. */
  1232. gen0 = l & bank->saved_fallingdetect;
  1233. gen0 &= bank->saved_datain;
  1234. gen1 = l & bank->saved_risingdetect;
  1235. gen1 &= ~(bank->saved_datain);
  1236. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1237. gen = l & (~(bank->saved_fallingdetect) &
  1238. ~(bank->saved_risingdetect));
  1239. /* Consider all GPIO IRQs needed to be updated */
  1240. gen |= gen0 | gen1;
  1241. if (gen) {
  1242. u32 old0, old1;
  1243. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1244. old0 = __raw_readl(bank->base +
  1245. OMAP24XX_GPIO_LEVELDETECT0);
  1246. old1 = __raw_readl(bank->base +
  1247. OMAP24XX_GPIO_LEVELDETECT1);
  1248. __raw_writel(old0 | gen, bank->base +
  1249. OMAP24XX_GPIO_LEVELDETECT0);
  1250. __raw_writel(old1 | gen, bank->base +
  1251. OMAP24XX_GPIO_LEVELDETECT1);
  1252. __raw_writel(old0, bank->base +
  1253. OMAP24XX_GPIO_LEVELDETECT0);
  1254. __raw_writel(old1, bank->base +
  1255. OMAP24XX_GPIO_LEVELDETECT1);
  1256. }
  1257. if (cpu_is_omap44xx()) {
  1258. old0 = __raw_readl(bank->base +
  1259. OMAP4_GPIO_LEVELDETECT0);
  1260. old1 = __raw_readl(bank->base +
  1261. OMAP4_GPIO_LEVELDETECT1);
  1262. __raw_writel(old0 | l, bank->base +
  1263. OMAP4_GPIO_LEVELDETECT0);
  1264. __raw_writel(old1 | l, bank->base +
  1265. OMAP4_GPIO_LEVELDETECT1);
  1266. __raw_writel(old0, bank->base +
  1267. OMAP4_GPIO_LEVELDETECT0);
  1268. __raw_writel(old1, bank->base +
  1269. OMAP4_GPIO_LEVELDETECT1);
  1270. }
  1271. }
  1272. }
  1273. }
  1274. #endif
  1275. #ifdef CONFIG_ARCH_OMAP3
  1276. /* save the registers of bank 2-6 */
  1277. void omap_gpio_save_context(void)
  1278. {
  1279. int i;
  1280. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1281. for (i = 1; i < gpio_bank_count; i++) {
  1282. struct gpio_bank *bank = &gpio_bank[i];
  1283. gpio_context[i].irqenable1 =
  1284. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1285. gpio_context[i].irqenable2 =
  1286. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1287. gpio_context[i].wake_en =
  1288. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1289. gpio_context[i].ctrl =
  1290. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1291. gpio_context[i].oe =
  1292. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1293. gpio_context[i].leveldetect0 =
  1294. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1295. gpio_context[i].leveldetect1 =
  1296. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1297. gpio_context[i].risingdetect =
  1298. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1299. gpio_context[i].fallingdetect =
  1300. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1301. gpio_context[i].dataout =
  1302. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1303. }
  1304. }
  1305. /* restore the required registers of bank 2-6 */
  1306. void omap_gpio_restore_context(void)
  1307. {
  1308. int i;
  1309. for (i = 1; i < gpio_bank_count; i++) {
  1310. struct gpio_bank *bank = &gpio_bank[i];
  1311. __raw_writel(gpio_context[i].irqenable1,
  1312. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1313. __raw_writel(gpio_context[i].irqenable2,
  1314. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1315. __raw_writel(gpio_context[i].wake_en,
  1316. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1317. __raw_writel(gpio_context[i].ctrl,
  1318. bank->base + OMAP24XX_GPIO_CTRL);
  1319. __raw_writel(gpio_context[i].oe,
  1320. bank->base + OMAP24XX_GPIO_OE);
  1321. __raw_writel(gpio_context[i].leveldetect0,
  1322. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1323. __raw_writel(gpio_context[i].leveldetect1,
  1324. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1325. __raw_writel(gpio_context[i].risingdetect,
  1326. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1327. __raw_writel(gpio_context[i].fallingdetect,
  1328. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1329. __raw_writel(gpio_context[i].dataout,
  1330. bank->base + OMAP24XX_GPIO_DATAOUT);
  1331. }
  1332. }
  1333. #endif
  1334. static struct platform_driver omap_gpio_driver = {
  1335. .probe = omap_gpio_probe,
  1336. .driver = {
  1337. .name = "omap_gpio",
  1338. },
  1339. };
  1340. /*
  1341. * gpio driver register needs to be done before
  1342. * machine_init functions access gpio APIs.
  1343. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1344. */
  1345. static int __init omap_gpio_drv_reg(void)
  1346. {
  1347. return platform_driver_register(&omap_gpio_driver);
  1348. }
  1349. postcore_initcall(omap_gpio_drv_reg);
  1350. static int __init omap_gpio_sysinit(void)
  1351. {
  1352. mpuio_init();
  1353. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1354. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1355. register_syscore_ops(&omap_gpio_syscore_ops);
  1356. #endif
  1357. return 0;
  1358. }
  1359. arch_initcall(omap_gpio_sysinit);