io.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. #ifndef _ASM_POWERPC_IO_H
  2. #define _ASM_POWERPC_IO_H
  3. #ifdef __KERNEL__
  4. #define ARCH_HAS_IOREMAP_WC
  5. /*
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. /* Check of existence of legacy devices */
  12. extern int check_legacy_ioport(unsigned long base_port);
  13. #define I8042_DATA_REG 0x60
  14. #define FDC_BASE 0x3f0
  15. #if defined(CONFIG_PPC64) && defined(CONFIG_PCI)
  16. extern struct pci_dev *isa_bridge_pcidev;
  17. /*
  18. * has legacy ISA devices ?
  19. */
  20. #define arch_has_dev_port() (isa_bridge_pcidev != NULL)
  21. #endif
  22. #include <linux/device.h>
  23. #include <linux/io.h>
  24. #include <linux/compiler.h>
  25. #include <asm/page.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/synch.h>
  28. #include <asm/delay.h>
  29. #include <asm/mmu.h>
  30. #include <asm-generic/iomap.h>
  31. #ifdef CONFIG_PPC64
  32. #include <asm/paca.h>
  33. #endif
  34. #define SIO_CONFIG_RA 0x398
  35. #define SIO_CONFIG_RD 0x399
  36. #define SLOW_DOWN_IO
  37. /* 32 bits uses slightly different variables for the various IO
  38. * bases. Most of this file only uses _IO_BASE though which we
  39. * define properly based on the platform
  40. */
  41. #ifndef CONFIG_PCI
  42. #define _IO_BASE 0
  43. #define _ISA_MEM_BASE 0
  44. #define PCI_DRAM_OFFSET 0
  45. #elif defined(CONFIG_PPC32)
  46. #define _IO_BASE isa_io_base
  47. #define _ISA_MEM_BASE isa_mem_base
  48. #define PCI_DRAM_OFFSET pci_dram_offset
  49. #else
  50. #define _IO_BASE pci_io_base
  51. #define _ISA_MEM_BASE isa_mem_base
  52. #define PCI_DRAM_OFFSET 0
  53. #endif
  54. extern unsigned long isa_io_base;
  55. extern unsigned long pci_io_base;
  56. extern unsigned long pci_dram_offset;
  57. extern resource_size_t isa_mem_base;
  58. #ifdef CONFIG_PPC32
  59. #if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
  60. #error CONFIG_PPC_INDIRECT_{PIO,MMIO} are not yet supported on 32 bits
  61. #endif
  62. #endif
  63. /*
  64. *
  65. * Low level MMIO accessors
  66. *
  67. * This provides the non-bus specific accessors to MMIO. Those are PowerPC
  68. * specific and thus shouldn't be used in generic code. The accessors
  69. * provided here are:
  70. *
  71. * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
  72. * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
  73. * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
  74. *
  75. * Those operate directly on a kernel virtual address. Note that the prototype
  76. * for the out_* accessors has the arguments in opposite order from the usual
  77. * linux PCI accessors. Unlike those, they take the address first and the value
  78. * next.
  79. *
  80. * Note: I might drop the _ns suffix on the stream operations soon as it is
  81. * simply normal for stream operations to not swap in the first place.
  82. *
  83. */
  84. #ifdef CONFIG_PPC64
  85. #define IO_SET_SYNC_FLAG() do { local_paca->io_sync = 1; } while(0)
  86. #else
  87. #define IO_SET_SYNC_FLAG()
  88. #endif
  89. /* gcc 4.0 and older doesn't have 'Z' constraint */
  90. #if __GNUC__ < 4 || (__GNUC__ == 4 && __GNUC_MINOR__ == 0)
  91. #define DEF_MMIO_IN_LE(name, size, insn) \
  92. static inline u##size name(const volatile u##size __iomem *addr) \
  93. { \
  94. u##size ret; \
  95. __asm__ __volatile__("sync;"#insn" %0,0,%1;twi 0,%0,0;isync" \
  96. : "=r" (ret) : "r" (addr), "m" (*addr) : "memory"); \
  97. return ret; \
  98. }
  99. #define DEF_MMIO_OUT_LE(name, size, insn) \
  100. static inline void name(volatile u##size __iomem *addr, u##size val) \
  101. { \
  102. __asm__ __volatile__("sync;"#insn" %1,0,%2" \
  103. : "=m" (*addr) : "r" (val), "r" (addr) : "memory"); \
  104. IO_SET_SYNC_FLAG(); \
  105. }
  106. #else /* newer gcc */
  107. #define DEF_MMIO_IN_LE(name, size, insn) \
  108. static inline u##size name(const volatile u##size __iomem *addr) \
  109. { \
  110. u##size ret; \
  111. __asm__ __volatile__("sync;"#insn" %0,%y1;twi 0,%0,0;isync" \
  112. : "=r" (ret) : "Z" (*addr) : "memory"); \
  113. return ret; \
  114. }
  115. #define DEF_MMIO_OUT_LE(name, size, insn) \
  116. static inline void name(volatile u##size __iomem *addr, u##size val) \
  117. { \
  118. __asm__ __volatile__("sync;"#insn" %1,%y0" \
  119. : "=Z" (*addr) : "r" (val) : "memory"); \
  120. IO_SET_SYNC_FLAG(); \
  121. }
  122. #endif
  123. #define DEF_MMIO_IN_BE(name, size, insn) \
  124. static inline u##size name(const volatile u##size __iomem *addr) \
  125. { \
  126. u##size ret; \
  127. __asm__ __volatile__("sync;"#insn"%U1%X1 %0,%1;twi 0,%0,0;isync"\
  128. : "=r" (ret) : "m" (*addr) : "memory"); \
  129. return ret; \
  130. }
  131. #define DEF_MMIO_OUT_BE(name, size, insn) \
  132. static inline void name(volatile u##size __iomem *addr, u##size val) \
  133. { \
  134. __asm__ __volatile__("sync;"#insn"%U0%X0 %1,%0" \
  135. : "=m" (*addr) : "r" (val) : "memory"); \
  136. IO_SET_SYNC_FLAG(); \
  137. }
  138. DEF_MMIO_IN_BE(in_8, 8, lbz);
  139. DEF_MMIO_IN_BE(in_be16, 16, lhz);
  140. DEF_MMIO_IN_BE(in_be32, 32, lwz);
  141. DEF_MMIO_IN_LE(in_le16, 16, lhbrx);
  142. DEF_MMIO_IN_LE(in_le32, 32, lwbrx);
  143. DEF_MMIO_OUT_BE(out_8, 8, stb);
  144. DEF_MMIO_OUT_BE(out_be16, 16, sth);
  145. DEF_MMIO_OUT_BE(out_be32, 32, stw);
  146. DEF_MMIO_OUT_LE(out_le16, 16, sthbrx);
  147. DEF_MMIO_OUT_LE(out_le32, 32, stwbrx);
  148. #ifdef __powerpc64__
  149. DEF_MMIO_OUT_BE(out_be64, 64, std);
  150. DEF_MMIO_IN_BE(in_be64, 64, ld);
  151. /* There is no asm instructions for 64 bits reverse loads and stores */
  152. static inline u64 in_le64(const volatile u64 __iomem *addr)
  153. {
  154. return swab64(in_be64(addr));
  155. }
  156. static inline void out_le64(volatile u64 __iomem *addr, u64 val)
  157. {
  158. out_be64(addr, swab64(val));
  159. }
  160. #endif /* __powerpc64__ */
  161. /*
  162. * Low level IO stream instructions are defined out of line for now
  163. */
  164. extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
  165. extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
  166. extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
  167. extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
  168. extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
  169. extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
  170. /* The _ns naming is historical and will be removed. For now, just #define
  171. * the non _ns equivalent names
  172. */
  173. #define _insw _insw_ns
  174. #define _insl _insl_ns
  175. #define _outsw _outsw_ns
  176. #define _outsl _outsl_ns
  177. /*
  178. * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
  179. */
  180. extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
  181. extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
  182. unsigned long n);
  183. extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
  184. unsigned long n);
  185. /*
  186. *
  187. * PCI and standard ISA accessors
  188. *
  189. * Those are globally defined linux accessors for devices on PCI or ISA
  190. * busses. They follow the Linux defined semantics. The current implementation
  191. * for PowerPC is as close as possible to the x86 version of these, and thus
  192. * provides fairly heavy weight barriers for the non-raw versions
  193. *
  194. * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_MMIO
  195. * or CONFIG_PPC_INDIRECT_PIO are set allowing the platform to provide its
  196. * own implementation of some or all of the accessors.
  197. */
  198. /*
  199. * Include the EEH definitions when EEH is enabled only so they don't get
  200. * in the way when building for 32 bits
  201. */
  202. #ifdef CONFIG_EEH
  203. #include <asm/eeh.h>
  204. #endif
  205. /* Shortcut to the MMIO argument pointer */
  206. #define PCI_IO_ADDR volatile void __iomem *
  207. /* Indirect IO address tokens:
  208. *
  209. * When CONFIG_PPC_INDIRECT_MMIO is set, the platform can provide hooks
  210. * on all MMIOs. (Note that this is all 64 bits only for now)
  211. *
  212. * To help platforms who may need to differenciate MMIO addresses in
  213. * their hooks, a bitfield is reserved for use by the platform near the
  214. * top of MMIO addresses (not PIO, those have to cope the hard way).
  215. *
  216. * This bit field is 12 bits and is at the top of the IO virtual
  217. * addresses PCI_IO_INDIRECT_TOKEN_MASK.
  218. *
  219. * The kernel virtual space is thus:
  220. *
  221. * 0xD000000000000000 : vmalloc
  222. * 0xD000080000000000 : PCI PHB IO space
  223. * 0xD000080080000000 : ioremap
  224. * 0xD0000fffffffffff : end of ioremap region
  225. *
  226. * Since the top 4 bits are reserved as the region ID, we use thus
  227. * the next 12 bits and keep 4 bits available for the future if the
  228. * virtual address space is ever to be extended.
  229. *
  230. * The direct IO mapping operations will then mask off those bits
  231. * before doing the actual access, though that only happen when
  232. * CONFIG_PPC_INDIRECT_MMIO is set, thus be careful when you use that
  233. * mechanism
  234. *
  235. * For PIO, there is a separate CONFIG_PPC_INDIRECT_PIO which makes
  236. * all PIO functions call through a hook.
  237. */
  238. #ifdef CONFIG_PPC_INDIRECT_MMIO
  239. #define PCI_IO_IND_TOKEN_MASK 0x0fff000000000000ul
  240. #define PCI_IO_IND_TOKEN_SHIFT 48
  241. #define PCI_FIX_ADDR(addr) \
  242. ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
  243. #define PCI_GET_ADDR_TOKEN(addr) \
  244. (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
  245. PCI_IO_IND_TOKEN_SHIFT)
  246. #define PCI_SET_ADDR_TOKEN(addr, token) \
  247. do { \
  248. unsigned long __a = (unsigned long)(addr); \
  249. __a &= ~PCI_IO_IND_TOKEN_MASK; \
  250. __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
  251. (addr) = (void __iomem *)__a; \
  252. } while(0)
  253. #else
  254. #define PCI_FIX_ADDR(addr) (addr)
  255. #endif
  256. /*
  257. * Non ordered and non-swapping "raw" accessors
  258. */
  259. static inline unsigned char __raw_readb(const volatile void __iomem *addr)
  260. {
  261. return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
  262. }
  263. static inline unsigned short __raw_readw(const volatile void __iomem *addr)
  264. {
  265. return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
  266. }
  267. static inline unsigned int __raw_readl(const volatile void __iomem *addr)
  268. {
  269. return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
  270. }
  271. static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
  272. {
  273. *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
  274. }
  275. static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
  276. {
  277. *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
  278. }
  279. static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
  280. {
  281. *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
  282. }
  283. #ifdef __powerpc64__
  284. static inline unsigned long __raw_readq(const volatile void __iomem *addr)
  285. {
  286. return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
  287. }
  288. static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
  289. {
  290. *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
  291. }
  292. #endif /* __powerpc64__ */
  293. /*
  294. *
  295. * PCI PIO and MMIO accessors.
  296. *
  297. *
  298. * On 32 bits, PIO operations have a recovery mechanism in case they trigger
  299. * machine checks (which they occasionally do when probing non existing
  300. * IO ports on some platforms, like PowerMac and 8xx).
  301. * I always found it to be of dubious reliability and I am tempted to get
  302. * rid of it one of these days. So if you think it's important to keep it,
  303. * please voice up asap. We never had it for 64 bits and I do not intend
  304. * to port it over
  305. */
  306. #ifdef CONFIG_PPC32
  307. #define __do_in_asm(name, op) \
  308. static inline unsigned int name(unsigned int port) \
  309. { \
  310. unsigned int x; \
  311. __asm__ __volatile__( \
  312. "sync\n" \
  313. "0:" op " %0,0,%1\n" \
  314. "1: twi 0,%0,0\n" \
  315. "2: isync\n" \
  316. "3: nop\n" \
  317. "4:\n" \
  318. ".section .fixup,\"ax\"\n" \
  319. "5: li %0,-1\n" \
  320. " b 4b\n" \
  321. ".previous\n" \
  322. ".section __ex_table,\"a\"\n" \
  323. " .align 2\n" \
  324. " .long 0b,5b\n" \
  325. " .long 1b,5b\n" \
  326. " .long 2b,5b\n" \
  327. " .long 3b,5b\n" \
  328. ".previous" \
  329. : "=&r" (x) \
  330. : "r" (port + _IO_BASE) \
  331. : "memory"); \
  332. return x; \
  333. }
  334. #define __do_out_asm(name, op) \
  335. static inline void name(unsigned int val, unsigned int port) \
  336. { \
  337. __asm__ __volatile__( \
  338. "sync\n" \
  339. "0:" op " %0,0,%1\n" \
  340. "1: sync\n" \
  341. "2:\n" \
  342. ".section __ex_table,\"a\"\n" \
  343. " .align 2\n" \
  344. " .long 0b,2b\n" \
  345. " .long 1b,2b\n" \
  346. ".previous" \
  347. : : "r" (val), "r" (port + _IO_BASE) \
  348. : "memory"); \
  349. }
  350. __do_in_asm(_rec_inb, "lbzx")
  351. __do_in_asm(_rec_inw, "lhbrx")
  352. __do_in_asm(_rec_inl, "lwbrx")
  353. __do_out_asm(_rec_outb, "stbx")
  354. __do_out_asm(_rec_outw, "sthbrx")
  355. __do_out_asm(_rec_outl, "stwbrx")
  356. #endif /* CONFIG_PPC32 */
  357. /* The "__do_*" operations below provide the actual "base" implementation
  358. * for each of the defined accessors. Some of them use the out_* functions
  359. * directly, some of them still use EEH, though we might change that in the
  360. * future. Those macros below provide the necessary argument swapping and
  361. * handling of the IO base for PIO.
  362. *
  363. * They are themselves used by the macros that define the actual accessors
  364. * and can be used by the hooks if any.
  365. *
  366. * Note that PIO operations are always defined in terms of their corresonding
  367. * MMIO operations. That allows platforms like iSeries who want to modify the
  368. * behaviour of both to only hook on the MMIO version and get both. It's also
  369. * possible to hook directly at the toplevel PIO operation if they have to
  370. * be handled differently
  371. */
  372. #define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
  373. #define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
  374. #define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
  375. #define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
  376. #define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
  377. #define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
  378. #define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
  379. #ifdef CONFIG_EEH
  380. #define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
  381. #define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
  382. #define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
  383. #define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
  384. #define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
  385. #define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
  386. #define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
  387. #else /* CONFIG_EEH */
  388. #define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
  389. #define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
  390. #define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
  391. #define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
  392. #define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
  393. #define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
  394. #define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
  395. #endif /* !defined(CONFIG_EEH) */
  396. #ifdef CONFIG_PPC32
  397. #define __do_outb(val, port) _rec_outb(val, port)
  398. #define __do_outw(val, port) _rec_outw(val, port)
  399. #define __do_outl(val, port) _rec_outl(val, port)
  400. #define __do_inb(port) _rec_inb(port)
  401. #define __do_inw(port) _rec_inw(port)
  402. #define __do_inl(port) _rec_inl(port)
  403. #else /* CONFIG_PPC32 */
  404. #define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
  405. #define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
  406. #define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
  407. #define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
  408. #define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
  409. #define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
  410. #endif /* !CONFIG_PPC32 */
  411. #ifdef CONFIG_EEH
  412. #define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
  413. #define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
  414. #define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
  415. #else /* CONFIG_EEH */
  416. #define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
  417. #define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
  418. #define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
  419. #endif /* !CONFIG_EEH */
  420. #define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
  421. #define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
  422. #define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
  423. #define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  424. #define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  425. #define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  426. #define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  427. #define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  428. #define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  429. #define __do_memset_io(addr, c, n) \
  430. _memset_io(PCI_FIX_ADDR(addr), c, n)
  431. #define __do_memcpy_toio(dst, src, n) \
  432. _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
  433. #ifdef CONFIG_EEH
  434. #define __do_memcpy_fromio(dst, src, n) \
  435. eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
  436. #else /* CONFIG_EEH */
  437. #define __do_memcpy_fromio(dst, src, n) \
  438. _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
  439. #endif /* !CONFIG_EEH */
  440. #ifdef CONFIG_PPC_INDIRECT_PIO
  441. #define DEF_PCI_HOOK_pio(x) x
  442. #else
  443. #define DEF_PCI_HOOK_pio(x) NULL
  444. #endif
  445. #ifdef CONFIG_PPC_INDIRECT_MMIO
  446. #define DEF_PCI_HOOK_mem(x) x
  447. #else
  448. #define DEF_PCI_HOOK_mem(x) NULL
  449. #endif
  450. /* Structure containing all the hooks */
  451. extern struct ppc_pci_io {
  452. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) ret (*name) at;
  453. #define DEF_PCI_AC_NORET(name, at, al, space, aa) void (*name) at;
  454. #include <asm/io-defs.h>
  455. #undef DEF_PCI_AC_RET
  456. #undef DEF_PCI_AC_NORET
  457. } ppc_pci_io;
  458. /* The inline wrappers */
  459. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) \
  460. static inline ret name at \
  461. { \
  462. if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
  463. return ppc_pci_io.name al; \
  464. return __do_##name al; \
  465. }
  466. #define DEF_PCI_AC_NORET(name, at, al, space, aa) \
  467. static inline void name at \
  468. { \
  469. if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
  470. ppc_pci_io.name al; \
  471. else \
  472. __do_##name al; \
  473. }
  474. #include <asm/io-defs.h>
  475. #undef DEF_PCI_AC_RET
  476. #undef DEF_PCI_AC_NORET
  477. /* Some drivers check for the presence of readq & writeq with
  478. * a #ifdef, so we make them happy here.
  479. */
  480. #ifdef __powerpc64__
  481. #define readq readq
  482. #define writeq writeq
  483. #endif
  484. /*
  485. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  486. * access
  487. */
  488. #define xlate_dev_mem_ptr(p) __va(p)
  489. /*
  490. * Convert a virtual cached pointer to an uncached pointer
  491. */
  492. #define xlate_dev_kmem_ptr(p) p
  493. /*
  494. * We don't do relaxed operations yet, at least not with this semantic
  495. */
  496. #define readb_relaxed(addr) readb(addr)
  497. #define readw_relaxed(addr) readw(addr)
  498. #define readl_relaxed(addr) readl(addr)
  499. #define readq_relaxed(addr) readq(addr)
  500. #ifdef CONFIG_PPC32
  501. #define mmiowb()
  502. #else
  503. /*
  504. * Enforce synchronisation of stores vs. spin_unlock
  505. * (this does it explicitly, though our implementation of spin_unlock
  506. * does it implicitely too)
  507. */
  508. static inline void mmiowb(void)
  509. {
  510. unsigned long tmp;
  511. __asm__ __volatile__("sync; li %0,0; stb %0,%1(13)"
  512. : "=&r" (tmp) : "i" (offsetof(struct paca_struct, io_sync))
  513. : "memory");
  514. }
  515. #endif /* !CONFIG_PPC32 */
  516. static inline void iosync(void)
  517. {
  518. __asm__ __volatile__ ("sync" : : : "memory");
  519. }
  520. /* Enforce in-order execution of data I/O.
  521. * No distinction between read/write on PPC; use eieio for all three.
  522. * Those are fairly week though. They don't provide a barrier between
  523. * MMIO and cacheable storage nor do they provide a barrier vs. locks,
  524. * they only provide barriers between 2 __raw MMIO operations and
  525. * possibly break write combining.
  526. */
  527. #define iobarrier_rw() eieio()
  528. #define iobarrier_r() eieio()
  529. #define iobarrier_w() eieio()
  530. /*
  531. * output pause versions need a delay at least for the
  532. * w83c105 ide controller in a p610.
  533. */
  534. #define inb_p(port) inb(port)
  535. #define outb_p(val, port) (udelay(1), outb((val), (port)))
  536. #define inw_p(port) inw(port)
  537. #define outw_p(val, port) (udelay(1), outw((val), (port)))
  538. #define inl_p(port) inl(port)
  539. #define outl_p(val, port) (udelay(1), outl((val), (port)))
  540. #define IO_SPACE_LIMIT ~(0UL)
  541. /**
  542. * ioremap - map bus memory into CPU space
  543. * @address: bus address of the memory
  544. * @size: size of the resource to map
  545. *
  546. * ioremap performs a platform specific sequence of operations to
  547. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  548. * writew/writel functions and the other mmio helpers. The returned
  549. * address is not guaranteed to be usable directly as a virtual
  550. * address.
  551. *
  552. * We provide a few variations of it:
  553. *
  554. * * ioremap is the standard one and provides non-cacheable guarded mappings
  555. * and can be hooked by the platform via ppc_md
  556. *
  557. * * ioremap_prot allows to specify the page flags as an argument and can
  558. * also be hooked by the platform via ppc_md.
  559. *
  560. * * ioremap_nocache is identical to ioremap
  561. *
  562. * * ioremap_wc enables write combining
  563. *
  564. * * iounmap undoes such a mapping and can be hooked
  565. *
  566. * * __ioremap_at (and the pending __iounmap_at) are low level functions to
  567. * create hand-made mappings for use only by the PCI code and cannot
  568. * currently be hooked. Must be page aligned.
  569. *
  570. * * __ioremap is the low level implementation used by ioremap and
  571. * ioremap_prot and cannot be hooked (but can be used by a hook on one
  572. * of the previous ones)
  573. *
  574. * * __ioremap_caller is the same as above but takes an explicit caller
  575. * reference rather than using __builtin_return_address(0)
  576. *
  577. * * __iounmap, is the low level implementation used by iounmap and cannot
  578. * be hooked (but can be used by a hook on iounmap)
  579. *
  580. */
  581. extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
  582. extern void __iomem *ioremap_prot(phys_addr_t address, unsigned long size,
  583. unsigned long flags);
  584. extern void __iomem *ioremap_wc(phys_addr_t address, unsigned long size);
  585. #define ioremap_nocache(addr, size) ioremap((addr), (size))
  586. extern void iounmap(volatile void __iomem *addr);
  587. extern void __iomem *__ioremap(phys_addr_t, unsigned long size,
  588. unsigned long flags);
  589. extern void __iomem *__ioremap_caller(phys_addr_t, unsigned long size,
  590. unsigned long flags, void *caller);
  591. extern void __iounmap(volatile void __iomem *addr);
  592. extern void __iomem * __ioremap_at(phys_addr_t pa, void *ea,
  593. unsigned long size, unsigned long flags);
  594. extern void __iounmap_at(void *ea, unsigned long size);
  595. /*
  596. * When CONFIG_PPC_INDIRECT_PIO is set, we use the generic iomap implementation
  597. * which needs some additional definitions here. They basically allow PIO
  598. * space overall to be 1GB. This will work as long as we never try to use
  599. * iomap to map MMIO below 1GB which should be fine on ppc64
  600. */
  601. #define HAVE_ARCH_PIO_SIZE 1
  602. #define PIO_OFFSET 0x00000000UL
  603. #define PIO_MASK (FULL_IO_SIZE - 1)
  604. #define PIO_RESERVED (FULL_IO_SIZE)
  605. #define mmio_read16be(addr) readw_be(addr)
  606. #define mmio_read32be(addr) readl_be(addr)
  607. #define mmio_write16be(val, addr) writew_be(val, addr)
  608. #define mmio_write32be(val, addr) writel_be(val, addr)
  609. #define mmio_insb(addr, dst, count) readsb(addr, dst, count)
  610. #define mmio_insw(addr, dst, count) readsw(addr, dst, count)
  611. #define mmio_insl(addr, dst, count) readsl(addr, dst, count)
  612. #define mmio_outsb(addr, src, count) writesb(addr, src, count)
  613. #define mmio_outsw(addr, src, count) writesw(addr, src, count)
  614. #define mmio_outsl(addr, src, count) writesl(addr, src, count)
  615. /**
  616. * virt_to_phys - map virtual addresses to physical
  617. * @address: address to remap
  618. *
  619. * The returned physical address is the physical (CPU) mapping for
  620. * the memory address given. It is only valid to use this function on
  621. * addresses directly mapped or allocated via kmalloc.
  622. *
  623. * This function does not give bus mappings for DMA transfers. In
  624. * almost all conceivable cases a device driver should not be using
  625. * this function
  626. */
  627. static inline unsigned long virt_to_phys(volatile void * address)
  628. {
  629. return __pa((unsigned long)address);
  630. }
  631. /**
  632. * phys_to_virt - map physical address to virtual
  633. * @address: address to remap
  634. *
  635. * The returned virtual address is a current CPU mapping for
  636. * the memory address given. It is only valid to use this function on
  637. * addresses that have a kernel mapping
  638. *
  639. * This function does not handle bus mappings for DMA transfers. In
  640. * almost all conceivable cases a device driver should not be using
  641. * this function
  642. */
  643. static inline void * phys_to_virt(unsigned long address)
  644. {
  645. return (void *)__va(address);
  646. }
  647. /*
  648. * Change "struct page" to physical address.
  649. */
  650. #define page_to_phys(page) ((phys_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  651. /*
  652. * 32 bits still uses virt_to_bus() for it's implementation of DMA
  653. * mappings se we have to keep it defined here. We also have some old
  654. * drivers (shame shame shame) that use bus_to_virt() and haven't been
  655. * fixed yet so I need to define it here.
  656. */
  657. #ifdef CONFIG_PPC32
  658. static inline unsigned long virt_to_bus(volatile void * address)
  659. {
  660. if (address == NULL)
  661. return 0;
  662. return __pa(address) + PCI_DRAM_OFFSET;
  663. }
  664. static inline void * bus_to_virt(unsigned long address)
  665. {
  666. if (address == 0)
  667. return NULL;
  668. return __va(address - PCI_DRAM_OFFSET);
  669. }
  670. #define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
  671. #endif /* CONFIG_PPC32 */
  672. /* access ports */
  673. #define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
  674. #define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
  675. #define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
  676. #define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
  677. #define setbits8(_addr, _v) out_8((_addr), in_8(_addr) | (_v))
  678. #define clrbits8(_addr, _v) out_8((_addr), in_8(_addr) & ~(_v))
  679. /* Clear and set bits in one shot. These macros can be used to clear and
  680. * set multiple bits in a register using a single read-modify-write. These
  681. * macros can also be used to set a multiple-bit bit pattern using a mask,
  682. * by specifying the mask in the 'clear' parameter and the new bit pattern
  683. * in the 'set' parameter.
  684. */
  685. #define clrsetbits(type, addr, clear, set) \
  686. out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
  687. #ifdef __powerpc64__
  688. #define clrsetbits_be64(addr, clear, set) clrsetbits(be64, addr, clear, set)
  689. #define clrsetbits_le64(addr, clear, set) clrsetbits(le64, addr, clear, set)
  690. #endif
  691. #define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
  692. #define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
  693. #define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
  694. #define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
  695. #define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
  696. void __iomem *devm_ioremap_prot(struct device *dev, resource_size_t offset,
  697. size_t size, unsigned long flags);
  698. #endif /* __KERNEL__ */
  699. #endif /* _ASM_POWERPC_IO_H */