lba_pci.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /*
  2. **
  3. ** PCI Lower Bus Adapter (LBA) manager
  4. **
  5. ** (c) Copyright 1999,2000 Grant Grundler
  6. ** (c) Copyright 1999,2000 Hewlett-Packard Company
  7. **
  8. ** This program is free software; you can redistribute it and/or modify
  9. ** it under the terms of the GNU General Public License as published by
  10. ** the Free Software Foundation; either version 2 of the License, or
  11. ** (at your option) any later version.
  12. **
  13. **
  14. ** This module primarily provides access to PCI bus (config/IOport
  15. ** spaces) on platforms with an SBA/LBA chipset. A/B/C/J/L/N-class
  16. ** with 4 digit model numbers - eg C3000 (and A400...sigh).
  17. **
  18. ** LBA driver isn't as simple as the Dino driver because:
  19. ** (a) this chip has substantial bug fixes between revisions
  20. ** (Only one Dino bug has a software workaround :^( )
  21. ** (b) has more options which we don't (yet) support (DMA hints, OLARD)
  22. ** (c) IRQ support lives in the I/O SAPIC driver (not with PCI driver)
  23. ** (d) play nicely with both PAT and "Legacy" PA-RISC firmware (PDC).
  24. ** (dino only deals with "Legacy" PDC)
  25. **
  26. ** LBA driver passes the I/O SAPIC HPA to the I/O SAPIC driver.
  27. ** (I/O SAPIC is integratd in the LBA chip).
  28. **
  29. ** FIXME: Add support to SBA and LBA drivers for DMA hint sets
  30. ** FIXME: Add support for PCI card hot-plug (OLARD).
  31. */
  32. #include <linux/delay.h>
  33. #include <linux/types.h>
  34. #include <linux/kernel.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/init.h> /* for __init and __devinit */
  37. #include <linux/pci.h>
  38. #include <linux/ioport.h>
  39. #include <linux/slab.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/pdc.h>
  42. #include <asm/pdcpat.h>
  43. #include <asm/page.h>
  44. #include <asm/system.h>
  45. #include <asm/ropes.h>
  46. #include <asm/hardware.h> /* for register_parisc_driver() stuff */
  47. #include <asm/parisc-device.h>
  48. #include <asm/io.h> /* read/write stuff */
  49. #undef DEBUG_LBA /* general stuff */
  50. #undef DEBUG_LBA_PORT /* debug I/O Port access */
  51. #undef DEBUG_LBA_CFG /* debug Config Space Access (ie PCI Bus walk) */
  52. #undef DEBUG_LBA_PAT /* debug PCI Resource Mgt code - PDC PAT only */
  53. #undef FBB_SUPPORT /* Fast Back-Back xfers - NOT READY YET */
  54. #ifdef DEBUG_LBA
  55. #define DBG(x...) printk(x)
  56. #else
  57. #define DBG(x...)
  58. #endif
  59. #ifdef DEBUG_LBA_PORT
  60. #define DBG_PORT(x...) printk(x)
  61. #else
  62. #define DBG_PORT(x...)
  63. #endif
  64. #ifdef DEBUG_LBA_CFG
  65. #define DBG_CFG(x...) printk(x)
  66. #else
  67. #define DBG_CFG(x...)
  68. #endif
  69. #ifdef DEBUG_LBA_PAT
  70. #define DBG_PAT(x...) printk(x)
  71. #else
  72. #define DBG_PAT(x...)
  73. #endif
  74. /*
  75. ** Config accessor functions only pass in the 8-bit bus number and not
  76. ** the 8-bit "PCI Segment" number. Each LBA will be assigned a PCI bus
  77. ** number based on what firmware wrote into the scratch register.
  78. **
  79. ** The "secondary" bus number is set to this before calling
  80. ** pci_register_ops(). If any PPB's are present, the scan will
  81. ** discover them and update the "secondary" and "subordinate"
  82. ** fields in the pci_bus structure.
  83. **
  84. ** Changes in the configuration *may* result in a different
  85. ** bus number for each LBA depending on what firmware does.
  86. */
  87. #define MODULE_NAME "LBA"
  88. /* non-postable I/O port space, densely packed */
  89. #define LBA_PORT_BASE (PCI_F_EXTEND | 0xfee00000UL)
  90. static void __iomem *astro_iop_base __read_mostly;
  91. static u32 lba_t32;
  92. /* lba flags */
  93. #define LBA_FLAG_SKIP_PROBE 0x10
  94. #define LBA_SKIP_PROBE(d) ((d)->flags & LBA_FLAG_SKIP_PROBE)
  95. /* Looks nice and keeps the compiler happy */
  96. #define LBA_DEV(d) ((struct lba_device *) (d))
  97. /*
  98. ** Only allow 8 subsidiary busses per LBA
  99. ** Problem is the PCI bus numbering is globally shared.
  100. */
  101. #define LBA_MAX_NUM_BUSES 8
  102. /************************************
  103. * LBA register read and write support
  104. *
  105. * BE WARNED: register writes are posted.
  106. * (ie follow writes which must reach HW with a read)
  107. */
  108. #define READ_U8(addr) __raw_readb(addr)
  109. #define READ_U16(addr) __raw_readw(addr)
  110. #define READ_U32(addr) __raw_readl(addr)
  111. #define WRITE_U8(value, addr) __raw_writeb(value, addr)
  112. #define WRITE_U16(value, addr) __raw_writew(value, addr)
  113. #define WRITE_U32(value, addr) __raw_writel(value, addr)
  114. #define READ_REG8(addr) readb(addr)
  115. #define READ_REG16(addr) readw(addr)
  116. #define READ_REG32(addr) readl(addr)
  117. #define READ_REG64(addr) readq(addr)
  118. #define WRITE_REG8(value, addr) writeb(value, addr)
  119. #define WRITE_REG16(value, addr) writew(value, addr)
  120. #define WRITE_REG32(value, addr) writel(value, addr)
  121. #define LBA_CFG_TOK(bus,dfn) ((u32) ((bus)<<16 | (dfn)<<8))
  122. #define LBA_CFG_BUS(tok) ((u8) ((tok)>>16))
  123. #define LBA_CFG_DEV(tok) ((u8) ((tok)>>11) & 0x1f)
  124. #define LBA_CFG_FUNC(tok) ((u8) ((tok)>>8 ) & 0x7)
  125. /*
  126. ** Extract LBA (Rope) number from HPA
  127. ** REVISIT: 16 ropes for Stretch/Ike?
  128. */
  129. #define ROPES_PER_IOC 8
  130. #define LBA_NUM(x) ((((unsigned long) x) >> 13) & (ROPES_PER_IOC-1))
  131. static void
  132. lba_dump_res(struct resource *r, int d)
  133. {
  134. int i;
  135. if (NULL == r)
  136. return;
  137. printk(KERN_DEBUG "(%p)", r->parent);
  138. for (i = d; i ; --i) printk(" ");
  139. printk(KERN_DEBUG "%p [%lx,%lx]/%lx\n", r,
  140. (long)r->start, (long)r->end, r->flags);
  141. lba_dump_res(r->child, d+2);
  142. lba_dump_res(r->sibling, d);
  143. }
  144. /*
  145. ** LBA rev 2.0, 2.1, 2.2, and 3.0 bus walks require a complex
  146. ** workaround for cfg cycles:
  147. ** -- preserve LBA state
  148. ** -- prevent any DMA from occurring
  149. ** -- turn on smart mode
  150. ** -- probe with config writes before doing config reads
  151. ** -- check ERROR_STATUS
  152. ** -- clear ERROR_STATUS
  153. ** -- restore LBA state
  154. **
  155. ** The workaround is only used for device discovery.
  156. */
  157. static int lba_device_present(u8 bus, u8 dfn, struct lba_device *d)
  158. {
  159. u8 first_bus = d->hba.hba_bus->secondary;
  160. u8 last_sub_bus = d->hba.hba_bus->subordinate;
  161. if ((bus < first_bus) ||
  162. (bus > last_sub_bus) ||
  163. ((bus - first_bus) >= LBA_MAX_NUM_BUSES)) {
  164. return 0;
  165. }
  166. return 1;
  167. }
  168. #define LBA_CFG_SETUP(d, tok) { \
  169. /* Save contents of error config register. */ \
  170. error_config = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG); \
  171. \
  172. /* Save contents of status control register. */ \
  173. status_control = READ_REG32(d->hba.base_addr + LBA_STAT_CTL); \
  174. \
  175. /* For LBA rev 2.0, 2.1, 2.2, and 3.0, we must disable DMA \
  176. ** arbitration for full bus walks. \
  177. */ \
  178. /* Save contents of arb mask register. */ \
  179. arb_mask = READ_REG32(d->hba.base_addr + LBA_ARB_MASK); \
  180. \
  181. /* \
  182. * Turn off all device arbitration bits (i.e. everything \
  183. * except arbitration enable bit). \
  184. */ \
  185. WRITE_REG32(0x1, d->hba.base_addr + LBA_ARB_MASK); \
  186. \
  187. /* \
  188. * Set the smart mode bit so that master aborts don't cause \
  189. * LBA to go into PCI fatal mode (required). \
  190. */ \
  191. WRITE_REG32(error_config | LBA_SMART_MODE, d->hba.base_addr + LBA_ERROR_CONFIG); \
  192. }
  193. #define LBA_CFG_PROBE(d, tok) { \
  194. /* \
  195. * Setup Vendor ID write and read back the address register \
  196. * to make sure that LBA is the bus master. \
  197. */ \
  198. WRITE_REG32(tok | PCI_VENDOR_ID, (d)->hba.base_addr + LBA_PCI_CFG_ADDR);\
  199. /* \
  200. * Read address register to ensure that LBA is the bus master, \
  201. * which implies that DMA traffic has stopped when DMA arb is off. \
  202. */ \
  203. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  204. /* \
  205. * Generate a cfg write cycle (will have no affect on \
  206. * Vendor ID register since read-only). \
  207. */ \
  208. WRITE_REG32(~0, (d)->hba.base_addr + LBA_PCI_CFG_DATA); \
  209. /* \
  210. * Make sure write has completed before proceeding further, \
  211. * i.e. before setting clear enable. \
  212. */ \
  213. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  214. }
  215. /*
  216. * HPREVISIT:
  217. * -- Can't tell if config cycle got the error.
  218. *
  219. * OV bit is broken until rev 4.0, so can't use OV bit and
  220. * LBA_ERROR_LOG_ADDR to tell if error belongs to config cycle.
  221. *
  222. * As of rev 4.0, no longer need the error check.
  223. *
  224. * -- Even if we could tell, we still want to return -1
  225. * for **ANY** error (not just master abort).
  226. *
  227. * -- Only clear non-fatal errors (we don't want to bring
  228. * LBA out of pci-fatal mode).
  229. *
  230. * Actually, there is still a race in which
  231. * we could be clearing a fatal error. We will
  232. * live with this during our initial bus walk
  233. * until rev 4.0 (no driver activity during
  234. * initial bus walk). The initial bus walk
  235. * has race conditions concerning the use of
  236. * smart mode as well.
  237. */
  238. #define LBA_MASTER_ABORT_ERROR 0xc
  239. #define LBA_FATAL_ERROR 0x10
  240. #define LBA_CFG_MASTER_ABORT_CHECK(d, base, tok, error) { \
  241. u32 error_status = 0; \
  242. /* \
  243. * Set clear enable (CE) bit. Unset by HW when new \
  244. * errors are logged -- LBA HW ERS section 14.3.3). \
  245. */ \
  246. WRITE_REG32(status_control | CLEAR_ERRLOG_ENABLE, base + LBA_STAT_CTL); \
  247. error_status = READ_REG32(base + LBA_ERROR_STATUS); \
  248. if ((error_status & 0x1f) != 0) { \
  249. /* \
  250. * Fail the config read request. \
  251. */ \
  252. error = 1; \
  253. if ((error_status & LBA_FATAL_ERROR) == 0) { \
  254. /* \
  255. * Clear error status (if fatal bit not set) by setting \
  256. * clear error log bit (CL). \
  257. */ \
  258. WRITE_REG32(status_control | CLEAR_ERRLOG, base + LBA_STAT_CTL); \
  259. } \
  260. } \
  261. }
  262. #define LBA_CFG_TR4_ADDR_SETUP(d, addr) \
  263. WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR);
  264. #define LBA_CFG_ADDR_SETUP(d, addr) { \
  265. WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  266. /* \
  267. * Read address register to ensure that LBA is the bus master, \
  268. * which implies that DMA traffic has stopped when DMA arb is off. \
  269. */ \
  270. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  271. }
  272. #define LBA_CFG_RESTORE(d, base) { \
  273. /* \
  274. * Restore status control register (turn off clear enable). \
  275. */ \
  276. WRITE_REG32(status_control, base + LBA_STAT_CTL); \
  277. /* \
  278. * Restore error config register (turn off smart mode). \
  279. */ \
  280. WRITE_REG32(error_config, base + LBA_ERROR_CONFIG); \
  281. /* \
  282. * Restore arb mask register (reenables DMA arbitration). \
  283. */ \
  284. WRITE_REG32(arb_mask, base + LBA_ARB_MASK); \
  285. }
  286. static unsigned int
  287. lba_rd_cfg(struct lba_device *d, u32 tok, u8 reg, u32 size)
  288. {
  289. u32 data = ~0U;
  290. int error = 0;
  291. u32 arb_mask = 0; /* used by LBA_CFG_SETUP/RESTORE */
  292. u32 error_config = 0; /* used by LBA_CFG_SETUP/RESTORE */
  293. u32 status_control = 0; /* used by LBA_CFG_SETUP/RESTORE */
  294. LBA_CFG_SETUP(d, tok);
  295. LBA_CFG_PROBE(d, tok);
  296. LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
  297. if (!error) {
  298. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  299. LBA_CFG_ADDR_SETUP(d, tok | reg);
  300. switch (size) {
  301. case 1: data = (u32) READ_REG8(data_reg + (reg & 3)); break;
  302. case 2: data = (u32) READ_REG16(data_reg+ (reg & 2)); break;
  303. case 4: data = READ_REG32(data_reg); break;
  304. }
  305. }
  306. LBA_CFG_RESTORE(d, d->hba.base_addr);
  307. return(data);
  308. }
  309. static int elroy_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
  310. {
  311. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  312. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  313. u32 tok = LBA_CFG_TOK(local_bus, devfn);
  314. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  315. if ((pos > 255) || (devfn > 255))
  316. return -EINVAL;
  317. /* FIXME: B2K/C3600 workaround is always use old method... */
  318. /* if (!LBA_SKIP_PROBE(d)) */ {
  319. /* original - Generate config cycle on broken elroy
  320. with risk we will miss PCI bus errors. */
  321. *data = lba_rd_cfg(d, tok, pos, size);
  322. DBG_CFG("%s(%x+%2x) -> 0x%x (a)\n", __func__, tok, pos, *data);
  323. return 0;
  324. }
  325. if (LBA_SKIP_PROBE(d) && !lba_device_present(bus->secondary, devfn, d)) {
  326. DBG_CFG("%s(%x+%2x) -> -1 (b)\n", __func__, tok, pos);
  327. /* either don't want to look or know device isn't present. */
  328. *data = ~0U;
  329. return(0);
  330. }
  331. /* Basic Algorithm
  332. ** Should only get here on fully working LBA rev.
  333. ** This is how simple the code should have been.
  334. */
  335. LBA_CFG_ADDR_SETUP(d, tok | pos);
  336. switch(size) {
  337. case 1: *data = READ_REG8 (data_reg + (pos & 3)); break;
  338. case 2: *data = READ_REG16(data_reg + (pos & 2)); break;
  339. case 4: *data = READ_REG32(data_reg); break;
  340. }
  341. DBG_CFG("%s(%x+%2x) -> 0x%x (c)\n", __func__, tok, pos, *data);
  342. return 0;
  343. }
  344. static void
  345. lba_wr_cfg(struct lba_device *d, u32 tok, u8 reg, u32 data, u32 size)
  346. {
  347. int error = 0;
  348. u32 arb_mask = 0;
  349. u32 error_config = 0;
  350. u32 status_control = 0;
  351. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  352. LBA_CFG_SETUP(d, tok);
  353. LBA_CFG_ADDR_SETUP(d, tok | reg);
  354. switch (size) {
  355. case 1: WRITE_REG8 (data, data_reg + (reg & 3)); break;
  356. case 2: WRITE_REG16(data, data_reg + (reg & 2)); break;
  357. case 4: WRITE_REG32(data, data_reg); break;
  358. }
  359. LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
  360. LBA_CFG_RESTORE(d, d->hba.base_addr);
  361. }
  362. /*
  363. * LBA 4.0 config write code implements non-postable semantics
  364. * by doing a read of CONFIG ADDR after the write.
  365. */
  366. static int elroy_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
  367. {
  368. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  369. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  370. u32 tok = LBA_CFG_TOK(local_bus,devfn);
  371. if ((pos > 255) || (devfn > 255))
  372. return -EINVAL;
  373. if (!LBA_SKIP_PROBE(d)) {
  374. /* Original Workaround */
  375. lba_wr_cfg(d, tok, pos, (u32) data, size);
  376. DBG_CFG("%s(%x+%2x) = 0x%x (a)\n", __func__, tok, pos,data);
  377. return 0;
  378. }
  379. if (LBA_SKIP_PROBE(d) && (!lba_device_present(bus->secondary, devfn, d))) {
  380. DBG_CFG("%s(%x+%2x) = 0x%x (b)\n", __func__, tok, pos,data);
  381. return 1; /* New Workaround */
  382. }
  383. DBG_CFG("%s(%x+%2x) = 0x%x (c)\n", __func__, tok, pos, data);
  384. /* Basic Algorithm */
  385. LBA_CFG_ADDR_SETUP(d, tok | pos);
  386. switch(size) {
  387. case 1: WRITE_REG8 (data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 3));
  388. break;
  389. case 2: WRITE_REG16(data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 2));
  390. break;
  391. case 4: WRITE_REG32(data, d->hba.base_addr + LBA_PCI_CFG_DATA);
  392. break;
  393. }
  394. /* flush posted write */
  395. lba_t32 = READ_REG32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
  396. return 0;
  397. }
  398. static struct pci_ops elroy_cfg_ops = {
  399. .read = elroy_cfg_read,
  400. .write = elroy_cfg_write,
  401. };
  402. /*
  403. * The mercury_cfg_ops are slightly misnamed; they're also used for Elroy
  404. * TR4.0 as no additional bugs were found in this areea between Elroy and
  405. * Mercury
  406. */
  407. static int mercury_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
  408. {
  409. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  410. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  411. u32 tok = LBA_CFG_TOK(local_bus, devfn);
  412. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  413. if ((pos > 255) || (devfn > 255))
  414. return -EINVAL;
  415. LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
  416. switch(size) {
  417. case 1:
  418. *data = READ_REG8(data_reg + (pos & 3));
  419. break;
  420. case 2:
  421. *data = READ_REG16(data_reg + (pos & 2));
  422. break;
  423. case 4:
  424. *data = READ_REG32(data_reg); break;
  425. break;
  426. }
  427. DBG_CFG("mercury_cfg_read(%x+%2x) -> 0x%x\n", tok, pos, *data);
  428. return 0;
  429. }
  430. /*
  431. * LBA 4.0 config write code implements non-postable semantics
  432. * by doing a read of CONFIG ADDR after the write.
  433. */
  434. static int mercury_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
  435. {
  436. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  437. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  438. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  439. u32 tok = LBA_CFG_TOK(local_bus,devfn);
  440. if ((pos > 255) || (devfn > 255))
  441. return -EINVAL;
  442. DBG_CFG("%s(%x+%2x) <- 0x%x (c)\n", __func__, tok, pos, data);
  443. LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
  444. switch(size) {
  445. case 1:
  446. WRITE_REG8 (data, data_reg + (pos & 3));
  447. break;
  448. case 2:
  449. WRITE_REG16(data, data_reg + (pos & 2));
  450. break;
  451. case 4:
  452. WRITE_REG32(data, data_reg);
  453. break;
  454. }
  455. /* flush posted write */
  456. lba_t32 = READ_U32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
  457. return 0;
  458. }
  459. static struct pci_ops mercury_cfg_ops = {
  460. .read = mercury_cfg_read,
  461. .write = mercury_cfg_write,
  462. };
  463. static void
  464. lba_bios_init(void)
  465. {
  466. DBG(MODULE_NAME ": lba_bios_init\n");
  467. }
  468. #ifdef CONFIG_64BIT
  469. /*
  470. * truncate_pat_collision: Deal with overlaps or outright collisions
  471. * between PAT PDC reported ranges.
  472. *
  473. * Broken PA8800 firmware will report lmmio range that
  474. * overlaps with CPU HPA. Just truncate the lmmio range.
  475. *
  476. * BEWARE: conflicts with this lmmio range may be an
  477. * elmmio range which is pointing down another rope.
  478. *
  479. * FIXME: only deals with one collision per range...theoretically we
  480. * could have several. Supporting more than one collision will get messy.
  481. */
  482. static unsigned long
  483. truncate_pat_collision(struct resource *root, struct resource *new)
  484. {
  485. unsigned long start = new->start;
  486. unsigned long end = new->end;
  487. struct resource *tmp = root->child;
  488. if (end <= start || start < root->start || !tmp)
  489. return 0;
  490. /* find first overlap */
  491. while (tmp && tmp->end < start)
  492. tmp = tmp->sibling;
  493. /* no entries overlap */
  494. if (!tmp) return 0;
  495. /* found one that starts behind the new one
  496. ** Don't need to do anything.
  497. */
  498. if (tmp->start >= end) return 0;
  499. if (tmp->start <= start) {
  500. /* "front" of new one overlaps */
  501. new->start = tmp->end + 1;
  502. if (tmp->end >= end) {
  503. /* AACCKK! totally overlaps! drop this range. */
  504. return 1;
  505. }
  506. }
  507. if (tmp->end < end ) {
  508. /* "end" of new one overlaps */
  509. new->end = tmp->start - 1;
  510. }
  511. printk(KERN_WARNING "LBA: Truncating lmmio_space [%lx/%lx] "
  512. "to [%lx,%lx]\n",
  513. start, end,
  514. (long)new->start, (long)new->end );
  515. return 0; /* truncation successful */
  516. }
  517. #else
  518. #define truncate_pat_collision(r,n) (0)
  519. #endif
  520. /*
  521. ** The algorithm is generic code.
  522. ** But it needs to access local data structures to get the IRQ base.
  523. ** Could make this a "pci_fixup_irq(bus, region)" but not sure
  524. ** it's worth it.
  525. **
  526. ** Called by do_pci_scan_bus() immediately after each PCI bus is walked.
  527. ** Resources aren't allocated until recursive buswalk below HBA is completed.
  528. */
  529. static void
  530. lba_fixup_bus(struct pci_bus *bus)
  531. {
  532. struct list_head *ln;
  533. #ifdef FBB_SUPPORT
  534. u16 status;
  535. #endif
  536. struct lba_device *ldev = LBA_DEV(parisc_walk_tree(bus->bridge));
  537. DBG("lba_fixup_bus(0x%p) bus %d platform_data 0x%p\n",
  538. bus, bus->secondary, bus->bridge->platform_data);
  539. /*
  540. ** Properly Setup MMIO resources for this bus.
  541. ** pci_alloc_primary_bus() mangles this.
  542. */
  543. if (bus->parent) {
  544. int i;
  545. /* PCI-PCI Bridge */
  546. pci_read_bridge_bases(bus);
  547. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  548. pci_claim_resource(bus->self, i);
  549. }
  550. } else {
  551. /* Host-PCI Bridge */
  552. int err;
  553. DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
  554. ldev->hba.io_space.name,
  555. ldev->hba.io_space.start, ldev->hba.io_space.end,
  556. ldev->hba.io_space.flags);
  557. DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
  558. ldev->hba.lmmio_space.name,
  559. ldev->hba.lmmio_space.start, ldev->hba.lmmio_space.end,
  560. ldev->hba.lmmio_space.flags);
  561. err = request_resource(&ioport_resource, &(ldev->hba.io_space));
  562. if (err < 0) {
  563. lba_dump_res(&ioport_resource, 2);
  564. BUG();
  565. }
  566. if (ldev->hba.elmmio_space.start) {
  567. err = request_resource(&iomem_resource,
  568. &(ldev->hba.elmmio_space));
  569. if (err < 0) {
  570. printk("FAILED: lba_fixup_bus() request for "
  571. "elmmio_space [%lx/%lx]\n",
  572. (long)ldev->hba.elmmio_space.start,
  573. (long)ldev->hba.elmmio_space.end);
  574. /* lba_dump_res(&iomem_resource, 2); */
  575. /* BUG(); */
  576. }
  577. }
  578. if (ldev->hba.lmmio_space.flags) {
  579. err = request_resource(&iomem_resource, &(ldev->hba.lmmio_space));
  580. if (err < 0) {
  581. printk(KERN_ERR "FAILED: lba_fixup_bus() request for "
  582. "lmmio_space [%lx/%lx]\n",
  583. (long)ldev->hba.lmmio_space.start,
  584. (long)ldev->hba.lmmio_space.end);
  585. }
  586. }
  587. #ifdef CONFIG_64BIT
  588. /* GMMIO is distributed range. Every LBA/Rope gets part it. */
  589. if (ldev->hba.gmmio_space.flags) {
  590. err = request_resource(&iomem_resource, &(ldev->hba.gmmio_space));
  591. if (err < 0) {
  592. printk("FAILED: lba_fixup_bus() request for "
  593. "gmmio_space [%lx/%lx]\n",
  594. (long)ldev->hba.gmmio_space.start,
  595. (long)ldev->hba.gmmio_space.end);
  596. lba_dump_res(&iomem_resource, 2);
  597. BUG();
  598. }
  599. }
  600. #endif
  601. }
  602. list_for_each(ln, &bus->devices) {
  603. int i;
  604. struct pci_dev *dev = pci_dev_b(ln);
  605. DBG("lba_fixup_bus() %s\n", pci_name(dev));
  606. /* Virtualize Device/Bridge Resources. */
  607. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
  608. struct resource *res = &dev->resource[i];
  609. /* If resource not allocated - skip it */
  610. if (!res->start)
  611. continue;
  612. /*
  613. ** FIXME: this will result in whinging for devices
  614. ** that share expansion ROMs (think quad tulip), but
  615. ** isn't harmful.
  616. */
  617. pci_claim_resource(dev, i);
  618. }
  619. #ifdef FBB_SUPPORT
  620. /*
  621. ** If one device does not support FBB transfers,
  622. ** No one on the bus can be allowed to use them.
  623. */
  624. (void) pci_read_config_word(dev, PCI_STATUS, &status);
  625. bus->bridge_ctl &= ~(status & PCI_STATUS_FAST_BACK);
  626. #endif
  627. /*
  628. ** P2PB's have no IRQs. ignore them.
  629. */
  630. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
  631. continue;
  632. /* Adjust INTERRUPT_LINE for this dev */
  633. iosapic_fixup_irq(ldev->iosapic_obj, dev);
  634. }
  635. #ifdef FBB_SUPPORT
  636. /* FIXME/REVISIT - finish figuring out to set FBB on both
  637. ** pci_setup_bridge() clobbers PCI_BRIDGE_CONTROL.
  638. ** Can't fixup here anyway....garr...
  639. */
  640. if (fbb_enable) {
  641. if (bus->parent) {
  642. u8 control;
  643. /* enable on PPB */
  644. (void) pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &control);
  645. (void) pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, control | PCI_STATUS_FAST_BACK);
  646. } else {
  647. /* enable on LBA */
  648. }
  649. fbb_enable = PCI_COMMAND_FAST_BACK;
  650. }
  651. /* Lastly enable FBB/PERR/SERR on all devices too */
  652. list_for_each(ln, &bus->devices) {
  653. (void) pci_read_config_word(dev, PCI_COMMAND, &status);
  654. status |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR | fbb_enable;
  655. (void) pci_write_config_word(dev, PCI_COMMAND, status);
  656. }
  657. #endif
  658. }
  659. static struct pci_bios_ops lba_bios_ops = {
  660. .init = lba_bios_init,
  661. .fixup_bus = lba_fixup_bus,
  662. };
  663. /*******************************************************
  664. **
  665. ** LBA Sprockets "I/O Port" Space Accessor Functions
  666. **
  667. ** This set of accessor functions is intended for use with
  668. ** "legacy firmware" (ie Sprockets on Allegro/Forte boxes).
  669. **
  670. ** Many PCI devices don't require use of I/O port space (eg Tulip,
  671. ** NCR720) since they export the same registers to both MMIO and
  672. ** I/O port space. In general I/O port space is slower than
  673. ** MMIO since drivers are designed so PIO writes can be posted.
  674. **
  675. ********************************************************/
  676. #define LBA_PORT_IN(size, mask) \
  677. static u##size lba_astro_in##size (struct pci_hba_data *d, u16 addr) \
  678. { \
  679. u##size t; \
  680. t = READ_REG##size(astro_iop_base + addr); \
  681. DBG_PORT(" 0x%x\n", t); \
  682. return (t); \
  683. }
  684. LBA_PORT_IN( 8, 3)
  685. LBA_PORT_IN(16, 2)
  686. LBA_PORT_IN(32, 0)
  687. /*
  688. ** BUG X4107: Ordering broken - DMA RD return can bypass PIO WR
  689. **
  690. ** Fixed in Elroy 2.2. The READ_U32(..., LBA_FUNC_ID) below is
  691. ** guarantee non-postable completion semantics - not avoid X4107.
  692. ** The READ_U32 only guarantees the write data gets to elroy but
  693. ** out to the PCI bus. We can't read stuff from I/O port space
  694. ** since we don't know what has side-effects. Attempting to read
  695. ** from configuration space would be suicidal given the number of
  696. ** bugs in that elroy functionality.
  697. **
  698. ** Description:
  699. ** DMA read results can improperly pass PIO writes (X4107). The
  700. ** result of this bug is that if a processor modifies a location in
  701. ** memory after having issued PIO writes, the PIO writes are not
  702. ** guaranteed to be completed before a PCI device is allowed to see
  703. ** the modified data in a DMA read.
  704. **
  705. ** Note that IKE bug X3719 in TR1 IKEs will result in the same
  706. ** symptom.
  707. **
  708. ** Workaround:
  709. ** The workaround for this bug is to always follow a PIO write with
  710. ** a PIO read to the same bus before starting DMA on that PCI bus.
  711. **
  712. */
  713. #define LBA_PORT_OUT(size, mask) \
  714. static void lba_astro_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
  715. { \
  716. DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __func__, d, addr, val); \
  717. WRITE_REG##size(val, astro_iop_base + addr); \
  718. if (LBA_DEV(d)->hw_rev < 3) \
  719. lba_t32 = READ_U32(d->base_addr + LBA_FUNC_ID); \
  720. }
  721. LBA_PORT_OUT( 8, 3)
  722. LBA_PORT_OUT(16, 2)
  723. LBA_PORT_OUT(32, 0)
  724. static struct pci_port_ops lba_astro_port_ops = {
  725. .inb = lba_astro_in8,
  726. .inw = lba_astro_in16,
  727. .inl = lba_astro_in32,
  728. .outb = lba_astro_out8,
  729. .outw = lba_astro_out16,
  730. .outl = lba_astro_out32
  731. };
  732. #ifdef CONFIG_64BIT
  733. #define PIOP_TO_GMMIO(lba, addr) \
  734. ((lba)->iop_base + (((addr)&0xFFFC)<<10) + ((addr)&3))
  735. /*******************************************************
  736. **
  737. ** LBA PAT "I/O Port" Space Accessor Functions
  738. **
  739. ** This set of accessor functions is intended for use with
  740. ** "PAT PDC" firmware (ie Prelude/Rhapsody/Piranha boxes).
  741. **
  742. ** This uses the PIOP space located in the first 64MB of GMMIO.
  743. ** Each rope gets a full 64*KB* (ie 4 bytes per page) this way.
  744. ** bits 1:0 stay the same. bits 15:2 become 25:12.
  745. ** Then add the base and we can generate an I/O Port cycle.
  746. ********************************************************/
  747. #undef LBA_PORT_IN
  748. #define LBA_PORT_IN(size, mask) \
  749. static u##size lba_pat_in##size (struct pci_hba_data *l, u16 addr) \
  750. { \
  751. u##size t; \
  752. DBG_PORT("%s(0x%p, 0x%x) ->", __func__, l, addr); \
  753. t = READ_REG##size(PIOP_TO_GMMIO(LBA_DEV(l), addr)); \
  754. DBG_PORT(" 0x%x\n", t); \
  755. return (t); \
  756. }
  757. LBA_PORT_IN( 8, 3)
  758. LBA_PORT_IN(16, 2)
  759. LBA_PORT_IN(32, 0)
  760. #undef LBA_PORT_OUT
  761. #define LBA_PORT_OUT(size, mask) \
  762. static void lba_pat_out##size (struct pci_hba_data *l, u16 addr, u##size val) \
  763. { \
  764. void __iomem *where = PIOP_TO_GMMIO(LBA_DEV(l), addr); \
  765. DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __func__, l, addr, val); \
  766. WRITE_REG##size(val, where); \
  767. /* flush the I/O down to the elroy at least */ \
  768. lba_t32 = READ_U32(l->base_addr + LBA_FUNC_ID); \
  769. }
  770. LBA_PORT_OUT( 8, 3)
  771. LBA_PORT_OUT(16, 2)
  772. LBA_PORT_OUT(32, 0)
  773. static struct pci_port_ops lba_pat_port_ops = {
  774. .inb = lba_pat_in8,
  775. .inw = lba_pat_in16,
  776. .inl = lba_pat_in32,
  777. .outb = lba_pat_out8,
  778. .outw = lba_pat_out16,
  779. .outl = lba_pat_out32
  780. };
  781. /*
  782. ** make range information from PDC available to PCI subsystem.
  783. ** We make the PDC call here in order to get the PCI bus range
  784. ** numbers. The rest will get forwarded in pcibios_fixup_bus().
  785. ** We don't have a struct pci_bus assigned to us yet.
  786. */
  787. static void
  788. lba_pat_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
  789. {
  790. unsigned long bytecnt;
  791. long io_count;
  792. long status; /* PDC return status */
  793. long pa_count;
  794. pdc_pat_cell_mod_maddr_block_t *pa_pdc_cell; /* PA_VIEW */
  795. pdc_pat_cell_mod_maddr_block_t *io_pdc_cell; /* IO_VIEW */
  796. int i;
  797. pa_pdc_cell = kzalloc(sizeof(pdc_pat_cell_mod_maddr_block_t), GFP_KERNEL);
  798. if (!pa_pdc_cell)
  799. return;
  800. io_pdc_cell = kzalloc(sizeof(pdc_pat_cell_mod_maddr_block_t), GFP_KERNEL);
  801. if (!io_pdc_cell) {
  802. kfree(pa_pdc_cell);
  803. return;
  804. }
  805. /* return cell module (IO view) */
  806. status = pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
  807. PA_VIEW, pa_pdc_cell);
  808. pa_count = pa_pdc_cell->mod[1];
  809. status |= pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
  810. IO_VIEW, io_pdc_cell);
  811. io_count = io_pdc_cell->mod[1];
  812. /* We've already done this once for device discovery...*/
  813. if (status != PDC_OK) {
  814. panic("pdc_pat_cell_module() call failed for LBA!\n");
  815. }
  816. if (PAT_GET_ENTITY(pa_pdc_cell->mod_info) != PAT_ENTITY_LBA) {
  817. panic("pdc_pat_cell_module() entity returned != PAT_ENTITY_LBA!\n");
  818. }
  819. /*
  820. ** Inspect the resources PAT tells us about
  821. */
  822. for (i = 0; i < pa_count; i++) {
  823. struct {
  824. unsigned long type;
  825. unsigned long start;
  826. unsigned long end; /* aka finish */
  827. } *p, *io;
  828. struct resource *r;
  829. p = (void *) &(pa_pdc_cell->mod[2+i*3]);
  830. io = (void *) &(io_pdc_cell->mod[2+i*3]);
  831. /* Convert the PAT range data to PCI "struct resource" */
  832. switch(p->type & 0xff) {
  833. case PAT_PBNUM:
  834. lba_dev->hba.bus_num.start = p->start;
  835. lba_dev->hba.bus_num.end = p->end;
  836. break;
  837. case PAT_LMMIO:
  838. /* used to fix up pre-initialized MEM BARs */
  839. if (!lba_dev->hba.lmmio_space.start) {
  840. sprintf(lba_dev->hba.lmmio_name,
  841. "PCI%02x LMMIO",
  842. (int)lba_dev->hba.bus_num.start);
  843. lba_dev->hba.lmmio_space_offset = p->start -
  844. io->start;
  845. r = &lba_dev->hba.lmmio_space;
  846. r->name = lba_dev->hba.lmmio_name;
  847. } else if (!lba_dev->hba.elmmio_space.start) {
  848. sprintf(lba_dev->hba.elmmio_name,
  849. "PCI%02x ELMMIO",
  850. (int)lba_dev->hba.bus_num.start);
  851. r = &lba_dev->hba.elmmio_space;
  852. r->name = lba_dev->hba.elmmio_name;
  853. } else {
  854. printk(KERN_WARNING MODULE_NAME
  855. " only supports 2 LMMIO resources!\n");
  856. break;
  857. }
  858. r->start = p->start;
  859. r->end = p->end;
  860. r->flags = IORESOURCE_MEM;
  861. r->parent = r->sibling = r->child = NULL;
  862. break;
  863. case PAT_GMMIO:
  864. /* MMIO space > 4GB phys addr; for 64-bit BAR */
  865. sprintf(lba_dev->hba.gmmio_name, "PCI%02x GMMIO",
  866. (int)lba_dev->hba.bus_num.start);
  867. r = &lba_dev->hba.gmmio_space;
  868. r->name = lba_dev->hba.gmmio_name;
  869. r->start = p->start;
  870. r->end = p->end;
  871. r->flags = IORESOURCE_MEM;
  872. r->parent = r->sibling = r->child = NULL;
  873. break;
  874. case PAT_NPIOP:
  875. printk(KERN_WARNING MODULE_NAME
  876. " range[%d] : ignoring NPIOP (0x%lx)\n",
  877. i, p->start);
  878. break;
  879. case PAT_PIOP:
  880. /*
  881. ** Postable I/O port space is per PCI host adapter.
  882. ** base of 64MB PIOP region
  883. */
  884. lba_dev->iop_base = ioremap_nocache(p->start, 64 * 1024 * 1024);
  885. sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
  886. (int)lba_dev->hba.bus_num.start);
  887. r = &lba_dev->hba.io_space;
  888. r->name = lba_dev->hba.io_name;
  889. r->start = HBA_PORT_BASE(lba_dev->hba.hba_num);
  890. r->end = r->start + HBA_PORT_SPACE_SIZE - 1;
  891. r->flags = IORESOURCE_IO;
  892. r->parent = r->sibling = r->child = NULL;
  893. break;
  894. default:
  895. printk(KERN_WARNING MODULE_NAME
  896. " range[%d] : unknown pat range type (0x%lx)\n",
  897. i, p->type & 0xff);
  898. break;
  899. }
  900. }
  901. kfree(pa_pdc_cell);
  902. kfree(io_pdc_cell);
  903. }
  904. #else
  905. /* keep compiler from complaining about missing declarations */
  906. #define lba_pat_port_ops lba_astro_port_ops
  907. #define lba_pat_resources(pa_dev, lba_dev)
  908. #endif /* CONFIG_64BIT */
  909. extern void sba_distributed_lmmio(struct parisc_device *, struct resource *);
  910. extern void sba_directed_lmmio(struct parisc_device *, struct resource *);
  911. static void
  912. lba_legacy_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
  913. {
  914. struct resource *r;
  915. int lba_num;
  916. lba_dev->hba.lmmio_space_offset = PCI_F_EXTEND;
  917. /*
  918. ** With "legacy" firmware, the lowest byte of FW_SCRATCH
  919. ** represents bus->secondary and the second byte represents
  920. ** bus->subsidiary (i.e. highest PPB programmed by firmware).
  921. ** PCI bus walk *should* end up with the same result.
  922. ** FIXME: But we don't have sanity checks in PCI or LBA.
  923. */
  924. lba_num = READ_REG32(lba_dev->hba.base_addr + LBA_FW_SCRATCH);
  925. r = &(lba_dev->hba.bus_num);
  926. r->name = "LBA PCI Busses";
  927. r->start = lba_num & 0xff;
  928. r->end = (lba_num>>8) & 0xff;
  929. /* Set up local PCI Bus resources - we don't need them for
  930. ** Legacy boxes but it's nice to see in /proc/iomem.
  931. */
  932. r = &(lba_dev->hba.lmmio_space);
  933. sprintf(lba_dev->hba.lmmio_name, "PCI%02x LMMIO",
  934. (int)lba_dev->hba.bus_num.start);
  935. r->name = lba_dev->hba.lmmio_name;
  936. #if 1
  937. /* We want the CPU -> IO routing of addresses.
  938. * The SBA BASE/MASK registers control CPU -> IO routing.
  939. * Ask SBA what is routed to this rope/LBA.
  940. */
  941. sba_distributed_lmmio(pa_dev, r);
  942. #else
  943. /*
  944. * The LBA BASE/MASK registers control IO -> System routing.
  945. *
  946. * The following code works but doesn't get us what we want.
  947. * Well, only because firmware (v5.0) on C3000 doesn't program
  948. * the LBA BASE/MASE registers to be the exact inverse of
  949. * the corresponding SBA registers. Other Astro/Pluto
  950. * based platform firmware may do it right.
  951. *
  952. * Should someone want to mess with MSI, they may need to
  953. * reprogram LBA BASE/MASK registers. Thus preserve the code
  954. * below until MSI is known to work on C3000/A500/N4000/RP3440.
  955. *
  956. * Using the code below, /proc/iomem shows:
  957. * ...
  958. * f0000000-f0ffffff : PCI00 LMMIO
  959. * f05d0000-f05d0000 : lcd_data
  960. * f05d0008-f05d0008 : lcd_cmd
  961. * f1000000-f1ffffff : PCI01 LMMIO
  962. * f4000000-f4ffffff : PCI02 LMMIO
  963. * f4000000-f4001fff : sym53c8xx
  964. * f4002000-f4003fff : sym53c8xx
  965. * f4004000-f40043ff : sym53c8xx
  966. * f4005000-f40053ff : sym53c8xx
  967. * f4007000-f4007fff : ohci_hcd
  968. * f4008000-f40083ff : tulip
  969. * f6000000-f6ffffff : PCI03 LMMIO
  970. * f8000000-fbffffff : PCI00 ELMMIO
  971. * fa100000-fa4fffff : stifb mmio
  972. * fb000000-fb1fffff : stifb fb
  973. *
  974. * But everything listed under PCI02 actually lives under PCI00.
  975. * This is clearly wrong.
  976. *
  977. * Asking SBA how things are routed tells the correct story:
  978. * LMMIO_BASE/MASK/ROUTE f4000001 fc000000 00000000
  979. * DIR0_BASE/MASK/ROUTE fa000001 fe000000 00000006
  980. * DIR1_BASE/MASK/ROUTE f9000001 ff000000 00000004
  981. * DIR2_BASE/MASK/ROUTE f0000000 fc000000 00000000
  982. * DIR3_BASE/MASK/ROUTE f0000000 fc000000 00000000
  983. *
  984. * Which looks like this in /proc/iomem:
  985. * f4000000-f47fffff : PCI00 LMMIO
  986. * f4000000-f4001fff : sym53c8xx
  987. * ...[deteled core devices - same as above]...
  988. * f4008000-f40083ff : tulip
  989. * f4800000-f4ffffff : PCI01 LMMIO
  990. * f6000000-f67fffff : PCI02 LMMIO
  991. * f7000000-f77fffff : PCI03 LMMIO
  992. * f9000000-f9ffffff : PCI02 ELMMIO
  993. * fa000000-fbffffff : PCI03 ELMMIO
  994. * fa100000-fa4fffff : stifb mmio
  995. * fb000000-fb1fffff : stifb fb
  996. *
  997. * ie all Built-in core are under now correctly under PCI00.
  998. * The "PCI02 ELMMIO" directed range is for:
  999. * +-[02]---03.0 3Dfx Interactive, Inc. Voodoo 2
  1000. *
  1001. * All is well now.
  1002. */
  1003. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_BASE);
  1004. if (r->start & 1) {
  1005. unsigned long rsize;
  1006. r->flags = IORESOURCE_MEM;
  1007. /* mmio_mask also clears Enable bit */
  1008. r->start &= mmio_mask;
  1009. r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
  1010. rsize = ~ READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_MASK);
  1011. /*
  1012. ** Each rope only gets part of the distributed range.
  1013. ** Adjust "window" for this rope.
  1014. */
  1015. rsize /= ROPES_PER_IOC;
  1016. r->start += (rsize + 1) * LBA_NUM(pa_dev->hpa.start);
  1017. r->end = r->start + rsize;
  1018. } else {
  1019. r->end = r->start = 0; /* Not enabled. */
  1020. }
  1021. #endif
  1022. /*
  1023. ** "Directed" ranges are used when the "distributed range" isn't
  1024. ** sufficient for all devices below a given LBA. Typically devices
  1025. ** like graphics cards or X25 may need a directed range when the
  1026. ** bus has multiple slots (ie multiple devices) or the device
  1027. ** needs more than the typical 4 or 8MB a distributed range offers.
  1028. **
  1029. ** The main reason for ignoring it now frigging complications.
  1030. ** Directed ranges may overlap (and have precedence) over
  1031. ** distributed ranges. Or a distributed range assigned to a unused
  1032. ** rope may be used by a directed range on a different rope.
  1033. ** Support for graphics devices may require fixing this
  1034. ** since they may be assigned a directed range which overlaps
  1035. ** an existing (but unused portion of) distributed range.
  1036. */
  1037. r = &(lba_dev->hba.elmmio_space);
  1038. sprintf(lba_dev->hba.elmmio_name, "PCI%02x ELMMIO",
  1039. (int)lba_dev->hba.bus_num.start);
  1040. r->name = lba_dev->hba.elmmio_name;
  1041. #if 1
  1042. /* See comment which precedes call to sba_directed_lmmio() */
  1043. sba_directed_lmmio(pa_dev, r);
  1044. #else
  1045. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_BASE);
  1046. if (r->start & 1) {
  1047. unsigned long rsize;
  1048. r->flags = IORESOURCE_MEM;
  1049. /* mmio_mask also clears Enable bit */
  1050. r->start &= mmio_mask;
  1051. r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
  1052. rsize = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_MASK);
  1053. r->end = r->start + ~rsize;
  1054. }
  1055. #endif
  1056. r = &(lba_dev->hba.io_space);
  1057. sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
  1058. (int)lba_dev->hba.bus_num.start);
  1059. r->name = lba_dev->hba.io_name;
  1060. r->flags = IORESOURCE_IO;
  1061. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_IOS_BASE) & ~1L;
  1062. r->end = r->start + (READ_REG32(lba_dev->hba.base_addr + LBA_IOS_MASK) ^ (HBA_PORT_SPACE_SIZE - 1));
  1063. /* Virtualize the I/O Port space ranges */
  1064. lba_num = HBA_PORT_BASE(lba_dev->hba.hba_num);
  1065. r->start |= lba_num;
  1066. r->end |= lba_num;
  1067. }
  1068. /**************************************************************************
  1069. **
  1070. ** LBA initialization code (HW and SW)
  1071. **
  1072. ** o identify LBA chip itself
  1073. ** o initialize LBA chip modes (HardFail)
  1074. ** o FIXME: initialize DMA hints for reasonable defaults
  1075. ** o enable configuration functions
  1076. ** o call pci_register_ops() to discover devs (fixup/fixup_bus get invoked)
  1077. **
  1078. **************************************************************************/
  1079. static int __init
  1080. lba_hw_init(struct lba_device *d)
  1081. {
  1082. u32 stat;
  1083. u32 bus_reset; /* PDC_PAT_BUG */
  1084. #if 0
  1085. printk(KERN_DEBUG "LBA %lx STAT_CTL %Lx ERROR_CFG %Lx STATUS %Lx DMA_CTL %Lx\n",
  1086. d->hba.base_addr,
  1087. READ_REG64(d->hba.base_addr + LBA_STAT_CTL),
  1088. READ_REG64(d->hba.base_addr + LBA_ERROR_CONFIG),
  1089. READ_REG64(d->hba.base_addr + LBA_ERROR_STATUS),
  1090. READ_REG64(d->hba.base_addr + LBA_DMA_CTL) );
  1091. printk(KERN_DEBUG " ARB mask %Lx pri %Lx mode %Lx mtlt %Lx\n",
  1092. READ_REG64(d->hba.base_addr + LBA_ARB_MASK),
  1093. READ_REG64(d->hba.base_addr + LBA_ARB_PRI),
  1094. READ_REG64(d->hba.base_addr + LBA_ARB_MODE),
  1095. READ_REG64(d->hba.base_addr + LBA_ARB_MTLT) );
  1096. printk(KERN_DEBUG " HINT cfg 0x%Lx\n",
  1097. READ_REG64(d->hba.base_addr + LBA_HINT_CFG));
  1098. printk(KERN_DEBUG " HINT reg ");
  1099. { int i;
  1100. for (i=LBA_HINT_BASE; i< (14*8 + LBA_HINT_BASE); i+=8)
  1101. printk(" %Lx", READ_REG64(d->hba.base_addr + i));
  1102. }
  1103. printk("\n");
  1104. #endif /* DEBUG_LBA_PAT */
  1105. #ifdef CONFIG_64BIT
  1106. /*
  1107. * FIXME add support for PDC_PAT_IO "Get slot status" - OLAR support
  1108. * Only N-Class and up can really make use of Get slot status.
  1109. * maybe L-class too but I've never played with it there.
  1110. */
  1111. #endif
  1112. /* PDC_PAT_BUG: exhibited in rev 40.48 on L2000 */
  1113. bus_reset = READ_REG32(d->hba.base_addr + LBA_STAT_CTL + 4) & 1;
  1114. if (bus_reset) {
  1115. printk(KERN_DEBUG "NOTICE: PCI bus reset still asserted! (clearing)\n");
  1116. }
  1117. stat = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG);
  1118. if (stat & LBA_SMART_MODE) {
  1119. printk(KERN_DEBUG "NOTICE: LBA in SMART mode! (cleared)\n");
  1120. stat &= ~LBA_SMART_MODE;
  1121. WRITE_REG32(stat, d->hba.base_addr + LBA_ERROR_CONFIG);
  1122. }
  1123. /* Set HF mode as the default (vs. -1 mode). */
  1124. stat = READ_REG32(d->hba.base_addr + LBA_STAT_CTL);
  1125. WRITE_REG32(stat | HF_ENABLE, d->hba.base_addr + LBA_STAT_CTL);
  1126. /*
  1127. ** Writing a zero to STAT_CTL.rf (bit 0) will clear reset signal
  1128. ** if it's not already set. If we just cleared the PCI Bus Reset
  1129. ** signal, wait a bit for the PCI devices to recover and setup.
  1130. */
  1131. if (bus_reset)
  1132. mdelay(pci_post_reset_delay);
  1133. if (0 == READ_REG32(d->hba.base_addr + LBA_ARB_MASK)) {
  1134. /*
  1135. ** PDC_PAT_BUG: PDC rev 40.48 on L2000.
  1136. ** B2000/C3600/J6000 also have this problem?
  1137. **
  1138. ** Elroys with hot pluggable slots don't get configured
  1139. ** correctly if the slot is empty. ARB_MASK is set to 0
  1140. ** and we can't master transactions on the bus if it's
  1141. ** not at least one. 0x3 enables elroy and first slot.
  1142. */
  1143. printk(KERN_DEBUG "NOTICE: Enabling PCI Arbitration\n");
  1144. WRITE_REG32(0x3, d->hba.base_addr + LBA_ARB_MASK);
  1145. }
  1146. /*
  1147. ** FIXME: Hint registers are programmed with default hint
  1148. ** values by firmware. Hints should be sane even if we
  1149. ** can't reprogram them the way drivers want.
  1150. */
  1151. return 0;
  1152. }
  1153. /*
  1154. * Unfortunately, when firmware numbers busses, it doesn't take into account
  1155. * Cardbus bridges. So we have to renumber the busses to suit ourselves.
  1156. * Elroy/Mercury don't actually know what bus number they're attached to;
  1157. * we use bus 0 to indicate the directly attached bus and any other bus
  1158. * number will be taken care of by the PCI-PCI bridge.
  1159. */
  1160. static unsigned int lba_next_bus = 0;
  1161. /*
  1162. * Determine if lba should claim this chip (return 0) or not (return 1).
  1163. * If so, initialize the chip and tell other partners in crime they
  1164. * have work to do.
  1165. */
  1166. static int __init
  1167. lba_driver_probe(struct parisc_device *dev)
  1168. {
  1169. struct lba_device *lba_dev;
  1170. LIST_HEAD(resources);
  1171. struct pci_bus *lba_bus;
  1172. struct pci_ops *cfg_ops;
  1173. u32 func_class;
  1174. void *tmp_obj;
  1175. char *version;
  1176. void __iomem *addr = ioremap_nocache(dev->hpa.start, 4096);
  1177. /* Read HW Rev First */
  1178. func_class = READ_REG32(addr + LBA_FCLASS);
  1179. if (IS_ELROY(dev)) {
  1180. func_class &= 0xf;
  1181. switch (func_class) {
  1182. case 0: version = "TR1.0"; break;
  1183. case 1: version = "TR2.0"; break;
  1184. case 2: version = "TR2.1"; break;
  1185. case 3: version = "TR2.2"; break;
  1186. case 4: version = "TR3.0"; break;
  1187. case 5: version = "TR4.0"; break;
  1188. default: version = "TR4+";
  1189. }
  1190. printk(KERN_INFO "Elroy version %s (0x%x) found at 0x%lx\n",
  1191. version, func_class & 0xf, (long)dev->hpa.start);
  1192. if (func_class < 2) {
  1193. printk(KERN_WARNING "Can't support LBA older than "
  1194. "TR2.1 - continuing under adversity.\n");
  1195. }
  1196. #if 0
  1197. /* Elroy TR4.0 should work with simple algorithm.
  1198. But it doesn't. Still missing something. *sigh*
  1199. */
  1200. if (func_class > 4) {
  1201. cfg_ops = &mercury_cfg_ops;
  1202. } else
  1203. #endif
  1204. {
  1205. cfg_ops = &elroy_cfg_ops;
  1206. }
  1207. } else if (IS_MERCURY(dev) || IS_QUICKSILVER(dev)) {
  1208. int major, minor;
  1209. func_class &= 0xff;
  1210. major = func_class >> 4, minor = func_class & 0xf;
  1211. /* We could use one printk for both Elroy and Mercury,
  1212. * but for the mask for func_class.
  1213. */
  1214. printk(KERN_INFO "%s version TR%d.%d (0x%x) found at 0x%lx\n",
  1215. IS_MERCURY(dev) ? "Mercury" : "Quicksilver", major,
  1216. minor, func_class, (long)dev->hpa.start);
  1217. cfg_ops = &mercury_cfg_ops;
  1218. } else {
  1219. printk(KERN_ERR "Unknown LBA found at 0x%lx\n",
  1220. (long)dev->hpa.start);
  1221. return -ENODEV;
  1222. }
  1223. /* Tell I/O SAPIC driver we have a IRQ handler/region. */
  1224. tmp_obj = iosapic_register(dev->hpa.start + LBA_IOSAPIC_BASE);
  1225. /* NOTE: PCI devices (e.g. 103c:1005 graphics card) which don't
  1226. ** have an IRT entry will get NULL back from iosapic code.
  1227. */
  1228. lba_dev = kzalloc(sizeof(struct lba_device), GFP_KERNEL);
  1229. if (!lba_dev) {
  1230. printk(KERN_ERR "lba_init_chip - couldn't alloc lba_device\n");
  1231. return(1);
  1232. }
  1233. /* ---------- First : initialize data we already have --------- */
  1234. lba_dev->hw_rev = func_class;
  1235. lba_dev->hba.base_addr = addr;
  1236. lba_dev->hba.dev = dev;
  1237. lba_dev->iosapic_obj = tmp_obj; /* save interrupt handle */
  1238. lba_dev->hba.iommu = sba_get_iommu(dev); /* get iommu data */
  1239. parisc_set_drvdata(dev, lba_dev);
  1240. /* ------------ Second : initialize common stuff ---------- */
  1241. pci_bios = &lba_bios_ops;
  1242. pcibios_register_hba(HBA_DATA(lba_dev));
  1243. spin_lock_init(&lba_dev->lba_lock);
  1244. if (lba_hw_init(lba_dev))
  1245. return(1);
  1246. /* ---------- Third : setup I/O Port and MMIO resources --------- */
  1247. if (is_pdc_pat()) {
  1248. /* PDC PAT firmware uses PIOP region of GMMIO space. */
  1249. pci_port = &lba_pat_port_ops;
  1250. /* Go ask PDC PAT what resources this LBA has */
  1251. lba_pat_resources(dev, lba_dev);
  1252. } else {
  1253. if (!astro_iop_base) {
  1254. /* Sprockets PDC uses NPIOP region */
  1255. astro_iop_base = ioremap_nocache(LBA_PORT_BASE, 64 * 1024);
  1256. pci_port = &lba_astro_port_ops;
  1257. }
  1258. /* Poke the chip a bit for /proc output */
  1259. lba_legacy_resources(dev, lba_dev);
  1260. }
  1261. if (lba_dev->hba.bus_num.start < lba_next_bus)
  1262. lba_dev->hba.bus_num.start = lba_next_bus;
  1263. /* Overlaps with elmmio can (and should) fail here.
  1264. * We will prune (or ignore) the distributed range.
  1265. *
  1266. * FIXME: SBA code should register all elmmio ranges first.
  1267. * that would take care of elmmio ranges routed
  1268. * to a different rope (already discovered) from
  1269. * getting registered *after* LBA code has already
  1270. * registered it's distributed lmmio range.
  1271. */
  1272. if (truncate_pat_collision(&iomem_resource,
  1273. &(lba_dev->hba.lmmio_space))) {
  1274. printk(KERN_WARNING "LBA: lmmio_space [%lx/%lx] duplicate!\n",
  1275. (long)lba_dev->hba.lmmio_space.start,
  1276. (long)lba_dev->hba.lmmio_space.end);
  1277. lba_dev->hba.lmmio_space.flags = 0;
  1278. }
  1279. pci_add_resource_offset(&resources, &lba_dev->hba.io_space,
  1280. HBA_PORT_BASE(lba_dev->hba.hba_num));
  1281. if (lba_dev->hba.elmmio_space.start)
  1282. pci_add_resource_offset(&resources, &lba_dev->hba.elmmio_space,
  1283. lba_dev->hba.lmmio_space_offset);
  1284. if (lba_dev->hba.lmmio_space.flags)
  1285. pci_add_resource_offset(&resources, &lba_dev->hba.lmmio_space,
  1286. lba_dev->hba.lmmio_space_offset);
  1287. if (lba_dev->hba.gmmio_space.flags)
  1288. pci_add_resource(&resources, &lba_dev->hba.gmmio_space);
  1289. dev->dev.platform_data = lba_dev;
  1290. lba_bus = lba_dev->hba.hba_bus =
  1291. pci_create_root_bus(&dev->dev, lba_dev->hba.bus_num.start,
  1292. cfg_ops, NULL, &resources);
  1293. if (!lba_bus) {
  1294. pci_free_resource_list(&resources);
  1295. return 0;
  1296. }
  1297. lba_bus->subordinate = pci_scan_child_bus(lba_bus);
  1298. /* This is in lieu of calling pci_assign_unassigned_resources() */
  1299. if (is_pdc_pat()) {
  1300. /* assign resources to un-initialized devices */
  1301. DBG_PAT("LBA pci_bus_size_bridges()\n");
  1302. pci_bus_size_bridges(lba_bus);
  1303. DBG_PAT("LBA pci_bus_assign_resources()\n");
  1304. pci_bus_assign_resources(lba_bus);
  1305. #ifdef DEBUG_LBA_PAT
  1306. DBG_PAT("\nLBA PIOP resource tree\n");
  1307. lba_dump_res(&lba_dev->hba.io_space, 2);
  1308. DBG_PAT("\nLBA LMMIO resource tree\n");
  1309. lba_dump_res(&lba_dev->hba.lmmio_space, 2);
  1310. #endif
  1311. }
  1312. pci_enable_bridges(lba_bus);
  1313. /*
  1314. ** Once PCI register ops has walked the bus, access to config
  1315. ** space is restricted. Avoids master aborts on config cycles.
  1316. ** Early LBA revs go fatal on *any* master abort.
  1317. */
  1318. if (cfg_ops == &elroy_cfg_ops) {
  1319. lba_dev->flags |= LBA_FLAG_SKIP_PROBE;
  1320. }
  1321. lba_next_bus = lba_bus->subordinate + 1;
  1322. pci_bus_add_devices(lba_bus);
  1323. /* Whew! Finally done! Tell services we got this one covered. */
  1324. return 0;
  1325. }
  1326. static struct parisc_device_id lba_tbl[] = {
  1327. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, ELROY_HVERS, 0xa },
  1328. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, MERCURY_HVERS, 0xa },
  1329. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, QUICKSILVER_HVERS, 0xa },
  1330. { 0, }
  1331. };
  1332. static struct parisc_driver lba_driver = {
  1333. .name = MODULE_NAME,
  1334. .id_table = lba_tbl,
  1335. .probe = lba_driver_probe,
  1336. };
  1337. /*
  1338. ** One time initialization to let the world know the LBA was found.
  1339. ** Must be called exactly once before pci_init().
  1340. */
  1341. void __init lba_init(void)
  1342. {
  1343. register_parisc_driver(&lba_driver);
  1344. }
  1345. /*
  1346. ** Initialize the IBASE/IMASK registers for LBA (Elroy).
  1347. ** Only called from sba_iommu.c in order to route ranges (MMIO vs DMA).
  1348. ** sba_iommu is responsible for locking (none needed at init time).
  1349. */
  1350. void lba_set_iregs(struct parisc_device *lba, u32 ibase, u32 imask)
  1351. {
  1352. void __iomem * base_addr = ioremap_nocache(lba->hpa.start, 4096);
  1353. imask <<= 2; /* adjust for hints - 2 more bits */
  1354. /* Make sure we aren't trying to set bits that aren't writeable. */
  1355. WARN_ON((ibase & 0x001fffff) != 0);
  1356. WARN_ON((imask & 0x001fffff) != 0);
  1357. DBG("%s() ibase 0x%x imask 0x%x\n", __func__, ibase, imask);
  1358. WRITE_REG32( imask, base_addr + LBA_IMASK);
  1359. WRITE_REG32( ibase, base_addr + LBA_IBASE);
  1360. iounmap(base_addr);
  1361. }