pci.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126
  1. /* pci.c: UltraSparc PCI controller support.
  2. *
  3. * Copyright (C) 1997, 1998, 1999 David S. Miller (davem@redhat.com)
  4. * Copyright (C) 1998, 1999 Eddie C. Dost (ecd@skynet.be)
  5. * Copyright (C) 1999 Jakub Jelinek (jj@ultra.linux.cz)
  6. *
  7. * OF tree based PCI bus probing taken from the PowerPC port
  8. * with minor modifications, see there for credits.
  9. */
  10. #include <linux/export.h>
  11. #include <linux/kernel.h>
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/capability.h>
  15. #include <linux/errno.h>
  16. #include <linux/pci.h>
  17. #include <linux/msi.h>
  18. #include <linux/irq.h>
  19. #include <linux/init.h>
  20. #include <linux/of.h>
  21. #include <linux/of_device.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/pgtable.h>
  24. #include <asm/irq.h>
  25. #include <asm/prom.h>
  26. #include <asm/apb.h>
  27. #include "pci_impl.h"
  28. /* List of all PCI controllers found in the system. */
  29. struct pci_pbm_info *pci_pbm_root = NULL;
  30. /* Each PBM found gets a unique index. */
  31. int pci_num_pbms = 0;
  32. volatile int pci_poke_in_progress;
  33. volatile int pci_poke_cpu = -1;
  34. volatile int pci_poke_faulted;
  35. static DEFINE_SPINLOCK(pci_poke_lock);
  36. void pci_config_read8(u8 *addr, u8 *ret)
  37. {
  38. unsigned long flags;
  39. u8 byte;
  40. spin_lock_irqsave(&pci_poke_lock, flags);
  41. pci_poke_cpu = smp_processor_id();
  42. pci_poke_in_progress = 1;
  43. pci_poke_faulted = 0;
  44. __asm__ __volatile__("membar #Sync\n\t"
  45. "lduba [%1] %2, %0\n\t"
  46. "membar #Sync"
  47. : "=r" (byte)
  48. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  49. : "memory");
  50. pci_poke_in_progress = 0;
  51. pci_poke_cpu = -1;
  52. if (!pci_poke_faulted)
  53. *ret = byte;
  54. spin_unlock_irqrestore(&pci_poke_lock, flags);
  55. }
  56. void pci_config_read16(u16 *addr, u16 *ret)
  57. {
  58. unsigned long flags;
  59. u16 word;
  60. spin_lock_irqsave(&pci_poke_lock, flags);
  61. pci_poke_cpu = smp_processor_id();
  62. pci_poke_in_progress = 1;
  63. pci_poke_faulted = 0;
  64. __asm__ __volatile__("membar #Sync\n\t"
  65. "lduha [%1] %2, %0\n\t"
  66. "membar #Sync"
  67. : "=r" (word)
  68. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  69. : "memory");
  70. pci_poke_in_progress = 0;
  71. pci_poke_cpu = -1;
  72. if (!pci_poke_faulted)
  73. *ret = word;
  74. spin_unlock_irqrestore(&pci_poke_lock, flags);
  75. }
  76. void pci_config_read32(u32 *addr, u32 *ret)
  77. {
  78. unsigned long flags;
  79. u32 dword;
  80. spin_lock_irqsave(&pci_poke_lock, flags);
  81. pci_poke_cpu = smp_processor_id();
  82. pci_poke_in_progress = 1;
  83. pci_poke_faulted = 0;
  84. __asm__ __volatile__("membar #Sync\n\t"
  85. "lduwa [%1] %2, %0\n\t"
  86. "membar #Sync"
  87. : "=r" (dword)
  88. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  89. : "memory");
  90. pci_poke_in_progress = 0;
  91. pci_poke_cpu = -1;
  92. if (!pci_poke_faulted)
  93. *ret = dword;
  94. spin_unlock_irqrestore(&pci_poke_lock, flags);
  95. }
  96. void pci_config_write8(u8 *addr, u8 val)
  97. {
  98. unsigned long flags;
  99. spin_lock_irqsave(&pci_poke_lock, flags);
  100. pci_poke_cpu = smp_processor_id();
  101. pci_poke_in_progress = 1;
  102. pci_poke_faulted = 0;
  103. __asm__ __volatile__("membar #Sync\n\t"
  104. "stba %0, [%1] %2\n\t"
  105. "membar #Sync"
  106. : /* no outputs */
  107. : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  108. : "memory");
  109. pci_poke_in_progress = 0;
  110. pci_poke_cpu = -1;
  111. spin_unlock_irqrestore(&pci_poke_lock, flags);
  112. }
  113. void pci_config_write16(u16 *addr, u16 val)
  114. {
  115. unsigned long flags;
  116. spin_lock_irqsave(&pci_poke_lock, flags);
  117. pci_poke_cpu = smp_processor_id();
  118. pci_poke_in_progress = 1;
  119. pci_poke_faulted = 0;
  120. __asm__ __volatile__("membar #Sync\n\t"
  121. "stha %0, [%1] %2\n\t"
  122. "membar #Sync"
  123. : /* no outputs */
  124. : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  125. : "memory");
  126. pci_poke_in_progress = 0;
  127. pci_poke_cpu = -1;
  128. spin_unlock_irqrestore(&pci_poke_lock, flags);
  129. }
  130. void pci_config_write32(u32 *addr, u32 val)
  131. {
  132. unsigned long flags;
  133. spin_lock_irqsave(&pci_poke_lock, flags);
  134. pci_poke_cpu = smp_processor_id();
  135. pci_poke_in_progress = 1;
  136. pci_poke_faulted = 0;
  137. __asm__ __volatile__("membar #Sync\n\t"
  138. "stwa %0, [%1] %2\n\t"
  139. "membar #Sync"
  140. : /* no outputs */
  141. : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  142. : "memory");
  143. pci_poke_in_progress = 0;
  144. pci_poke_cpu = -1;
  145. spin_unlock_irqrestore(&pci_poke_lock, flags);
  146. }
  147. static int ofpci_verbose;
  148. static int __init ofpci_debug(char *str)
  149. {
  150. int val = 0;
  151. get_option(&str, &val);
  152. if (val)
  153. ofpci_verbose = 1;
  154. return 1;
  155. }
  156. __setup("ofpci_debug=", ofpci_debug);
  157. static unsigned long pci_parse_of_flags(u32 addr0)
  158. {
  159. unsigned long flags = 0;
  160. if (addr0 & 0x02000000) {
  161. flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
  162. flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
  163. flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
  164. if (addr0 & 0x40000000)
  165. flags |= IORESOURCE_PREFETCH
  166. | PCI_BASE_ADDRESS_MEM_PREFETCH;
  167. } else if (addr0 & 0x01000000)
  168. flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
  169. return flags;
  170. }
  171. /* The of_device layer has translated all of the assigned-address properties
  172. * into physical address resources, we only have to figure out the register
  173. * mapping.
  174. */
  175. static void pci_parse_of_addrs(struct platform_device *op,
  176. struct device_node *node,
  177. struct pci_dev *dev)
  178. {
  179. struct resource *op_res;
  180. const u32 *addrs;
  181. int proplen;
  182. addrs = of_get_property(node, "assigned-addresses", &proplen);
  183. if (!addrs)
  184. return;
  185. if (ofpci_verbose)
  186. printk(" parse addresses (%d bytes) @ %p\n",
  187. proplen, addrs);
  188. op_res = &op->resource[0];
  189. for (; proplen >= 20; proplen -= 20, addrs += 5, op_res++) {
  190. struct resource *res;
  191. unsigned long flags;
  192. int i;
  193. flags = pci_parse_of_flags(addrs[0]);
  194. if (!flags)
  195. continue;
  196. i = addrs[0] & 0xff;
  197. if (ofpci_verbose)
  198. printk(" start: %llx, end: %llx, i: %x\n",
  199. op_res->start, op_res->end, i);
  200. if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
  201. res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
  202. } else if (i == dev->rom_base_reg) {
  203. res = &dev->resource[PCI_ROM_RESOURCE];
  204. flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE
  205. | IORESOURCE_SIZEALIGN;
  206. } else {
  207. printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
  208. continue;
  209. }
  210. res->start = op_res->start;
  211. res->end = op_res->end;
  212. res->flags = flags;
  213. res->name = pci_name(dev);
  214. }
  215. }
  216. static struct pci_dev *of_create_pci_dev(struct pci_pbm_info *pbm,
  217. struct device_node *node,
  218. struct pci_bus *bus, int devfn)
  219. {
  220. struct dev_archdata *sd;
  221. struct pci_slot *slot;
  222. struct platform_device *op;
  223. struct pci_dev *dev;
  224. const char *type;
  225. u32 class;
  226. dev = alloc_pci_dev();
  227. if (!dev)
  228. return NULL;
  229. sd = &dev->dev.archdata;
  230. sd->iommu = pbm->iommu;
  231. sd->stc = &pbm->stc;
  232. sd->host_controller = pbm;
  233. sd->op = op = of_find_device_by_node(node);
  234. sd->numa_node = pbm->numa_node;
  235. sd = &op->dev.archdata;
  236. sd->iommu = pbm->iommu;
  237. sd->stc = &pbm->stc;
  238. sd->numa_node = pbm->numa_node;
  239. if (!strcmp(node->name, "ebus"))
  240. of_propagate_archdata(op);
  241. type = of_get_property(node, "device_type", NULL);
  242. if (type == NULL)
  243. type = "";
  244. if (ofpci_verbose)
  245. printk(" create device, devfn: %x, type: %s\n",
  246. devfn, type);
  247. dev->bus = bus;
  248. dev->sysdata = node;
  249. dev->dev.parent = bus->bridge;
  250. dev->dev.bus = &pci_bus_type;
  251. dev->dev.of_node = of_node_get(node);
  252. dev->devfn = devfn;
  253. dev->multifunction = 0; /* maybe a lie? */
  254. set_pcie_port_type(dev);
  255. list_for_each_entry(slot, &dev->bus->slots, list)
  256. if (PCI_SLOT(dev->devfn) == slot->number)
  257. dev->slot = slot;
  258. dev->vendor = of_getintprop_default(node, "vendor-id", 0xffff);
  259. dev->device = of_getintprop_default(node, "device-id", 0xffff);
  260. dev->subsystem_vendor =
  261. of_getintprop_default(node, "subsystem-vendor-id", 0);
  262. dev->subsystem_device =
  263. of_getintprop_default(node, "subsystem-id", 0);
  264. dev->cfg_size = pci_cfg_space_size(dev);
  265. /* We can't actually use the firmware value, we have
  266. * to read what is in the register right now. One
  267. * reason is that in the case of IDE interfaces the
  268. * firmware can sample the value before the the IDE
  269. * interface is programmed into native mode.
  270. */
  271. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
  272. dev->class = class >> 8;
  273. dev->revision = class & 0xff;
  274. dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(bus),
  275. dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  276. if (ofpci_verbose)
  277. printk(" class: 0x%x device name: %s\n",
  278. dev->class, pci_name(dev));
  279. /* I have seen IDE devices which will not respond to
  280. * the bmdma simplex check reads if bus mastering is
  281. * disabled.
  282. */
  283. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  284. pci_set_master(dev);
  285. dev->current_state = 4; /* unknown power state */
  286. dev->error_state = pci_channel_io_normal;
  287. dev->dma_mask = 0xffffffff;
  288. if (!strcmp(node->name, "pci")) {
  289. /* a PCI-PCI bridge */
  290. dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
  291. dev->rom_base_reg = PCI_ROM_ADDRESS1;
  292. } else if (!strcmp(type, "cardbus")) {
  293. dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
  294. } else {
  295. dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
  296. dev->rom_base_reg = PCI_ROM_ADDRESS;
  297. dev->irq = sd->op->archdata.irqs[0];
  298. if (dev->irq == 0xffffffff)
  299. dev->irq = PCI_IRQ_NONE;
  300. }
  301. pci_parse_of_addrs(sd->op, node, dev);
  302. if (ofpci_verbose)
  303. printk(" adding to system ...\n");
  304. pci_device_add(dev, bus);
  305. return dev;
  306. }
  307. static void __devinit apb_calc_first_last(u8 map, u32 *first_p, u32 *last_p)
  308. {
  309. u32 idx, first, last;
  310. first = 8;
  311. last = 0;
  312. for (idx = 0; idx < 8; idx++) {
  313. if ((map & (1 << idx)) != 0) {
  314. if (first > idx)
  315. first = idx;
  316. if (last < idx)
  317. last = idx;
  318. }
  319. }
  320. *first_p = first;
  321. *last_p = last;
  322. }
  323. static void pci_resource_adjust(struct resource *res,
  324. struct resource *root)
  325. {
  326. res->start += root->start;
  327. res->end += root->start;
  328. }
  329. /* For PCI bus devices which lack a 'ranges' property we interrogate
  330. * the config space values to set the resources, just like the generic
  331. * Linux PCI probing code does.
  332. */
  333. static void __devinit pci_cfg_fake_ranges(struct pci_dev *dev,
  334. struct pci_bus *bus,
  335. struct pci_pbm_info *pbm)
  336. {
  337. struct resource *res;
  338. u8 io_base_lo, io_limit_lo;
  339. u16 mem_base_lo, mem_limit_lo;
  340. unsigned long base, limit;
  341. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  342. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  343. base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
  344. limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
  345. if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
  346. u16 io_base_hi, io_limit_hi;
  347. pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
  348. pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
  349. base |= (io_base_hi << 16);
  350. limit |= (io_limit_hi << 16);
  351. }
  352. res = bus->resource[0];
  353. if (base <= limit) {
  354. res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
  355. if (!res->start)
  356. res->start = base;
  357. if (!res->end)
  358. res->end = limit + 0xfff;
  359. pci_resource_adjust(res, &pbm->io_space);
  360. }
  361. pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
  362. pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
  363. base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
  364. limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
  365. res = bus->resource[1];
  366. if (base <= limit) {
  367. res->flags = ((mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) |
  368. IORESOURCE_MEM);
  369. res->start = base;
  370. res->end = limit + 0xfffff;
  371. pci_resource_adjust(res, &pbm->mem_space);
  372. }
  373. pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
  374. pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
  375. base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
  376. limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
  377. if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
  378. u32 mem_base_hi, mem_limit_hi;
  379. pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
  380. pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
  381. /*
  382. * Some bridges set the base > limit by default, and some
  383. * (broken) BIOSes do not initialize them. If we find
  384. * this, just assume they are not being used.
  385. */
  386. if (mem_base_hi <= mem_limit_hi) {
  387. base |= ((long) mem_base_hi) << 32;
  388. limit |= ((long) mem_limit_hi) << 32;
  389. }
  390. }
  391. res = bus->resource[2];
  392. if (base <= limit) {
  393. res->flags = ((mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) |
  394. IORESOURCE_MEM | IORESOURCE_PREFETCH);
  395. res->start = base;
  396. res->end = limit + 0xfffff;
  397. pci_resource_adjust(res, &pbm->mem_space);
  398. }
  399. }
  400. /* Cook up fake bus resources for SUNW,simba PCI bridges which lack
  401. * a proper 'ranges' property.
  402. */
  403. static void __devinit apb_fake_ranges(struct pci_dev *dev,
  404. struct pci_bus *bus,
  405. struct pci_pbm_info *pbm)
  406. {
  407. struct resource *res;
  408. u32 first, last;
  409. u8 map;
  410. pci_read_config_byte(dev, APB_IO_ADDRESS_MAP, &map);
  411. apb_calc_first_last(map, &first, &last);
  412. res = bus->resource[0];
  413. res->start = (first << 21);
  414. res->end = (last << 21) + ((1 << 21) - 1);
  415. res->flags = IORESOURCE_IO;
  416. pci_resource_adjust(res, &pbm->io_space);
  417. pci_read_config_byte(dev, APB_MEM_ADDRESS_MAP, &map);
  418. apb_calc_first_last(map, &first, &last);
  419. res = bus->resource[1];
  420. res->start = (first << 21);
  421. res->end = (last << 21) + ((1 << 21) - 1);
  422. res->flags = IORESOURCE_MEM;
  423. pci_resource_adjust(res, &pbm->mem_space);
  424. }
  425. static void __devinit pci_of_scan_bus(struct pci_pbm_info *pbm,
  426. struct device_node *node,
  427. struct pci_bus *bus);
  428. #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
  429. static void __devinit of_scan_pci_bridge(struct pci_pbm_info *pbm,
  430. struct device_node *node,
  431. struct pci_dev *dev)
  432. {
  433. struct pci_bus *bus;
  434. const u32 *busrange, *ranges;
  435. int len, i, simba;
  436. struct resource *res;
  437. unsigned int flags;
  438. u64 size;
  439. if (ofpci_verbose)
  440. printk("of_scan_pci_bridge(%s)\n", node->full_name);
  441. /* parse bus-range property */
  442. busrange = of_get_property(node, "bus-range", &len);
  443. if (busrange == NULL || len != 8) {
  444. printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
  445. node->full_name);
  446. return;
  447. }
  448. ranges = of_get_property(node, "ranges", &len);
  449. simba = 0;
  450. if (ranges == NULL) {
  451. const char *model = of_get_property(node, "model", NULL);
  452. if (model && !strcmp(model, "SUNW,simba"))
  453. simba = 1;
  454. }
  455. bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
  456. if (!bus) {
  457. printk(KERN_ERR "Failed to create pci bus for %s\n",
  458. node->full_name);
  459. return;
  460. }
  461. bus->primary = dev->bus->number;
  462. bus->subordinate = busrange[1];
  463. bus->bridge_ctl = 0;
  464. /* parse ranges property, or cook one up by hand for Simba */
  465. /* PCI #address-cells == 3 and #size-cells == 2 always */
  466. res = &dev->resource[PCI_BRIDGE_RESOURCES];
  467. for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
  468. res->flags = 0;
  469. bus->resource[i] = res;
  470. ++res;
  471. }
  472. if (simba) {
  473. apb_fake_ranges(dev, bus, pbm);
  474. goto after_ranges;
  475. } else if (ranges == NULL) {
  476. pci_cfg_fake_ranges(dev, bus, pbm);
  477. goto after_ranges;
  478. }
  479. i = 1;
  480. for (; len >= 32; len -= 32, ranges += 8) {
  481. struct resource *root;
  482. flags = pci_parse_of_flags(ranges[0]);
  483. size = GET_64BIT(ranges, 6);
  484. if (flags == 0 || size == 0)
  485. continue;
  486. if (flags & IORESOURCE_IO) {
  487. res = bus->resource[0];
  488. if (res->flags) {
  489. printk(KERN_ERR "PCI: ignoring extra I/O range"
  490. " for bridge %s\n", node->full_name);
  491. continue;
  492. }
  493. root = &pbm->io_space;
  494. } else {
  495. if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
  496. printk(KERN_ERR "PCI: too many memory ranges"
  497. " for bridge %s\n", node->full_name);
  498. continue;
  499. }
  500. res = bus->resource[i];
  501. ++i;
  502. root = &pbm->mem_space;
  503. }
  504. res->start = GET_64BIT(ranges, 1);
  505. res->end = res->start + size - 1;
  506. res->flags = flags;
  507. /* Another way to implement this would be to add an of_device
  508. * layer routine that can calculate a resource for a given
  509. * range property value in a PCI device.
  510. */
  511. pci_resource_adjust(res, root);
  512. }
  513. after_ranges:
  514. sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
  515. bus->number);
  516. if (ofpci_verbose)
  517. printk(" bus name: %s\n", bus->name);
  518. pci_of_scan_bus(pbm, node, bus);
  519. }
  520. static void __devinit pci_of_scan_bus(struct pci_pbm_info *pbm,
  521. struct device_node *node,
  522. struct pci_bus *bus)
  523. {
  524. struct device_node *child;
  525. const u32 *reg;
  526. int reglen, devfn, prev_devfn;
  527. struct pci_dev *dev;
  528. if (ofpci_verbose)
  529. printk("PCI: scan_bus[%s] bus no %d\n",
  530. node->full_name, bus->number);
  531. child = NULL;
  532. prev_devfn = -1;
  533. while ((child = of_get_next_child(node, child)) != NULL) {
  534. if (ofpci_verbose)
  535. printk(" * %s\n", child->full_name);
  536. reg = of_get_property(child, "reg", &reglen);
  537. if (reg == NULL || reglen < 20)
  538. continue;
  539. devfn = (reg[0] >> 8) & 0xff;
  540. /* This is a workaround for some device trees
  541. * which list PCI devices twice. On the V100
  542. * for example, device number 3 is listed twice.
  543. * Once as "pm" and once again as "lomp".
  544. */
  545. if (devfn == prev_devfn)
  546. continue;
  547. prev_devfn = devfn;
  548. /* create a new pci_dev for this device */
  549. dev = of_create_pci_dev(pbm, child, bus, devfn);
  550. if (!dev)
  551. continue;
  552. if (ofpci_verbose)
  553. printk("PCI: dev header type: %x\n",
  554. dev->hdr_type);
  555. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
  556. dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
  557. of_scan_pci_bridge(pbm, child, dev);
  558. }
  559. }
  560. static ssize_t
  561. show_pciobppath_attr(struct device * dev, struct device_attribute * attr, char * buf)
  562. {
  563. struct pci_dev *pdev;
  564. struct device_node *dp;
  565. pdev = to_pci_dev(dev);
  566. dp = pdev->dev.of_node;
  567. return snprintf (buf, PAGE_SIZE, "%s\n", dp->full_name);
  568. }
  569. static DEVICE_ATTR(obppath, S_IRUSR | S_IRGRP | S_IROTH, show_pciobppath_attr, NULL);
  570. static void __devinit pci_bus_register_of_sysfs(struct pci_bus *bus)
  571. {
  572. struct pci_dev *dev;
  573. struct pci_bus *child_bus;
  574. int err;
  575. list_for_each_entry(dev, &bus->devices, bus_list) {
  576. /* we don't really care if we can create this file or
  577. * not, but we need to assign the result of the call
  578. * or the world will fall under alien invasion and
  579. * everybody will be frozen on a spaceship ready to be
  580. * eaten on alpha centauri by some green and jelly
  581. * humanoid.
  582. */
  583. err = sysfs_create_file(&dev->dev.kobj, &dev_attr_obppath.attr);
  584. (void) err;
  585. }
  586. list_for_each_entry(child_bus, &bus->children, node)
  587. pci_bus_register_of_sysfs(child_bus);
  588. }
  589. struct pci_bus * __devinit pci_scan_one_pbm(struct pci_pbm_info *pbm,
  590. struct device *parent)
  591. {
  592. LIST_HEAD(resources);
  593. struct device_node *node = pbm->op->dev.of_node;
  594. struct pci_bus *bus;
  595. printk("PCI: Scanning PBM %s\n", node->full_name);
  596. pci_add_resource_offset(&resources, &pbm->io_space,
  597. pbm->io_space.start);
  598. pci_add_resource_offset(&resources, &pbm->mem_space,
  599. pbm->mem_space.start);
  600. bus = pci_create_root_bus(parent, pbm->pci_first_busno, pbm->pci_ops,
  601. pbm, &resources);
  602. if (!bus) {
  603. printk(KERN_ERR "Failed to create bus for %s\n",
  604. node->full_name);
  605. pci_free_resource_list(&resources);
  606. return NULL;
  607. }
  608. bus->secondary = pbm->pci_first_busno;
  609. bus->subordinate = pbm->pci_last_busno;
  610. pci_of_scan_bus(pbm, node, bus);
  611. pci_bus_add_devices(bus);
  612. pci_bus_register_of_sysfs(bus);
  613. return bus;
  614. }
  615. void __devinit pcibios_fixup_bus(struct pci_bus *pbus)
  616. {
  617. }
  618. void pcibios_update_irq(struct pci_dev *pdev, int irq)
  619. {
  620. }
  621. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  622. resource_size_t size, resource_size_t align)
  623. {
  624. return res->start;
  625. }
  626. int pcibios_enable_device(struct pci_dev *dev, int mask)
  627. {
  628. u16 cmd, oldcmd;
  629. int i;
  630. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  631. oldcmd = cmd;
  632. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  633. struct resource *res = &dev->resource[i];
  634. /* Only set up the requested stuff */
  635. if (!(mask & (1<<i)))
  636. continue;
  637. if (res->flags & IORESOURCE_IO)
  638. cmd |= PCI_COMMAND_IO;
  639. if (res->flags & IORESOURCE_MEM)
  640. cmd |= PCI_COMMAND_MEMORY;
  641. }
  642. if (cmd != oldcmd) {
  643. printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
  644. pci_name(dev), cmd);
  645. /* Enable the appropriate bits in the PCI command register. */
  646. pci_write_config_word(dev, PCI_COMMAND, cmd);
  647. }
  648. return 0;
  649. }
  650. char * __devinit pcibios_setup(char *str)
  651. {
  652. return str;
  653. }
  654. /* Platform support for /proc/bus/pci/X/Y mmap()s. */
  655. /* If the user uses a host-bridge as the PCI device, he may use
  656. * this to perform a raw mmap() of the I/O or MEM space behind
  657. * that controller.
  658. *
  659. * This can be useful for execution of x86 PCI bios initialization code
  660. * on a PCI card, like the xfree86 int10 stuff does.
  661. */
  662. static int __pci_mmap_make_offset_bus(struct pci_dev *pdev, struct vm_area_struct *vma,
  663. enum pci_mmap_state mmap_state)
  664. {
  665. struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
  666. unsigned long space_size, user_offset, user_size;
  667. if (mmap_state == pci_mmap_io) {
  668. space_size = resource_size(&pbm->io_space);
  669. } else {
  670. space_size = resource_size(&pbm->mem_space);
  671. }
  672. /* Make sure the request is in range. */
  673. user_offset = vma->vm_pgoff << PAGE_SHIFT;
  674. user_size = vma->vm_end - vma->vm_start;
  675. if (user_offset >= space_size ||
  676. (user_offset + user_size) > space_size)
  677. return -EINVAL;
  678. if (mmap_state == pci_mmap_io) {
  679. vma->vm_pgoff = (pbm->io_space.start +
  680. user_offset) >> PAGE_SHIFT;
  681. } else {
  682. vma->vm_pgoff = (pbm->mem_space.start +
  683. user_offset) >> PAGE_SHIFT;
  684. }
  685. return 0;
  686. }
  687. /* Adjust vm_pgoff of VMA such that it is the physical page offset
  688. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  689. *
  690. * Basically, the user finds the base address for his device which he wishes
  691. * to mmap. They read the 32-bit value from the config space base register,
  692. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  693. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  694. *
  695. * Returns negative error code on failure, zero on success.
  696. */
  697. static int __pci_mmap_make_offset(struct pci_dev *pdev,
  698. struct vm_area_struct *vma,
  699. enum pci_mmap_state mmap_state)
  700. {
  701. unsigned long user_paddr, user_size;
  702. int i, err;
  703. /* First compute the physical address in vma->vm_pgoff,
  704. * making sure the user offset is within range in the
  705. * appropriate PCI space.
  706. */
  707. err = __pci_mmap_make_offset_bus(pdev, vma, mmap_state);
  708. if (err)
  709. return err;
  710. /* If this is a mapping on a host bridge, any address
  711. * is OK.
  712. */
  713. if ((pdev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
  714. return err;
  715. /* Otherwise make sure it's in the range for one of the
  716. * device's resources.
  717. */
  718. user_paddr = vma->vm_pgoff << PAGE_SHIFT;
  719. user_size = vma->vm_end - vma->vm_start;
  720. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  721. struct resource *rp = &pdev->resource[i];
  722. resource_size_t aligned_end;
  723. /* Active? */
  724. if (!rp->flags)
  725. continue;
  726. /* Same type? */
  727. if (i == PCI_ROM_RESOURCE) {
  728. if (mmap_state != pci_mmap_mem)
  729. continue;
  730. } else {
  731. if ((mmap_state == pci_mmap_io &&
  732. (rp->flags & IORESOURCE_IO) == 0) ||
  733. (mmap_state == pci_mmap_mem &&
  734. (rp->flags & IORESOURCE_MEM) == 0))
  735. continue;
  736. }
  737. /* Align the resource end to the next page address.
  738. * PAGE_SIZE intentionally added instead of (PAGE_SIZE - 1),
  739. * because actually we need the address of the next byte
  740. * after rp->end.
  741. */
  742. aligned_end = (rp->end + PAGE_SIZE) & PAGE_MASK;
  743. if ((rp->start <= user_paddr) &&
  744. (user_paddr + user_size) <= aligned_end)
  745. break;
  746. }
  747. if (i > PCI_ROM_RESOURCE)
  748. return -EINVAL;
  749. return 0;
  750. }
  751. /* Set vm_flags of VMA, as appropriate for this architecture, for a pci device
  752. * mapping.
  753. */
  754. static void __pci_mmap_set_flags(struct pci_dev *dev, struct vm_area_struct *vma,
  755. enum pci_mmap_state mmap_state)
  756. {
  757. vma->vm_flags |= (VM_IO | VM_RESERVED);
  758. }
  759. /* Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  760. * device mapping.
  761. */
  762. static void __pci_mmap_set_pgprot(struct pci_dev *dev, struct vm_area_struct *vma,
  763. enum pci_mmap_state mmap_state)
  764. {
  765. /* Our io_remap_pfn_range takes care of this, do nothing. */
  766. }
  767. /* Perform the actual remap of the pages for a PCI device mapping, as appropriate
  768. * for this architecture. The region in the process to map is described by vm_start
  769. * and vm_end members of VMA, the base physical address is found in vm_pgoff.
  770. * The pci device structure is provided so that architectures may make mapping
  771. * decisions on a per-device or per-bus basis.
  772. *
  773. * Returns a negative error code on failure, zero on success.
  774. */
  775. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  776. enum pci_mmap_state mmap_state,
  777. int write_combine)
  778. {
  779. int ret;
  780. ret = __pci_mmap_make_offset(dev, vma, mmap_state);
  781. if (ret < 0)
  782. return ret;
  783. __pci_mmap_set_flags(dev, vma, mmap_state);
  784. __pci_mmap_set_pgprot(dev, vma, mmap_state);
  785. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  786. ret = io_remap_pfn_range(vma, vma->vm_start,
  787. vma->vm_pgoff,
  788. vma->vm_end - vma->vm_start,
  789. vma->vm_page_prot);
  790. if (ret)
  791. return ret;
  792. return 0;
  793. }
  794. #ifdef CONFIG_NUMA
  795. int pcibus_to_node(struct pci_bus *pbus)
  796. {
  797. struct pci_pbm_info *pbm = pbus->sysdata;
  798. return pbm->numa_node;
  799. }
  800. EXPORT_SYMBOL(pcibus_to_node);
  801. #endif
  802. /* Return the domain number for this pci bus */
  803. int pci_domain_nr(struct pci_bus *pbus)
  804. {
  805. struct pci_pbm_info *pbm = pbus->sysdata;
  806. int ret;
  807. if (!pbm) {
  808. ret = -ENXIO;
  809. } else {
  810. ret = pbm->index;
  811. }
  812. return ret;
  813. }
  814. EXPORT_SYMBOL(pci_domain_nr);
  815. #ifdef CONFIG_PCI_MSI
  816. int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
  817. {
  818. struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
  819. unsigned int irq;
  820. if (!pbm->setup_msi_irq)
  821. return -EINVAL;
  822. return pbm->setup_msi_irq(&irq, pdev, desc);
  823. }
  824. void arch_teardown_msi_irq(unsigned int irq)
  825. {
  826. struct msi_desc *entry = irq_get_msi_desc(irq);
  827. struct pci_dev *pdev = entry->dev;
  828. struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
  829. if (pbm->teardown_msi_irq)
  830. pbm->teardown_msi_irq(irq, pdev);
  831. }
  832. #endif /* !(CONFIG_PCI_MSI) */
  833. static void ali_sound_dma_hack(struct pci_dev *pdev, int set_bit)
  834. {
  835. struct pci_dev *ali_isa_bridge;
  836. u8 val;
  837. /* ALI sound chips generate 31-bits of DMA, a special register
  838. * determines what bit 31 is emitted as.
  839. */
  840. ali_isa_bridge = pci_get_device(PCI_VENDOR_ID_AL,
  841. PCI_DEVICE_ID_AL_M1533,
  842. NULL);
  843. pci_read_config_byte(ali_isa_bridge, 0x7e, &val);
  844. if (set_bit)
  845. val |= 0x01;
  846. else
  847. val &= ~0x01;
  848. pci_write_config_byte(ali_isa_bridge, 0x7e, val);
  849. pci_dev_put(ali_isa_bridge);
  850. }
  851. int pci64_dma_supported(struct pci_dev *pdev, u64 device_mask)
  852. {
  853. u64 dma_addr_mask;
  854. if (pdev == NULL) {
  855. dma_addr_mask = 0xffffffff;
  856. } else {
  857. struct iommu *iommu = pdev->dev.archdata.iommu;
  858. dma_addr_mask = iommu->dma_addr_mask;
  859. if (pdev->vendor == PCI_VENDOR_ID_AL &&
  860. pdev->device == PCI_DEVICE_ID_AL_M5451 &&
  861. device_mask == 0x7fffffff) {
  862. ali_sound_dma_hack(pdev,
  863. (dma_addr_mask & 0x80000000) != 0);
  864. return 1;
  865. }
  866. }
  867. if (device_mask >= (1UL << 32UL))
  868. return 0;
  869. return (device_mask & dma_addr_mask) == dma_addr_mask;
  870. }
  871. void pci_resource_to_user(const struct pci_dev *pdev, int bar,
  872. const struct resource *rp, resource_size_t *start,
  873. resource_size_t *end)
  874. {
  875. struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
  876. unsigned long offset;
  877. if (rp->flags & IORESOURCE_IO)
  878. offset = pbm->io_space.start;
  879. else
  880. offset = pbm->mem_space.start;
  881. *start = rp->start - offset;
  882. *end = rp->end - offset;
  883. }
  884. void pcibios_set_master(struct pci_dev *dev)
  885. {
  886. /* No special bus mastering setup handling */
  887. }
  888. static int __init pcibios_init(void)
  889. {
  890. pci_dfl_cache_line_size = 64 >> 2;
  891. return 0;
  892. }
  893. subsys_initcall(pcibios_init);
  894. #ifdef CONFIG_SYSFS
  895. static void __devinit pci_bus_slot_names(struct device_node *node,
  896. struct pci_bus *bus)
  897. {
  898. const struct pci_slot_names {
  899. u32 slot_mask;
  900. char names[0];
  901. } *prop;
  902. const char *sp;
  903. int len, i;
  904. u32 mask;
  905. prop = of_get_property(node, "slot-names", &len);
  906. if (!prop)
  907. return;
  908. mask = prop->slot_mask;
  909. sp = prop->names;
  910. if (ofpci_verbose)
  911. printk("PCI: Making slots for [%s] mask[0x%02x]\n",
  912. node->full_name, mask);
  913. i = 0;
  914. while (mask) {
  915. struct pci_slot *pci_slot;
  916. u32 this_bit = 1 << i;
  917. if (!(mask & this_bit)) {
  918. i++;
  919. continue;
  920. }
  921. if (ofpci_verbose)
  922. printk("PCI: Making slot [%s]\n", sp);
  923. pci_slot = pci_create_slot(bus, i, sp, NULL);
  924. if (IS_ERR(pci_slot))
  925. printk(KERN_ERR "PCI: pci_create_slot returned %ld\n",
  926. PTR_ERR(pci_slot));
  927. sp += strlen(sp) + 1;
  928. mask &= ~this_bit;
  929. i++;
  930. }
  931. }
  932. static int __init of_pci_slot_init(void)
  933. {
  934. struct pci_bus *pbus = NULL;
  935. while ((pbus = pci_find_next_bus(pbus)) != NULL) {
  936. struct device_node *node;
  937. if (pbus->self) {
  938. /* PCI->PCI bridge */
  939. node = pbus->self->dev.of_node;
  940. } else {
  941. struct pci_pbm_info *pbm = pbus->sysdata;
  942. /* Host PCI controller */
  943. node = pbm->op->dev.of_node;
  944. }
  945. pci_bus_slot_names(node, pbus);
  946. }
  947. return 0;
  948. }
  949. module_init(of_pci_slot_init);
  950. #endif