pci.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. #ifndef _ASM_IA64_PCI_H
  2. #define _ASM_IA64_PCI_H
  3. #include <linux/mm.h>
  4. #include <linux/slab.h>
  5. #include <linux/spinlock.h>
  6. #include <linux/string.h>
  7. #include <linux/types.h>
  8. #include <asm/io.h>
  9. #include <asm/scatterlist.h>
  10. #include <asm/hw_irq.h>
  11. /*
  12. * Can be used to override the logic in pci_scan_bus for skipping already-configured bus
  13. * numbers - to be used for buggy BIOSes or architectures with incomplete PCI setup by the
  14. * loader.
  15. */
  16. #define pcibios_assign_all_busses() 0
  17. #define PCIBIOS_MIN_IO 0x1000
  18. #define PCIBIOS_MIN_MEM 0x10000000
  19. void pcibios_config_init(void);
  20. struct pci_dev;
  21. /*
  22. * PCI_DMA_BUS_IS_PHYS should be set to 1 if there is _necessarily_ a direct
  23. * correspondence between device bus addresses and CPU physical addresses.
  24. * Platforms with a hardware I/O MMU _must_ turn this off to suppress the
  25. * bounce buffer handling code in the block and network device layers.
  26. * Platforms with separate bus address spaces _must_ turn this off and provide
  27. * a device DMA mapping implementation that takes care of the necessary
  28. * address translation.
  29. *
  30. * For now, the ia64 platforms which may have separate/multiple bus address
  31. * spaces all have I/O MMUs which support the merging of physically
  32. * discontiguous buffers, so we can use that as the sole factor to determine
  33. * the setting of PCI_DMA_BUS_IS_PHYS.
  34. */
  35. extern unsigned long ia64_max_iommu_merge_mask;
  36. #define PCI_DMA_BUS_IS_PHYS (ia64_max_iommu_merge_mask == ~0UL)
  37. static inline void
  38. pcibios_penalize_isa_irq (int irq, int active)
  39. {
  40. /* We don't do dynamic PCI IRQ allocation */
  41. }
  42. #include <asm-generic/pci-dma-compat.h>
  43. #ifdef CONFIG_PCI
  44. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  45. enum pci_dma_burst_strategy *strat,
  46. unsigned long *strategy_parameter)
  47. {
  48. unsigned long cacheline_size;
  49. u8 byte;
  50. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  51. if (byte == 0)
  52. cacheline_size = 1024;
  53. else
  54. cacheline_size = (int) byte * 4;
  55. *strat = PCI_DMA_BURST_MULTIPLE;
  56. *strategy_parameter = cacheline_size;
  57. }
  58. #endif
  59. #define HAVE_PCI_MMAP
  60. extern int pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
  61. enum pci_mmap_state mmap_state, int write_combine);
  62. #define HAVE_PCI_LEGACY
  63. extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
  64. struct vm_area_struct *vma,
  65. enum pci_mmap_state mmap_state);
  66. #define pci_get_legacy_mem platform_pci_get_legacy_mem
  67. #define pci_legacy_read platform_pci_legacy_read
  68. #define pci_legacy_write platform_pci_legacy_write
  69. struct pci_window {
  70. struct resource resource;
  71. u64 offset;
  72. };
  73. struct pci_controller {
  74. void *acpi_handle;
  75. void *iommu;
  76. int segment;
  77. int node; /* nearest node with memory or -1 for global allocation */
  78. unsigned int windows;
  79. struct pci_window *window;
  80. void *platform_data;
  81. };
  82. #define PCI_CONTROLLER(busdev) ((struct pci_controller *) busdev->sysdata)
  83. #define pci_domain_nr(busdev) (PCI_CONTROLLER(busdev)->segment)
  84. extern struct pci_ops pci_root_ops;
  85. static inline int pci_proc_domain(struct pci_bus *bus)
  86. {
  87. return (pci_domain_nr(bus) != 0);
  88. }
  89. static inline struct resource *
  90. pcibios_select_root(struct pci_dev *pdev, struct resource *res)
  91. {
  92. struct resource *root = NULL;
  93. if (res->flags & IORESOURCE_IO)
  94. root = &ioport_resource;
  95. if (res->flags & IORESOURCE_MEM)
  96. root = &iomem_resource;
  97. return root;
  98. }
  99. #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
  100. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  101. {
  102. return channel ? isa_irq_to_vector(15) : isa_irq_to_vector(14);
  103. }
  104. #ifdef CONFIG_INTEL_IOMMU
  105. extern void pci_iommu_alloc(void);
  106. #endif
  107. #endif /* _ASM_IA64_PCI_H */