be_cmds.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 32;
  21. static void be_mcc_notify(struct be_adapter *adapter)
  22. {
  23. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  24. u32 val = 0;
  25. if (adapter->eeh_err) {
  26. dev_info(&adapter->pdev->dev,
  27. "Error in Card Detected! Cannot issue commands\n");
  28. return;
  29. }
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static int be_mcc_compl_process(struct be_adapter *adapter,
  54. struct be_mcc_compl *compl)
  55. {
  56. u16 compl_status, extd_status;
  57. /* Just swap the status to host endian; mcc tag is opaquely copied
  58. * from mcc_wrb */
  59. be_dws_le_to_cpu(compl, 4);
  60. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  61. CQE_STATUS_COMPL_MASK;
  62. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  63. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  64. adapter->flash_status = compl_status;
  65. complete(&adapter->flash_compl);
  66. }
  67. if (compl_status == MCC_STATUS_SUCCESS) {
  68. if ((compl->tag0 == OPCODE_ETH_GET_STATISTICS) &&
  69. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  70. struct be_cmd_resp_get_stats *resp =
  71. adapter->stats_cmd.va;
  72. be_dws_le_to_cpu(&resp->hw_stats,
  73. sizeof(resp->hw_stats));
  74. netdev_stats_update(adapter);
  75. adapter->stats_cmd_sent = false;
  76. }
  77. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  78. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  79. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  80. CQE_STATUS_EXTD_MASK;
  81. dev_warn(&adapter->pdev->dev,
  82. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  83. compl->tag0, compl_status, extd_status);
  84. }
  85. return compl_status;
  86. }
  87. /* Link state evt is a string of bytes; no need for endian swapping */
  88. static void be_async_link_state_process(struct be_adapter *adapter,
  89. struct be_async_event_link_state *evt)
  90. {
  91. be_link_status_update(adapter,
  92. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  93. }
  94. /* Grp5 CoS Priority evt */
  95. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  96. struct be_async_event_grp5_cos_priority *evt)
  97. {
  98. if (evt->valid) {
  99. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  100. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  101. adapter->recommended_prio =
  102. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  103. }
  104. }
  105. /* Grp5 QOS Speed evt */
  106. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  107. struct be_async_event_grp5_qos_link_speed *evt)
  108. {
  109. if (evt->physical_port == adapter->port_num) {
  110. /* qos_link_speed is in units of 10 Mbps */
  111. adapter->link_speed = evt->qos_link_speed * 10;
  112. }
  113. }
  114. /*Grp5 PVID evt*/
  115. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  116. struct be_async_event_grp5_pvid_state *evt)
  117. {
  118. if (evt->enabled)
  119. adapter->pvid = le16_to_cpu(evt->tag);
  120. else
  121. adapter->pvid = 0;
  122. }
  123. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  124. u32 trailer, struct be_mcc_compl *evt)
  125. {
  126. u8 event_type = 0;
  127. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  128. ASYNC_TRAILER_EVENT_TYPE_MASK;
  129. switch (event_type) {
  130. case ASYNC_EVENT_COS_PRIORITY:
  131. be_async_grp5_cos_priority_process(adapter,
  132. (struct be_async_event_grp5_cos_priority *)evt);
  133. break;
  134. case ASYNC_EVENT_QOS_SPEED:
  135. be_async_grp5_qos_speed_process(adapter,
  136. (struct be_async_event_grp5_qos_link_speed *)evt);
  137. break;
  138. case ASYNC_EVENT_PVID_STATE:
  139. be_async_grp5_pvid_state_process(adapter,
  140. (struct be_async_event_grp5_pvid_state *)evt);
  141. break;
  142. default:
  143. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  144. break;
  145. }
  146. }
  147. static inline bool is_link_state_evt(u32 trailer)
  148. {
  149. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  150. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  151. ASYNC_EVENT_CODE_LINK_STATE;
  152. }
  153. static inline bool is_grp5_evt(u32 trailer)
  154. {
  155. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  156. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  157. ASYNC_EVENT_CODE_GRP_5);
  158. }
  159. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  160. {
  161. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  162. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  163. if (be_mcc_compl_is_new(compl)) {
  164. queue_tail_inc(mcc_cq);
  165. return compl;
  166. }
  167. return NULL;
  168. }
  169. void be_async_mcc_enable(struct be_adapter *adapter)
  170. {
  171. spin_lock_bh(&adapter->mcc_cq_lock);
  172. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  173. adapter->mcc_obj.rearm_cq = true;
  174. spin_unlock_bh(&adapter->mcc_cq_lock);
  175. }
  176. void be_async_mcc_disable(struct be_adapter *adapter)
  177. {
  178. adapter->mcc_obj.rearm_cq = false;
  179. }
  180. int be_process_mcc(struct be_adapter *adapter, int *status)
  181. {
  182. struct be_mcc_compl *compl;
  183. int num = 0;
  184. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  185. spin_lock_bh(&adapter->mcc_cq_lock);
  186. while ((compl = be_mcc_compl_get(adapter))) {
  187. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  188. /* Interpret flags as an async trailer */
  189. if (is_link_state_evt(compl->flags))
  190. be_async_link_state_process(adapter,
  191. (struct be_async_event_link_state *) compl);
  192. else if (is_grp5_evt(compl->flags))
  193. be_async_grp5_evt_process(adapter,
  194. compl->flags, compl);
  195. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  196. *status = be_mcc_compl_process(adapter, compl);
  197. atomic_dec(&mcc_obj->q.used);
  198. }
  199. be_mcc_compl_use(compl);
  200. num++;
  201. }
  202. spin_unlock_bh(&adapter->mcc_cq_lock);
  203. return num;
  204. }
  205. /* Wait till no more pending mcc requests are present */
  206. static int be_mcc_wait_compl(struct be_adapter *adapter)
  207. {
  208. #define mcc_timeout 120000 /* 12s timeout */
  209. int i, num, status = 0;
  210. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  211. if (adapter->eeh_err)
  212. return -EIO;
  213. for (i = 0; i < mcc_timeout; i++) {
  214. num = be_process_mcc(adapter, &status);
  215. if (num)
  216. be_cq_notify(adapter, mcc_obj->cq.id,
  217. mcc_obj->rearm_cq, num);
  218. if (atomic_read(&mcc_obj->q.used) == 0)
  219. break;
  220. udelay(100);
  221. }
  222. if (i == mcc_timeout) {
  223. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  224. return -1;
  225. }
  226. return status;
  227. }
  228. /* Notify MCC requests and wait for completion */
  229. static int be_mcc_notify_wait(struct be_adapter *adapter)
  230. {
  231. be_mcc_notify(adapter);
  232. return be_mcc_wait_compl(adapter);
  233. }
  234. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  235. {
  236. int msecs = 0;
  237. u32 ready;
  238. if (adapter->eeh_err) {
  239. dev_err(&adapter->pdev->dev,
  240. "Error detected in card.Cannot issue commands\n");
  241. return -EIO;
  242. }
  243. do {
  244. ready = ioread32(db);
  245. if (ready == 0xffffffff) {
  246. dev_err(&adapter->pdev->dev,
  247. "pci slot disconnected\n");
  248. return -1;
  249. }
  250. ready &= MPU_MAILBOX_DB_RDY_MASK;
  251. if (ready)
  252. break;
  253. if (msecs > 4000) {
  254. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  255. if (!lancer_chip(adapter))
  256. be_detect_dump_ue(adapter);
  257. return -1;
  258. }
  259. set_current_state(TASK_INTERRUPTIBLE);
  260. schedule_timeout(msecs_to_jiffies(1));
  261. msecs++;
  262. } while (true);
  263. return 0;
  264. }
  265. /*
  266. * Insert the mailbox address into the doorbell in two steps
  267. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  268. */
  269. static int be_mbox_notify_wait(struct be_adapter *adapter)
  270. {
  271. int status;
  272. u32 val = 0;
  273. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  274. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  275. struct be_mcc_mailbox *mbox = mbox_mem->va;
  276. struct be_mcc_compl *compl = &mbox->compl;
  277. /* wait for ready to be set */
  278. status = be_mbox_db_ready_wait(adapter, db);
  279. if (status != 0)
  280. return status;
  281. val |= MPU_MAILBOX_DB_HI_MASK;
  282. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  283. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  284. iowrite32(val, db);
  285. /* wait for ready to be set */
  286. status = be_mbox_db_ready_wait(adapter, db);
  287. if (status != 0)
  288. return status;
  289. val = 0;
  290. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  291. val |= (u32)(mbox_mem->dma >> 4) << 2;
  292. iowrite32(val, db);
  293. status = be_mbox_db_ready_wait(adapter, db);
  294. if (status != 0)
  295. return status;
  296. /* A cq entry has been made now */
  297. if (be_mcc_compl_is_new(compl)) {
  298. status = be_mcc_compl_process(adapter, &mbox->compl);
  299. be_mcc_compl_use(compl);
  300. if (status)
  301. return status;
  302. } else {
  303. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  304. return -1;
  305. }
  306. return 0;
  307. }
  308. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  309. {
  310. u32 sem;
  311. if (lancer_chip(adapter))
  312. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  313. else
  314. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  315. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  316. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  317. return -1;
  318. else
  319. return 0;
  320. }
  321. int be_cmd_POST(struct be_adapter *adapter)
  322. {
  323. u16 stage;
  324. int status, timeout = 0;
  325. do {
  326. status = be_POST_stage_get(adapter, &stage);
  327. if (status) {
  328. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  329. stage);
  330. return -1;
  331. } else if (stage != POST_STAGE_ARMFW_RDY) {
  332. set_current_state(TASK_INTERRUPTIBLE);
  333. schedule_timeout(2 * HZ);
  334. timeout += 2;
  335. } else {
  336. return 0;
  337. }
  338. } while (timeout < 40);
  339. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  340. return -1;
  341. }
  342. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  343. {
  344. return wrb->payload.embedded_payload;
  345. }
  346. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  347. {
  348. return &wrb->payload.sgl[0];
  349. }
  350. /* Don't touch the hdr after it's prepared */
  351. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  352. bool embedded, u8 sge_cnt, u32 opcode)
  353. {
  354. if (embedded)
  355. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  356. else
  357. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  358. MCC_WRB_SGE_CNT_SHIFT;
  359. wrb->payload_length = payload_len;
  360. wrb->tag0 = opcode;
  361. be_dws_cpu_to_le(wrb, 8);
  362. }
  363. /* Don't touch the hdr after it's prepared */
  364. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  365. u8 subsystem, u8 opcode, int cmd_len)
  366. {
  367. req_hdr->opcode = opcode;
  368. req_hdr->subsystem = subsystem;
  369. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  370. req_hdr->version = 0;
  371. }
  372. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  373. struct be_dma_mem *mem)
  374. {
  375. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  376. u64 dma = (u64)mem->dma;
  377. for (i = 0; i < buf_pages; i++) {
  378. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  379. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  380. dma += PAGE_SIZE_4K;
  381. }
  382. }
  383. /* Converts interrupt delay in microseconds to multiplier value */
  384. static u32 eq_delay_to_mult(u32 usec_delay)
  385. {
  386. #define MAX_INTR_RATE 651042
  387. const u32 round = 10;
  388. u32 multiplier;
  389. if (usec_delay == 0)
  390. multiplier = 0;
  391. else {
  392. u32 interrupt_rate = 1000000 / usec_delay;
  393. /* Max delay, corresponding to the lowest interrupt rate */
  394. if (interrupt_rate == 0)
  395. multiplier = 1023;
  396. else {
  397. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  398. multiplier /= interrupt_rate;
  399. /* Round the multiplier to the closest value.*/
  400. multiplier = (multiplier + round/2) / round;
  401. multiplier = min(multiplier, (u32)1023);
  402. }
  403. }
  404. return multiplier;
  405. }
  406. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  407. {
  408. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  409. struct be_mcc_wrb *wrb
  410. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  411. memset(wrb, 0, sizeof(*wrb));
  412. return wrb;
  413. }
  414. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  415. {
  416. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  417. struct be_mcc_wrb *wrb;
  418. if (atomic_read(&mccq->used) >= mccq->len) {
  419. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  420. return NULL;
  421. }
  422. wrb = queue_head_node(mccq);
  423. queue_head_inc(mccq);
  424. atomic_inc(&mccq->used);
  425. memset(wrb, 0, sizeof(*wrb));
  426. return wrb;
  427. }
  428. /* Tell fw we're about to start firing cmds by writing a
  429. * special pattern across the wrb hdr; uses mbox
  430. */
  431. int be_cmd_fw_init(struct be_adapter *adapter)
  432. {
  433. u8 *wrb;
  434. int status;
  435. if (mutex_lock_interruptible(&adapter->mbox_lock))
  436. return -1;
  437. wrb = (u8 *)wrb_from_mbox(adapter);
  438. *wrb++ = 0xFF;
  439. *wrb++ = 0x12;
  440. *wrb++ = 0x34;
  441. *wrb++ = 0xFF;
  442. *wrb++ = 0xFF;
  443. *wrb++ = 0x56;
  444. *wrb++ = 0x78;
  445. *wrb = 0xFF;
  446. status = be_mbox_notify_wait(adapter);
  447. mutex_unlock(&adapter->mbox_lock);
  448. return status;
  449. }
  450. /* Tell fw we're done with firing cmds by writing a
  451. * special pattern across the wrb hdr; uses mbox
  452. */
  453. int be_cmd_fw_clean(struct be_adapter *adapter)
  454. {
  455. u8 *wrb;
  456. int status;
  457. if (adapter->eeh_err)
  458. return -EIO;
  459. if (mutex_lock_interruptible(&adapter->mbox_lock))
  460. return -1;
  461. wrb = (u8 *)wrb_from_mbox(adapter);
  462. *wrb++ = 0xFF;
  463. *wrb++ = 0xAA;
  464. *wrb++ = 0xBB;
  465. *wrb++ = 0xFF;
  466. *wrb++ = 0xFF;
  467. *wrb++ = 0xCC;
  468. *wrb++ = 0xDD;
  469. *wrb = 0xFF;
  470. status = be_mbox_notify_wait(adapter);
  471. mutex_unlock(&adapter->mbox_lock);
  472. return status;
  473. }
  474. int be_cmd_eq_create(struct be_adapter *adapter,
  475. struct be_queue_info *eq, int eq_delay)
  476. {
  477. struct be_mcc_wrb *wrb;
  478. struct be_cmd_req_eq_create *req;
  479. struct be_dma_mem *q_mem = &eq->dma_mem;
  480. int status;
  481. if (mutex_lock_interruptible(&adapter->mbox_lock))
  482. return -1;
  483. wrb = wrb_from_mbox(adapter);
  484. req = embedded_payload(wrb);
  485. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  486. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  487. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  488. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  489. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  490. /* 4byte eqe*/
  491. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  492. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  493. __ilog2_u32(eq->len/256));
  494. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  495. eq_delay_to_mult(eq_delay));
  496. be_dws_cpu_to_le(req->context, sizeof(req->context));
  497. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  498. status = be_mbox_notify_wait(adapter);
  499. if (!status) {
  500. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  501. eq->id = le16_to_cpu(resp->eq_id);
  502. eq->created = true;
  503. }
  504. mutex_unlock(&adapter->mbox_lock);
  505. return status;
  506. }
  507. /* Uses mbox */
  508. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  509. u8 type, bool permanent, u32 if_handle)
  510. {
  511. struct be_mcc_wrb *wrb;
  512. struct be_cmd_req_mac_query *req;
  513. int status;
  514. if (mutex_lock_interruptible(&adapter->mbox_lock))
  515. return -1;
  516. wrb = wrb_from_mbox(adapter);
  517. req = embedded_payload(wrb);
  518. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  519. OPCODE_COMMON_NTWK_MAC_QUERY);
  520. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  521. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  522. req->type = type;
  523. if (permanent) {
  524. req->permanent = 1;
  525. } else {
  526. req->if_id = cpu_to_le16((u16) if_handle);
  527. req->permanent = 0;
  528. }
  529. status = be_mbox_notify_wait(adapter);
  530. if (!status) {
  531. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  532. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  533. }
  534. mutex_unlock(&adapter->mbox_lock);
  535. return status;
  536. }
  537. /* Uses synchronous MCCQ */
  538. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  539. u32 if_id, u32 *pmac_id, u32 domain)
  540. {
  541. struct be_mcc_wrb *wrb;
  542. struct be_cmd_req_pmac_add *req;
  543. int status;
  544. spin_lock_bh(&adapter->mcc_lock);
  545. wrb = wrb_from_mccq(adapter);
  546. if (!wrb) {
  547. status = -EBUSY;
  548. goto err;
  549. }
  550. req = embedded_payload(wrb);
  551. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  552. OPCODE_COMMON_NTWK_PMAC_ADD);
  553. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  554. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  555. req->hdr.domain = domain;
  556. req->if_id = cpu_to_le32(if_id);
  557. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  558. status = be_mcc_notify_wait(adapter);
  559. if (!status) {
  560. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  561. *pmac_id = le32_to_cpu(resp->pmac_id);
  562. }
  563. err:
  564. spin_unlock_bh(&adapter->mcc_lock);
  565. return status;
  566. }
  567. /* Uses synchronous MCCQ */
  568. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  569. {
  570. struct be_mcc_wrb *wrb;
  571. struct be_cmd_req_pmac_del *req;
  572. int status;
  573. spin_lock_bh(&adapter->mcc_lock);
  574. wrb = wrb_from_mccq(adapter);
  575. if (!wrb) {
  576. status = -EBUSY;
  577. goto err;
  578. }
  579. req = embedded_payload(wrb);
  580. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  581. OPCODE_COMMON_NTWK_PMAC_DEL);
  582. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  583. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  584. req->hdr.domain = dom;
  585. req->if_id = cpu_to_le32(if_id);
  586. req->pmac_id = cpu_to_le32(pmac_id);
  587. status = be_mcc_notify_wait(adapter);
  588. err:
  589. spin_unlock_bh(&adapter->mcc_lock);
  590. return status;
  591. }
  592. /* Uses Mbox */
  593. int be_cmd_cq_create(struct be_adapter *adapter,
  594. struct be_queue_info *cq, struct be_queue_info *eq,
  595. bool sol_evts, bool no_delay, int coalesce_wm)
  596. {
  597. struct be_mcc_wrb *wrb;
  598. struct be_cmd_req_cq_create *req;
  599. struct be_dma_mem *q_mem = &cq->dma_mem;
  600. void *ctxt;
  601. int status;
  602. if (mutex_lock_interruptible(&adapter->mbox_lock))
  603. return -1;
  604. wrb = wrb_from_mbox(adapter);
  605. req = embedded_payload(wrb);
  606. ctxt = &req->context;
  607. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  608. OPCODE_COMMON_CQ_CREATE);
  609. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  610. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  611. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  612. if (lancer_chip(adapter)) {
  613. req->hdr.version = 2;
  614. req->page_size = 1; /* 1 for 4K */
  615. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  616. no_delay);
  617. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  618. __ilog2_u32(cq->len/256));
  619. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  620. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  621. ctxt, 1);
  622. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  623. ctxt, eq->id);
  624. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  625. } else {
  626. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  627. coalesce_wm);
  628. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  629. ctxt, no_delay);
  630. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  631. __ilog2_u32(cq->len/256));
  632. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  633. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  634. ctxt, sol_evts);
  635. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  636. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  637. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  638. }
  639. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  640. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  641. status = be_mbox_notify_wait(adapter);
  642. if (!status) {
  643. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  644. cq->id = le16_to_cpu(resp->cq_id);
  645. cq->created = true;
  646. }
  647. mutex_unlock(&adapter->mbox_lock);
  648. return status;
  649. }
  650. static u32 be_encoded_q_len(int q_len)
  651. {
  652. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  653. if (len_encoded == 16)
  654. len_encoded = 0;
  655. return len_encoded;
  656. }
  657. int be_cmd_mccq_create(struct be_adapter *adapter,
  658. struct be_queue_info *mccq,
  659. struct be_queue_info *cq)
  660. {
  661. struct be_mcc_wrb *wrb;
  662. struct be_cmd_req_mcc_create *req;
  663. struct be_dma_mem *q_mem = &mccq->dma_mem;
  664. void *ctxt;
  665. int status;
  666. if (mutex_lock_interruptible(&adapter->mbox_lock))
  667. return -1;
  668. wrb = wrb_from_mbox(adapter);
  669. req = embedded_payload(wrb);
  670. ctxt = &req->context;
  671. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  672. OPCODE_COMMON_MCC_CREATE_EXT);
  673. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  674. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  675. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  676. if (lancer_chip(adapter)) {
  677. req->hdr.version = 1;
  678. req->cq_id = cpu_to_le16(cq->id);
  679. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  680. be_encoded_q_len(mccq->len));
  681. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  682. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  683. ctxt, cq->id);
  684. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  685. ctxt, 1);
  686. } else {
  687. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  688. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  689. be_encoded_q_len(mccq->len));
  690. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  691. }
  692. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  693. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  694. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  695. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  696. status = be_mbox_notify_wait(adapter);
  697. if (!status) {
  698. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  699. mccq->id = le16_to_cpu(resp->id);
  700. mccq->created = true;
  701. }
  702. mutex_unlock(&adapter->mbox_lock);
  703. return status;
  704. }
  705. int be_cmd_txq_create(struct be_adapter *adapter,
  706. struct be_queue_info *txq,
  707. struct be_queue_info *cq)
  708. {
  709. struct be_mcc_wrb *wrb;
  710. struct be_cmd_req_eth_tx_create *req;
  711. struct be_dma_mem *q_mem = &txq->dma_mem;
  712. void *ctxt;
  713. int status;
  714. if (mutex_lock_interruptible(&adapter->mbox_lock))
  715. return -1;
  716. wrb = wrb_from_mbox(adapter);
  717. req = embedded_payload(wrb);
  718. ctxt = &req->context;
  719. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  720. OPCODE_ETH_TX_CREATE);
  721. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  722. sizeof(*req));
  723. if (lancer_chip(adapter)) {
  724. req->hdr.version = 1;
  725. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  726. adapter->if_handle);
  727. }
  728. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  729. req->ulp_num = BE_ULP1_NUM;
  730. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  731. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  732. be_encoded_q_len(txq->len));
  733. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  734. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  735. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  736. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  737. status = be_mbox_notify_wait(adapter);
  738. if (!status) {
  739. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  740. txq->id = le16_to_cpu(resp->cid);
  741. txq->created = true;
  742. }
  743. mutex_unlock(&adapter->mbox_lock);
  744. return status;
  745. }
  746. /* Uses mbox */
  747. int be_cmd_rxq_create(struct be_adapter *adapter,
  748. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  749. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  750. {
  751. struct be_mcc_wrb *wrb;
  752. struct be_cmd_req_eth_rx_create *req;
  753. struct be_dma_mem *q_mem = &rxq->dma_mem;
  754. int status;
  755. if (mutex_lock_interruptible(&adapter->mbox_lock))
  756. return -1;
  757. wrb = wrb_from_mbox(adapter);
  758. req = embedded_payload(wrb);
  759. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  760. OPCODE_ETH_RX_CREATE);
  761. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  762. sizeof(*req));
  763. req->cq_id = cpu_to_le16(cq_id);
  764. req->frag_size = fls(frag_size) - 1;
  765. req->num_pages = 2;
  766. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  767. req->interface_id = cpu_to_le32(if_id);
  768. req->max_frame_size = cpu_to_le16(max_frame_size);
  769. req->rss_queue = cpu_to_le32(rss);
  770. status = be_mbox_notify_wait(adapter);
  771. if (!status) {
  772. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  773. rxq->id = le16_to_cpu(resp->id);
  774. rxq->created = true;
  775. *rss_id = resp->rss_id;
  776. }
  777. mutex_unlock(&adapter->mbox_lock);
  778. return status;
  779. }
  780. /* Generic destroyer function for all types of queues
  781. * Uses Mbox
  782. */
  783. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  784. int queue_type)
  785. {
  786. struct be_mcc_wrb *wrb;
  787. struct be_cmd_req_q_destroy *req;
  788. u8 subsys = 0, opcode = 0;
  789. int status;
  790. if (adapter->eeh_err)
  791. return -EIO;
  792. if (mutex_lock_interruptible(&adapter->mbox_lock))
  793. return -1;
  794. wrb = wrb_from_mbox(adapter);
  795. req = embedded_payload(wrb);
  796. switch (queue_type) {
  797. case QTYPE_EQ:
  798. subsys = CMD_SUBSYSTEM_COMMON;
  799. opcode = OPCODE_COMMON_EQ_DESTROY;
  800. break;
  801. case QTYPE_CQ:
  802. subsys = CMD_SUBSYSTEM_COMMON;
  803. opcode = OPCODE_COMMON_CQ_DESTROY;
  804. break;
  805. case QTYPE_TXQ:
  806. subsys = CMD_SUBSYSTEM_ETH;
  807. opcode = OPCODE_ETH_TX_DESTROY;
  808. break;
  809. case QTYPE_RXQ:
  810. subsys = CMD_SUBSYSTEM_ETH;
  811. opcode = OPCODE_ETH_RX_DESTROY;
  812. break;
  813. case QTYPE_MCCQ:
  814. subsys = CMD_SUBSYSTEM_COMMON;
  815. opcode = OPCODE_COMMON_MCC_DESTROY;
  816. break;
  817. default:
  818. BUG();
  819. }
  820. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  821. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  822. req->id = cpu_to_le16(q->id);
  823. status = be_mbox_notify_wait(adapter);
  824. mutex_unlock(&adapter->mbox_lock);
  825. return status;
  826. }
  827. /* Create an rx filtering policy configuration on an i/f
  828. * Uses mbox
  829. */
  830. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  831. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  832. u32 domain)
  833. {
  834. struct be_mcc_wrb *wrb;
  835. struct be_cmd_req_if_create *req;
  836. int status;
  837. if (mutex_lock_interruptible(&adapter->mbox_lock))
  838. return -1;
  839. wrb = wrb_from_mbox(adapter);
  840. req = embedded_payload(wrb);
  841. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  842. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  843. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  844. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  845. req->hdr.domain = domain;
  846. req->capability_flags = cpu_to_le32(cap_flags);
  847. req->enable_flags = cpu_to_le32(en_flags);
  848. req->pmac_invalid = pmac_invalid;
  849. if (!pmac_invalid)
  850. memcpy(req->mac_addr, mac, ETH_ALEN);
  851. status = be_mbox_notify_wait(adapter);
  852. if (!status) {
  853. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  854. *if_handle = le32_to_cpu(resp->interface_id);
  855. if (!pmac_invalid)
  856. *pmac_id = le32_to_cpu(resp->pmac_id);
  857. }
  858. mutex_unlock(&adapter->mbox_lock);
  859. return status;
  860. }
  861. /* Uses mbox */
  862. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  863. {
  864. struct be_mcc_wrb *wrb;
  865. struct be_cmd_req_if_destroy *req;
  866. int status;
  867. if (adapter->eeh_err)
  868. return -EIO;
  869. if (mutex_lock_interruptible(&adapter->mbox_lock))
  870. return -1;
  871. wrb = wrb_from_mbox(adapter);
  872. req = embedded_payload(wrb);
  873. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  874. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  875. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  876. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  877. req->hdr.domain = domain;
  878. req->interface_id = cpu_to_le32(interface_id);
  879. status = be_mbox_notify_wait(adapter);
  880. mutex_unlock(&adapter->mbox_lock);
  881. return status;
  882. }
  883. /* Get stats is a non embedded command: the request is not embedded inside
  884. * WRB but is a separate dma memory block
  885. * Uses asynchronous MCC
  886. */
  887. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  888. {
  889. struct be_mcc_wrb *wrb;
  890. struct be_cmd_req_get_stats *req;
  891. struct be_sge *sge;
  892. int status = 0;
  893. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  894. be_cmd_get_die_temperature(adapter);
  895. spin_lock_bh(&adapter->mcc_lock);
  896. wrb = wrb_from_mccq(adapter);
  897. if (!wrb) {
  898. status = -EBUSY;
  899. goto err;
  900. }
  901. req = nonemb_cmd->va;
  902. sge = nonembedded_sgl(wrb);
  903. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  904. OPCODE_ETH_GET_STATISTICS);
  905. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  906. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  907. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  908. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  909. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  910. sge->len = cpu_to_le32(nonemb_cmd->size);
  911. be_mcc_notify(adapter);
  912. adapter->stats_cmd_sent = true;
  913. err:
  914. spin_unlock_bh(&adapter->mcc_lock);
  915. return status;
  916. }
  917. /* Uses synchronous mcc */
  918. int be_cmd_link_status_query(struct be_adapter *adapter,
  919. bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
  920. {
  921. struct be_mcc_wrb *wrb;
  922. struct be_cmd_req_link_status *req;
  923. int status;
  924. spin_lock_bh(&adapter->mcc_lock);
  925. wrb = wrb_from_mccq(adapter);
  926. if (!wrb) {
  927. status = -EBUSY;
  928. goto err;
  929. }
  930. req = embedded_payload(wrb);
  931. *link_up = false;
  932. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  933. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  934. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  935. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  936. status = be_mcc_notify_wait(adapter);
  937. if (!status) {
  938. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  939. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  940. *link_up = true;
  941. *link_speed = le16_to_cpu(resp->link_speed);
  942. *mac_speed = resp->mac_speed;
  943. }
  944. }
  945. err:
  946. spin_unlock_bh(&adapter->mcc_lock);
  947. return status;
  948. }
  949. /* Uses synchronous mcc */
  950. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  951. {
  952. struct be_mcc_wrb *wrb;
  953. struct be_cmd_req_get_cntl_addnl_attribs *req;
  954. int status;
  955. spin_lock_bh(&adapter->mcc_lock);
  956. wrb = wrb_from_mccq(adapter);
  957. if (!wrb) {
  958. status = -EBUSY;
  959. goto err;
  960. }
  961. req = embedded_payload(wrb);
  962. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  963. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
  964. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  965. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
  966. status = be_mcc_notify_wait(adapter);
  967. if (!status) {
  968. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  969. embedded_payload(wrb);
  970. adapter->drv_stats.be_on_die_temperature =
  971. resp->on_die_temperature;
  972. }
  973. /* If IOCTL fails once, do not bother issuing it again */
  974. else
  975. be_get_temp_freq = 0;
  976. err:
  977. spin_unlock_bh(&adapter->mcc_lock);
  978. return status;
  979. }
  980. /* Uses synchronous mcc */
  981. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  982. {
  983. struct be_mcc_wrb *wrb;
  984. struct be_cmd_req_get_fat *req;
  985. int status;
  986. spin_lock_bh(&adapter->mcc_lock);
  987. wrb = wrb_from_mccq(adapter);
  988. if (!wrb) {
  989. status = -EBUSY;
  990. goto err;
  991. }
  992. req = embedded_payload(wrb);
  993. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  994. OPCODE_COMMON_MANAGE_FAT);
  995. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  996. OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
  997. req->fat_operation = cpu_to_le32(QUERY_FAT);
  998. status = be_mcc_notify_wait(adapter);
  999. if (!status) {
  1000. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1001. if (log_size && resp->log_size)
  1002. *log_size = le32_to_cpu(resp->log_size) -
  1003. sizeof(u32);
  1004. }
  1005. err:
  1006. spin_unlock_bh(&adapter->mcc_lock);
  1007. return status;
  1008. }
  1009. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1010. {
  1011. struct be_dma_mem get_fat_cmd;
  1012. struct be_mcc_wrb *wrb;
  1013. struct be_cmd_req_get_fat *req;
  1014. struct be_sge *sge;
  1015. u32 offset = 0, total_size, buf_size,
  1016. log_offset = sizeof(u32), payload_len;
  1017. int status;
  1018. if (buf_len == 0)
  1019. return;
  1020. total_size = buf_len;
  1021. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1022. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1023. get_fat_cmd.size,
  1024. &get_fat_cmd.dma);
  1025. if (!get_fat_cmd.va) {
  1026. status = -ENOMEM;
  1027. dev_err(&adapter->pdev->dev,
  1028. "Memory allocation failure while retrieving FAT data\n");
  1029. return;
  1030. }
  1031. spin_lock_bh(&adapter->mcc_lock);
  1032. while (total_size) {
  1033. buf_size = min(total_size, (u32)60*1024);
  1034. total_size -= buf_size;
  1035. wrb = wrb_from_mccq(adapter);
  1036. if (!wrb) {
  1037. status = -EBUSY;
  1038. goto err;
  1039. }
  1040. req = get_fat_cmd.va;
  1041. sge = nonembedded_sgl(wrb);
  1042. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1043. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1044. OPCODE_COMMON_MANAGE_FAT);
  1045. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1046. OPCODE_COMMON_MANAGE_FAT, payload_len);
  1047. sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
  1048. sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
  1049. sge->len = cpu_to_le32(get_fat_cmd.size);
  1050. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1051. req->read_log_offset = cpu_to_le32(log_offset);
  1052. req->read_log_length = cpu_to_le32(buf_size);
  1053. req->data_buffer_size = cpu_to_le32(buf_size);
  1054. status = be_mcc_notify_wait(adapter);
  1055. if (!status) {
  1056. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1057. memcpy(buf + offset,
  1058. resp->data_buffer,
  1059. resp->read_log_length);
  1060. } else {
  1061. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1062. goto err;
  1063. }
  1064. offset += buf_size;
  1065. log_offset += buf_size;
  1066. }
  1067. err:
  1068. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1069. get_fat_cmd.va,
  1070. get_fat_cmd.dma);
  1071. spin_unlock_bh(&adapter->mcc_lock);
  1072. }
  1073. /* Uses Mbox */
  1074. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  1075. {
  1076. struct be_mcc_wrb *wrb;
  1077. struct be_cmd_req_get_fw_version *req;
  1078. int status;
  1079. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1080. return -1;
  1081. wrb = wrb_from_mbox(adapter);
  1082. req = embedded_payload(wrb);
  1083. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1084. OPCODE_COMMON_GET_FW_VERSION);
  1085. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1086. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  1087. status = be_mbox_notify_wait(adapter);
  1088. if (!status) {
  1089. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1090. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  1091. }
  1092. mutex_unlock(&adapter->mbox_lock);
  1093. return status;
  1094. }
  1095. /* set the EQ delay interval of an EQ to specified value
  1096. * Uses async mcc
  1097. */
  1098. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1099. {
  1100. struct be_mcc_wrb *wrb;
  1101. struct be_cmd_req_modify_eq_delay *req;
  1102. int status = 0;
  1103. spin_lock_bh(&adapter->mcc_lock);
  1104. wrb = wrb_from_mccq(adapter);
  1105. if (!wrb) {
  1106. status = -EBUSY;
  1107. goto err;
  1108. }
  1109. req = embedded_payload(wrb);
  1110. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1111. OPCODE_COMMON_MODIFY_EQ_DELAY);
  1112. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1113. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  1114. req->num_eq = cpu_to_le32(1);
  1115. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1116. req->delay[0].phase = 0;
  1117. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1118. be_mcc_notify(adapter);
  1119. err:
  1120. spin_unlock_bh(&adapter->mcc_lock);
  1121. return status;
  1122. }
  1123. /* Uses sycnhronous mcc */
  1124. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1125. u32 num, bool untagged, bool promiscuous)
  1126. {
  1127. struct be_mcc_wrb *wrb;
  1128. struct be_cmd_req_vlan_config *req;
  1129. int status;
  1130. spin_lock_bh(&adapter->mcc_lock);
  1131. wrb = wrb_from_mccq(adapter);
  1132. if (!wrb) {
  1133. status = -EBUSY;
  1134. goto err;
  1135. }
  1136. req = embedded_payload(wrb);
  1137. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1138. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1139. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1140. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1141. req->interface_id = if_id;
  1142. req->promiscuous = promiscuous;
  1143. req->untagged = untagged;
  1144. req->num_vlan = num;
  1145. if (!promiscuous) {
  1146. memcpy(req->normal_vlan, vtag_array,
  1147. req->num_vlan * sizeof(vtag_array[0]));
  1148. }
  1149. status = be_mcc_notify_wait(adapter);
  1150. err:
  1151. spin_unlock_bh(&adapter->mcc_lock);
  1152. return status;
  1153. }
  1154. /* Uses MCC for this command as it may be called in BH context
  1155. * Uses synchronous mcc
  1156. */
  1157. int be_cmd_promiscuous_config(struct be_adapter *adapter, bool en)
  1158. {
  1159. struct be_mcc_wrb *wrb;
  1160. struct be_cmd_req_rx_filter *req;
  1161. struct be_dma_mem promiscous_cmd;
  1162. struct be_sge *sge;
  1163. int status;
  1164. memset(&promiscous_cmd, 0, sizeof(struct be_dma_mem));
  1165. promiscous_cmd.size = sizeof(struct be_cmd_req_rx_filter);
  1166. promiscous_cmd.va = pci_alloc_consistent(adapter->pdev,
  1167. promiscous_cmd.size, &promiscous_cmd.dma);
  1168. if (!promiscous_cmd.va) {
  1169. dev_err(&adapter->pdev->dev,
  1170. "Memory allocation failure\n");
  1171. return -ENOMEM;
  1172. }
  1173. spin_lock_bh(&adapter->mcc_lock);
  1174. wrb = wrb_from_mccq(adapter);
  1175. if (!wrb) {
  1176. status = -EBUSY;
  1177. goto err;
  1178. }
  1179. req = promiscous_cmd.va;
  1180. sge = nonembedded_sgl(wrb);
  1181. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1182. OPCODE_COMMON_NTWK_RX_FILTER);
  1183. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1184. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
  1185. req->if_id = cpu_to_le32(adapter->if_handle);
  1186. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1187. if (en)
  1188. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1189. sge->pa_hi = cpu_to_le32(upper_32_bits(promiscous_cmd.dma));
  1190. sge->pa_lo = cpu_to_le32(promiscous_cmd.dma & 0xFFFFFFFF);
  1191. sge->len = cpu_to_le32(promiscous_cmd.size);
  1192. status = be_mcc_notify_wait(adapter);
  1193. err:
  1194. spin_unlock_bh(&adapter->mcc_lock);
  1195. pci_free_consistent(adapter->pdev, promiscous_cmd.size,
  1196. promiscous_cmd.va, promiscous_cmd.dma);
  1197. return status;
  1198. }
  1199. /*
  1200. * Uses MCC for this command as it may be called in BH context
  1201. * (mc == NULL) => multicast promiscuous
  1202. */
  1203. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1204. struct net_device *netdev, struct be_dma_mem *mem)
  1205. {
  1206. struct be_mcc_wrb *wrb;
  1207. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1208. struct be_sge *sge;
  1209. int status;
  1210. spin_lock_bh(&adapter->mcc_lock);
  1211. wrb = wrb_from_mccq(adapter);
  1212. if (!wrb) {
  1213. status = -EBUSY;
  1214. goto err;
  1215. }
  1216. sge = nonembedded_sgl(wrb);
  1217. memset(req, 0, sizeof(*req));
  1218. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1219. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1220. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1221. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1222. sge->len = cpu_to_le32(mem->size);
  1223. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1224. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1225. req->interface_id = if_id;
  1226. if (netdev) {
  1227. int i;
  1228. struct netdev_hw_addr *ha;
  1229. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1230. i = 0;
  1231. netdev_for_each_mc_addr(ha, netdev)
  1232. memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
  1233. } else {
  1234. req->promiscuous = 1;
  1235. }
  1236. status = be_mcc_notify_wait(adapter);
  1237. err:
  1238. spin_unlock_bh(&adapter->mcc_lock);
  1239. return status;
  1240. }
  1241. /* Uses synchrounous mcc */
  1242. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1243. {
  1244. struct be_mcc_wrb *wrb;
  1245. struct be_cmd_req_set_flow_control *req;
  1246. int status;
  1247. spin_lock_bh(&adapter->mcc_lock);
  1248. wrb = wrb_from_mccq(adapter);
  1249. if (!wrb) {
  1250. status = -EBUSY;
  1251. goto err;
  1252. }
  1253. req = embedded_payload(wrb);
  1254. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1255. OPCODE_COMMON_SET_FLOW_CONTROL);
  1256. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1257. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1258. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1259. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1260. status = be_mcc_notify_wait(adapter);
  1261. err:
  1262. spin_unlock_bh(&adapter->mcc_lock);
  1263. return status;
  1264. }
  1265. /* Uses sycn mcc */
  1266. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1267. {
  1268. struct be_mcc_wrb *wrb;
  1269. struct be_cmd_req_get_flow_control *req;
  1270. int status;
  1271. spin_lock_bh(&adapter->mcc_lock);
  1272. wrb = wrb_from_mccq(adapter);
  1273. if (!wrb) {
  1274. status = -EBUSY;
  1275. goto err;
  1276. }
  1277. req = embedded_payload(wrb);
  1278. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1279. OPCODE_COMMON_GET_FLOW_CONTROL);
  1280. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1281. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1282. status = be_mcc_notify_wait(adapter);
  1283. if (!status) {
  1284. struct be_cmd_resp_get_flow_control *resp =
  1285. embedded_payload(wrb);
  1286. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1287. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1288. }
  1289. err:
  1290. spin_unlock_bh(&adapter->mcc_lock);
  1291. return status;
  1292. }
  1293. /* Uses mbox */
  1294. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1295. u32 *mode, u32 *caps)
  1296. {
  1297. struct be_mcc_wrb *wrb;
  1298. struct be_cmd_req_query_fw_cfg *req;
  1299. int status;
  1300. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1301. return -1;
  1302. wrb = wrb_from_mbox(adapter);
  1303. req = embedded_payload(wrb);
  1304. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1305. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1306. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1307. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1308. status = be_mbox_notify_wait(adapter);
  1309. if (!status) {
  1310. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1311. *port_num = le32_to_cpu(resp->phys_port);
  1312. *mode = le32_to_cpu(resp->function_mode);
  1313. *caps = le32_to_cpu(resp->function_caps);
  1314. }
  1315. mutex_unlock(&adapter->mbox_lock);
  1316. return status;
  1317. }
  1318. /* Uses mbox */
  1319. int be_cmd_reset_function(struct be_adapter *adapter)
  1320. {
  1321. struct be_mcc_wrb *wrb;
  1322. struct be_cmd_req_hdr *req;
  1323. int status;
  1324. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1325. return -1;
  1326. wrb = wrb_from_mbox(adapter);
  1327. req = embedded_payload(wrb);
  1328. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1329. OPCODE_COMMON_FUNCTION_RESET);
  1330. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1331. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1332. status = be_mbox_notify_wait(adapter);
  1333. mutex_unlock(&adapter->mbox_lock);
  1334. return status;
  1335. }
  1336. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1337. {
  1338. struct be_mcc_wrb *wrb;
  1339. struct be_cmd_req_rss_config *req;
  1340. u32 myhash[10];
  1341. int status;
  1342. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1343. return -1;
  1344. wrb = wrb_from_mbox(adapter);
  1345. req = embedded_payload(wrb);
  1346. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1347. OPCODE_ETH_RSS_CONFIG);
  1348. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1349. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1350. req->if_id = cpu_to_le32(adapter->if_handle);
  1351. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1352. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1353. memcpy(req->cpu_table, rsstable, table_size);
  1354. memcpy(req->hash, myhash, sizeof(myhash));
  1355. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1356. status = be_mbox_notify_wait(adapter);
  1357. mutex_unlock(&adapter->mbox_lock);
  1358. return status;
  1359. }
  1360. /* Uses sync mcc */
  1361. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1362. u8 bcn, u8 sts, u8 state)
  1363. {
  1364. struct be_mcc_wrb *wrb;
  1365. struct be_cmd_req_enable_disable_beacon *req;
  1366. int status;
  1367. spin_lock_bh(&adapter->mcc_lock);
  1368. wrb = wrb_from_mccq(adapter);
  1369. if (!wrb) {
  1370. status = -EBUSY;
  1371. goto err;
  1372. }
  1373. req = embedded_payload(wrb);
  1374. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1375. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1376. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1377. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1378. req->port_num = port_num;
  1379. req->beacon_state = state;
  1380. req->beacon_duration = bcn;
  1381. req->status_duration = sts;
  1382. status = be_mcc_notify_wait(adapter);
  1383. err:
  1384. spin_unlock_bh(&adapter->mcc_lock);
  1385. return status;
  1386. }
  1387. /* Uses sync mcc */
  1388. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1389. {
  1390. struct be_mcc_wrb *wrb;
  1391. struct be_cmd_req_get_beacon_state *req;
  1392. int status;
  1393. spin_lock_bh(&adapter->mcc_lock);
  1394. wrb = wrb_from_mccq(adapter);
  1395. if (!wrb) {
  1396. status = -EBUSY;
  1397. goto err;
  1398. }
  1399. req = embedded_payload(wrb);
  1400. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1401. OPCODE_COMMON_GET_BEACON_STATE);
  1402. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1403. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1404. req->port_num = port_num;
  1405. status = be_mcc_notify_wait(adapter);
  1406. if (!status) {
  1407. struct be_cmd_resp_get_beacon_state *resp =
  1408. embedded_payload(wrb);
  1409. *state = resp->beacon_state;
  1410. }
  1411. err:
  1412. spin_unlock_bh(&adapter->mcc_lock);
  1413. return status;
  1414. }
  1415. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1416. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1417. {
  1418. struct be_mcc_wrb *wrb;
  1419. struct be_cmd_write_flashrom *req;
  1420. struct be_sge *sge;
  1421. int status;
  1422. spin_lock_bh(&adapter->mcc_lock);
  1423. adapter->flash_status = 0;
  1424. wrb = wrb_from_mccq(adapter);
  1425. if (!wrb) {
  1426. status = -EBUSY;
  1427. goto err_unlock;
  1428. }
  1429. req = cmd->va;
  1430. sge = nonembedded_sgl(wrb);
  1431. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1432. OPCODE_COMMON_WRITE_FLASHROM);
  1433. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1434. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1435. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1436. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1437. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1438. sge->len = cpu_to_le32(cmd->size);
  1439. req->params.op_type = cpu_to_le32(flash_type);
  1440. req->params.op_code = cpu_to_le32(flash_opcode);
  1441. req->params.data_buf_size = cpu_to_le32(buf_size);
  1442. be_mcc_notify(adapter);
  1443. spin_unlock_bh(&adapter->mcc_lock);
  1444. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1445. msecs_to_jiffies(12000)))
  1446. status = -1;
  1447. else
  1448. status = adapter->flash_status;
  1449. return status;
  1450. err_unlock:
  1451. spin_unlock_bh(&adapter->mcc_lock);
  1452. return status;
  1453. }
  1454. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1455. int offset)
  1456. {
  1457. struct be_mcc_wrb *wrb;
  1458. struct be_cmd_write_flashrom *req;
  1459. int status;
  1460. spin_lock_bh(&adapter->mcc_lock);
  1461. wrb = wrb_from_mccq(adapter);
  1462. if (!wrb) {
  1463. status = -EBUSY;
  1464. goto err;
  1465. }
  1466. req = embedded_payload(wrb);
  1467. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1468. OPCODE_COMMON_READ_FLASHROM);
  1469. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1470. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1471. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1472. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1473. req->params.offset = cpu_to_le32(offset);
  1474. req->params.data_buf_size = cpu_to_le32(0x4);
  1475. status = be_mcc_notify_wait(adapter);
  1476. if (!status)
  1477. memcpy(flashed_crc, req->params.data_buf, 4);
  1478. err:
  1479. spin_unlock_bh(&adapter->mcc_lock);
  1480. return status;
  1481. }
  1482. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1483. struct be_dma_mem *nonemb_cmd)
  1484. {
  1485. struct be_mcc_wrb *wrb;
  1486. struct be_cmd_req_acpi_wol_magic_config *req;
  1487. struct be_sge *sge;
  1488. int status;
  1489. spin_lock_bh(&adapter->mcc_lock);
  1490. wrb = wrb_from_mccq(adapter);
  1491. if (!wrb) {
  1492. status = -EBUSY;
  1493. goto err;
  1494. }
  1495. req = nonemb_cmd->va;
  1496. sge = nonembedded_sgl(wrb);
  1497. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1498. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1499. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1500. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1501. memcpy(req->magic_mac, mac, ETH_ALEN);
  1502. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1503. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1504. sge->len = cpu_to_le32(nonemb_cmd->size);
  1505. status = be_mcc_notify_wait(adapter);
  1506. err:
  1507. spin_unlock_bh(&adapter->mcc_lock);
  1508. return status;
  1509. }
  1510. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1511. u8 loopback_type, u8 enable)
  1512. {
  1513. struct be_mcc_wrb *wrb;
  1514. struct be_cmd_req_set_lmode *req;
  1515. int status;
  1516. spin_lock_bh(&adapter->mcc_lock);
  1517. wrb = wrb_from_mccq(adapter);
  1518. if (!wrb) {
  1519. status = -EBUSY;
  1520. goto err;
  1521. }
  1522. req = embedded_payload(wrb);
  1523. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1524. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1525. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1526. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1527. sizeof(*req));
  1528. req->src_port = port_num;
  1529. req->dest_port = port_num;
  1530. req->loopback_type = loopback_type;
  1531. req->loopback_state = enable;
  1532. status = be_mcc_notify_wait(adapter);
  1533. err:
  1534. spin_unlock_bh(&adapter->mcc_lock);
  1535. return status;
  1536. }
  1537. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1538. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1539. {
  1540. struct be_mcc_wrb *wrb;
  1541. struct be_cmd_req_loopback_test *req;
  1542. int status;
  1543. spin_lock_bh(&adapter->mcc_lock);
  1544. wrb = wrb_from_mccq(adapter);
  1545. if (!wrb) {
  1546. status = -EBUSY;
  1547. goto err;
  1548. }
  1549. req = embedded_payload(wrb);
  1550. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1551. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1552. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1553. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1554. req->hdr.timeout = cpu_to_le32(4);
  1555. req->pattern = cpu_to_le64(pattern);
  1556. req->src_port = cpu_to_le32(port_num);
  1557. req->dest_port = cpu_to_le32(port_num);
  1558. req->pkt_size = cpu_to_le32(pkt_size);
  1559. req->num_pkts = cpu_to_le32(num_pkts);
  1560. req->loopback_type = cpu_to_le32(loopback_type);
  1561. status = be_mcc_notify_wait(adapter);
  1562. if (!status) {
  1563. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1564. status = le32_to_cpu(resp->status);
  1565. }
  1566. err:
  1567. spin_unlock_bh(&adapter->mcc_lock);
  1568. return status;
  1569. }
  1570. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1571. u32 byte_cnt, struct be_dma_mem *cmd)
  1572. {
  1573. struct be_mcc_wrb *wrb;
  1574. struct be_cmd_req_ddrdma_test *req;
  1575. struct be_sge *sge;
  1576. int status;
  1577. int i, j = 0;
  1578. spin_lock_bh(&adapter->mcc_lock);
  1579. wrb = wrb_from_mccq(adapter);
  1580. if (!wrb) {
  1581. status = -EBUSY;
  1582. goto err;
  1583. }
  1584. req = cmd->va;
  1585. sge = nonembedded_sgl(wrb);
  1586. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1587. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1588. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1589. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1590. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1591. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1592. sge->len = cpu_to_le32(cmd->size);
  1593. req->pattern = cpu_to_le64(pattern);
  1594. req->byte_count = cpu_to_le32(byte_cnt);
  1595. for (i = 0; i < byte_cnt; i++) {
  1596. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1597. j++;
  1598. if (j > 7)
  1599. j = 0;
  1600. }
  1601. status = be_mcc_notify_wait(adapter);
  1602. if (!status) {
  1603. struct be_cmd_resp_ddrdma_test *resp;
  1604. resp = cmd->va;
  1605. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1606. resp->snd_err) {
  1607. status = -1;
  1608. }
  1609. }
  1610. err:
  1611. spin_unlock_bh(&adapter->mcc_lock);
  1612. return status;
  1613. }
  1614. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1615. struct be_dma_mem *nonemb_cmd)
  1616. {
  1617. struct be_mcc_wrb *wrb;
  1618. struct be_cmd_req_seeprom_read *req;
  1619. struct be_sge *sge;
  1620. int status;
  1621. spin_lock_bh(&adapter->mcc_lock);
  1622. wrb = wrb_from_mccq(adapter);
  1623. if (!wrb) {
  1624. status = -EBUSY;
  1625. goto err;
  1626. }
  1627. req = nonemb_cmd->va;
  1628. sge = nonembedded_sgl(wrb);
  1629. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1630. OPCODE_COMMON_SEEPROM_READ);
  1631. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1632. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1633. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1634. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1635. sge->len = cpu_to_le32(nonemb_cmd->size);
  1636. status = be_mcc_notify_wait(adapter);
  1637. err:
  1638. spin_unlock_bh(&adapter->mcc_lock);
  1639. return status;
  1640. }
  1641. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1642. {
  1643. struct be_mcc_wrb *wrb;
  1644. struct be_cmd_req_get_phy_info *req;
  1645. struct be_sge *sge;
  1646. int status;
  1647. spin_lock_bh(&adapter->mcc_lock);
  1648. wrb = wrb_from_mccq(adapter);
  1649. if (!wrb) {
  1650. status = -EBUSY;
  1651. goto err;
  1652. }
  1653. req = cmd->va;
  1654. sge = nonembedded_sgl(wrb);
  1655. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1656. OPCODE_COMMON_GET_PHY_DETAILS);
  1657. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1658. OPCODE_COMMON_GET_PHY_DETAILS,
  1659. sizeof(*req));
  1660. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1661. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1662. sge->len = cpu_to_le32(cmd->size);
  1663. status = be_mcc_notify_wait(adapter);
  1664. err:
  1665. spin_unlock_bh(&adapter->mcc_lock);
  1666. return status;
  1667. }
  1668. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1669. {
  1670. struct be_mcc_wrb *wrb;
  1671. struct be_cmd_req_set_qos *req;
  1672. int status;
  1673. spin_lock_bh(&adapter->mcc_lock);
  1674. wrb = wrb_from_mccq(adapter);
  1675. if (!wrb) {
  1676. status = -EBUSY;
  1677. goto err;
  1678. }
  1679. req = embedded_payload(wrb);
  1680. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1681. OPCODE_COMMON_SET_QOS);
  1682. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1683. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1684. req->hdr.domain = domain;
  1685. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1686. req->max_bps_nic = cpu_to_le32(bps);
  1687. status = be_mcc_notify_wait(adapter);
  1688. err:
  1689. spin_unlock_bh(&adapter->mcc_lock);
  1690. return status;
  1691. }
  1692. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1693. {
  1694. struct be_mcc_wrb *wrb;
  1695. struct be_cmd_req_cntl_attribs *req;
  1696. struct be_cmd_resp_cntl_attribs *resp;
  1697. struct be_sge *sge;
  1698. int status;
  1699. int payload_len = max(sizeof(*req), sizeof(*resp));
  1700. struct mgmt_controller_attrib *attribs;
  1701. struct be_dma_mem attribs_cmd;
  1702. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1703. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1704. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1705. &attribs_cmd.dma);
  1706. if (!attribs_cmd.va) {
  1707. dev_err(&adapter->pdev->dev,
  1708. "Memory allocation failure\n");
  1709. return -ENOMEM;
  1710. }
  1711. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1712. return -1;
  1713. wrb = wrb_from_mbox(adapter);
  1714. if (!wrb) {
  1715. status = -EBUSY;
  1716. goto err;
  1717. }
  1718. req = attribs_cmd.va;
  1719. sge = nonembedded_sgl(wrb);
  1720. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1721. OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
  1722. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1723. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
  1724. sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
  1725. sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
  1726. sge->len = cpu_to_le32(attribs_cmd.size);
  1727. status = be_mbox_notify_wait(adapter);
  1728. if (!status) {
  1729. attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
  1730. sizeof(struct be_cmd_resp_hdr));
  1731. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1732. }
  1733. err:
  1734. mutex_unlock(&adapter->mbox_lock);
  1735. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1736. attribs_cmd.dma);
  1737. return status;
  1738. }
  1739. /* Uses mbox */
  1740. int be_cmd_check_native_mode(struct be_adapter *adapter)
  1741. {
  1742. struct be_mcc_wrb *wrb;
  1743. struct be_cmd_req_set_func_cap *req;
  1744. int status;
  1745. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1746. return -1;
  1747. wrb = wrb_from_mbox(adapter);
  1748. if (!wrb) {
  1749. status = -EBUSY;
  1750. goto err;
  1751. }
  1752. req = embedded_payload(wrb);
  1753. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1754. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
  1755. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1756. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
  1757. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1758. CAPABILITY_BE3_NATIVE_ERX_API);
  1759. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1760. status = be_mbox_notify_wait(adapter);
  1761. if (!status) {
  1762. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1763. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1764. CAPABILITY_BE3_NATIVE_ERX_API;
  1765. }
  1766. err:
  1767. mutex_unlock(&adapter->mbox_lock);
  1768. return status;
  1769. }