hw.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <linux/module.h>
  19. #include <asm/unaligned.h>
  20. #include "hw.h"
  21. #include "hw-ops.h"
  22. #include "rc.h"
  23. #include "ar9003_mac.h"
  24. #include "ar9003_mci.h"
  25. #include "ar9003_phy.h"
  26. #include "debug.h"
  27. #include "ath9k.h"
  28. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  29. MODULE_AUTHOR("Atheros Communications");
  30. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  31. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  32. MODULE_LICENSE("Dual BSD/GPL");
  33. static int __init ath9k_init(void)
  34. {
  35. return 0;
  36. }
  37. module_init(ath9k_init);
  38. static void __exit ath9k_exit(void)
  39. {
  40. return;
  41. }
  42. module_exit(ath9k_exit);
  43. /* Private hardware callbacks */
  44. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  45. {
  46. ath9k_hw_private_ops(ah)->init_cal_settings(ah);
  47. }
  48. static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
  49. struct ath9k_channel *chan)
  50. {
  51. return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
  52. }
  53. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  54. {
  55. if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
  56. return;
  57. ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
  58. }
  59. static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
  60. {
  61. /* You will not have this callback if using the old ANI */
  62. if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
  63. return;
  64. ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
  65. }
  66. /********************/
  67. /* Helper Functions */
  68. /********************/
  69. #ifdef CONFIG_ATH9K_DEBUGFS
  70. void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
  71. {
  72. struct ath_softc *sc = common->priv;
  73. if (sync_cause)
  74. sc->debug.stats.istats.sync_cause_all++;
  75. if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
  76. sc->debug.stats.istats.sync_rtc_irq++;
  77. if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
  78. sc->debug.stats.istats.sync_mac_irq++;
  79. if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
  80. sc->debug.stats.istats.eeprom_illegal_access++;
  81. if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
  82. sc->debug.stats.istats.apb_timeout++;
  83. if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
  84. sc->debug.stats.istats.pci_mode_conflict++;
  85. if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
  86. sc->debug.stats.istats.host1_fatal++;
  87. if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
  88. sc->debug.stats.istats.host1_perr++;
  89. if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
  90. sc->debug.stats.istats.trcv_fifo_perr++;
  91. if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
  92. sc->debug.stats.istats.radm_cpl_ep++;
  93. if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
  94. sc->debug.stats.istats.radm_cpl_dllp_abort++;
  95. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
  96. sc->debug.stats.istats.radm_cpl_tlp_abort++;
  97. if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
  98. sc->debug.stats.istats.radm_cpl_ecrc_err++;
  99. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
  100. sc->debug.stats.istats.radm_cpl_timeout++;
  101. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
  102. sc->debug.stats.istats.local_timeout++;
  103. if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
  104. sc->debug.stats.istats.pm_access++;
  105. if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
  106. sc->debug.stats.istats.mac_awake++;
  107. if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
  108. sc->debug.stats.istats.mac_asleep++;
  109. if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
  110. sc->debug.stats.istats.mac_sleep_access++;
  111. }
  112. #endif
  113. static void ath9k_hw_set_clockrate(struct ath_hw *ah)
  114. {
  115. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  116. struct ath_common *common = ath9k_hw_common(ah);
  117. unsigned int clockrate;
  118. /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
  119. if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
  120. clockrate = 117;
  121. else if (!ah->curchan) /* should really check for CCK instead */
  122. clockrate = ATH9K_CLOCK_RATE_CCK;
  123. else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
  124. clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
  125. else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
  126. clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
  127. else
  128. clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
  129. if (conf_is_ht40(conf))
  130. clockrate *= 2;
  131. if (ah->curchan) {
  132. if (IS_CHAN_HALF_RATE(ah->curchan))
  133. clockrate /= 2;
  134. if (IS_CHAN_QUARTER_RATE(ah->curchan))
  135. clockrate /= 4;
  136. }
  137. common->clockrate = clockrate;
  138. }
  139. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  140. {
  141. struct ath_common *common = ath9k_hw_common(ah);
  142. return usecs * common->clockrate;
  143. }
  144. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  145. {
  146. int i;
  147. BUG_ON(timeout < AH_TIME_QUANTUM);
  148. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  149. if ((REG_READ(ah, reg) & mask) == val)
  150. return true;
  151. udelay(AH_TIME_QUANTUM);
  152. }
  153. ath_dbg(ath9k_hw_common(ah), ANY,
  154. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  155. timeout, reg, REG_READ(ah, reg), mask, val);
  156. return false;
  157. }
  158. EXPORT_SYMBOL(ath9k_hw_wait);
  159. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  160. int hw_delay)
  161. {
  162. if (IS_CHAN_B(chan))
  163. hw_delay = (4 * hw_delay) / 22;
  164. else
  165. hw_delay /= 10;
  166. if (IS_CHAN_HALF_RATE(chan))
  167. hw_delay *= 2;
  168. else if (IS_CHAN_QUARTER_RATE(chan))
  169. hw_delay *= 4;
  170. udelay(hw_delay + BASE_ACTIVATE_DELAY);
  171. }
  172. void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
  173. int column, unsigned int *writecnt)
  174. {
  175. int r;
  176. ENABLE_REGWRITE_BUFFER(ah);
  177. for (r = 0; r < array->ia_rows; r++) {
  178. REG_WRITE(ah, INI_RA(array, r, 0),
  179. INI_RA(array, r, column));
  180. DO_DELAY(*writecnt);
  181. }
  182. REGWRITE_BUFFER_FLUSH(ah);
  183. }
  184. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  185. {
  186. u32 retval;
  187. int i;
  188. for (i = 0, retval = 0; i < n; i++) {
  189. retval = (retval << 1) | (val & 1);
  190. val >>= 1;
  191. }
  192. return retval;
  193. }
  194. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  195. u8 phy, int kbps,
  196. u32 frameLen, u16 rateix,
  197. bool shortPreamble)
  198. {
  199. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  200. if (kbps == 0)
  201. return 0;
  202. switch (phy) {
  203. case WLAN_RC_PHY_CCK:
  204. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  205. if (shortPreamble)
  206. phyTime >>= 1;
  207. numBits = frameLen << 3;
  208. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  209. break;
  210. case WLAN_RC_PHY_OFDM:
  211. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  212. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  213. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  214. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  215. txTime = OFDM_SIFS_TIME_QUARTER
  216. + OFDM_PREAMBLE_TIME_QUARTER
  217. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  218. } else if (ah->curchan &&
  219. IS_CHAN_HALF_RATE(ah->curchan)) {
  220. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  221. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  222. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  223. txTime = OFDM_SIFS_TIME_HALF +
  224. OFDM_PREAMBLE_TIME_HALF
  225. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  226. } else {
  227. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  228. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  229. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  230. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  231. + (numSymbols * OFDM_SYMBOL_TIME);
  232. }
  233. break;
  234. default:
  235. ath_err(ath9k_hw_common(ah),
  236. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  237. txTime = 0;
  238. break;
  239. }
  240. return txTime;
  241. }
  242. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  243. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  244. struct ath9k_channel *chan,
  245. struct chan_centers *centers)
  246. {
  247. int8_t extoff;
  248. if (!IS_CHAN_HT40(chan)) {
  249. centers->ctl_center = centers->ext_center =
  250. centers->synth_center = chan->channel;
  251. return;
  252. }
  253. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  254. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  255. centers->synth_center =
  256. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  257. extoff = 1;
  258. } else {
  259. centers->synth_center =
  260. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  261. extoff = -1;
  262. }
  263. centers->ctl_center =
  264. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  265. /* 25 MHz spacing is supported by hw but not on upper layers */
  266. centers->ext_center =
  267. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  268. }
  269. /******************/
  270. /* Chip Revisions */
  271. /******************/
  272. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  273. {
  274. u32 val;
  275. switch (ah->hw_version.devid) {
  276. case AR5416_AR9100_DEVID:
  277. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  278. break;
  279. case AR9300_DEVID_AR9330:
  280. ah->hw_version.macVersion = AR_SREV_VERSION_9330;
  281. if (ah->get_mac_revision) {
  282. ah->hw_version.macRev = ah->get_mac_revision();
  283. } else {
  284. val = REG_READ(ah, AR_SREV);
  285. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  286. }
  287. return;
  288. case AR9300_DEVID_AR9340:
  289. ah->hw_version.macVersion = AR_SREV_VERSION_9340;
  290. val = REG_READ(ah, AR_SREV);
  291. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  292. return;
  293. case AR9300_DEVID_QCA955X:
  294. ah->hw_version.macVersion = AR_SREV_VERSION_9550;
  295. return;
  296. }
  297. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  298. if (val == 0xFF) {
  299. val = REG_READ(ah, AR_SREV);
  300. ah->hw_version.macVersion =
  301. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  302. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  303. if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  304. ah->is_pciexpress = true;
  305. else
  306. ah->is_pciexpress = (val &
  307. AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  308. } else {
  309. if (!AR_SREV_9100(ah))
  310. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  311. ah->hw_version.macRev = val & AR_SREV_REVISION;
  312. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  313. ah->is_pciexpress = true;
  314. }
  315. }
  316. /************************************/
  317. /* HW Attach, Detach, Init Routines */
  318. /************************************/
  319. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  320. {
  321. if (!AR_SREV_5416(ah))
  322. return;
  323. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  324. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  325. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  326. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  327. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  328. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  329. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  330. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  331. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  332. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  333. }
  334. /* This should work for all families including legacy */
  335. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  336. {
  337. struct ath_common *common = ath9k_hw_common(ah);
  338. u32 regAddr[2] = { AR_STA_ID0 };
  339. u32 regHold[2];
  340. static const u32 patternData[4] = {
  341. 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
  342. };
  343. int i, j, loop_max;
  344. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  345. loop_max = 2;
  346. regAddr[1] = AR_PHY_BASE + (8 << 2);
  347. } else
  348. loop_max = 1;
  349. for (i = 0; i < loop_max; i++) {
  350. u32 addr = regAddr[i];
  351. u32 wrData, rdData;
  352. regHold[i] = REG_READ(ah, addr);
  353. for (j = 0; j < 0x100; j++) {
  354. wrData = (j << 16) | j;
  355. REG_WRITE(ah, addr, wrData);
  356. rdData = REG_READ(ah, addr);
  357. if (rdData != wrData) {
  358. ath_err(common,
  359. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  360. addr, wrData, rdData);
  361. return false;
  362. }
  363. }
  364. for (j = 0; j < 4; j++) {
  365. wrData = patternData[j];
  366. REG_WRITE(ah, addr, wrData);
  367. rdData = REG_READ(ah, addr);
  368. if (wrData != rdData) {
  369. ath_err(common,
  370. "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  371. addr, wrData, rdData);
  372. return false;
  373. }
  374. }
  375. REG_WRITE(ah, regAddr[i], regHold[i]);
  376. }
  377. udelay(100);
  378. return true;
  379. }
  380. static void ath9k_hw_init_config(struct ath_hw *ah)
  381. {
  382. int i;
  383. ah->config.dma_beacon_response_time = 1;
  384. ah->config.sw_beacon_response_time = 6;
  385. ah->config.additional_swba_backoff = 0;
  386. ah->config.ack_6mb = 0x0;
  387. ah->config.cwm_ignore_extcca = 0;
  388. ah->config.pcie_clock_req = 0;
  389. ah->config.pcie_waen = 0;
  390. ah->config.analog_shiftreg = 1;
  391. ah->config.enable_ani = true;
  392. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  393. ah->config.spurchans[i][0] = AR_NO_SPUR;
  394. ah->config.spurchans[i][1] = AR_NO_SPUR;
  395. }
  396. ah->config.rx_intr_mitigation = true;
  397. ah->config.pcieSerDesWrite = true;
  398. /*
  399. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  400. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  401. * This means we use it for all AR5416 devices, and the few
  402. * minor PCI AR9280 devices out there.
  403. *
  404. * Serialization is required because these devices do not handle
  405. * well the case of two concurrent reads/writes due to the latency
  406. * involved. During one read/write another read/write can be issued
  407. * on another CPU while the previous read/write may still be working
  408. * on our hardware, if we hit this case the hardware poops in a loop.
  409. * We prevent this by serializing reads and writes.
  410. *
  411. * This issue is not present on PCI-Express devices or pre-AR5416
  412. * devices (legacy, 802.11abg).
  413. */
  414. if (num_possible_cpus() > 1)
  415. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  416. }
  417. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  418. {
  419. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  420. regulatory->country_code = CTRY_DEFAULT;
  421. regulatory->power_limit = MAX_RATE_POWER;
  422. ah->hw_version.magic = AR5416_MAGIC;
  423. ah->hw_version.subvendorid = 0;
  424. ah->atim_window = 0;
  425. ah->sta_id1_defaults =
  426. AR_STA_ID1_CRPT_MIC_ENABLE |
  427. AR_STA_ID1_MCAST_KSRCH;
  428. if (AR_SREV_9100(ah))
  429. ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
  430. ah->slottime = ATH9K_SLOT_TIME_9;
  431. ah->globaltxtimeout = (u32) -1;
  432. ah->power_mode = ATH9K_PM_UNDEFINED;
  433. ah->htc_reset_init = true;
  434. }
  435. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  436. {
  437. struct ath_common *common = ath9k_hw_common(ah);
  438. u32 sum;
  439. int i;
  440. u16 eeval;
  441. static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
  442. sum = 0;
  443. for (i = 0; i < 3; i++) {
  444. eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
  445. sum += eeval;
  446. common->macaddr[2 * i] = eeval >> 8;
  447. common->macaddr[2 * i + 1] = eeval & 0xff;
  448. }
  449. if (sum == 0 || sum == 0xffff * 3)
  450. return -EADDRNOTAVAIL;
  451. return 0;
  452. }
  453. static int ath9k_hw_post_init(struct ath_hw *ah)
  454. {
  455. struct ath_common *common = ath9k_hw_common(ah);
  456. int ecode;
  457. if (common->bus_ops->ath_bus_type != ATH_USB) {
  458. if (!ath9k_hw_chip_test(ah))
  459. return -ENODEV;
  460. }
  461. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  462. ecode = ar9002_hw_rf_claim(ah);
  463. if (ecode != 0)
  464. return ecode;
  465. }
  466. ecode = ath9k_hw_eeprom_init(ah);
  467. if (ecode != 0)
  468. return ecode;
  469. ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
  470. ah->eep_ops->get_eeprom_ver(ah),
  471. ah->eep_ops->get_eeprom_rev(ah));
  472. if (ah->config.enable_ani)
  473. ath9k_hw_ani_init(ah);
  474. return 0;
  475. }
  476. static int ath9k_hw_attach_ops(struct ath_hw *ah)
  477. {
  478. if (!AR_SREV_9300_20_OR_LATER(ah))
  479. return ar9002_hw_attach_ops(ah);
  480. ar9003_hw_attach_ops(ah);
  481. return 0;
  482. }
  483. /* Called for all hardware families */
  484. static int __ath9k_hw_init(struct ath_hw *ah)
  485. {
  486. struct ath_common *common = ath9k_hw_common(ah);
  487. int r = 0;
  488. ath9k_hw_read_revisions(ah);
  489. /*
  490. * Read back AR_WA into a permanent copy and set bits 14 and 17.
  491. * We need to do this to avoid RMW of this register. We cannot
  492. * read the reg when chip is asleep.
  493. */
  494. ah->WARegVal = REG_READ(ah, AR_WA);
  495. ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
  496. AR_WA_ASPM_TIMER_BASED_DISABLE);
  497. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  498. ath_err(common, "Couldn't reset chip\n");
  499. return -EIO;
  500. }
  501. if (AR_SREV_9462(ah))
  502. ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
  503. if (AR_SREV_9565(ah)) {
  504. ah->WARegVal |= AR_WA_BIT22;
  505. REG_WRITE(ah, AR_WA, ah->WARegVal);
  506. }
  507. ath9k_hw_init_defaults(ah);
  508. ath9k_hw_init_config(ah);
  509. r = ath9k_hw_attach_ops(ah);
  510. if (r)
  511. return r;
  512. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  513. ath_err(common, "Couldn't wakeup chip\n");
  514. return -EIO;
  515. }
  516. if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  517. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  518. ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
  519. !ah->is_pciexpress)) {
  520. ah->config.serialize_regmode =
  521. SER_REG_MODE_ON;
  522. } else {
  523. ah->config.serialize_regmode =
  524. SER_REG_MODE_OFF;
  525. }
  526. }
  527. ath_dbg(common, RESET, "serialize_regmode is %d\n",
  528. ah->config.serialize_regmode);
  529. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  530. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  531. else
  532. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  533. switch (ah->hw_version.macVersion) {
  534. case AR_SREV_VERSION_5416_PCI:
  535. case AR_SREV_VERSION_5416_PCIE:
  536. case AR_SREV_VERSION_9160:
  537. case AR_SREV_VERSION_9100:
  538. case AR_SREV_VERSION_9280:
  539. case AR_SREV_VERSION_9285:
  540. case AR_SREV_VERSION_9287:
  541. case AR_SREV_VERSION_9271:
  542. case AR_SREV_VERSION_9300:
  543. case AR_SREV_VERSION_9330:
  544. case AR_SREV_VERSION_9485:
  545. case AR_SREV_VERSION_9340:
  546. case AR_SREV_VERSION_9462:
  547. case AR_SREV_VERSION_9550:
  548. case AR_SREV_VERSION_9565:
  549. break;
  550. default:
  551. ath_err(common,
  552. "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
  553. ah->hw_version.macVersion, ah->hw_version.macRev);
  554. return -EOPNOTSUPP;
  555. }
  556. if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
  557. AR_SREV_9330(ah) || AR_SREV_9550(ah))
  558. ah->is_pciexpress = false;
  559. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  560. ath9k_hw_init_cal_settings(ah);
  561. ah->ani_function = ATH9K_ANI_ALL;
  562. if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  563. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  564. if (!AR_SREV_9300_20_OR_LATER(ah))
  565. ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
  566. if (!ah->is_pciexpress)
  567. ath9k_hw_disablepcie(ah);
  568. r = ath9k_hw_post_init(ah);
  569. if (r)
  570. return r;
  571. ath9k_hw_init_mode_gain_regs(ah);
  572. r = ath9k_hw_fill_cap_info(ah);
  573. if (r)
  574. return r;
  575. r = ath9k_hw_init_macaddr(ah);
  576. if (r) {
  577. ath_err(common, "Failed to initialize MAC address\n");
  578. return r;
  579. }
  580. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  581. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  582. else
  583. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  584. if (AR_SREV_9330(ah))
  585. ah->bb_watchdog_timeout_ms = 85;
  586. else
  587. ah->bb_watchdog_timeout_ms = 25;
  588. common->state = ATH_HW_INITIALIZED;
  589. return 0;
  590. }
  591. int ath9k_hw_init(struct ath_hw *ah)
  592. {
  593. int ret;
  594. struct ath_common *common = ath9k_hw_common(ah);
  595. /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
  596. switch (ah->hw_version.devid) {
  597. case AR5416_DEVID_PCI:
  598. case AR5416_DEVID_PCIE:
  599. case AR5416_AR9100_DEVID:
  600. case AR9160_DEVID_PCI:
  601. case AR9280_DEVID_PCI:
  602. case AR9280_DEVID_PCIE:
  603. case AR9285_DEVID_PCIE:
  604. case AR9287_DEVID_PCI:
  605. case AR9287_DEVID_PCIE:
  606. case AR2427_DEVID_PCIE:
  607. case AR9300_DEVID_PCIE:
  608. case AR9300_DEVID_AR9485_PCIE:
  609. case AR9300_DEVID_AR9330:
  610. case AR9300_DEVID_AR9340:
  611. case AR9300_DEVID_QCA955X:
  612. case AR9300_DEVID_AR9580:
  613. case AR9300_DEVID_AR9462:
  614. case AR9485_DEVID_AR1111:
  615. case AR9300_DEVID_AR9565:
  616. break;
  617. default:
  618. if (common->bus_ops->ath_bus_type == ATH_USB)
  619. break;
  620. ath_err(common, "Hardware device ID 0x%04x not supported\n",
  621. ah->hw_version.devid);
  622. return -EOPNOTSUPP;
  623. }
  624. ret = __ath9k_hw_init(ah);
  625. if (ret) {
  626. ath_err(common,
  627. "Unable to initialize hardware; initialization status: %d\n",
  628. ret);
  629. return ret;
  630. }
  631. return 0;
  632. }
  633. EXPORT_SYMBOL(ath9k_hw_init);
  634. static void ath9k_hw_init_qos(struct ath_hw *ah)
  635. {
  636. ENABLE_REGWRITE_BUFFER(ah);
  637. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  638. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  639. REG_WRITE(ah, AR_QOS_NO_ACK,
  640. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  641. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  642. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  643. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  644. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  645. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  646. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  647. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  648. REGWRITE_BUFFER_FLUSH(ah);
  649. }
  650. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
  651. {
  652. struct ath_common *common = ath9k_hw_common(ah);
  653. int i = 0;
  654. REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
  655. udelay(100);
  656. REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
  657. while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
  658. udelay(100);
  659. if (WARN_ON_ONCE(i >= 100)) {
  660. ath_err(common, "PLL4 meaurement not done\n");
  661. break;
  662. }
  663. i++;
  664. }
  665. return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
  666. }
  667. EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
  668. static void ath9k_hw_init_pll(struct ath_hw *ah,
  669. struct ath9k_channel *chan)
  670. {
  671. u32 pll;
  672. if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
  673. /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
  674. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  675. AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
  676. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  677. AR_CH0_DPLL2_KD, 0x40);
  678. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  679. AR_CH0_DPLL2_KI, 0x4);
  680. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
  681. AR_CH0_BB_DPLL1_REFDIV, 0x5);
  682. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
  683. AR_CH0_BB_DPLL1_NINI, 0x58);
  684. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
  685. AR_CH0_BB_DPLL1_NFRAC, 0x0);
  686. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  687. AR_CH0_BB_DPLL2_OUTDIV, 0x1);
  688. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  689. AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
  690. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  691. AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
  692. /* program BB PLL phase_shift to 0x6 */
  693. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
  694. AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
  695. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
  696. AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
  697. udelay(1000);
  698. } else if (AR_SREV_9330(ah)) {
  699. u32 ddr_dpll2, pll_control2, kd;
  700. if (ah->is_clk_25mhz) {
  701. ddr_dpll2 = 0x18e82f01;
  702. pll_control2 = 0xe04a3d;
  703. kd = 0x1d;
  704. } else {
  705. ddr_dpll2 = 0x19e82f01;
  706. pll_control2 = 0x886666;
  707. kd = 0x3d;
  708. }
  709. /* program DDR PLL ki and kd value */
  710. REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
  711. /* program DDR PLL phase_shift */
  712. REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
  713. AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
  714. REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
  715. udelay(1000);
  716. /* program refdiv, nint, frac to RTC register */
  717. REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
  718. /* program BB PLL kd and ki value */
  719. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
  720. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
  721. /* program BB PLL phase_shift */
  722. REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
  723. AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
  724. } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
  725. u32 regval, pll2_divint, pll2_divfrac, refdiv;
  726. REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
  727. udelay(1000);
  728. REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
  729. udelay(100);
  730. if (ah->is_clk_25mhz) {
  731. pll2_divint = 0x54;
  732. pll2_divfrac = 0x1eb85;
  733. refdiv = 3;
  734. } else {
  735. if (AR_SREV_9340(ah)) {
  736. pll2_divint = 88;
  737. pll2_divfrac = 0;
  738. refdiv = 5;
  739. } else {
  740. pll2_divint = 0x11;
  741. pll2_divfrac = 0x26666;
  742. refdiv = 1;
  743. }
  744. }
  745. regval = REG_READ(ah, AR_PHY_PLL_MODE);
  746. regval |= (0x1 << 16);
  747. REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
  748. udelay(100);
  749. REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
  750. (pll2_divint << 18) | pll2_divfrac);
  751. udelay(100);
  752. regval = REG_READ(ah, AR_PHY_PLL_MODE);
  753. if (AR_SREV_9340(ah))
  754. regval = (regval & 0x80071fff) | (0x1 << 30) |
  755. (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
  756. else
  757. regval = (regval & 0x80071fff) | (0x3 << 30) |
  758. (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
  759. REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
  760. REG_WRITE(ah, AR_PHY_PLL_MODE,
  761. REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
  762. udelay(1000);
  763. }
  764. pll = ath9k_hw_compute_pll_control(ah, chan);
  765. if (AR_SREV_9565(ah))
  766. pll |= 0x40000;
  767. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  768. if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
  769. AR_SREV_9550(ah))
  770. udelay(1000);
  771. /* Switch the core clock for ar9271 to 117Mhz */
  772. if (AR_SREV_9271(ah)) {
  773. udelay(500);
  774. REG_WRITE(ah, 0x50040, 0x304);
  775. }
  776. udelay(RTC_PLL_SETTLE_DELAY);
  777. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  778. if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
  779. if (ah->is_clk_25mhz) {
  780. REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
  781. REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
  782. REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
  783. } else {
  784. REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
  785. REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
  786. REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
  787. }
  788. udelay(100);
  789. }
  790. }
  791. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  792. enum nl80211_iftype opmode)
  793. {
  794. u32 sync_default = AR_INTR_SYNC_DEFAULT;
  795. u32 imr_reg = AR_IMR_TXERR |
  796. AR_IMR_TXURN |
  797. AR_IMR_RXERR |
  798. AR_IMR_RXORN |
  799. AR_IMR_BCNMISC;
  800. if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
  801. sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
  802. if (AR_SREV_9300_20_OR_LATER(ah)) {
  803. imr_reg |= AR_IMR_RXOK_HP;
  804. if (ah->config.rx_intr_mitigation)
  805. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  806. else
  807. imr_reg |= AR_IMR_RXOK_LP;
  808. } else {
  809. if (ah->config.rx_intr_mitigation)
  810. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  811. else
  812. imr_reg |= AR_IMR_RXOK;
  813. }
  814. if (ah->config.tx_intr_mitigation)
  815. imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
  816. else
  817. imr_reg |= AR_IMR_TXOK;
  818. ENABLE_REGWRITE_BUFFER(ah);
  819. REG_WRITE(ah, AR_IMR, imr_reg);
  820. ah->imrs2_reg |= AR_IMR_S2_GTT;
  821. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  822. if (!AR_SREV_9100(ah)) {
  823. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  824. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
  825. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  826. }
  827. REGWRITE_BUFFER_FLUSH(ah);
  828. if (AR_SREV_9300_20_OR_LATER(ah)) {
  829. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
  830. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
  831. REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
  832. REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
  833. }
  834. }
  835. static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
  836. {
  837. u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
  838. val = min(val, (u32) 0xFFFF);
  839. REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
  840. }
  841. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  842. {
  843. u32 val = ath9k_hw_mac_to_clks(ah, us);
  844. val = min(val, (u32) 0xFFFF);
  845. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  846. }
  847. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  848. {
  849. u32 val = ath9k_hw_mac_to_clks(ah, us);
  850. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  851. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  852. }
  853. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  854. {
  855. u32 val = ath9k_hw_mac_to_clks(ah, us);
  856. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  857. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  858. }
  859. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  860. {
  861. if (tu > 0xFFFF) {
  862. ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
  863. tu);
  864. ah->globaltxtimeout = (u32) -1;
  865. return false;
  866. } else {
  867. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  868. ah->globaltxtimeout = tu;
  869. return true;
  870. }
  871. }
  872. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  873. {
  874. struct ath_common *common = ath9k_hw_common(ah);
  875. struct ieee80211_conf *conf = &common->hw->conf;
  876. const struct ath9k_channel *chan = ah->curchan;
  877. int acktimeout, ctstimeout, ack_offset = 0;
  878. int slottime;
  879. int sifstime;
  880. int rx_lat = 0, tx_lat = 0, eifs = 0;
  881. u32 reg;
  882. ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
  883. ah->misc_mode);
  884. if (!chan)
  885. return;
  886. if (ah->misc_mode != 0)
  887. REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
  888. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  889. rx_lat = 41;
  890. else
  891. rx_lat = 37;
  892. tx_lat = 54;
  893. if (IS_CHAN_5GHZ(chan))
  894. sifstime = 16;
  895. else
  896. sifstime = 10;
  897. if (IS_CHAN_HALF_RATE(chan)) {
  898. eifs = 175;
  899. rx_lat *= 2;
  900. tx_lat *= 2;
  901. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  902. tx_lat += 11;
  903. sifstime *= 2;
  904. ack_offset = 16;
  905. slottime = 13;
  906. } else if (IS_CHAN_QUARTER_RATE(chan)) {
  907. eifs = 340;
  908. rx_lat = (rx_lat * 4) - 1;
  909. tx_lat *= 4;
  910. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  911. tx_lat += 22;
  912. sifstime *= 4;
  913. ack_offset = 32;
  914. slottime = 21;
  915. } else {
  916. if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
  917. eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
  918. reg = AR_USEC_ASYNC_FIFO;
  919. } else {
  920. eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
  921. common->clockrate;
  922. reg = REG_READ(ah, AR_USEC);
  923. }
  924. rx_lat = MS(reg, AR_USEC_RX_LAT);
  925. tx_lat = MS(reg, AR_USEC_TX_LAT);
  926. slottime = ah->slottime;
  927. }
  928. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  929. acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
  930. ctstimeout = acktimeout;
  931. /*
  932. * Workaround for early ACK timeouts, add an offset to match the
  933. * initval's 64us ack timeout value. Use 48us for the CTS timeout.
  934. * This was initially only meant to work around an issue with delayed
  935. * BA frames in some implementations, but it has been found to fix ACK
  936. * timeout issues in other cases as well.
  937. */
  938. if (conf->chandef.chan &&
  939. conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
  940. !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
  941. acktimeout += 64 - sifstime - ah->slottime;
  942. ctstimeout += 48 - sifstime - ah->slottime;
  943. }
  944. ath9k_hw_set_sifs_time(ah, sifstime);
  945. ath9k_hw_setslottime(ah, slottime);
  946. ath9k_hw_set_ack_timeout(ah, acktimeout);
  947. ath9k_hw_set_cts_timeout(ah, ctstimeout);
  948. if (ah->globaltxtimeout != (u32) -1)
  949. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  950. REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
  951. REG_RMW(ah, AR_USEC,
  952. (common->clockrate - 1) |
  953. SM(rx_lat, AR_USEC_RX_LAT) |
  954. SM(tx_lat, AR_USEC_TX_LAT),
  955. AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
  956. }
  957. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  958. void ath9k_hw_deinit(struct ath_hw *ah)
  959. {
  960. struct ath_common *common = ath9k_hw_common(ah);
  961. if (common->state < ATH_HW_INITIALIZED)
  962. return;
  963. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  964. }
  965. EXPORT_SYMBOL(ath9k_hw_deinit);
  966. /*******/
  967. /* INI */
  968. /*******/
  969. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
  970. {
  971. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  972. if (IS_CHAN_B(chan))
  973. ctl |= CTL_11B;
  974. else if (IS_CHAN_G(chan))
  975. ctl |= CTL_11G;
  976. else
  977. ctl |= CTL_11A;
  978. return ctl;
  979. }
  980. /****************************************/
  981. /* Reset and Channel Switching Routines */
  982. /****************************************/
  983. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  984. {
  985. struct ath_common *common = ath9k_hw_common(ah);
  986. ENABLE_REGWRITE_BUFFER(ah);
  987. /*
  988. * set AHB_MODE not to do cacheline prefetches
  989. */
  990. if (!AR_SREV_9300_20_OR_LATER(ah))
  991. REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
  992. /*
  993. * let mac dma reads be in 128 byte chunks
  994. */
  995. REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
  996. REGWRITE_BUFFER_FLUSH(ah);
  997. /*
  998. * Restore TX Trigger Level to its pre-reset value.
  999. * The initial value depends on whether aggregation is enabled, and is
  1000. * adjusted whenever underruns are detected.
  1001. */
  1002. if (!AR_SREV_9300_20_OR_LATER(ah))
  1003. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  1004. ENABLE_REGWRITE_BUFFER(ah);
  1005. /*
  1006. * let mac dma writes be in 128 byte chunks
  1007. */
  1008. REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
  1009. /*
  1010. * Setup receive FIFO threshold to hold off TX activities
  1011. */
  1012. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  1013. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1014. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
  1015. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
  1016. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  1017. ah->caps.rx_status_len);
  1018. }
  1019. /*
  1020. * reduce the number of usable entries in PCU TXBUF to avoid
  1021. * wrap around issues.
  1022. */
  1023. if (AR_SREV_9285(ah)) {
  1024. /* For AR9285 the number of Fifos are reduced to half.
  1025. * So set the usable tx buf size also to half to
  1026. * avoid data/delimiter underruns
  1027. */
  1028. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1029. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  1030. } else if (!AR_SREV_9271(ah)) {
  1031. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1032. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  1033. }
  1034. REGWRITE_BUFFER_FLUSH(ah);
  1035. if (AR_SREV_9300_20_OR_LATER(ah))
  1036. ath9k_hw_reset_txstatus_ring(ah);
  1037. }
  1038. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  1039. {
  1040. u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
  1041. u32 set = AR_STA_ID1_KSRCH_MODE;
  1042. switch (opmode) {
  1043. case NL80211_IFTYPE_ADHOC:
  1044. case NL80211_IFTYPE_MESH_POINT:
  1045. set |= AR_STA_ID1_ADHOC;
  1046. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1047. break;
  1048. case NL80211_IFTYPE_AP:
  1049. set |= AR_STA_ID1_STA_AP;
  1050. /* fall through */
  1051. case NL80211_IFTYPE_STATION:
  1052. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1053. break;
  1054. default:
  1055. if (!ah->is_monitoring)
  1056. set = 0;
  1057. break;
  1058. }
  1059. REG_RMW(ah, AR_STA_ID1, set, mask);
  1060. }
  1061. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  1062. u32 *coef_mantissa, u32 *coef_exponent)
  1063. {
  1064. u32 coef_exp, coef_man;
  1065. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  1066. if ((coef_scaled >> coef_exp) & 0x1)
  1067. break;
  1068. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  1069. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  1070. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  1071. *coef_exponent = coef_exp - 16;
  1072. }
  1073. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  1074. {
  1075. u32 rst_flags;
  1076. u32 tmpReg;
  1077. if (AR_SREV_9100(ah)) {
  1078. REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
  1079. AR_RTC_DERIVED_CLK_PERIOD, 1);
  1080. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  1081. }
  1082. ENABLE_REGWRITE_BUFFER(ah);
  1083. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1084. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1085. udelay(10);
  1086. }
  1087. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1088. AR_RTC_FORCE_WAKE_ON_INT);
  1089. if (AR_SREV_9100(ah)) {
  1090. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  1091. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  1092. } else {
  1093. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  1094. if (tmpReg &
  1095. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  1096. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  1097. u32 val;
  1098. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  1099. val = AR_RC_HOSTIF;
  1100. if (!AR_SREV_9300_20_OR_LATER(ah))
  1101. val |= AR_RC_AHB;
  1102. REG_WRITE(ah, AR_RC, val);
  1103. } else if (!AR_SREV_9300_20_OR_LATER(ah))
  1104. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1105. rst_flags = AR_RTC_RC_MAC_WARM;
  1106. if (type == ATH9K_RESET_COLD)
  1107. rst_flags |= AR_RTC_RC_MAC_COLD;
  1108. }
  1109. if (AR_SREV_9330(ah)) {
  1110. int npend = 0;
  1111. int i;
  1112. /* AR9330 WAR:
  1113. * call external reset function to reset WMAC if:
  1114. * - doing a cold reset
  1115. * - we have pending frames in the TX queues
  1116. */
  1117. for (i = 0; i < AR_NUM_QCU; i++) {
  1118. npend = ath9k_hw_numtxpending(ah, i);
  1119. if (npend)
  1120. break;
  1121. }
  1122. if (ah->external_reset &&
  1123. (npend || type == ATH9K_RESET_COLD)) {
  1124. int reset_err = 0;
  1125. ath_dbg(ath9k_hw_common(ah), RESET,
  1126. "reset MAC via external reset\n");
  1127. reset_err = ah->external_reset();
  1128. if (reset_err) {
  1129. ath_err(ath9k_hw_common(ah),
  1130. "External reset failed, err=%d\n",
  1131. reset_err);
  1132. return false;
  1133. }
  1134. REG_WRITE(ah, AR_RTC_RESET, 1);
  1135. }
  1136. }
  1137. if (ath9k_hw_mci_is_enabled(ah))
  1138. ar9003_mci_check_gpm_offset(ah);
  1139. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  1140. REGWRITE_BUFFER_FLUSH(ah);
  1141. udelay(50);
  1142. REG_WRITE(ah, AR_RTC_RC, 0);
  1143. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  1144. ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
  1145. return false;
  1146. }
  1147. if (!AR_SREV_9100(ah))
  1148. REG_WRITE(ah, AR_RC, 0);
  1149. if (AR_SREV_9100(ah))
  1150. udelay(50);
  1151. return true;
  1152. }
  1153. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  1154. {
  1155. ENABLE_REGWRITE_BUFFER(ah);
  1156. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1157. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1158. udelay(10);
  1159. }
  1160. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1161. AR_RTC_FORCE_WAKE_ON_INT);
  1162. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1163. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1164. REG_WRITE(ah, AR_RTC_RESET, 0);
  1165. REGWRITE_BUFFER_FLUSH(ah);
  1166. if (!AR_SREV_9300_20_OR_LATER(ah))
  1167. udelay(2);
  1168. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1169. REG_WRITE(ah, AR_RC, 0);
  1170. REG_WRITE(ah, AR_RTC_RESET, 1);
  1171. if (!ath9k_hw_wait(ah,
  1172. AR_RTC_STATUS,
  1173. AR_RTC_STATUS_M,
  1174. AR_RTC_STATUS_ON,
  1175. AH_WAIT_TIMEOUT)) {
  1176. ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
  1177. return false;
  1178. }
  1179. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  1180. }
  1181. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  1182. {
  1183. bool ret = false;
  1184. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1185. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1186. udelay(10);
  1187. }
  1188. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1189. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  1190. if (!ah->reset_power_on)
  1191. type = ATH9K_RESET_POWER_ON;
  1192. switch (type) {
  1193. case ATH9K_RESET_POWER_ON:
  1194. ret = ath9k_hw_set_reset_power_on(ah);
  1195. if (ret)
  1196. ah->reset_power_on = true;
  1197. break;
  1198. case ATH9K_RESET_WARM:
  1199. case ATH9K_RESET_COLD:
  1200. ret = ath9k_hw_set_reset(ah, type);
  1201. break;
  1202. default:
  1203. break;
  1204. }
  1205. return ret;
  1206. }
  1207. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  1208. struct ath9k_channel *chan)
  1209. {
  1210. int reset_type = ATH9K_RESET_WARM;
  1211. if (AR_SREV_9280(ah)) {
  1212. if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  1213. reset_type = ATH9K_RESET_POWER_ON;
  1214. else
  1215. reset_type = ATH9K_RESET_COLD;
  1216. } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
  1217. (REG_READ(ah, AR_CR) & AR_CR_RXE))
  1218. reset_type = ATH9K_RESET_COLD;
  1219. if (!ath9k_hw_set_reset_reg(ah, reset_type))
  1220. return false;
  1221. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1222. return false;
  1223. ah->chip_fullsleep = false;
  1224. if (AR_SREV_9330(ah))
  1225. ar9003_hw_internal_regulator_apply(ah);
  1226. ath9k_hw_init_pll(ah, chan);
  1227. ath9k_hw_set_rfmode(ah, chan);
  1228. return true;
  1229. }
  1230. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  1231. struct ath9k_channel *chan)
  1232. {
  1233. struct ath_common *common = ath9k_hw_common(ah);
  1234. u32 qnum;
  1235. int r;
  1236. bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
  1237. bool band_switch, mode_diff;
  1238. u8 ini_reloaded;
  1239. band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
  1240. (ah->curchan->channelFlags & (CHANNEL_2GHZ |
  1241. CHANNEL_5GHZ));
  1242. mode_diff = (chan->chanmode != ah->curchan->chanmode);
  1243. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  1244. if (ath9k_hw_numtxpending(ah, qnum)) {
  1245. ath_dbg(common, QUEUE,
  1246. "Transmit frames pending on queue %d\n", qnum);
  1247. return false;
  1248. }
  1249. }
  1250. if (!ath9k_hw_rfbus_req(ah)) {
  1251. ath_err(common, "Could not kill baseband RX\n");
  1252. return false;
  1253. }
  1254. if (edma && (band_switch || mode_diff)) {
  1255. ath9k_hw_mark_phy_inactive(ah);
  1256. udelay(5);
  1257. ath9k_hw_init_pll(ah, NULL);
  1258. if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
  1259. ath_err(common, "Failed to do fast channel change\n");
  1260. return false;
  1261. }
  1262. }
  1263. ath9k_hw_set_channel_regs(ah, chan);
  1264. r = ath9k_hw_rf_set_freq(ah, chan);
  1265. if (r) {
  1266. ath_err(common, "Failed to set channel\n");
  1267. return false;
  1268. }
  1269. ath9k_hw_set_clockrate(ah);
  1270. ath9k_hw_apply_txpower(ah, chan, false);
  1271. ath9k_hw_rfbus_done(ah);
  1272. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1273. ath9k_hw_set_delta_slope(ah, chan);
  1274. ath9k_hw_spur_mitigate_freq(ah, chan);
  1275. if (edma && (band_switch || mode_diff)) {
  1276. ah->ah_flags |= AH_FASTCC;
  1277. if (band_switch || ini_reloaded)
  1278. ah->eep_ops->set_board_values(ah, chan);
  1279. ath9k_hw_init_bb(ah, chan);
  1280. if (band_switch || ini_reloaded)
  1281. ath9k_hw_init_cal(ah, chan);
  1282. ah->ah_flags &= ~AH_FASTCC;
  1283. }
  1284. return true;
  1285. }
  1286. static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
  1287. {
  1288. u32 gpio_mask = ah->gpio_mask;
  1289. int i;
  1290. for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
  1291. if (!(gpio_mask & 1))
  1292. continue;
  1293. ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  1294. ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
  1295. }
  1296. }
  1297. static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
  1298. int *hang_state, int *hang_pos)
  1299. {
  1300. static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
  1301. u32 chain_state, dcs_pos, i;
  1302. for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
  1303. chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
  1304. for (i = 0; i < 3; i++) {
  1305. if (chain_state == dcu_chain_state[i]) {
  1306. *hang_state = chain_state;
  1307. *hang_pos = dcs_pos;
  1308. return true;
  1309. }
  1310. }
  1311. }
  1312. return false;
  1313. }
  1314. #define DCU_COMPLETE_STATE 1
  1315. #define DCU_COMPLETE_STATE_MASK 0x3
  1316. #define NUM_STATUS_READS 50
  1317. static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
  1318. {
  1319. u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
  1320. u32 i, hang_pos, hang_state, num_state = 6;
  1321. comp_state = REG_READ(ah, AR_DMADBG_6);
  1322. if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
  1323. ath_dbg(ath9k_hw_common(ah), RESET,
  1324. "MAC Hang signature not found at DCU complete\n");
  1325. return false;
  1326. }
  1327. chain_state = REG_READ(ah, dcs_reg);
  1328. if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
  1329. goto hang_check_iter;
  1330. dcs_reg = AR_DMADBG_5;
  1331. num_state = 4;
  1332. chain_state = REG_READ(ah, dcs_reg);
  1333. if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
  1334. goto hang_check_iter;
  1335. ath_dbg(ath9k_hw_common(ah), RESET,
  1336. "MAC Hang signature 1 not found\n");
  1337. return false;
  1338. hang_check_iter:
  1339. ath_dbg(ath9k_hw_common(ah), RESET,
  1340. "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
  1341. chain_state, comp_state, hang_state, hang_pos);
  1342. for (i = 0; i < NUM_STATUS_READS; i++) {
  1343. chain_state = REG_READ(ah, dcs_reg);
  1344. chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
  1345. comp_state = REG_READ(ah, AR_DMADBG_6);
  1346. if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
  1347. DCU_COMPLETE_STATE) ||
  1348. (chain_state != hang_state))
  1349. return false;
  1350. }
  1351. ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
  1352. return true;
  1353. }
  1354. bool ath9k_hw_check_alive(struct ath_hw *ah)
  1355. {
  1356. int count = 50;
  1357. u32 reg;
  1358. if (AR_SREV_9300(ah))
  1359. return !ath9k_hw_detect_mac_hang(ah);
  1360. if (AR_SREV_9285_12_OR_LATER(ah))
  1361. return true;
  1362. do {
  1363. reg = REG_READ(ah, AR_OBS_BUS_1);
  1364. if ((reg & 0x7E7FFFEF) == 0x00702400)
  1365. continue;
  1366. switch (reg & 0x7E000B00) {
  1367. case 0x1E000000:
  1368. case 0x52000B00:
  1369. case 0x18000B00:
  1370. continue;
  1371. default:
  1372. return true;
  1373. }
  1374. } while (count-- > 0);
  1375. return false;
  1376. }
  1377. EXPORT_SYMBOL(ath9k_hw_check_alive);
  1378. static void ath9k_hw_init_mfp(struct ath_hw *ah)
  1379. {
  1380. /* Setup MFP options for CCMP */
  1381. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1382. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1383. * frames when constructing CCMP AAD. */
  1384. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1385. 0xc7ff);
  1386. ah->sw_mgmt_crypto = false;
  1387. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1388. /* Disable hardware crypto for management frames */
  1389. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1390. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1391. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1392. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1393. ah->sw_mgmt_crypto = true;
  1394. } else {
  1395. ah->sw_mgmt_crypto = true;
  1396. }
  1397. }
  1398. static void ath9k_hw_reset_opmode(struct ath_hw *ah,
  1399. u32 macStaId1, u32 saveDefAntenna)
  1400. {
  1401. struct ath_common *common = ath9k_hw_common(ah);
  1402. ENABLE_REGWRITE_BUFFER(ah);
  1403. REG_RMW(ah, AR_STA_ID1, macStaId1
  1404. | AR_STA_ID1_RTS_USE_DEF
  1405. | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1406. | ah->sta_id1_defaults,
  1407. ~AR_STA_ID1_SADH_MASK);
  1408. ath_hw_setbssidmask(common);
  1409. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1410. ath9k_hw_write_associd(ah);
  1411. REG_WRITE(ah, AR_ISR, ~0);
  1412. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1413. REGWRITE_BUFFER_FLUSH(ah);
  1414. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1415. }
  1416. static void ath9k_hw_init_queues(struct ath_hw *ah)
  1417. {
  1418. int i;
  1419. ENABLE_REGWRITE_BUFFER(ah);
  1420. for (i = 0; i < AR_NUM_DCU; i++)
  1421. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1422. REGWRITE_BUFFER_FLUSH(ah);
  1423. ah->intr_txqs = 0;
  1424. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1425. ath9k_hw_resettxqueue(ah, i);
  1426. }
  1427. /*
  1428. * For big endian systems turn on swapping for descriptors
  1429. */
  1430. static void ath9k_hw_init_desc(struct ath_hw *ah)
  1431. {
  1432. struct ath_common *common = ath9k_hw_common(ah);
  1433. if (AR_SREV_9100(ah)) {
  1434. u32 mask;
  1435. mask = REG_READ(ah, AR_CFG);
  1436. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1437. ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
  1438. mask);
  1439. } else {
  1440. mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1441. REG_WRITE(ah, AR_CFG, mask);
  1442. ath_dbg(common, RESET, "Setting CFG 0x%x\n",
  1443. REG_READ(ah, AR_CFG));
  1444. }
  1445. } else {
  1446. if (common->bus_ops->ath_bus_type == ATH_USB) {
  1447. /* Configure AR9271 target WLAN */
  1448. if (AR_SREV_9271(ah))
  1449. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1450. else
  1451. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1452. }
  1453. #ifdef __BIG_ENDIAN
  1454. else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
  1455. AR_SREV_9550(ah))
  1456. REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
  1457. else
  1458. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1459. #endif
  1460. }
  1461. }
  1462. /*
  1463. * Fast channel change:
  1464. * (Change synthesizer based on channel freq without resetting chip)
  1465. *
  1466. * Don't do FCC when
  1467. * - Flag is not set
  1468. * - Chip is just coming out of full sleep
  1469. * - Channel to be set is same as current channel
  1470. * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
  1471. */
  1472. static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
  1473. {
  1474. struct ath_common *common = ath9k_hw_common(ah);
  1475. int ret;
  1476. if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
  1477. goto fail;
  1478. if (ah->chip_fullsleep)
  1479. goto fail;
  1480. if (!ah->curchan)
  1481. goto fail;
  1482. if (chan->channel == ah->curchan->channel)
  1483. goto fail;
  1484. if ((ah->curchan->channelFlags | chan->channelFlags) &
  1485. (CHANNEL_HALF | CHANNEL_QUARTER))
  1486. goto fail;
  1487. if ((chan->channelFlags & CHANNEL_ALL) !=
  1488. (ah->curchan->channelFlags & CHANNEL_ALL))
  1489. goto fail;
  1490. if (!ath9k_hw_check_alive(ah))
  1491. goto fail;
  1492. /*
  1493. * For AR9462, make sure that calibration data for
  1494. * re-using are present.
  1495. */
  1496. if (AR_SREV_9462(ah) && (ah->caldata &&
  1497. (!ah->caldata->done_txiqcal_once ||
  1498. !ah->caldata->done_txclcal_once ||
  1499. !ah->caldata->rtt_done)))
  1500. goto fail;
  1501. ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
  1502. ah->curchan->channel, chan->channel);
  1503. ret = ath9k_hw_channel_change(ah, chan);
  1504. if (!ret)
  1505. goto fail;
  1506. if (ath9k_hw_mci_is_enabled(ah))
  1507. ar9003_mci_2g5g_switch(ah, false);
  1508. ath9k_hw_loadnf(ah, ah->curchan);
  1509. ath9k_hw_start_nfcal(ah, true);
  1510. if (AR_SREV_9271(ah))
  1511. ar9002_hw_load_ani_reg(ah, chan);
  1512. return 0;
  1513. fail:
  1514. return -EINVAL;
  1515. }
  1516. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  1517. struct ath9k_hw_cal_data *caldata, bool fastcc)
  1518. {
  1519. struct ath_common *common = ath9k_hw_common(ah);
  1520. u32 saveLedState;
  1521. u32 saveDefAntenna;
  1522. u32 macStaId1;
  1523. u64 tsf = 0;
  1524. int r;
  1525. bool start_mci_reset = false;
  1526. bool save_fullsleep = ah->chip_fullsleep;
  1527. if (ath9k_hw_mci_is_enabled(ah)) {
  1528. start_mci_reset = ar9003_mci_start_reset(ah, chan);
  1529. if (start_mci_reset)
  1530. return 0;
  1531. }
  1532. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1533. return -EIO;
  1534. if (ah->curchan && !ah->chip_fullsleep)
  1535. ath9k_hw_getnf(ah, ah->curchan);
  1536. ah->caldata = caldata;
  1537. if (caldata && (chan->channel != caldata->channel ||
  1538. chan->channelFlags != caldata->channelFlags)) {
  1539. /* Operating channel changed, reset channel calibration data */
  1540. memset(caldata, 0, sizeof(*caldata));
  1541. ath9k_init_nfcal_hist_buffer(ah, chan);
  1542. } else if (caldata) {
  1543. caldata->paprd_packet_sent = false;
  1544. }
  1545. ah->noise = ath9k_hw_getchan_noise(ah, chan);
  1546. if (fastcc) {
  1547. r = ath9k_hw_do_fastcc(ah, chan);
  1548. if (!r)
  1549. return r;
  1550. }
  1551. if (ath9k_hw_mci_is_enabled(ah))
  1552. ar9003_mci_stop_bt(ah, save_fullsleep);
  1553. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1554. if (saveDefAntenna == 0)
  1555. saveDefAntenna = 1;
  1556. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1557. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1558. if (AR_SREV_9100(ah) ||
  1559. (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
  1560. tsf = ath9k_hw_gettsf64(ah);
  1561. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1562. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1563. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1564. ath9k_hw_mark_phy_inactive(ah);
  1565. ah->paprd_table_write_done = false;
  1566. /* Only required on the first reset */
  1567. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1568. REG_WRITE(ah,
  1569. AR9271_RESET_POWER_DOWN_CONTROL,
  1570. AR9271_RADIO_RF_RST);
  1571. udelay(50);
  1572. }
  1573. if (!ath9k_hw_chip_reset(ah, chan)) {
  1574. ath_err(common, "Chip reset failed\n");
  1575. return -EINVAL;
  1576. }
  1577. /* Only required on the first reset */
  1578. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1579. ah->htc_reset_init = false;
  1580. REG_WRITE(ah,
  1581. AR9271_RESET_POWER_DOWN_CONTROL,
  1582. AR9271_GATE_MAC_CTL);
  1583. udelay(50);
  1584. }
  1585. /* Restore TSF */
  1586. if (tsf)
  1587. ath9k_hw_settsf64(ah, tsf);
  1588. if (AR_SREV_9280_20_OR_LATER(ah))
  1589. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1590. if (!AR_SREV_9300_20_OR_LATER(ah))
  1591. ar9002_hw_enable_async_fifo(ah);
  1592. r = ath9k_hw_process_ini(ah, chan);
  1593. if (r)
  1594. return r;
  1595. if (ath9k_hw_mci_is_enabled(ah))
  1596. ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
  1597. /*
  1598. * Some AR91xx SoC devices frequently fail to accept TSF writes
  1599. * right after the chip reset. When that happens, write a new
  1600. * value after the initvals have been applied, with an offset
  1601. * based on measured time difference
  1602. */
  1603. if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
  1604. tsf += 1500;
  1605. ath9k_hw_settsf64(ah, tsf);
  1606. }
  1607. ath9k_hw_init_mfp(ah);
  1608. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1609. ath9k_hw_set_delta_slope(ah, chan);
  1610. ath9k_hw_spur_mitigate_freq(ah, chan);
  1611. ah->eep_ops->set_board_values(ah, chan);
  1612. ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
  1613. r = ath9k_hw_rf_set_freq(ah, chan);
  1614. if (r)
  1615. return r;
  1616. ath9k_hw_set_clockrate(ah);
  1617. ath9k_hw_init_queues(ah);
  1618. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1619. ath9k_hw_ani_cache_ini_regs(ah);
  1620. ath9k_hw_init_qos(ah);
  1621. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1622. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  1623. ath9k_hw_init_global_settings(ah);
  1624. if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
  1625. REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
  1626. AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
  1627. REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
  1628. AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
  1629. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1630. AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
  1631. }
  1632. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
  1633. ath9k_hw_set_dma(ah);
  1634. if (!ath9k_hw_mci_is_enabled(ah))
  1635. REG_WRITE(ah, AR_OBS, 8);
  1636. if (ah->config.rx_intr_mitigation) {
  1637. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1638. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1639. }
  1640. if (ah->config.tx_intr_mitigation) {
  1641. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
  1642. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
  1643. }
  1644. ath9k_hw_init_bb(ah, chan);
  1645. if (caldata) {
  1646. caldata->done_txiqcal_once = false;
  1647. caldata->done_txclcal_once = false;
  1648. }
  1649. if (!ath9k_hw_init_cal(ah, chan))
  1650. return -EIO;
  1651. if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
  1652. return -EIO;
  1653. ENABLE_REGWRITE_BUFFER(ah);
  1654. ath9k_hw_restore_chainmask(ah);
  1655. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1656. REGWRITE_BUFFER_FLUSH(ah);
  1657. ath9k_hw_init_desc(ah);
  1658. if (ath9k_hw_btcoex_is_enabled(ah))
  1659. ath9k_hw_btcoex_enable(ah);
  1660. if (ath9k_hw_mci_is_enabled(ah))
  1661. ar9003_mci_check_bt(ah);
  1662. ath9k_hw_loadnf(ah, chan);
  1663. ath9k_hw_start_nfcal(ah, true);
  1664. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1665. ar9003_hw_bb_watchdog_config(ah);
  1666. ar9003_hw_disable_phy_restart(ah);
  1667. }
  1668. ath9k_hw_apply_gpio_override(ah);
  1669. if (AR_SREV_9565(ah) && ah->shared_chain_lnadiv)
  1670. REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
  1671. return 0;
  1672. }
  1673. EXPORT_SYMBOL(ath9k_hw_reset);
  1674. /******************************/
  1675. /* Power Management (Chipset) */
  1676. /******************************/
  1677. /*
  1678. * Notify Power Mgt is disabled in self-generated frames.
  1679. * If requested, force chip to sleep.
  1680. */
  1681. static void ath9k_set_power_sleep(struct ath_hw *ah)
  1682. {
  1683. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1684. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  1685. REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
  1686. REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
  1687. REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
  1688. /* xxx Required for WLAN only case ? */
  1689. REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
  1690. udelay(100);
  1691. }
  1692. /*
  1693. * Clear the RTC force wake bit to allow the
  1694. * mac to go to sleep.
  1695. */
  1696. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
  1697. if (ath9k_hw_mci_is_enabled(ah))
  1698. udelay(100);
  1699. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1700. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1701. /* Shutdown chip. Active low */
  1702. if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
  1703. REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
  1704. udelay(2);
  1705. }
  1706. /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
  1707. if (AR_SREV_9300_20_OR_LATER(ah))
  1708. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1709. }
  1710. /*
  1711. * Notify Power Management is enabled in self-generating
  1712. * frames. If request, set power mode of chip to
  1713. * auto/normal. Duration in units of 128us (1/8 TU).
  1714. */
  1715. static void ath9k_set_power_network_sleep(struct ath_hw *ah)
  1716. {
  1717. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1718. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1719. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1720. /* Set WakeOnInterrupt bit; clear ForceWake bit */
  1721. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1722. AR_RTC_FORCE_WAKE_ON_INT);
  1723. } else {
  1724. /* When chip goes into network sleep, it could be waken
  1725. * up by MCI_INT interrupt caused by BT's HW messages
  1726. * (LNA_xxx, CONT_xxx) which chould be in a very fast
  1727. * rate (~100us). This will cause chip to leave and
  1728. * re-enter network sleep mode frequently, which in
  1729. * consequence will have WLAN MCI HW to generate lots of
  1730. * SYS_WAKING and SYS_SLEEPING messages which will make
  1731. * BT CPU to busy to process.
  1732. */
  1733. if (ath9k_hw_mci_is_enabled(ah))
  1734. REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
  1735. AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
  1736. /*
  1737. * Clear the RTC force wake bit to allow the
  1738. * mac to go to sleep.
  1739. */
  1740. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
  1741. if (ath9k_hw_mci_is_enabled(ah))
  1742. udelay(30);
  1743. }
  1744. /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
  1745. if (AR_SREV_9300_20_OR_LATER(ah))
  1746. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1747. }
  1748. static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
  1749. {
  1750. u32 val;
  1751. int i;
  1752. /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
  1753. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1754. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1755. udelay(10);
  1756. }
  1757. if ((REG_READ(ah, AR_RTC_STATUS) &
  1758. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  1759. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  1760. return false;
  1761. }
  1762. if (!AR_SREV_9300_20_OR_LATER(ah))
  1763. ath9k_hw_init_pll(ah, NULL);
  1764. }
  1765. if (AR_SREV_9100(ah))
  1766. REG_SET_BIT(ah, AR_RTC_RESET,
  1767. AR_RTC_RESET_EN);
  1768. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1769. AR_RTC_FORCE_WAKE_EN);
  1770. udelay(50);
  1771. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  1772. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  1773. if (val == AR_RTC_STATUS_ON)
  1774. break;
  1775. udelay(50);
  1776. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1777. AR_RTC_FORCE_WAKE_EN);
  1778. }
  1779. if (i == 0) {
  1780. ath_err(ath9k_hw_common(ah),
  1781. "Failed to wakeup in %uus\n",
  1782. POWER_UP_TIME / 20);
  1783. return false;
  1784. }
  1785. if (ath9k_hw_mci_is_enabled(ah))
  1786. ar9003_mci_set_power_awake(ah);
  1787. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1788. return true;
  1789. }
  1790. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  1791. {
  1792. struct ath_common *common = ath9k_hw_common(ah);
  1793. int status = true;
  1794. static const char *modes[] = {
  1795. "AWAKE",
  1796. "FULL-SLEEP",
  1797. "NETWORK SLEEP",
  1798. "UNDEFINED"
  1799. };
  1800. if (ah->power_mode == mode)
  1801. return status;
  1802. ath_dbg(common, RESET, "%s -> %s\n",
  1803. modes[ah->power_mode], modes[mode]);
  1804. switch (mode) {
  1805. case ATH9K_PM_AWAKE:
  1806. status = ath9k_hw_set_power_awake(ah);
  1807. break;
  1808. case ATH9K_PM_FULL_SLEEP:
  1809. if (ath9k_hw_mci_is_enabled(ah))
  1810. ar9003_mci_set_full_sleep(ah);
  1811. ath9k_set_power_sleep(ah);
  1812. ah->chip_fullsleep = true;
  1813. break;
  1814. case ATH9K_PM_NETWORK_SLEEP:
  1815. ath9k_set_power_network_sleep(ah);
  1816. break;
  1817. default:
  1818. ath_err(common, "Unknown power mode %u\n", mode);
  1819. return false;
  1820. }
  1821. ah->power_mode = mode;
  1822. /*
  1823. * XXX: If this warning never comes up after a while then
  1824. * simply keep the ATH_DBG_WARN_ON_ONCE() but make
  1825. * ath9k_hw_setpower() return type void.
  1826. */
  1827. if (!(ah->ah_flags & AH_UNPLUGGED))
  1828. ATH_DBG_WARN_ON_ONCE(!status);
  1829. return status;
  1830. }
  1831. EXPORT_SYMBOL(ath9k_hw_setpower);
  1832. /*******************/
  1833. /* Beacon Handling */
  1834. /*******************/
  1835. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  1836. {
  1837. int flags = 0;
  1838. ENABLE_REGWRITE_BUFFER(ah);
  1839. switch (ah->opmode) {
  1840. case NL80211_IFTYPE_ADHOC:
  1841. case NL80211_IFTYPE_MESH_POINT:
  1842. REG_SET_BIT(ah, AR_TXCFG,
  1843. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  1844. REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
  1845. TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
  1846. flags |= AR_NDP_TIMER_EN;
  1847. case NL80211_IFTYPE_AP:
  1848. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
  1849. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
  1850. TU_TO_USEC(ah->config.dma_beacon_response_time));
  1851. REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
  1852. TU_TO_USEC(ah->config.sw_beacon_response_time));
  1853. flags |=
  1854. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  1855. break;
  1856. default:
  1857. ath_dbg(ath9k_hw_common(ah), BEACON,
  1858. "%s: unsupported opmode: %d\n", __func__, ah->opmode);
  1859. return;
  1860. break;
  1861. }
  1862. REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
  1863. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
  1864. REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
  1865. REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
  1866. REGWRITE_BUFFER_FLUSH(ah);
  1867. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  1868. }
  1869. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  1870. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  1871. const struct ath9k_beacon_state *bs)
  1872. {
  1873. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  1874. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1875. struct ath_common *common = ath9k_hw_common(ah);
  1876. ENABLE_REGWRITE_BUFFER(ah);
  1877. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  1878. REG_WRITE(ah, AR_BEACON_PERIOD,
  1879. TU_TO_USEC(bs->bs_intval));
  1880. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  1881. TU_TO_USEC(bs->bs_intval));
  1882. REGWRITE_BUFFER_FLUSH(ah);
  1883. REG_RMW_FIELD(ah, AR_RSSI_THR,
  1884. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  1885. beaconintval = bs->bs_intval;
  1886. if (bs->bs_sleepduration > beaconintval)
  1887. beaconintval = bs->bs_sleepduration;
  1888. dtimperiod = bs->bs_dtimperiod;
  1889. if (bs->bs_sleepduration > dtimperiod)
  1890. dtimperiod = bs->bs_sleepduration;
  1891. if (beaconintval == dtimperiod)
  1892. nextTbtt = bs->bs_nextdtim;
  1893. else
  1894. nextTbtt = bs->bs_nexttbtt;
  1895. ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  1896. ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
  1897. ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
  1898. ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
  1899. ENABLE_REGWRITE_BUFFER(ah);
  1900. REG_WRITE(ah, AR_NEXT_DTIM,
  1901. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  1902. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  1903. REG_WRITE(ah, AR_SLEEP1,
  1904. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  1905. | AR_SLEEP1_ASSUME_DTIM);
  1906. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  1907. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  1908. else
  1909. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  1910. REG_WRITE(ah, AR_SLEEP2,
  1911. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  1912. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  1913. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  1914. REGWRITE_BUFFER_FLUSH(ah);
  1915. REG_SET_BIT(ah, AR_TIMER_MODE,
  1916. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  1917. AR_DTIM_TIMER_EN);
  1918. /* TSF Out of Range Threshold */
  1919. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  1920. }
  1921. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  1922. /*******************/
  1923. /* HW Capabilities */
  1924. /*******************/
  1925. static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
  1926. {
  1927. eeprom_chainmask &= chip_chainmask;
  1928. if (eeprom_chainmask)
  1929. return eeprom_chainmask;
  1930. else
  1931. return chip_chainmask;
  1932. }
  1933. /**
  1934. * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
  1935. * @ah: the atheros hardware data structure
  1936. *
  1937. * We enable DFS support upstream on chipsets which have passed a series
  1938. * of tests. The testing requirements are going to be documented. Desired
  1939. * test requirements are documented at:
  1940. *
  1941. * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
  1942. *
  1943. * Once a new chipset gets properly tested an individual commit can be used
  1944. * to document the testing for DFS for that chipset.
  1945. */
  1946. static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
  1947. {
  1948. switch (ah->hw_version.macVersion) {
  1949. /* for temporary testing DFS with 9280 */
  1950. case AR_SREV_VERSION_9280:
  1951. /* AR9580 will likely be our first target to get testing on */
  1952. case AR_SREV_VERSION_9580:
  1953. return true;
  1954. default:
  1955. return false;
  1956. }
  1957. }
  1958. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  1959. {
  1960. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1961. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1962. struct ath_common *common = ath9k_hw_common(ah);
  1963. unsigned int chip_chainmask;
  1964. u16 eeval;
  1965. u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
  1966. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  1967. regulatory->current_rd = eeval;
  1968. if (ah->opmode != NL80211_IFTYPE_AP &&
  1969. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  1970. if (regulatory->current_rd == 0x64 ||
  1971. regulatory->current_rd == 0x65)
  1972. regulatory->current_rd += 5;
  1973. else if (regulatory->current_rd == 0x41)
  1974. regulatory->current_rd = 0x43;
  1975. ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
  1976. regulatory->current_rd);
  1977. }
  1978. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  1979. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  1980. ath_err(common,
  1981. "no band has been marked as supported in EEPROM\n");
  1982. return -EINVAL;
  1983. }
  1984. if (eeval & AR5416_OPFLAGS_11A)
  1985. pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
  1986. if (eeval & AR5416_OPFLAGS_11G)
  1987. pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
  1988. if (AR_SREV_9485(ah) ||
  1989. AR_SREV_9285(ah) ||
  1990. AR_SREV_9330(ah) ||
  1991. AR_SREV_9565(ah))
  1992. chip_chainmask = 1;
  1993. else if (AR_SREV_9462(ah))
  1994. chip_chainmask = 3;
  1995. else if (!AR_SREV_9280_20_OR_LATER(ah))
  1996. chip_chainmask = 7;
  1997. else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
  1998. chip_chainmask = 3;
  1999. else
  2000. chip_chainmask = 7;
  2001. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  2002. /*
  2003. * For AR9271 we will temporarilly uses the rx chainmax as read from
  2004. * the EEPROM.
  2005. */
  2006. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  2007. !(eeval & AR5416_OPFLAGS_11A) &&
  2008. !(AR_SREV_9271(ah)))
  2009. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  2010. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  2011. else if (AR_SREV_9100(ah))
  2012. pCap->rx_chainmask = 0x7;
  2013. else
  2014. /* Use rx_chainmask from EEPROM. */
  2015. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  2016. pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
  2017. pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
  2018. ah->txchainmask = pCap->tx_chainmask;
  2019. ah->rxchainmask = pCap->rx_chainmask;
  2020. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  2021. /* enable key search for every frame in an aggregate */
  2022. if (AR_SREV_9300_20_OR_LATER(ah))
  2023. ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
  2024. common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
  2025. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  2026. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  2027. else
  2028. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  2029. if (AR_SREV_9271(ah))
  2030. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  2031. else if (AR_DEVID_7010(ah))
  2032. pCap->num_gpio_pins = AR7010_NUM_GPIO;
  2033. else if (AR_SREV_9300_20_OR_LATER(ah))
  2034. pCap->num_gpio_pins = AR9300_NUM_GPIO;
  2035. else if (AR_SREV_9287_11_OR_LATER(ah))
  2036. pCap->num_gpio_pins = AR9287_NUM_GPIO;
  2037. else if (AR_SREV_9285_12_OR_LATER(ah))
  2038. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  2039. else if (AR_SREV_9280_20_OR_LATER(ah))
  2040. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  2041. else
  2042. pCap->num_gpio_pins = AR_NUM_GPIO;
  2043. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
  2044. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  2045. else
  2046. pCap->rts_aggr_limit = (8 * 1024);
  2047. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  2048. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  2049. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  2050. ah->rfkill_gpio =
  2051. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  2052. ah->rfkill_polarity =
  2053. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  2054. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  2055. }
  2056. #endif
  2057. if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
  2058. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  2059. else
  2060. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  2061. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  2062. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  2063. else
  2064. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  2065. if (AR_SREV_9300_20_OR_LATER(ah)) {
  2066. pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
  2067. if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
  2068. pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
  2069. pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
  2070. pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
  2071. pCap->rx_status_len = sizeof(struct ar9003_rxs);
  2072. pCap->tx_desc_len = sizeof(struct ar9003_txc);
  2073. pCap->txs_len = sizeof(struct ar9003_txs);
  2074. } else {
  2075. pCap->tx_desc_len = sizeof(struct ath_desc);
  2076. if (AR_SREV_9280_20(ah))
  2077. pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
  2078. }
  2079. if (AR_SREV_9300_20_OR_LATER(ah))
  2080. pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
  2081. if (AR_SREV_9300_20_OR_LATER(ah))
  2082. ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
  2083. if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
  2084. pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
  2085. if (AR_SREV_9285(ah))
  2086. if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
  2087. ant_div_ctl1 =
  2088. ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  2089. if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
  2090. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  2091. }
  2092. if (AR_SREV_9300_20_OR_LATER(ah)) {
  2093. if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
  2094. pCap->hw_caps |= ATH9K_HW_CAP_APM;
  2095. }
  2096. if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
  2097. ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  2098. /*
  2099. * enable the diversity-combining algorithm only when
  2100. * both enable_lna_div and enable_fast_div are set
  2101. * Table for Diversity
  2102. * ant_div_alt_lnaconf bit 0-1
  2103. * ant_div_main_lnaconf bit 2-3
  2104. * ant_div_alt_gaintb bit 4
  2105. * ant_div_main_gaintb bit 5
  2106. * enable_ant_div_lnadiv bit 6
  2107. * enable_ant_fast_div bit 7
  2108. */
  2109. if ((ant_div_ctl1 >> 0x6) == 0x3)
  2110. pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
  2111. }
  2112. if (ath9k_hw_dfs_tested(ah))
  2113. pCap->hw_caps |= ATH9K_HW_CAP_DFS;
  2114. tx_chainmask = pCap->tx_chainmask;
  2115. rx_chainmask = pCap->rx_chainmask;
  2116. while (tx_chainmask || rx_chainmask) {
  2117. if (tx_chainmask & BIT(0))
  2118. pCap->max_txchains++;
  2119. if (rx_chainmask & BIT(0))
  2120. pCap->max_rxchains++;
  2121. tx_chainmask >>= 1;
  2122. rx_chainmask >>= 1;
  2123. }
  2124. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  2125. if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
  2126. pCap->hw_caps |= ATH9K_HW_CAP_MCI;
  2127. if (AR_SREV_9462_20(ah))
  2128. pCap->hw_caps |= ATH9K_HW_CAP_RTT;
  2129. }
  2130. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2131. pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE |
  2132. ATH9K_HW_WOW_PATTERN_MATCH_EXACT;
  2133. if (AR_SREV_9280(ah))
  2134. pCap->hw_caps |= ATH9K_HW_WOW_PATTERN_MATCH_DWORD;
  2135. }
  2136. if (AR_SREV_9300_20_OR_LATER(ah) &&
  2137. ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
  2138. pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
  2139. return 0;
  2140. }
  2141. /****************************/
  2142. /* GPIO / RFKILL / Antennae */
  2143. /****************************/
  2144. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  2145. u32 gpio, u32 type)
  2146. {
  2147. int addr;
  2148. u32 gpio_shift, tmp;
  2149. if (gpio > 11)
  2150. addr = AR_GPIO_OUTPUT_MUX3;
  2151. else if (gpio > 5)
  2152. addr = AR_GPIO_OUTPUT_MUX2;
  2153. else
  2154. addr = AR_GPIO_OUTPUT_MUX1;
  2155. gpio_shift = (gpio % 6) * 5;
  2156. if (AR_SREV_9280_20_OR_LATER(ah)
  2157. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  2158. REG_RMW(ah, addr, (type << gpio_shift),
  2159. (0x1f << gpio_shift));
  2160. } else {
  2161. tmp = REG_READ(ah, addr);
  2162. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  2163. tmp &= ~(0x1f << gpio_shift);
  2164. tmp |= (type << gpio_shift);
  2165. REG_WRITE(ah, addr, tmp);
  2166. }
  2167. }
  2168. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  2169. {
  2170. u32 gpio_shift;
  2171. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  2172. if (AR_DEVID_7010(ah)) {
  2173. gpio_shift = gpio;
  2174. REG_RMW(ah, AR7010_GPIO_OE,
  2175. (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
  2176. (AR7010_GPIO_OE_MASK << gpio_shift));
  2177. return;
  2178. }
  2179. gpio_shift = gpio << 1;
  2180. REG_RMW(ah,
  2181. AR_GPIO_OE_OUT,
  2182. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  2183. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2184. }
  2185. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  2186. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  2187. {
  2188. #define MS_REG_READ(x, y) \
  2189. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  2190. if (gpio >= ah->caps.num_gpio_pins)
  2191. return 0xffffffff;
  2192. if (AR_DEVID_7010(ah)) {
  2193. u32 val;
  2194. val = REG_READ(ah, AR7010_GPIO_IN);
  2195. return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
  2196. } else if (AR_SREV_9300_20_OR_LATER(ah))
  2197. return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
  2198. AR_GPIO_BIT(gpio)) != 0;
  2199. else if (AR_SREV_9271(ah))
  2200. return MS_REG_READ(AR9271, gpio) != 0;
  2201. else if (AR_SREV_9287_11_OR_LATER(ah))
  2202. return MS_REG_READ(AR9287, gpio) != 0;
  2203. else if (AR_SREV_9285_12_OR_LATER(ah))
  2204. return MS_REG_READ(AR9285, gpio) != 0;
  2205. else if (AR_SREV_9280_20_OR_LATER(ah))
  2206. return MS_REG_READ(AR928X, gpio) != 0;
  2207. else
  2208. return MS_REG_READ(AR, gpio) != 0;
  2209. }
  2210. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  2211. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  2212. u32 ah_signal_type)
  2213. {
  2214. u32 gpio_shift;
  2215. if (AR_DEVID_7010(ah)) {
  2216. gpio_shift = gpio;
  2217. REG_RMW(ah, AR7010_GPIO_OE,
  2218. (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
  2219. (AR7010_GPIO_OE_MASK << gpio_shift));
  2220. return;
  2221. }
  2222. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  2223. gpio_shift = 2 * gpio;
  2224. REG_RMW(ah,
  2225. AR_GPIO_OE_OUT,
  2226. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  2227. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2228. }
  2229. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  2230. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  2231. {
  2232. if (AR_DEVID_7010(ah)) {
  2233. val = val ? 0 : 1;
  2234. REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
  2235. AR_GPIO_BIT(gpio));
  2236. return;
  2237. }
  2238. if (AR_SREV_9271(ah))
  2239. val = ~val;
  2240. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  2241. AR_GPIO_BIT(gpio));
  2242. }
  2243. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  2244. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  2245. {
  2246. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  2247. }
  2248. EXPORT_SYMBOL(ath9k_hw_setantenna);
  2249. /*********************/
  2250. /* General Operation */
  2251. /*********************/
  2252. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  2253. {
  2254. u32 bits = REG_READ(ah, AR_RX_FILTER);
  2255. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  2256. if (phybits & AR_PHY_ERR_RADAR)
  2257. bits |= ATH9K_RX_FILTER_PHYRADAR;
  2258. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  2259. bits |= ATH9K_RX_FILTER_PHYERR;
  2260. return bits;
  2261. }
  2262. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  2263. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  2264. {
  2265. u32 phybits;
  2266. ENABLE_REGWRITE_BUFFER(ah);
  2267. if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  2268. bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
  2269. REG_WRITE(ah, AR_RX_FILTER, bits);
  2270. phybits = 0;
  2271. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  2272. phybits |= AR_PHY_ERR_RADAR;
  2273. if (bits & ATH9K_RX_FILTER_PHYERR)
  2274. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  2275. REG_WRITE(ah, AR_PHY_ERR, phybits);
  2276. if (phybits)
  2277. REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
  2278. else
  2279. REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
  2280. REGWRITE_BUFFER_FLUSH(ah);
  2281. }
  2282. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  2283. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  2284. {
  2285. if (ath9k_hw_mci_is_enabled(ah))
  2286. ar9003_mci_bt_gain_ctrl(ah);
  2287. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  2288. return false;
  2289. ath9k_hw_init_pll(ah, NULL);
  2290. ah->htc_reset_init = true;
  2291. return true;
  2292. }
  2293. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  2294. bool ath9k_hw_disable(struct ath_hw *ah)
  2295. {
  2296. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  2297. return false;
  2298. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  2299. return false;
  2300. ath9k_hw_init_pll(ah, NULL);
  2301. return true;
  2302. }
  2303. EXPORT_SYMBOL(ath9k_hw_disable);
  2304. static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
  2305. {
  2306. enum eeprom_param gain_param;
  2307. if (IS_CHAN_2GHZ(chan))
  2308. gain_param = EEP_ANTENNA_GAIN_2G;
  2309. else
  2310. gain_param = EEP_ANTENNA_GAIN_5G;
  2311. return ah->eep_ops->get_eeprom(ah, gain_param);
  2312. }
  2313. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  2314. bool test)
  2315. {
  2316. struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
  2317. struct ieee80211_channel *channel;
  2318. int chan_pwr, new_pwr, max_gain;
  2319. int ant_gain, ant_reduction = 0;
  2320. if (!chan)
  2321. return;
  2322. channel = chan->chan;
  2323. chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
  2324. new_pwr = min_t(int, chan_pwr, reg->power_limit);
  2325. max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
  2326. ant_gain = get_antenna_gain(ah, chan);
  2327. if (ant_gain > max_gain)
  2328. ant_reduction = ant_gain - max_gain;
  2329. ah->eep_ops->set_txpower(ah, chan,
  2330. ath9k_regd_get_ctl(reg, chan),
  2331. ant_reduction, new_pwr, test);
  2332. }
  2333. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
  2334. {
  2335. struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
  2336. struct ath9k_channel *chan = ah->curchan;
  2337. struct ieee80211_channel *channel = chan->chan;
  2338. reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
  2339. if (test)
  2340. channel->max_power = MAX_RATE_POWER / 2;
  2341. ath9k_hw_apply_txpower(ah, chan, test);
  2342. if (test)
  2343. channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
  2344. }
  2345. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  2346. void ath9k_hw_setopmode(struct ath_hw *ah)
  2347. {
  2348. ath9k_hw_set_operating_mode(ah, ah->opmode);
  2349. }
  2350. EXPORT_SYMBOL(ath9k_hw_setopmode);
  2351. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  2352. {
  2353. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  2354. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  2355. }
  2356. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  2357. void ath9k_hw_write_associd(struct ath_hw *ah)
  2358. {
  2359. struct ath_common *common = ath9k_hw_common(ah);
  2360. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  2361. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  2362. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  2363. }
  2364. EXPORT_SYMBOL(ath9k_hw_write_associd);
  2365. #define ATH9K_MAX_TSF_READ 10
  2366. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  2367. {
  2368. u32 tsf_lower, tsf_upper1, tsf_upper2;
  2369. int i;
  2370. tsf_upper1 = REG_READ(ah, AR_TSF_U32);
  2371. for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
  2372. tsf_lower = REG_READ(ah, AR_TSF_L32);
  2373. tsf_upper2 = REG_READ(ah, AR_TSF_U32);
  2374. if (tsf_upper2 == tsf_upper1)
  2375. break;
  2376. tsf_upper1 = tsf_upper2;
  2377. }
  2378. WARN_ON( i == ATH9K_MAX_TSF_READ );
  2379. return (((u64)tsf_upper1 << 32) | tsf_lower);
  2380. }
  2381. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  2382. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  2383. {
  2384. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  2385. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  2386. }
  2387. EXPORT_SYMBOL(ath9k_hw_settsf64);
  2388. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  2389. {
  2390. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  2391. AH_TSF_WRITE_TIMEOUT))
  2392. ath_dbg(ath9k_hw_common(ah), RESET,
  2393. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  2394. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  2395. }
  2396. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  2397. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
  2398. {
  2399. if (set)
  2400. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  2401. else
  2402. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  2403. }
  2404. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  2405. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  2406. {
  2407. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  2408. u32 macmode;
  2409. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  2410. macmode = AR_2040_JOINED_RX_CLEAR;
  2411. else
  2412. macmode = 0;
  2413. REG_WRITE(ah, AR_2040_MODE, macmode);
  2414. }
  2415. /* HW Generic timers configuration */
  2416. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  2417. {
  2418. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2419. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2420. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2421. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2422. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2423. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2424. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2425. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2426. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  2427. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  2428. AR_NDP2_TIMER_MODE, 0x0002},
  2429. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  2430. AR_NDP2_TIMER_MODE, 0x0004},
  2431. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  2432. AR_NDP2_TIMER_MODE, 0x0008},
  2433. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  2434. AR_NDP2_TIMER_MODE, 0x0010},
  2435. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  2436. AR_NDP2_TIMER_MODE, 0x0020},
  2437. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  2438. AR_NDP2_TIMER_MODE, 0x0040},
  2439. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  2440. AR_NDP2_TIMER_MODE, 0x0080}
  2441. };
  2442. /* HW generic timer primitives */
  2443. /* compute and clear index of rightmost 1 */
  2444. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  2445. {
  2446. u32 b;
  2447. b = *mask;
  2448. b &= (0-b);
  2449. *mask &= ~b;
  2450. b *= debruijn32;
  2451. b >>= 27;
  2452. return timer_table->gen_timer_index[b];
  2453. }
  2454. u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  2455. {
  2456. return REG_READ(ah, AR_TSF_L32);
  2457. }
  2458. EXPORT_SYMBOL(ath9k_hw_gettsf32);
  2459. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  2460. void (*trigger)(void *),
  2461. void (*overflow)(void *),
  2462. void *arg,
  2463. u8 timer_index)
  2464. {
  2465. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2466. struct ath_gen_timer *timer;
  2467. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  2468. if (timer == NULL)
  2469. return NULL;
  2470. /* allocate a hardware generic timer slot */
  2471. timer_table->timers[timer_index] = timer;
  2472. timer->index = timer_index;
  2473. timer->trigger = trigger;
  2474. timer->overflow = overflow;
  2475. timer->arg = arg;
  2476. return timer;
  2477. }
  2478. EXPORT_SYMBOL(ath_gen_timer_alloc);
  2479. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  2480. struct ath_gen_timer *timer,
  2481. u32 trig_timeout,
  2482. u32 timer_period)
  2483. {
  2484. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2485. u32 tsf, timer_next;
  2486. BUG_ON(!timer_period);
  2487. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  2488. tsf = ath9k_hw_gettsf32(ah);
  2489. timer_next = tsf + trig_timeout;
  2490. ath_dbg(ath9k_hw_common(ah), HWTIMER,
  2491. "current tsf %x period %x timer_next %x\n",
  2492. tsf, timer_period, timer_next);
  2493. /*
  2494. * Program generic timer registers
  2495. */
  2496. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  2497. timer_next);
  2498. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  2499. timer_period);
  2500. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  2501. gen_tmr_configuration[timer->index].mode_mask);
  2502. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  2503. /*
  2504. * Starting from AR9462, each generic timer can select which tsf
  2505. * to use. But we still follow the old rule, 0 - 7 use tsf and
  2506. * 8 - 15 use tsf2.
  2507. */
  2508. if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
  2509. REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
  2510. (1 << timer->index));
  2511. else
  2512. REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
  2513. (1 << timer->index));
  2514. }
  2515. /* Enable both trigger and thresh interrupt masks */
  2516. REG_SET_BIT(ah, AR_IMR_S5,
  2517. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  2518. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  2519. }
  2520. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  2521. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  2522. {
  2523. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2524. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  2525. (timer->index >= ATH_MAX_GEN_TIMER)) {
  2526. return;
  2527. }
  2528. /* Clear generic timer enable bits. */
  2529. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  2530. gen_tmr_configuration[timer->index].mode_mask);
  2531. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  2532. /*
  2533. * Need to switch back to TSF if it was using TSF2.
  2534. */
  2535. if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
  2536. REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
  2537. (1 << timer->index));
  2538. }
  2539. }
  2540. /* Disable both trigger and thresh interrupt masks */
  2541. REG_CLR_BIT(ah, AR_IMR_S5,
  2542. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  2543. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  2544. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  2545. }
  2546. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  2547. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  2548. {
  2549. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2550. /* free the hardware generic timer slot */
  2551. timer_table->timers[timer->index] = NULL;
  2552. kfree(timer);
  2553. }
  2554. EXPORT_SYMBOL(ath_gen_timer_free);
  2555. /*
  2556. * Generic Timer Interrupts handling
  2557. */
  2558. void ath_gen_timer_isr(struct ath_hw *ah)
  2559. {
  2560. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2561. struct ath_gen_timer *timer;
  2562. struct ath_common *common = ath9k_hw_common(ah);
  2563. u32 trigger_mask, thresh_mask, index;
  2564. /* get hardware generic timer interrupt status */
  2565. trigger_mask = ah->intr_gen_timer_trigger;
  2566. thresh_mask = ah->intr_gen_timer_thresh;
  2567. trigger_mask &= timer_table->timer_mask.val;
  2568. thresh_mask &= timer_table->timer_mask.val;
  2569. trigger_mask &= ~thresh_mask;
  2570. while (thresh_mask) {
  2571. index = rightmost_index(timer_table, &thresh_mask);
  2572. timer = timer_table->timers[index];
  2573. BUG_ON(!timer);
  2574. ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
  2575. index);
  2576. timer->overflow(timer->arg);
  2577. }
  2578. while (trigger_mask) {
  2579. index = rightmost_index(timer_table, &trigger_mask);
  2580. timer = timer_table->timers[index];
  2581. BUG_ON(!timer);
  2582. ath_dbg(common, HWTIMER,
  2583. "Gen timer[%d] trigger\n", index);
  2584. timer->trigger(timer->arg);
  2585. }
  2586. }
  2587. EXPORT_SYMBOL(ath_gen_timer_isr);
  2588. /********/
  2589. /* HTC */
  2590. /********/
  2591. static struct {
  2592. u32 version;
  2593. const char * name;
  2594. } ath_mac_bb_names[] = {
  2595. /* Devices with external radios */
  2596. { AR_SREV_VERSION_5416_PCI, "5416" },
  2597. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2598. { AR_SREV_VERSION_9100, "9100" },
  2599. { AR_SREV_VERSION_9160, "9160" },
  2600. /* Single-chip solutions */
  2601. { AR_SREV_VERSION_9280, "9280" },
  2602. { AR_SREV_VERSION_9285, "9285" },
  2603. { AR_SREV_VERSION_9287, "9287" },
  2604. { AR_SREV_VERSION_9271, "9271" },
  2605. { AR_SREV_VERSION_9300, "9300" },
  2606. { AR_SREV_VERSION_9330, "9330" },
  2607. { AR_SREV_VERSION_9340, "9340" },
  2608. { AR_SREV_VERSION_9485, "9485" },
  2609. { AR_SREV_VERSION_9462, "9462" },
  2610. { AR_SREV_VERSION_9550, "9550" },
  2611. { AR_SREV_VERSION_9565, "9565" },
  2612. };
  2613. /* For devices with external radios */
  2614. static struct {
  2615. u16 version;
  2616. const char * name;
  2617. } ath_rf_names[] = {
  2618. { 0, "5133" },
  2619. { AR_RAD5133_SREV_MAJOR, "5133" },
  2620. { AR_RAD5122_SREV_MAJOR, "5122" },
  2621. { AR_RAD2133_SREV_MAJOR, "2133" },
  2622. { AR_RAD2122_SREV_MAJOR, "2122" }
  2623. };
  2624. /*
  2625. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2626. */
  2627. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  2628. {
  2629. int i;
  2630. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2631. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2632. return ath_mac_bb_names[i].name;
  2633. }
  2634. }
  2635. return "????";
  2636. }
  2637. /*
  2638. * Return the RF name. "????" is returned if the RF is unknown.
  2639. * Used for devices with external radios.
  2640. */
  2641. static const char *ath9k_hw_rf_name(u16 rf_version)
  2642. {
  2643. int i;
  2644. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2645. if (ath_rf_names[i].version == rf_version) {
  2646. return ath_rf_names[i].name;
  2647. }
  2648. }
  2649. return "????";
  2650. }
  2651. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  2652. {
  2653. int used;
  2654. /* chipsets >= AR9280 are single-chip */
  2655. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2656. used = snprintf(hw_name, len,
  2657. "Atheros AR%s Rev:%x",
  2658. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2659. ah->hw_version.macRev);
  2660. }
  2661. else {
  2662. used = snprintf(hw_name, len,
  2663. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  2664. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2665. ah->hw_version.macRev,
  2666. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
  2667. AR_RADIO_SREV_MAJOR)),
  2668. ah->hw_version.phyRev);
  2669. }
  2670. hw_name[used] = '\0';
  2671. }
  2672. EXPORT_SYMBOL(ath9k_hw_name);