intel_hdmi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. struct intel_hdmi {
  39. struct intel_encoder base;
  40. u32 sdvox_reg;
  41. int ddc_bus;
  42. uint32_t color_range;
  43. bool has_hdmi_sink;
  44. bool has_audio;
  45. enum hdmi_force_audio force_audio;
  46. void (*write_infoframe)(struct drm_encoder *encoder,
  47. struct dip_infoframe *frame);
  48. };
  49. static struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  50. {
  51. return container_of(encoder, struct intel_hdmi, base.base);
  52. }
  53. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  54. {
  55. return container_of(intel_attached_encoder(connector),
  56. struct intel_hdmi, base);
  57. }
  58. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  59. {
  60. uint8_t *data = (uint8_t *)frame;
  61. uint8_t sum = 0;
  62. unsigned i;
  63. frame->checksum = 0;
  64. frame->ecc = 0;
  65. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  66. sum += data[i];
  67. frame->checksum = 0x100 - sum;
  68. }
  69. static u32 intel_infoframe_index(struct dip_infoframe *frame)
  70. {
  71. u32 flags = 0;
  72. switch (frame->type) {
  73. case DIP_TYPE_AVI:
  74. flags |= VIDEO_DIP_SELECT_AVI;
  75. break;
  76. case DIP_TYPE_SPD:
  77. flags |= VIDEO_DIP_SELECT_SPD;
  78. break;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. break;
  82. }
  83. return flags;
  84. }
  85. static u32 intel_infoframe_enable(struct dip_infoframe *frame)
  86. {
  87. u32 flags = 0;
  88. switch (frame->type) {
  89. case DIP_TYPE_AVI:
  90. flags |= VIDEO_DIP_ENABLE_AVI;
  91. break;
  92. case DIP_TYPE_SPD:
  93. flags |= VIDEO_DIP_ENABLE_SPD;
  94. break;
  95. default:
  96. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  97. break;
  98. }
  99. return flags;
  100. }
  101. static u32 intel_infoframe_frequency(struct dip_infoframe *frame)
  102. {
  103. u32 flags = 0;
  104. switch (frame->type) {
  105. case DIP_TYPE_AVI:
  106. case DIP_TYPE_SPD:
  107. flags |= VIDEO_DIP_FREQ_VSYNC;
  108. break;
  109. default:
  110. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  111. break;
  112. }
  113. return flags;
  114. }
  115. static void i9xx_write_infoframe(struct drm_encoder *encoder,
  116. struct dip_infoframe *frame)
  117. {
  118. uint32_t *data = (uint32_t *)frame;
  119. struct drm_device *dev = encoder->dev;
  120. struct drm_i915_private *dev_priv = dev->dev_private;
  121. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  122. u32 val = I915_READ(VIDEO_DIP_CTL);
  123. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  124. /* XXX first guess at handling video port, is this corrent? */
  125. val &= ~VIDEO_DIP_PORT_MASK;
  126. if (intel_hdmi->sdvox_reg == SDVOB)
  127. val |= VIDEO_DIP_PORT_B;
  128. else if (intel_hdmi->sdvox_reg == SDVOC)
  129. val |= VIDEO_DIP_PORT_C;
  130. else
  131. return;
  132. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  133. val |= intel_infoframe_index(frame);
  134. val &= ~intel_infoframe_enable(frame);
  135. val |= VIDEO_DIP_ENABLE;
  136. I915_WRITE(VIDEO_DIP_CTL, val);
  137. for (i = 0; i < len; i += 4) {
  138. I915_WRITE(VIDEO_DIP_DATA, *data);
  139. data++;
  140. }
  141. val |= intel_infoframe_enable(frame);
  142. val |= intel_infoframe_frequency(frame);
  143. I915_WRITE(VIDEO_DIP_CTL, val);
  144. }
  145. static void ironlake_write_infoframe(struct drm_encoder *encoder,
  146. struct dip_infoframe *frame)
  147. {
  148. uint32_t *data = (uint32_t *)frame;
  149. struct drm_device *dev = encoder->dev;
  150. struct drm_i915_private *dev_priv = dev->dev_private;
  151. struct drm_crtc *crtc = encoder->crtc;
  152. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  153. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  154. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  155. u32 val = I915_READ(reg);
  156. intel_wait_for_vblank(dev, intel_crtc->pipe);
  157. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  158. val |= intel_infoframe_index(frame);
  159. /* The DIP control register spec says that we need to update the AVI
  160. * infoframe without clearing its enable bit */
  161. if (frame->type == DIP_TYPE_AVI)
  162. val |= VIDEO_DIP_ENABLE_AVI;
  163. else
  164. val &= ~intel_infoframe_enable(frame);
  165. val |= VIDEO_DIP_ENABLE;
  166. I915_WRITE(reg, val);
  167. for (i = 0; i < len; i += 4) {
  168. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  169. data++;
  170. }
  171. val |= intel_infoframe_enable(frame);
  172. val |= intel_infoframe_frequency(frame);
  173. I915_WRITE(reg, val);
  174. }
  175. static void vlv_write_infoframe(struct drm_encoder *encoder,
  176. struct dip_infoframe *frame)
  177. {
  178. uint32_t *data = (uint32_t *)frame;
  179. struct drm_device *dev = encoder->dev;
  180. struct drm_i915_private *dev_priv = dev->dev_private;
  181. struct drm_crtc *crtc = encoder->crtc;
  182. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  183. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  184. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  185. u32 val = I915_READ(reg);
  186. intel_wait_for_vblank(dev, intel_crtc->pipe);
  187. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  188. val |= intel_infoframe_index(frame);
  189. val &= ~intel_infoframe_enable(frame);
  190. val |= VIDEO_DIP_ENABLE;
  191. I915_WRITE(reg, val);
  192. for (i = 0; i < len; i += 4) {
  193. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  194. data++;
  195. }
  196. val |= intel_infoframe_enable(frame);
  197. val |= intel_infoframe_frequency(frame);
  198. I915_WRITE(reg, val);
  199. }
  200. static void intel_set_infoframe(struct drm_encoder *encoder,
  201. struct dip_infoframe *frame)
  202. {
  203. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  204. if (!intel_hdmi->has_hdmi_sink)
  205. return;
  206. intel_dip_infoframe_csum(frame);
  207. intel_hdmi->write_infoframe(encoder, frame);
  208. }
  209. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  210. struct drm_display_mode *adjusted_mode)
  211. {
  212. struct dip_infoframe avi_if = {
  213. .type = DIP_TYPE_AVI,
  214. .ver = DIP_VERSION_AVI,
  215. .len = DIP_LEN_AVI,
  216. };
  217. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  218. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  219. intel_set_infoframe(encoder, &avi_if);
  220. }
  221. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  222. {
  223. struct dip_infoframe spd_if;
  224. memset(&spd_if, 0, sizeof(spd_if));
  225. spd_if.type = DIP_TYPE_SPD;
  226. spd_if.ver = DIP_VERSION_SPD;
  227. spd_if.len = DIP_LEN_SPD;
  228. strcpy(spd_if.body.spd.vn, "Intel");
  229. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  230. spd_if.body.spd.sdi = DIP_SPD_PC;
  231. intel_set_infoframe(encoder, &spd_if);
  232. }
  233. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  234. struct drm_display_mode *mode,
  235. struct drm_display_mode *adjusted_mode)
  236. {
  237. struct drm_device *dev = encoder->dev;
  238. struct drm_i915_private *dev_priv = dev->dev_private;
  239. struct drm_crtc *crtc = encoder->crtc;
  240. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  241. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  242. u32 sdvox;
  243. sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
  244. if (!HAS_PCH_SPLIT(dev))
  245. sdvox |= intel_hdmi->color_range;
  246. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  247. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  248. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  249. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  250. if (intel_crtc->bpp > 24)
  251. sdvox |= COLOR_FORMAT_12bpc;
  252. else
  253. sdvox |= COLOR_FORMAT_8bpc;
  254. /* Required on CPT */
  255. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  256. sdvox |= HDMI_MODE_SELECT;
  257. if (intel_hdmi->has_audio) {
  258. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  259. pipe_name(intel_crtc->pipe));
  260. sdvox |= SDVO_AUDIO_ENABLE;
  261. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  262. intel_write_eld(encoder, adjusted_mode);
  263. }
  264. if (HAS_PCH_CPT(dev))
  265. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  266. else if (intel_crtc->pipe == 1)
  267. sdvox |= SDVO_PIPE_B_SELECT;
  268. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  269. POSTING_READ(intel_hdmi->sdvox_reg);
  270. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  271. intel_hdmi_set_spd_infoframe(encoder);
  272. }
  273. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  274. {
  275. struct drm_device *dev = encoder->dev;
  276. struct drm_i915_private *dev_priv = dev->dev_private;
  277. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  278. u32 temp;
  279. u32 enable_bits = SDVO_ENABLE;
  280. if (intel_hdmi->has_audio)
  281. enable_bits |= SDVO_AUDIO_ENABLE;
  282. temp = I915_READ(intel_hdmi->sdvox_reg);
  283. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  284. * we do this anyway which shows more stable in testing.
  285. */
  286. if (HAS_PCH_SPLIT(dev)) {
  287. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  288. POSTING_READ(intel_hdmi->sdvox_reg);
  289. }
  290. if (mode != DRM_MODE_DPMS_ON) {
  291. temp &= ~enable_bits;
  292. } else {
  293. temp |= enable_bits;
  294. }
  295. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  296. POSTING_READ(intel_hdmi->sdvox_reg);
  297. /* HW workaround, need to write this twice for issue that may result
  298. * in first write getting masked.
  299. */
  300. if (HAS_PCH_SPLIT(dev)) {
  301. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  302. POSTING_READ(intel_hdmi->sdvox_reg);
  303. }
  304. }
  305. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  306. struct drm_display_mode *mode)
  307. {
  308. if (mode->clock > 165000)
  309. return MODE_CLOCK_HIGH;
  310. if (mode->clock < 20000)
  311. return MODE_CLOCK_LOW;
  312. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  313. return MODE_NO_DBLESCAN;
  314. return MODE_OK;
  315. }
  316. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  317. struct drm_display_mode *mode,
  318. struct drm_display_mode *adjusted_mode)
  319. {
  320. return true;
  321. }
  322. static enum drm_connector_status
  323. intel_hdmi_detect(struct drm_connector *connector, bool force)
  324. {
  325. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  326. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  327. struct edid *edid;
  328. enum drm_connector_status status = connector_status_disconnected;
  329. intel_hdmi->has_hdmi_sink = false;
  330. intel_hdmi->has_audio = false;
  331. edid = drm_get_edid(connector,
  332. intel_gmbus_get_adapter(dev_priv,
  333. intel_hdmi->ddc_bus));
  334. if (edid) {
  335. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  336. status = connector_status_connected;
  337. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  338. intel_hdmi->has_hdmi_sink =
  339. drm_detect_hdmi_monitor(edid);
  340. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  341. }
  342. connector->display_info.raw_edid = NULL;
  343. kfree(edid);
  344. }
  345. if (status == connector_status_connected) {
  346. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  347. intel_hdmi->has_audio =
  348. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  349. }
  350. return status;
  351. }
  352. static int intel_hdmi_get_modes(struct drm_connector *connector)
  353. {
  354. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  355. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  356. /* We should parse the EDID data and find out if it's an HDMI sink so
  357. * we can send audio to it.
  358. */
  359. return intel_ddc_get_modes(connector,
  360. intel_gmbus_get_adapter(dev_priv,
  361. intel_hdmi->ddc_bus));
  362. }
  363. static bool
  364. intel_hdmi_detect_audio(struct drm_connector *connector)
  365. {
  366. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  367. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  368. struct edid *edid;
  369. bool has_audio = false;
  370. edid = drm_get_edid(connector,
  371. intel_gmbus_get_adapter(dev_priv,
  372. intel_hdmi->ddc_bus));
  373. if (edid) {
  374. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  375. has_audio = drm_detect_monitor_audio(edid);
  376. connector->display_info.raw_edid = NULL;
  377. kfree(edid);
  378. }
  379. return has_audio;
  380. }
  381. static int
  382. intel_hdmi_set_property(struct drm_connector *connector,
  383. struct drm_property *property,
  384. uint64_t val)
  385. {
  386. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  387. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  388. int ret;
  389. ret = drm_connector_property_set_value(connector, property, val);
  390. if (ret)
  391. return ret;
  392. if (property == dev_priv->force_audio_property) {
  393. enum hdmi_force_audio i = val;
  394. bool has_audio;
  395. if (i == intel_hdmi->force_audio)
  396. return 0;
  397. intel_hdmi->force_audio = i;
  398. if (i == HDMI_AUDIO_AUTO)
  399. has_audio = intel_hdmi_detect_audio(connector);
  400. else
  401. has_audio = (i == HDMI_AUDIO_ON);
  402. if (i == HDMI_AUDIO_OFF_DVI)
  403. intel_hdmi->has_hdmi_sink = 0;
  404. intel_hdmi->has_audio = has_audio;
  405. goto done;
  406. }
  407. if (property == dev_priv->broadcast_rgb_property) {
  408. if (val == !!intel_hdmi->color_range)
  409. return 0;
  410. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  411. goto done;
  412. }
  413. return -EINVAL;
  414. done:
  415. if (intel_hdmi->base.base.crtc) {
  416. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  417. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  418. crtc->x, crtc->y,
  419. crtc->fb);
  420. }
  421. return 0;
  422. }
  423. static void intel_hdmi_destroy(struct drm_connector *connector)
  424. {
  425. drm_sysfs_connector_remove(connector);
  426. drm_connector_cleanup(connector);
  427. kfree(connector);
  428. }
  429. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  430. .dpms = intel_hdmi_dpms,
  431. .mode_fixup = intel_hdmi_mode_fixup,
  432. .prepare = intel_encoder_prepare,
  433. .mode_set = intel_hdmi_mode_set,
  434. .commit = intel_encoder_commit,
  435. };
  436. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  437. .dpms = drm_helper_connector_dpms,
  438. .detect = intel_hdmi_detect,
  439. .fill_modes = drm_helper_probe_single_connector_modes,
  440. .set_property = intel_hdmi_set_property,
  441. .destroy = intel_hdmi_destroy,
  442. };
  443. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  444. .get_modes = intel_hdmi_get_modes,
  445. .mode_valid = intel_hdmi_mode_valid,
  446. .best_encoder = intel_best_encoder,
  447. };
  448. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  449. .destroy = intel_encoder_destroy,
  450. };
  451. static void
  452. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  453. {
  454. intel_attach_force_audio_property(connector);
  455. intel_attach_broadcast_rgb_property(connector);
  456. }
  457. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  458. {
  459. struct drm_i915_private *dev_priv = dev->dev_private;
  460. struct drm_connector *connector;
  461. struct intel_encoder *intel_encoder;
  462. struct intel_connector *intel_connector;
  463. struct intel_hdmi *intel_hdmi;
  464. int i;
  465. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  466. if (!intel_hdmi)
  467. return;
  468. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  469. if (!intel_connector) {
  470. kfree(intel_hdmi);
  471. return;
  472. }
  473. intel_encoder = &intel_hdmi->base;
  474. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  475. DRM_MODE_ENCODER_TMDS);
  476. connector = &intel_connector->base;
  477. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  478. DRM_MODE_CONNECTOR_HDMIA);
  479. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  480. intel_encoder->type = INTEL_OUTPUT_HDMI;
  481. connector->polled = DRM_CONNECTOR_POLL_HPD;
  482. connector->interlace_allowed = 1;
  483. connector->doublescan_allowed = 0;
  484. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  485. /* Set up the DDC bus. */
  486. if (sdvox_reg == SDVOB) {
  487. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  488. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  489. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  490. } else if (sdvox_reg == SDVOC) {
  491. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  492. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  493. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  494. } else if (sdvox_reg == HDMIB) {
  495. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  496. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  497. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  498. } else if (sdvox_reg == HDMIC) {
  499. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  500. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  501. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  502. } else if (sdvox_reg == HDMID) {
  503. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  504. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  505. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  506. }
  507. intel_hdmi->sdvox_reg = sdvox_reg;
  508. if (!HAS_PCH_SPLIT(dev)) {
  509. intel_hdmi->write_infoframe = i9xx_write_infoframe;
  510. I915_WRITE(VIDEO_DIP_CTL, 0);
  511. } else if (IS_VALLEYVIEW(dev)) {
  512. intel_hdmi->write_infoframe = vlv_write_infoframe;
  513. for_each_pipe(i)
  514. I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
  515. } else {
  516. intel_hdmi->write_infoframe = ironlake_write_infoframe;
  517. for_each_pipe(i)
  518. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  519. }
  520. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  521. intel_hdmi_add_properties(intel_hdmi, connector);
  522. intel_connector_attach_encoder(intel_connector, intel_encoder);
  523. drm_sysfs_connector_add(connector);
  524. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  525. * 0xd. Failure to do so will result in spurious interrupts being
  526. * generated on the port when a cable is not attached.
  527. */
  528. if (IS_G4X(dev) && !IS_GM45(dev)) {
  529. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  530. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  531. }
  532. }