svm.c 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Yaniv Kamay <yaniv@qumranet.com>
  11. * Avi Kivity <avi@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include <linux/kvm_host.h>
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "kvm_cache_regs.h"
  21. #include "x86.h"
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/ftrace_event.h>
  28. #include <linux/slab.h>
  29. #include <asm/tlbflush.h>
  30. #include <asm/desc.h>
  31. #include <asm/kvm_para.h>
  32. #include <asm/virtext.h>
  33. #include "trace.h"
  34. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  35. MODULE_AUTHOR("Qumranet");
  36. MODULE_LICENSE("GPL");
  37. #define IOPM_ALLOC_ORDER 2
  38. #define MSRPM_ALLOC_ORDER 1
  39. #define SEG_TYPE_LDT 2
  40. #define SEG_TYPE_BUSY_TSS16 3
  41. #define SVM_FEATURE_NPT (1 << 0)
  42. #define SVM_FEATURE_LBRV (1 << 1)
  43. #define SVM_FEATURE_SVML (1 << 2)
  44. #define SVM_FEATURE_NRIP (1 << 3)
  45. #define SVM_FEATURE_PAUSE_FILTER (1 << 10)
  46. #define NESTED_EXIT_HOST 0 /* Exit handled on host level */
  47. #define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
  48. #define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
  49. #define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
  50. static bool erratum_383_found __read_mostly;
  51. static const u32 host_save_user_msrs[] = {
  52. #ifdef CONFIG_X86_64
  53. MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
  54. MSR_FS_BASE,
  55. #endif
  56. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  57. };
  58. #define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
  59. struct kvm_vcpu;
  60. struct nested_state {
  61. struct vmcb *hsave;
  62. u64 hsave_msr;
  63. u64 vm_cr_msr;
  64. u64 vmcb;
  65. /* These are the merged vectors */
  66. u32 *msrpm;
  67. /* gpa pointers to the real vectors */
  68. u64 vmcb_msrpm;
  69. u64 vmcb_iopm;
  70. /* A VMEXIT is required but not yet emulated */
  71. bool exit_required;
  72. /*
  73. * If we vmexit during an instruction emulation we need this to restore
  74. * the l1 guest rip after the emulation
  75. */
  76. unsigned long vmexit_rip;
  77. unsigned long vmexit_rsp;
  78. unsigned long vmexit_rax;
  79. /* cache for intercepts of the guest */
  80. u16 intercept_cr_read;
  81. u16 intercept_cr_write;
  82. u16 intercept_dr_read;
  83. u16 intercept_dr_write;
  84. u32 intercept_exceptions;
  85. u64 intercept;
  86. /* Nested Paging related state */
  87. u64 nested_cr3;
  88. };
  89. #define MSRPM_OFFSETS 16
  90. static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
  91. struct vcpu_svm {
  92. struct kvm_vcpu vcpu;
  93. struct vmcb *vmcb;
  94. unsigned long vmcb_pa;
  95. struct svm_cpu_data *svm_data;
  96. uint64_t asid_generation;
  97. uint64_t sysenter_esp;
  98. uint64_t sysenter_eip;
  99. u64 next_rip;
  100. u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
  101. struct {
  102. u16 fs;
  103. u16 gs;
  104. u16 ldt;
  105. u64 gs_base;
  106. } host;
  107. u32 *msrpm;
  108. struct nested_state nested;
  109. bool nmi_singlestep;
  110. unsigned int3_injected;
  111. unsigned long int3_rip;
  112. u32 apf_reason;
  113. };
  114. #define MSR_INVALID 0xffffffffU
  115. static struct svm_direct_access_msrs {
  116. u32 index; /* Index of the MSR */
  117. bool always; /* True if intercept is always on */
  118. } direct_access_msrs[] = {
  119. { .index = MSR_STAR, .always = true },
  120. { .index = MSR_IA32_SYSENTER_CS, .always = true },
  121. #ifdef CONFIG_X86_64
  122. { .index = MSR_GS_BASE, .always = true },
  123. { .index = MSR_FS_BASE, .always = true },
  124. { .index = MSR_KERNEL_GS_BASE, .always = true },
  125. { .index = MSR_LSTAR, .always = true },
  126. { .index = MSR_CSTAR, .always = true },
  127. { .index = MSR_SYSCALL_MASK, .always = true },
  128. #endif
  129. { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
  130. { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
  131. { .index = MSR_IA32_LASTINTFROMIP, .always = false },
  132. { .index = MSR_IA32_LASTINTTOIP, .always = false },
  133. { .index = MSR_INVALID, .always = false },
  134. };
  135. /* enable NPT for AMD64 and X86 with PAE */
  136. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
  137. static bool npt_enabled = true;
  138. #else
  139. static bool npt_enabled;
  140. #endif
  141. static int npt = 1;
  142. module_param(npt, int, S_IRUGO);
  143. static int nested = 1;
  144. module_param(nested, int, S_IRUGO);
  145. static void svm_flush_tlb(struct kvm_vcpu *vcpu);
  146. static void svm_complete_interrupts(struct vcpu_svm *svm);
  147. static int nested_svm_exit_handled(struct vcpu_svm *svm);
  148. static int nested_svm_intercept(struct vcpu_svm *svm);
  149. static int nested_svm_vmexit(struct vcpu_svm *svm);
  150. static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
  151. bool has_error_code, u32 error_code);
  152. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  153. {
  154. return container_of(vcpu, struct vcpu_svm, vcpu);
  155. }
  156. static inline bool is_nested(struct vcpu_svm *svm)
  157. {
  158. return svm->nested.vmcb;
  159. }
  160. static inline void enable_gif(struct vcpu_svm *svm)
  161. {
  162. svm->vcpu.arch.hflags |= HF_GIF_MASK;
  163. }
  164. static inline void disable_gif(struct vcpu_svm *svm)
  165. {
  166. svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
  167. }
  168. static inline bool gif_set(struct vcpu_svm *svm)
  169. {
  170. return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
  171. }
  172. static unsigned long iopm_base;
  173. struct kvm_ldttss_desc {
  174. u16 limit0;
  175. u16 base0;
  176. unsigned base1:8, type:5, dpl:2, p:1;
  177. unsigned limit1:4, zero0:3, g:1, base2:8;
  178. u32 base3;
  179. u32 zero1;
  180. } __attribute__((packed));
  181. struct svm_cpu_data {
  182. int cpu;
  183. u64 asid_generation;
  184. u32 max_asid;
  185. u32 next_asid;
  186. struct kvm_ldttss_desc *tss_desc;
  187. struct page *save_area;
  188. };
  189. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  190. static uint32_t svm_features;
  191. struct svm_init_data {
  192. int cpu;
  193. int r;
  194. };
  195. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  196. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  197. #define MSRS_RANGE_SIZE 2048
  198. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  199. static u32 svm_msrpm_offset(u32 msr)
  200. {
  201. u32 offset;
  202. int i;
  203. for (i = 0; i < NUM_MSR_MAPS; i++) {
  204. if (msr < msrpm_ranges[i] ||
  205. msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
  206. continue;
  207. offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
  208. offset += (i * MSRS_RANGE_SIZE); /* add range offset */
  209. /* Now we have the u8 offset - but need the u32 offset */
  210. return offset / 4;
  211. }
  212. /* MSR not in any range */
  213. return MSR_INVALID;
  214. }
  215. #define MAX_INST_SIZE 15
  216. static inline void clgi(void)
  217. {
  218. asm volatile (__ex(SVM_CLGI));
  219. }
  220. static inline void stgi(void)
  221. {
  222. asm volatile (__ex(SVM_STGI));
  223. }
  224. static inline void invlpga(unsigned long addr, u32 asid)
  225. {
  226. asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
  227. }
  228. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  229. {
  230. to_svm(vcpu)->asid_generation--;
  231. }
  232. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  233. {
  234. force_new_asid(vcpu);
  235. }
  236. static int get_npt_level(void)
  237. {
  238. #ifdef CONFIG_X86_64
  239. return PT64_ROOT_LEVEL;
  240. #else
  241. return PT32E_ROOT_LEVEL;
  242. #endif
  243. }
  244. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  245. {
  246. vcpu->arch.efer = efer;
  247. if (!npt_enabled && !(efer & EFER_LMA))
  248. efer &= ~EFER_LME;
  249. to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
  250. }
  251. static int is_external_interrupt(u32 info)
  252. {
  253. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  254. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  255. }
  256. static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  257. {
  258. struct vcpu_svm *svm = to_svm(vcpu);
  259. u32 ret = 0;
  260. if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
  261. ret |= KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
  262. return ret & mask;
  263. }
  264. static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  265. {
  266. struct vcpu_svm *svm = to_svm(vcpu);
  267. if (mask == 0)
  268. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  269. else
  270. svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
  271. }
  272. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  273. {
  274. struct vcpu_svm *svm = to_svm(vcpu);
  275. if (svm->vmcb->control.next_rip != 0)
  276. svm->next_rip = svm->vmcb->control.next_rip;
  277. if (!svm->next_rip) {
  278. if (emulate_instruction(vcpu, 0, 0, EMULTYPE_SKIP) !=
  279. EMULATE_DONE)
  280. printk(KERN_DEBUG "%s: NOP\n", __func__);
  281. return;
  282. }
  283. if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
  284. printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
  285. __func__, kvm_rip_read(vcpu), svm->next_rip);
  286. kvm_rip_write(vcpu, svm->next_rip);
  287. svm_set_interrupt_shadow(vcpu, 0);
  288. }
  289. static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  290. bool has_error_code, u32 error_code,
  291. bool reinject)
  292. {
  293. struct vcpu_svm *svm = to_svm(vcpu);
  294. /*
  295. * If we are within a nested VM we'd better #VMEXIT and let the guest
  296. * handle the exception
  297. */
  298. if (!reinject &&
  299. nested_svm_check_exception(svm, nr, has_error_code, error_code))
  300. return;
  301. if (nr == BP_VECTOR && !static_cpu_has(X86_FEATURE_NRIPS)) {
  302. unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
  303. /*
  304. * For guest debugging where we have to reinject #BP if some
  305. * INT3 is guest-owned:
  306. * Emulate nRIP by moving RIP forward. Will fail if injection
  307. * raises a fault that is not intercepted. Still better than
  308. * failing in all cases.
  309. */
  310. skip_emulated_instruction(&svm->vcpu);
  311. rip = kvm_rip_read(&svm->vcpu);
  312. svm->int3_rip = rip + svm->vmcb->save.cs.base;
  313. svm->int3_injected = rip - old_rip;
  314. }
  315. svm->vmcb->control.event_inj = nr
  316. | SVM_EVTINJ_VALID
  317. | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
  318. | SVM_EVTINJ_TYPE_EXEPT;
  319. svm->vmcb->control.event_inj_err = error_code;
  320. }
  321. static void svm_init_erratum_383(void)
  322. {
  323. u32 low, high;
  324. int err;
  325. u64 val;
  326. if (!cpu_has_amd_erratum(amd_erratum_383))
  327. return;
  328. /* Use _safe variants to not break nested virtualization */
  329. val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
  330. if (err)
  331. return;
  332. val |= (1ULL << 47);
  333. low = lower_32_bits(val);
  334. high = upper_32_bits(val);
  335. native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
  336. erratum_383_found = true;
  337. }
  338. static int has_svm(void)
  339. {
  340. const char *msg;
  341. if (!cpu_has_svm(&msg)) {
  342. printk(KERN_INFO "has_svm: %s\n", msg);
  343. return 0;
  344. }
  345. return 1;
  346. }
  347. static void svm_hardware_disable(void *garbage)
  348. {
  349. cpu_svm_disable();
  350. }
  351. static int svm_hardware_enable(void *garbage)
  352. {
  353. struct svm_cpu_data *sd;
  354. uint64_t efer;
  355. struct desc_ptr gdt_descr;
  356. struct desc_struct *gdt;
  357. int me = raw_smp_processor_id();
  358. rdmsrl(MSR_EFER, efer);
  359. if (efer & EFER_SVME)
  360. return -EBUSY;
  361. if (!has_svm()) {
  362. printk(KERN_ERR "svm_hardware_enable: err EOPNOTSUPP on %d\n",
  363. me);
  364. return -EINVAL;
  365. }
  366. sd = per_cpu(svm_data, me);
  367. if (!sd) {
  368. printk(KERN_ERR "svm_hardware_enable: svm_data is NULL on %d\n",
  369. me);
  370. return -EINVAL;
  371. }
  372. sd->asid_generation = 1;
  373. sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  374. sd->next_asid = sd->max_asid + 1;
  375. native_store_gdt(&gdt_descr);
  376. gdt = (struct desc_struct *)gdt_descr.address;
  377. sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  378. wrmsrl(MSR_EFER, efer | EFER_SVME);
  379. wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
  380. svm_init_erratum_383();
  381. return 0;
  382. }
  383. static void svm_cpu_uninit(int cpu)
  384. {
  385. struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
  386. if (!sd)
  387. return;
  388. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  389. __free_page(sd->save_area);
  390. kfree(sd);
  391. }
  392. static int svm_cpu_init(int cpu)
  393. {
  394. struct svm_cpu_data *sd;
  395. int r;
  396. sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  397. if (!sd)
  398. return -ENOMEM;
  399. sd->cpu = cpu;
  400. sd->save_area = alloc_page(GFP_KERNEL);
  401. r = -ENOMEM;
  402. if (!sd->save_area)
  403. goto err_1;
  404. per_cpu(svm_data, cpu) = sd;
  405. return 0;
  406. err_1:
  407. kfree(sd);
  408. return r;
  409. }
  410. static bool valid_msr_intercept(u32 index)
  411. {
  412. int i;
  413. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
  414. if (direct_access_msrs[i].index == index)
  415. return true;
  416. return false;
  417. }
  418. static void set_msr_interception(u32 *msrpm, unsigned msr,
  419. int read, int write)
  420. {
  421. u8 bit_read, bit_write;
  422. unsigned long tmp;
  423. u32 offset;
  424. /*
  425. * If this warning triggers extend the direct_access_msrs list at the
  426. * beginning of the file
  427. */
  428. WARN_ON(!valid_msr_intercept(msr));
  429. offset = svm_msrpm_offset(msr);
  430. bit_read = 2 * (msr & 0x0f);
  431. bit_write = 2 * (msr & 0x0f) + 1;
  432. tmp = msrpm[offset];
  433. BUG_ON(offset == MSR_INVALID);
  434. read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
  435. write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
  436. msrpm[offset] = tmp;
  437. }
  438. static void svm_vcpu_init_msrpm(u32 *msrpm)
  439. {
  440. int i;
  441. memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  442. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
  443. if (!direct_access_msrs[i].always)
  444. continue;
  445. set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
  446. }
  447. }
  448. static void add_msr_offset(u32 offset)
  449. {
  450. int i;
  451. for (i = 0; i < MSRPM_OFFSETS; ++i) {
  452. /* Offset already in list? */
  453. if (msrpm_offsets[i] == offset)
  454. return;
  455. /* Slot used by another offset? */
  456. if (msrpm_offsets[i] != MSR_INVALID)
  457. continue;
  458. /* Add offset to list */
  459. msrpm_offsets[i] = offset;
  460. return;
  461. }
  462. /*
  463. * If this BUG triggers the msrpm_offsets table has an overflow. Just
  464. * increase MSRPM_OFFSETS in this case.
  465. */
  466. BUG();
  467. }
  468. static void init_msrpm_offsets(void)
  469. {
  470. int i;
  471. memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
  472. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
  473. u32 offset;
  474. offset = svm_msrpm_offset(direct_access_msrs[i].index);
  475. BUG_ON(offset == MSR_INVALID);
  476. add_msr_offset(offset);
  477. }
  478. }
  479. static void svm_enable_lbrv(struct vcpu_svm *svm)
  480. {
  481. u32 *msrpm = svm->msrpm;
  482. svm->vmcb->control.lbr_ctl = 1;
  483. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
  484. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
  485. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
  486. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
  487. }
  488. static void svm_disable_lbrv(struct vcpu_svm *svm)
  489. {
  490. u32 *msrpm = svm->msrpm;
  491. svm->vmcb->control.lbr_ctl = 0;
  492. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
  493. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
  494. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
  495. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
  496. }
  497. static __init int svm_hardware_setup(void)
  498. {
  499. int cpu;
  500. struct page *iopm_pages;
  501. void *iopm_va;
  502. int r;
  503. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  504. if (!iopm_pages)
  505. return -ENOMEM;
  506. iopm_va = page_address(iopm_pages);
  507. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  508. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  509. init_msrpm_offsets();
  510. if (boot_cpu_has(X86_FEATURE_NX))
  511. kvm_enable_efer_bits(EFER_NX);
  512. if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
  513. kvm_enable_efer_bits(EFER_FFXSR);
  514. if (nested) {
  515. printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
  516. kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
  517. }
  518. for_each_possible_cpu(cpu) {
  519. r = svm_cpu_init(cpu);
  520. if (r)
  521. goto err;
  522. }
  523. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  524. if (!boot_cpu_has(X86_FEATURE_NPT))
  525. npt_enabled = false;
  526. if (npt_enabled && !npt) {
  527. printk(KERN_INFO "kvm: Nested Paging disabled\n");
  528. npt_enabled = false;
  529. }
  530. if (npt_enabled) {
  531. printk(KERN_INFO "kvm: Nested Paging enabled\n");
  532. kvm_enable_tdp();
  533. } else
  534. kvm_disable_tdp();
  535. return 0;
  536. err:
  537. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  538. iopm_base = 0;
  539. return r;
  540. }
  541. static __exit void svm_hardware_unsetup(void)
  542. {
  543. int cpu;
  544. for_each_possible_cpu(cpu)
  545. svm_cpu_uninit(cpu);
  546. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  547. iopm_base = 0;
  548. }
  549. static void init_seg(struct vmcb_seg *seg)
  550. {
  551. seg->selector = 0;
  552. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  553. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  554. seg->limit = 0xffff;
  555. seg->base = 0;
  556. }
  557. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  558. {
  559. seg->selector = 0;
  560. seg->attrib = SVM_SELECTOR_P_MASK | type;
  561. seg->limit = 0xffff;
  562. seg->base = 0;
  563. }
  564. static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  565. {
  566. struct vcpu_svm *svm = to_svm(vcpu);
  567. u64 g_tsc_offset = 0;
  568. if (is_nested(svm)) {
  569. g_tsc_offset = svm->vmcb->control.tsc_offset -
  570. svm->nested.hsave->control.tsc_offset;
  571. svm->nested.hsave->control.tsc_offset = offset;
  572. }
  573. svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
  574. }
  575. static void svm_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment)
  576. {
  577. struct vcpu_svm *svm = to_svm(vcpu);
  578. svm->vmcb->control.tsc_offset += adjustment;
  579. if (is_nested(svm))
  580. svm->nested.hsave->control.tsc_offset += adjustment;
  581. }
  582. static void init_vmcb(struct vcpu_svm *svm)
  583. {
  584. struct vmcb_control_area *control = &svm->vmcb->control;
  585. struct vmcb_save_area *save = &svm->vmcb->save;
  586. svm->vcpu.fpu_active = 1;
  587. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  588. INTERCEPT_CR3_MASK |
  589. INTERCEPT_CR4_MASK;
  590. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  591. INTERCEPT_CR3_MASK |
  592. INTERCEPT_CR4_MASK |
  593. INTERCEPT_CR8_MASK;
  594. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  595. INTERCEPT_DR1_MASK |
  596. INTERCEPT_DR2_MASK |
  597. INTERCEPT_DR3_MASK |
  598. INTERCEPT_DR4_MASK |
  599. INTERCEPT_DR5_MASK |
  600. INTERCEPT_DR6_MASK |
  601. INTERCEPT_DR7_MASK;
  602. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  603. INTERCEPT_DR1_MASK |
  604. INTERCEPT_DR2_MASK |
  605. INTERCEPT_DR3_MASK |
  606. INTERCEPT_DR4_MASK |
  607. INTERCEPT_DR5_MASK |
  608. INTERCEPT_DR6_MASK |
  609. INTERCEPT_DR7_MASK;
  610. control->intercept_exceptions = (1 << PF_VECTOR) |
  611. (1 << UD_VECTOR) |
  612. (1 << MC_VECTOR);
  613. control->intercept = (1ULL << INTERCEPT_INTR) |
  614. (1ULL << INTERCEPT_NMI) |
  615. (1ULL << INTERCEPT_SMI) |
  616. (1ULL << INTERCEPT_SELECTIVE_CR0) |
  617. (1ULL << INTERCEPT_CPUID) |
  618. (1ULL << INTERCEPT_INVD) |
  619. (1ULL << INTERCEPT_HLT) |
  620. (1ULL << INTERCEPT_INVLPG) |
  621. (1ULL << INTERCEPT_INVLPGA) |
  622. (1ULL << INTERCEPT_IOIO_PROT) |
  623. (1ULL << INTERCEPT_MSR_PROT) |
  624. (1ULL << INTERCEPT_TASK_SWITCH) |
  625. (1ULL << INTERCEPT_SHUTDOWN) |
  626. (1ULL << INTERCEPT_VMRUN) |
  627. (1ULL << INTERCEPT_VMMCALL) |
  628. (1ULL << INTERCEPT_VMLOAD) |
  629. (1ULL << INTERCEPT_VMSAVE) |
  630. (1ULL << INTERCEPT_STGI) |
  631. (1ULL << INTERCEPT_CLGI) |
  632. (1ULL << INTERCEPT_SKINIT) |
  633. (1ULL << INTERCEPT_WBINVD) |
  634. (1ULL << INTERCEPT_MONITOR) |
  635. (1ULL << INTERCEPT_MWAIT);
  636. control->iopm_base_pa = iopm_base;
  637. control->msrpm_base_pa = __pa(svm->msrpm);
  638. control->int_ctl = V_INTR_MASKING_MASK;
  639. init_seg(&save->es);
  640. init_seg(&save->ss);
  641. init_seg(&save->ds);
  642. init_seg(&save->fs);
  643. init_seg(&save->gs);
  644. save->cs.selector = 0xf000;
  645. /* Executable/Readable Code Segment */
  646. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  647. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  648. save->cs.limit = 0xffff;
  649. /*
  650. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  651. * be consistent with it.
  652. *
  653. * Replace when we have real mode working for vmx.
  654. */
  655. save->cs.base = 0xf0000;
  656. save->gdtr.limit = 0xffff;
  657. save->idtr.limit = 0xffff;
  658. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  659. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  660. svm_set_efer(&svm->vcpu, 0);
  661. save->dr6 = 0xffff0ff0;
  662. save->dr7 = 0x400;
  663. save->rflags = 2;
  664. save->rip = 0x0000fff0;
  665. svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
  666. /*
  667. * This is the guest-visible cr0 value.
  668. * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
  669. */
  670. svm->vcpu.arch.cr0 = 0;
  671. (void)kvm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
  672. save->cr4 = X86_CR4_PAE;
  673. /* rdx = ?? */
  674. if (npt_enabled) {
  675. /* Setup VMCB for Nested Paging */
  676. control->nested_ctl = 1;
  677. control->intercept &= ~((1ULL << INTERCEPT_TASK_SWITCH) |
  678. (1ULL << INTERCEPT_INVLPG));
  679. control->intercept_exceptions &= ~(1 << PF_VECTOR);
  680. control->intercept_cr_read &= ~INTERCEPT_CR3_MASK;
  681. control->intercept_cr_write &= ~INTERCEPT_CR3_MASK;
  682. save->g_pat = 0x0007040600070406ULL;
  683. save->cr3 = 0;
  684. save->cr4 = 0;
  685. }
  686. force_new_asid(&svm->vcpu);
  687. svm->nested.vmcb = 0;
  688. svm->vcpu.arch.hflags = 0;
  689. if (boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
  690. control->pause_filter_count = 3000;
  691. control->intercept |= (1ULL << INTERCEPT_PAUSE);
  692. }
  693. enable_gif(svm);
  694. }
  695. static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
  696. {
  697. struct vcpu_svm *svm = to_svm(vcpu);
  698. init_vmcb(svm);
  699. if (!kvm_vcpu_is_bsp(vcpu)) {
  700. kvm_rip_write(vcpu, 0);
  701. svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
  702. svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
  703. }
  704. vcpu->arch.regs_avail = ~0;
  705. vcpu->arch.regs_dirty = ~0;
  706. return 0;
  707. }
  708. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  709. {
  710. struct vcpu_svm *svm;
  711. struct page *page;
  712. struct page *msrpm_pages;
  713. struct page *hsave_page;
  714. struct page *nested_msrpm_pages;
  715. int err;
  716. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  717. if (!svm) {
  718. err = -ENOMEM;
  719. goto out;
  720. }
  721. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  722. if (err)
  723. goto free_svm;
  724. err = -ENOMEM;
  725. page = alloc_page(GFP_KERNEL);
  726. if (!page)
  727. goto uninit;
  728. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  729. if (!msrpm_pages)
  730. goto free_page1;
  731. nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  732. if (!nested_msrpm_pages)
  733. goto free_page2;
  734. hsave_page = alloc_page(GFP_KERNEL);
  735. if (!hsave_page)
  736. goto free_page3;
  737. svm->nested.hsave = page_address(hsave_page);
  738. svm->msrpm = page_address(msrpm_pages);
  739. svm_vcpu_init_msrpm(svm->msrpm);
  740. svm->nested.msrpm = page_address(nested_msrpm_pages);
  741. svm_vcpu_init_msrpm(svm->nested.msrpm);
  742. svm->vmcb = page_address(page);
  743. clear_page(svm->vmcb);
  744. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  745. svm->asid_generation = 0;
  746. init_vmcb(svm);
  747. kvm_write_tsc(&svm->vcpu, 0);
  748. err = fx_init(&svm->vcpu);
  749. if (err)
  750. goto free_page4;
  751. svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  752. if (kvm_vcpu_is_bsp(&svm->vcpu))
  753. svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
  754. return &svm->vcpu;
  755. free_page4:
  756. __free_page(hsave_page);
  757. free_page3:
  758. __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
  759. free_page2:
  760. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  761. free_page1:
  762. __free_page(page);
  763. uninit:
  764. kvm_vcpu_uninit(&svm->vcpu);
  765. free_svm:
  766. kmem_cache_free(kvm_vcpu_cache, svm);
  767. out:
  768. return ERR_PTR(err);
  769. }
  770. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  771. {
  772. struct vcpu_svm *svm = to_svm(vcpu);
  773. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  774. __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
  775. __free_page(virt_to_page(svm->nested.hsave));
  776. __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
  777. kvm_vcpu_uninit(vcpu);
  778. kmem_cache_free(kvm_vcpu_cache, svm);
  779. }
  780. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  781. {
  782. struct vcpu_svm *svm = to_svm(vcpu);
  783. int i;
  784. if (unlikely(cpu != vcpu->cpu)) {
  785. svm->asid_generation = 0;
  786. }
  787. #ifdef CONFIG_X86_64
  788. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
  789. #endif
  790. savesegment(fs, svm->host.fs);
  791. savesegment(gs, svm->host.gs);
  792. svm->host.ldt = kvm_read_ldt();
  793. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  794. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  795. }
  796. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  797. {
  798. struct vcpu_svm *svm = to_svm(vcpu);
  799. int i;
  800. ++vcpu->stat.host_state_reload;
  801. kvm_load_ldt(svm->host.ldt);
  802. #ifdef CONFIG_X86_64
  803. loadsegment(fs, svm->host.fs);
  804. load_gs_index(svm->host.gs);
  805. wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gs);
  806. #else
  807. loadsegment(gs, svm->host.gs);
  808. #endif
  809. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  810. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  811. }
  812. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  813. {
  814. return to_svm(vcpu)->vmcb->save.rflags;
  815. }
  816. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  817. {
  818. to_svm(vcpu)->vmcb->save.rflags = rflags;
  819. }
  820. static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  821. {
  822. switch (reg) {
  823. case VCPU_EXREG_PDPTR:
  824. BUG_ON(!npt_enabled);
  825. load_pdptrs(vcpu, vcpu->arch.walk_mmu, vcpu->arch.cr3);
  826. break;
  827. default:
  828. BUG();
  829. }
  830. }
  831. static void svm_set_vintr(struct vcpu_svm *svm)
  832. {
  833. svm->vmcb->control.intercept |= 1ULL << INTERCEPT_VINTR;
  834. }
  835. static void svm_clear_vintr(struct vcpu_svm *svm)
  836. {
  837. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  838. }
  839. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  840. {
  841. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  842. switch (seg) {
  843. case VCPU_SREG_CS: return &save->cs;
  844. case VCPU_SREG_DS: return &save->ds;
  845. case VCPU_SREG_ES: return &save->es;
  846. case VCPU_SREG_FS: return &save->fs;
  847. case VCPU_SREG_GS: return &save->gs;
  848. case VCPU_SREG_SS: return &save->ss;
  849. case VCPU_SREG_TR: return &save->tr;
  850. case VCPU_SREG_LDTR: return &save->ldtr;
  851. }
  852. BUG();
  853. return NULL;
  854. }
  855. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  856. {
  857. struct vmcb_seg *s = svm_seg(vcpu, seg);
  858. return s->base;
  859. }
  860. static void svm_get_segment(struct kvm_vcpu *vcpu,
  861. struct kvm_segment *var, int seg)
  862. {
  863. struct vmcb_seg *s = svm_seg(vcpu, seg);
  864. var->base = s->base;
  865. var->limit = s->limit;
  866. var->selector = s->selector;
  867. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  868. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  869. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  870. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  871. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  872. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  873. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  874. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  875. /*
  876. * AMD's VMCB does not have an explicit unusable field, so emulate it
  877. * for cross vendor migration purposes by "not present"
  878. */
  879. var->unusable = !var->present || (var->type == 0);
  880. switch (seg) {
  881. case VCPU_SREG_CS:
  882. /*
  883. * SVM always stores 0 for the 'G' bit in the CS selector in
  884. * the VMCB on a VMEXIT. This hurts cross-vendor migration:
  885. * Intel's VMENTRY has a check on the 'G' bit.
  886. */
  887. var->g = s->limit > 0xfffff;
  888. break;
  889. case VCPU_SREG_TR:
  890. /*
  891. * Work around a bug where the busy flag in the tr selector
  892. * isn't exposed
  893. */
  894. var->type |= 0x2;
  895. break;
  896. case VCPU_SREG_DS:
  897. case VCPU_SREG_ES:
  898. case VCPU_SREG_FS:
  899. case VCPU_SREG_GS:
  900. /*
  901. * The accessed bit must always be set in the segment
  902. * descriptor cache, although it can be cleared in the
  903. * descriptor, the cached bit always remains at 1. Since
  904. * Intel has a check on this, set it here to support
  905. * cross-vendor migration.
  906. */
  907. if (!var->unusable)
  908. var->type |= 0x1;
  909. break;
  910. case VCPU_SREG_SS:
  911. /*
  912. * On AMD CPUs sometimes the DB bit in the segment
  913. * descriptor is left as 1, although the whole segment has
  914. * been made unusable. Clear it here to pass an Intel VMX
  915. * entry check when cross vendor migrating.
  916. */
  917. if (var->unusable)
  918. var->db = 0;
  919. break;
  920. }
  921. }
  922. static int svm_get_cpl(struct kvm_vcpu *vcpu)
  923. {
  924. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  925. return save->cpl;
  926. }
  927. static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  928. {
  929. struct vcpu_svm *svm = to_svm(vcpu);
  930. dt->size = svm->vmcb->save.idtr.limit;
  931. dt->address = svm->vmcb->save.idtr.base;
  932. }
  933. static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  934. {
  935. struct vcpu_svm *svm = to_svm(vcpu);
  936. svm->vmcb->save.idtr.limit = dt->size;
  937. svm->vmcb->save.idtr.base = dt->address ;
  938. }
  939. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  940. {
  941. struct vcpu_svm *svm = to_svm(vcpu);
  942. dt->size = svm->vmcb->save.gdtr.limit;
  943. dt->address = svm->vmcb->save.gdtr.base;
  944. }
  945. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  946. {
  947. struct vcpu_svm *svm = to_svm(vcpu);
  948. svm->vmcb->save.gdtr.limit = dt->size;
  949. svm->vmcb->save.gdtr.base = dt->address ;
  950. }
  951. static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  952. {
  953. }
  954. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  955. {
  956. }
  957. static void update_cr0_intercept(struct vcpu_svm *svm)
  958. {
  959. struct vmcb *vmcb = svm->vmcb;
  960. ulong gcr0 = svm->vcpu.arch.cr0;
  961. u64 *hcr0 = &svm->vmcb->save.cr0;
  962. if (!svm->vcpu.fpu_active)
  963. *hcr0 |= SVM_CR0_SELECTIVE_MASK;
  964. else
  965. *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
  966. | (gcr0 & SVM_CR0_SELECTIVE_MASK);
  967. if (gcr0 == *hcr0 && svm->vcpu.fpu_active) {
  968. vmcb->control.intercept_cr_read &= ~INTERCEPT_CR0_MASK;
  969. vmcb->control.intercept_cr_write &= ~INTERCEPT_CR0_MASK;
  970. if (is_nested(svm)) {
  971. struct vmcb *hsave = svm->nested.hsave;
  972. hsave->control.intercept_cr_read &= ~INTERCEPT_CR0_MASK;
  973. hsave->control.intercept_cr_write &= ~INTERCEPT_CR0_MASK;
  974. vmcb->control.intercept_cr_read |= svm->nested.intercept_cr_read;
  975. vmcb->control.intercept_cr_write |= svm->nested.intercept_cr_write;
  976. }
  977. } else {
  978. svm->vmcb->control.intercept_cr_read |= INTERCEPT_CR0_MASK;
  979. svm->vmcb->control.intercept_cr_write |= INTERCEPT_CR0_MASK;
  980. if (is_nested(svm)) {
  981. struct vmcb *hsave = svm->nested.hsave;
  982. hsave->control.intercept_cr_read |= INTERCEPT_CR0_MASK;
  983. hsave->control.intercept_cr_write |= INTERCEPT_CR0_MASK;
  984. }
  985. }
  986. }
  987. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  988. {
  989. struct vcpu_svm *svm = to_svm(vcpu);
  990. if (is_nested(svm)) {
  991. /*
  992. * We are here because we run in nested mode, the host kvm
  993. * intercepts cr0 writes but the l1 hypervisor does not.
  994. * But the L1 hypervisor may intercept selective cr0 writes.
  995. * This needs to be checked here.
  996. */
  997. unsigned long old, new;
  998. /* Remove bits that would trigger a real cr0 write intercept */
  999. old = vcpu->arch.cr0 & SVM_CR0_SELECTIVE_MASK;
  1000. new = cr0 & SVM_CR0_SELECTIVE_MASK;
  1001. if (old == new) {
  1002. /* cr0 write with ts and mp unchanged */
  1003. svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
  1004. if (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE) {
  1005. svm->nested.vmexit_rip = kvm_rip_read(vcpu);
  1006. svm->nested.vmexit_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  1007. svm->nested.vmexit_rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  1008. return;
  1009. }
  1010. }
  1011. }
  1012. #ifdef CONFIG_X86_64
  1013. if (vcpu->arch.efer & EFER_LME) {
  1014. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  1015. vcpu->arch.efer |= EFER_LMA;
  1016. svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
  1017. }
  1018. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
  1019. vcpu->arch.efer &= ~EFER_LMA;
  1020. svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
  1021. }
  1022. }
  1023. #endif
  1024. vcpu->arch.cr0 = cr0;
  1025. if (!npt_enabled)
  1026. cr0 |= X86_CR0_PG | X86_CR0_WP;
  1027. if (!vcpu->fpu_active)
  1028. cr0 |= X86_CR0_TS;
  1029. /*
  1030. * re-enable caching here because the QEMU bios
  1031. * does not do it - this results in some delay at
  1032. * reboot
  1033. */
  1034. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  1035. svm->vmcb->save.cr0 = cr0;
  1036. update_cr0_intercept(svm);
  1037. }
  1038. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1039. {
  1040. unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
  1041. unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
  1042. if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
  1043. force_new_asid(vcpu);
  1044. vcpu->arch.cr4 = cr4;
  1045. if (!npt_enabled)
  1046. cr4 |= X86_CR4_PAE;
  1047. cr4 |= host_cr4_mce;
  1048. to_svm(vcpu)->vmcb->save.cr4 = cr4;
  1049. }
  1050. static void svm_set_segment(struct kvm_vcpu *vcpu,
  1051. struct kvm_segment *var, int seg)
  1052. {
  1053. struct vcpu_svm *svm = to_svm(vcpu);
  1054. struct vmcb_seg *s = svm_seg(vcpu, seg);
  1055. s->base = var->base;
  1056. s->limit = var->limit;
  1057. s->selector = var->selector;
  1058. if (var->unusable)
  1059. s->attrib = 0;
  1060. else {
  1061. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  1062. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  1063. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  1064. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  1065. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  1066. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  1067. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  1068. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  1069. }
  1070. if (seg == VCPU_SREG_CS)
  1071. svm->vmcb->save.cpl
  1072. = (svm->vmcb->save.cs.attrib
  1073. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  1074. }
  1075. static void update_db_intercept(struct kvm_vcpu *vcpu)
  1076. {
  1077. struct vcpu_svm *svm = to_svm(vcpu);
  1078. svm->vmcb->control.intercept_exceptions &=
  1079. ~((1 << DB_VECTOR) | (1 << BP_VECTOR));
  1080. if (svm->nmi_singlestep)
  1081. svm->vmcb->control.intercept_exceptions |= (1 << DB_VECTOR);
  1082. if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
  1083. if (vcpu->guest_debug &
  1084. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  1085. svm->vmcb->control.intercept_exceptions |=
  1086. 1 << DB_VECTOR;
  1087. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  1088. svm->vmcb->control.intercept_exceptions |=
  1089. 1 << BP_VECTOR;
  1090. } else
  1091. vcpu->guest_debug = 0;
  1092. }
  1093. static void svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  1094. {
  1095. struct vcpu_svm *svm = to_svm(vcpu);
  1096. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  1097. svm->vmcb->save.dr7 = dbg->arch.debugreg[7];
  1098. else
  1099. svm->vmcb->save.dr7 = vcpu->arch.dr7;
  1100. update_db_intercept(vcpu);
  1101. }
  1102. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
  1103. {
  1104. if (sd->next_asid > sd->max_asid) {
  1105. ++sd->asid_generation;
  1106. sd->next_asid = 1;
  1107. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  1108. }
  1109. svm->asid_generation = sd->asid_generation;
  1110. svm->vmcb->control.asid = sd->next_asid++;
  1111. }
  1112. static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
  1113. {
  1114. struct vcpu_svm *svm = to_svm(vcpu);
  1115. svm->vmcb->save.dr7 = value;
  1116. }
  1117. static int pf_interception(struct vcpu_svm *svm)
  1118. {
  1119. u64 fault_address = svm->vmcb->control.exit_info_2;
  1120. u32 error_code;
  1121. int r = 1;
  1122. switch (svm->apf_reason) {
  1123. default:
  1124. error_code = svm->vmcb->control.exit_info_1;
  1125. trace_kvm_page_fault(fault_address, error_code);
  1126. if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
  1127. kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
  1128. r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  1129. break;
  1130. case KVM_PV_REASON_PAGE_NOT_PRESENT:
  1131. svm->apf_reason = 0;
  1132. local_irq_disable();
  1133. kvm_async_pf_task_wait(fault_address);
  1134. local_irq_enable();
  1135. break;
  1136. case KVM_PV_REASON_PAGE_READY:
  1137. svm->apf_reason = 0;
  1138. local_irq_disable();
  1139. kvm_async_pf_task_wake(fault_address);
  1140. local_irq_enable();
  1141. break;
  1142. }
  1143. return r;
  1144. }
  1145. static int db_interception(struct vcpu_svm *svm)
  1146. {
  1147. struct kvm_run *kvm_run = svm->vcpu.run;
  1148. if (!(svm->vcpu.guest_debug &
  1149. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
  1150. !svm->nmi_singlestep) {
  1151. kvm_queue_exception(&svm->vcpu, DB_VECTOR);
  1152. return 1;
  1153. }
  1154. if (svm->nmi_singlestep) {
  1155. svm->nmi_singlestep = false;
  1156. if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
  1157. svm->vmcb->save.rflags &=
  1158. ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  1159. update_db_intercept(&svm->vcpu);
  1160. }
  1161. if (svm->vcpu.guest_debug &
  1162. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
  1163. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1164. kvm_run->debug.arch.pc =
  1165. svm->vmcb->save.cs.base + svm->vmcb->save.rip;
  1166. kvm_run->debug.arch.exception = DB_VECTOR;
  1167. return 0;
  1168. }
  1169. return 1;
  1170. }
  1171. static int bp_interception(struct vcpu_svm *svm)
  1172. {
  1173. struct kvm_run *kvm_run = svm->vcpu.run;
  1174. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1175. kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
  1176. kvm_run->debug.arch.exception = BP_VECTOR;
  1177. return 0;
  1178. }
  1179. static int ud_interception(struct vcpu_svm *svm)
  1180. {
  1181. int er;
  1182. er = emulate_instruction(&svm->vcpu, 0, 0, EMULTYPE_TRAP_UD);
  1183. if (er != EMULATE_DONE)
  1184. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1185. return 1;
  1186. }
  1187. static void svm_fpu_activate(struct kvm_vcpu *vcpu)
  1188. {
  1189. struct vcpu_svm *svm = to_svm(vcpu);
  1190. u32 excp;
  1191. if (is_nested(svm)) {
  1192. u32 h_excp, n_excp;
  1193. h_excp = svm->nested.hsave->control.intercept_exceptions;
  1194. n_excp = svm->nested.intercept_exceptions;
  1195. h_excp &= ~(1 << NM_VECTOR);
  1196. excp = h_excp | n_excp;
  1197. } else {
  1198. excp = svm->vmcb->control.intercept_exceptions;
  1199. excp &= ~(1 << NM_VECTOR);
  1200. }
  1201. svm->vmcb->control.intercept_exceptions = excp;
  1202. svm->vcpu.fpu_active = 1;
  1203. update_cr0_intercept(svm);
  1204. }
  1205. static int nm_interception(struct vcpu_svm *svm)
  1206. {
  1207. svm_fpu_activate(&svm->vcpu);
  1208. return 1;
  1209. }
  1210. static bool is_erratum_383(void)
  1211. {
  1212. int err, i;
  1213. u64 value;
  1214. if (!erratum_383_found)
  1215. return false;
  1216. value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
  1217. if (err)
  1218. return false;
  1219. /* Bit 62 may or may not be set for this mce */
  1220. value &= ~(1ULL << 62);
  1221. if (value != 0xb600000000010015ULL)
  1222. return false;
  1223. /* Clear MCi_STATUS registers */
  1224. for (i = 0; i < 6; ++i)
  1225. native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
  1226. value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
  1227. if (!err) {
  1228. u32 low, high;
  1229. value &= ~(1ULL << 2);
  1230. low = lower_32_bits(value);
  1231. high = upper_32_bits(value);
  1232. native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
  1233. }
  1234. /* Flush tlb to evict multi-match entries */
  1235. __flush_tlb_all();
  1236. return true;
  1237. }
  1238. static void svm_handle_mce(struct vcpu_svm *svm)
  1239. {
  1240. if (is_erratum_383()) {
  1241. /*
  1242. * Erratum 383 triggered. Guest state is corrupt so kill the
  1243. * guest.
  1244. */
  1245. pr_err("KVM: Guest triggered AMD Erratum 383\n");
  1246. kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
  1247. return;
  1248. }
  1249. /*
  1250. * On an #MC intercept the MCE handler is not called automatically in
  1251. * the host. So do it by hand here.
  1252. */
  1253. asm volatile (
  1254. "int $0x12\n");
  1255. /* not sure if we ever come back to this point */
  1256. return;
  1257. }
  1258. static int mc_interception(struct vcpu_svm *svm)
  1259. {
  1260. return 1;
  1261. }
  1262. static int shutdown_interception(struct vcpu_svm *svm)
  1263. {
  1264. struct kvm_run *kvm_run = svm->vcpu.run;
  1265. /*
  1266. * VMCB is undefined after a SHUTDOWN intercept
  1267. * so reinitialize it.
  1268. */
  1269. clear_page(svm->vmcb);
  1270. init_vmcb(svm);
  1271. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1272. return 0;
  1273. }
  1274. static int io_interception(struct vcpu_svm *svm)
  1275. {
  1276. struct kvm_vcpu *vcpu = &svm->vcpu;
  1277. u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
  1278. int size, in, string;
  1279. unsigned port;
  1280. ++svm->vcpu.stat.io_exits;
  1281. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  1282. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  1283. if (string || in)
  1284. return emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE;
  1285. port = io_info >> 16;
  1286. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  1287. svm->next_rip = svm->vmcb->control.exit_info_2;
  1288. skip_emulated_instruction(&svm->vcpu);
  1289. return kvm_fast_pio_out(vcpu, size, port);
  1290. }
  1291. static int nmi_interception(struct vcpu_svm *svm)
  1292. {
  1293. return 1;
  1294. }
  1295. static int intr_interception(struct vcpu_svm *svm)
  1296. {
  1297. ++svm->vcpu.stat.irq_exits;
  1298. return 1;
  1299. }
  1300. static int nop_on_interception(struct vcpu_svm *svm)
  1301. {
  1302. return 1;
  1303. }
  1304. static int halt_interception(struct vcpu_svm *svm)
  1305. {
  1306. svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
  1307. skip_emulated_instruction(&svm->vcpu);
  1308. return kvm_emulate_halt(&svm->vcpu);
  1309. }
  1310. static int vmmcall_interception(struct vcpu_svm *svm)
  1311. {
  1312. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1313. skip_emulated_instruction(&svm->vcpu);
  1314. kvm_emulate_hypercall(&svm->vcpu);
  1315. return 1;
  1316. }
  1317. static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
  1318. {
  1319. struct vcpu_svm *svm = to_svm(vcpu);
  1320. return svm->nested.nested_cr3;
  1321. }
  1322. static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
  1323. unsigned long root)
  1324. {
  1325. struct vcpu_svm *svm = to_svm(vcpu);
  1326. svm->vmcb->control.nested_cr3 = root;
  1327. force_new_asid(vcpu);
  1328. }
  1329. static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu,
  1330. struct x86_exception *fault)
  1331. {
  1332. struct vcpu_svm *svm = to_svm(vcpu);
  1333. svm->vmcb->control.exit_code = SVM_EXIT_NPF;
  1334. svm->vmcb->control.exit_code_hi = 0;
  1335. svm->vmcb->control.exit_info_1 = fault->error_code;
  1336. svm->vmcb->control.exit_info_2 = fault->address;
  1337. nested_svm_vmexit(svm);
  1338. }
  1339. static int nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
  1340. {
  1341. int r;
  1342. r = kvm_init_shadow_mmu(vcpu, &vcpu->arch.mmu);
  1343. vcpu->arch.mmu.set_cr3 = nested_svm_set_tdp_cr3;
  1344. vcpu->arch.mmu.get_cr3 = nested_svm_get_tdp_cr3;
  1345. vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
  1346. vcpu->arch.mmu.shadow_root_level = get_npt_level();
  1347. vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
  1348. return r;
  1349. }
  1350. static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
  1351. {
  1352. vcpu->arch.walk_mmu = &vcpu->arch.mmu;
  1353. }
  1354. static int nested_svm_check_permissions(struct vcpu_svm *svm)
  1355. {
  1356. if (!(svm->vcpu.arch.efer & EFER_SVME)
  1357. || !is_paging(&svm->vcpu)) {
  1358. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1359. return 1;
  1360. }
  1361. if (svm->vmcb->save.cpl) {
  1362. kvm_inject_gp(&svm->vcpu, 0);
  1363. return 1;
  1364. }
  1365. return 0;
  1366. }
  1367. static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
  1368. bool has_error_code, u32 error_code)
  1369. {
  1370. int vmexit;
  1371. if (!is_nested(svm))
  1372. return 0;
  1373. svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
  1374. svm->vmcb->control.exit_code_hi = 0;
  1375. svm->vmcb->control.exit_info_1 = error_code;
  1376. svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
  1377. vmexit = nested_svm_intercept(svm);
  1378. if (vmexit == NESTED_EXIT_DONE)
  1379. svm->nested.exit_required = true;
  1380. return vmexit;
  1381. }
  1382. /* This function returns true if it is save to enable the irq window */
  1383. static inline bool nested_svm_intr(struct vcpu_svm *svm)
  1384. {
  1385. if (!is_nested(svm))
  1386. return true;
  1387. if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
  1388. return true;
  1389. if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
  1390. return false;
  1391. /*
  1392. * if vmexit was already requested (by intercepted exception
  1393. * for instance) do not overwrite it with "external interrupt"
  1394. * vmexit.
  1395. */
  1396. if (svm->nested.exit_required)
  1397. return false;
  1398. svm->vmcb->control.exit_code = SVM_EXIT_INTR;
  1399. svm->vmcb->control.exit_info_1 = 0;
  1400. svm->vmcb->control.exit_info_2 = 0;
  1401. if (svm->nested.intercept & 1ULL) {
  1402. /*
  1403. * The #vmexit can't be emulated here directly because this
  1404. * code path runs with irqs and preemtion disabled. A
  1405. * #vmexit emulation might sleep. Only signal request for
  1406. * the #vmexit here.
  1407. */
  1408. svm->nested.exit_required = true;
  1409. trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
  1410. return false;
  1411. }
  1412. return true;
  1413. }
  1414. /* This function returns true if it is save to enable the nmi window */
  1415. static inline bool nested_svm_nmi(struct vcpu_svm *svm)
  1416. {
  1417. if (!is_nested(svm))
  1418. return true;
  1419. if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
  1420. return true;
  1421. svm->vmcb->control.exit_code = SVM_EXIT_NMI;
  1422. svm->nested.exit_required = true;
  1423. return false;
  1424. }
  1425. static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
  1426. {
  1427. struct page *page;
  1428. might_sleep();
  1429. page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
  1430. if (is_error_page(page))
  1431. goto error;
  1432. *_page = page;
  1433. return kmap(page);
  1434. error:
  1435. kvm_release_page_clean(page);
  1436. kvm_inject_gp(&svm->vcpu, 0);
  1437. return NULL;
  1438. }
  1439. static void nested_svm_unmap(struct page *page)
  1440. {
  1441. kunmap(page);
  1442. kvm_release_page_dirty(page);
  1443. }
  1444. static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
  1445. {
  1446. unsigned port;
  1447. u8 val, bit;
  1448. u64 gpa;
  1449. if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
  1450. return NESTED_EXIT_HOST;
  1451. port = svm->vmcb->control.exit_info_1 >> 16;
  1452. gpa = svm->nested.vmcb_iopm + (port / 8);
  1453. bit = port % 8;
  1454. val = 0;
  1455. if (kvm_read_guest(svm->vcpu.kvm, gpa, &val, 1))
  1456. val &= (1 << bit);
  1457. return val ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
  1458. }
  1459. static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
  1460. {
  1461. u32 offset, msr, value;
  1462. int write, mask;
  1463. if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
  1464. return NESTED_EXIT_HOST;
  1465. msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  1466. offset = svm_msrpm_offset(msr);
  1467. write = svm->vmcb->control.exit_info_1 & 1;
  1468. mask = 1 << ((2 * (msr & 0xf)) + write);
  1469. if (offset == MSR_INVALID)
  1470. return NESTED_EXIT_DONE;
  1471. /* Offset is in 32 bit units but need in 8 bit units */
  1472. offset *= 4;
  1473. if (kvm_read_guest(svm->vcpu.kvm, svm->nested.vmcb_msrpm + offset, &value, 4))
  1474. return NESTED_EXIT_DONE;
  1475. return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
  1476. }
  1477. static int nested_svm_exit_special(struct vcpu_svm *svm)
  1478. {
  1479. u32 exit_code = svm->vmcb->control.exit_code;
  1480. switch (exit_code) {
  1481. case SVM_EXIT_INTR:
  1482. case SVM_EXIT_NMI:
  1483. case SVM_EXIT_EXCP_BASE + MC_VECTOR:
  1484. return NESTED_EXIT_HOST;
  1485. case SVM_EXIT_NPF:
  1486. /* For now we are always handling NPFs when using them */
  1487. if (npt_enabled)
  1488. return NESTED_EXIT_HOST;
  1489. break;
  1490. case SVM_EXIT_EXCP_BASE + PF_VECTOR:
  1491. /* When we're shadowing, trap PFs, but not async PF */
  1492. if (!npt_enabled && svm->apf_reason == 0)
  1493. return NESTED_EXIT_HOST;
  1494. break;
  1495. case SVM_EXIT_EXCP_BASE + NM_VECTOR:
  1496. nm_interception(svm);
  1497. break;
  1498. default:
  1499. break;
  1500. }
  1501. return NESTED_EXIT_CONTINUE;
  1502. }
  1503. /*
  1504. * If this function returns true, this #vmexit was already handled
  1505. */
  1506. static int nested_svm_intercept(struct vcpu_svm *svm)
  1507. {
  1508. u32 exit_code = svm->vmcb->control.exit_code;
  1509. int vmexit = NESTED_EXIT_HOST;
  1510. switch (exit_code) {
  1511. case SVM_EXIT_MSR:
  1512. vmexit = nested_svm_exit_handled_msr(svm);
  1513. break;
  1514. case SVM_EXIT_IOIO:
  1515. vmexit = nested_svm_intercept_ioio(svm);
  1516. break;
  1517. case SVM_EXIT_READ_CR0 ... SVM_EXIT_READ_CR8: {
  1518. u32 cr_bits = 1 << (exit_code - SVM_EXIT_READ_CR0);
  1519. if (svm->nested.intercept_cr_read & cr_bits)
  1520. vmexit = NESTED_EXIT_DONE;
  1521. break;
  1522. }
  1523. case SVM_EXIT_WRITE_CR0 ... SVM_EXIT_WRITE_CR8: {
  1524. u32 cr_bits = 1 << (exit_code - SVM_EXIT_WRITE_CR0);
  1525. if (svm->nested.intercept_cr_write & cr_bits)
  1526. vmexit = NESTED_EXIT_DONE;
  1527. break;
  1528. }
  1529. case SVM_EXIT_READ_DR0 ... SVM_EXIT_READ_DR7: {
  1530. u32 dr_bits = 1 << (exit_code - SVM_EXIT_READ_DR0);
  1531. if (svm->nested.intercept_dr_read & dr_bits)
  1532. vmexit = NESTED_EXIT_DONE;
  1533. break;
  1534. }
  1535. case SVM_EXIT_WRITE_DR0 ... SVM_EXIT_WRITE_DR7: {
  1536. u32 dr_bits = 1 << (exit_code - SVM_EXIT_WRITE_DR0);
  1537. if (svm->nested.intercept_dr_write & dr_bits)
  1538. vmexit = NESTED_EXIT_DONE;
  1539. break;
  1540. }
  1541. case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
  1542. u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
  1543. if (svm->nested.intercept_exceptions & excp_bits)
  1544. vmexit = NESTED_EXIT_DONE;
  1545. /* async page fault always cause vmexit */
  1546. else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
  1547. svm->apf_reason != 0)
  1548. vmexit = NESTED_EXIT_DONE;
  1549. break;
  1550. }
  1551. case SVM_EXIT_ERR: {
  1552. vmexit = NESTED_EXIT_DONE;
  1553. break;
  1554. }
  1555. default: {
  1556. u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
  1557. if (svm->nested.intercept & exit_bits)
  1558. vmexit = NESTED_EXIT_DONE;
  1559. }
  1560. }
  1561. return vmexit;
  1562. }
  1563. static int nested_svm_exit_handled(struct vcpu_svm *svm)
  1564. {
  1565. int vmexit;
  1566. vmexit = nested_svm_intercept(svm);
  1567. if (vmexit == NESTED_EXIT_DONE)
  1568. nested_svm_vmexit(svm);
  1569. return vmexit;
  1570. }
  1571. static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
  1572. {
  1573. struct vmcb_control_area *dst = &dst_vmcb->control;
  1574. struct vmcb_control_area *from = &from_vmcb->control;
  1575. dst->intercept_cr_read = from->intercept_cr_read;
  1576. dst->intercept_cr_write = from->intercept_cr_write;
  1577. dst->intercept_dr_read = from->intercept_dr_read;
  1578. dst->intercept_dr_write = from->intercept_dr_write;
  1579. dst->intercept_exceptions = from->intercept_exceptions;
  1580. dst->intercept = from->intercept;
  1581. dst->iopm_base_pa = from->iopm_base_pa;
  1582. dst->msrpm_base_pa = from->msrpm_base_pa;
  1583. dst->tsc_offset = from->tsc_offset;
  1584. dst->asid = from->asid;
  1585. dst->tlb_ctl = from->tlb_ctl;
  1586. dst->int_ctl = from->int_ctl;
  1587. dst->int_vector = from->int_vector;
  1588. dst->int_state = from->int_state;
  1589. dst->exit_code = from->exit_code;
  1590. dst->exit_code_hi = from->exit_code_hi;
  1591. dst->exit_info_1 = from->exit_info_1;
  1592. dst->exit_info_2 = from->exit_info_2;
  1593. dst->exit_int_info = from->exit_int_info;
  1594. dst->exit_int_info_err = from->exit_int_info_err;
  1595. dst->nested_ctl = from->nested_ctl;
  1596. dst->event_inj = from->event_inj;
  1597. dst->event_inj_err = from->event_inj_err;
  1598. dst->nested_cr3 = from->nested_cr3;
  1599. dst->lbr_ctl = from->lbr_ctl;
  1600. }
  1601. static int nested_svm_vmexit(struct vcpu_svm *svm)
  1602. {
  1603. struct vmcb *nested_vmcb;
  1604. struct vmcb *hsave = svm->nested.hsave;
  1605. struct vmcb *vmcb = svm->vmcb;
  1606. struct page *page;
  1607. trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
  1608. vmcb->control.exit_info_1,
  1609. vmcb->control.exit_info_2,
  1610. vmcb->control.exit_int_info,
  1611. vmcb->control.exit_int_info_err);
  1612. nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
  1613. if (!nested_vmcb)
  1614. return 1;
  1615. /* Exit nested SVM mode */
  1616. svm->nested.vmcb = 0;
  1617. /* Give the current vmcb to the guest */
  1618. disable_gif(svm);
  1619. nested_vmcb->save.es = vmcb->save.es;
  1620. nested_vmcb->save.cs = vmcb->save.cs;
  1621. nested_vmcb->save.ss = vmcb->save.ss;
  1622. nested_vmcb->save.ds = vmcb->save.ds;
  1623. nested_vmcb->save.gdtr = vmcb->save.gdtr;
  1624. nested_vmcb->save.idtr = vmcb->save.idtr;
  1625. nested_vmcb->save.efer = svm->vcpu.arch.efer;
  1626. nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
  1627. nested_vmcb->save.cr3 = svm->vcpu.arch.cr3;
  1628. nested_vmcb->save.cr2 = vmcb->save.cr2;
  1629. nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
  1630. nested_vmcb->save.rflags = vmcb->save.rflags;
  1631. nested_vmcb->save.rip = vmcb->save.rip;
  1632. nested_vmcb->save.rsp = vmcb->save.rsp;
  1633. nested_vmcb->save.rax = vmcb->save.rax;
  1634. nested_vmcb->save.dr7 = vmcb->save.dr7;
  1635. nested_vmcb->save.dr6 = vmcb->save.dr6;
  1636. nested_vmcb->save.cpl = vmcb->save.cpl;
  1637. nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
  1638. nested_vmcb->control.int_vector = vmcb->control.int_vector;
  1639. nested_vmcb->control.int_state = vmcb->control.int_state;
  1640. nested_vmcb->control.exit_code = vmcb->control.exit_code;
  1641. nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
  1642. nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
  1643. nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
  1644. nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
  1645. nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
  1646. nested_vmcb->control.next_rip = vmcb->control.next_rip;
  1647. /*
  1648. * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
  1649. * to make sure that we do not lose injected events. So check event_inj
  1650. * here and copy it to exit_int_info if it is valid.
  1651. * Exit_int_info and event_inj can't be both valid because the case
  1652. * below only happens on a VMRUN instruction intercept which has
  1653. * no valid exit_int_info set.
  1654. */
  1655. if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
  1656. struct vmcb_control_area *nc = &nested_vmcb->control;
  1657. nc->exit_int_info = vmcb->control.event_inj;
  1658. nc->exit_int_info_err = vmcb->control.event_inj_err;
  1659. }
  1660. nested_vmcb->control.tlb_ctl = 0;
  1661. nested_vmcb->control.event_inj = 0;
  1662. nested_vmcb->control.event_inj_err = 0;
  1663. /* We always set V_INTR_MASKING and remember the old value in hflags */
  1664. if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
  1665. nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
  1666. /* Restore the original control entries */
  1667. copy_vmcb_control_area(vmcb, hsave);
  1668. kvm_clear_exception_queue(&svm->vcpu);
  1669. kvm_clear_interrupt_queue(&svm->vcpu);
  1670. svm->nested.nested_cr3 = 0;
  1671. /* Restore selected save entries */
  1672. svm->vmcb->save.es = hsave->save.es;
  1673. svm->vmcb->save.cs = hsave->save.cs;
  1674. svm->vmcb->save.ss = hsave->save.ss;
  1675. svm->vmcb->save.ds = hsave->save.ds;
  1676. svm->vmcb->save.gdtr = hsave->save.gdtr;
  1677. svm->vmcb->save.idtr = hsave->save.idtr;
  1678. svm->vmcb->save.rflags = hsave->save.rflags;
  1679. svm_set_efer(&svm->vcpu, hsave->save.efer);
  1680. svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
  1681. svm_set_cr4(&svm->vcpu, hsave->save.cr4);
  1682. if (npt_enabled) {
  1683. svm->vmcb->save.cr3 = hsave->save.cr3;
  1684. svm->vcpu.arch.cr3 = hsave->save.cr3;
  1685. } else {
  1686. (void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
  1687. }
  1688. kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
  1689. kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
  1690. kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
  1691. svm->vmcb->save.dr7 = 0;
  1692. svm->vmcb->save.cpl = 0;
  1693. svm->vmcb->control.exit_int_info = 0;
  1694. nested_svm_unmap(page);
  1695. nested_svm_uninit_mmu_context(&svm->vcpu);
  1696. kvm_mmu_reset_context(&svm->vcpu);
  1697. kvm_mmu_load(&svm->vcpu);
  1698. return 0;
  1699. }
  1700. static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
  1701. {
  1702. /*
  1703. * This function merges the msr permission bitmaps of kvm and the
  1704. * nested vmcb. It is omptimized in that it only merges the parts where
  1705. * the kvm msr permission bitmap may contain zero bits
  1706. */
  1707. int i;
  1708. if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
  1709. return true;
  1710. for (i = 0; i < MSRPM_OFFSETS; i++) {
  1711. u32 value, p;
  1712. u64 offset;
  1713. if (msrpm_offsets[i] == 0xffffffff)
  1714. break;
  1715. p = msrpm_offsets[i];
  1716. offset = svm->nested.vmcb_msrpm + (p * 4);
  1717. if (kvm_read_guest(svm->vcpu.kvm, offset, &value, 4))
  1718. return false;
  1719. svm->nested.msrpm[p] = svm->msrpm[p] | value;
  1720. }
  1721. svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
  1722. return true;
  1723. }
  1724. static bool nested_vmcb_checks(struct vmcb *vmcb)
  1725. {
  1726. if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
  1727. return false;
  1728. if (vmcb->control.asid == 0)
  1729. return false;
  1730. if (vmcb->control.nested_ctl && !npt_enabled)
  1731. return false;
  1732. return true;
  1733. }
  1734. static bool nested_svm_vmrun(struct vcpu_svm *svm)
  1735. {
  1736. struct vmcb *nested_vmcb;
  1737. struct vmcb *hsave = svm->nested.hsave;
  1738. struct vmcb *vmcb = svm->vmcb;
  1739. struct page *page;
  1740. u64 vmcb_gpa;
  1741. vmcb_gpa = svm->vmcb->save.rax;
  1742. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1743. if (!nested_vmcb)
  1744. return false;
  1745. if (!nested_vmcb_checks(nested_vmcb)) {
  1746. nested_vmcb->control.exit_code = SVM_EXIT_ERR;
  1747. nested_vmcb->control.exit_code_hi = 0;
  1748. nested_vmcb->control.exit_info_1 = 0;
  1749. nested_vmcb->control.exit_info_2 = 0;
  1750. nested_svm_unmap(page);
  1751. return false;
  1752. }
  1753. trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
  1754. nested_vmcb->save.rip,
  1755. nested_vmcb->control.int_ctl,
  1756. nested_vmcb->control.event_inj,
  1757. nested_vmcb->control.nested_ctl);
  1758. trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr_read,
  1759. nested_vmcb->control.intercept_cr_write,
  1760. nested_vmcb->control.intercept_exceptions,
  1761. nested_vmcb->control.intercept);
  1762. /* Clear internal status */
  1763. kvm_clear_exception_queue(&svm->vcpu);
  1764. kvm_clear_interrupt_queue(&svm->vcpu);
  1765. /*
  1766. * Save the old vmcb, so we don't need to pick what we save, but can
  1767. * restore everything when a VMEXIT occurs
  1768. */
  1769. hsave->save.es = vmcb->save.es;
  1770. hsave->save.cs = vmcb->save.cs;
  1771. hsave->save.ss = vmcb->save.ss;
  1772. hsave->save.ds = vmcb->save.ds;
  1773. hsave->save.gdtr = vmcb->save.gdtr;
  1774. hsave->save.idtr = vmcb->save.idtr;
  1775. hsave->save.efer = svm->vcpu.arch.efer;
  1776. hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
  1777. hsave->save.cr4 = svm->vcpu.arch.cr4;
  1778. hsave->save.rflags = vmcb->save.rflags;
  1779. hsave->save.rip = kvm_rip_read(&svm->vcpu);
  1780. hsave->save.rsp = vmcb->save.rsp;
  1781. hsave->save.rax = vmcb->save.rax;
  1782. if (npt_enabled)
  1783. hsave->save.cr3 = vmcb->save.cr3;
  1784. else
  1785. hsave->save.cr3 = svm->vcpu.arch.cr3;
  1786. copy_vmcb_control_area(hsave, vmcb);
  1787. if (svm->vmcb->save.rflags & X86_EFLAGS_IF)
  1788. svm->vcpu.arch.hflags |= HF_HIF_MASK;
  1789. else
  1790. svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
  1791. if (nested_vmcb->control.nested_ctl) {
  1792. kvm_mmu_unload(&svm->vcpu);
  1793. svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
  1794. nested_svm_init_mmu_context(&svm->vcpu);
  1795. }
  1796. /* Load the nested guest state */
  1797. svm->vmcb->save.es = nested_vmcb->save.es;
  1798. svm->vmcb->save.cs = nested_vmcb->save.cs;
  1799. svm->vmcb->save.ss = nested_vmcb->save.ss;
  1800. svm->vmcb->save.ds = nested_vmcb->save.ds;
  1801. svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
  1802. svm->vmcb->save.idtr = nested_vmcb->save.idtr;
  1803. svm->vmcb->save.rflags = nested_vmcb->save.rflags;
  1804. svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
  1805. svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
  1806. svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
  1807. if (npt_enabled) {
  1808. svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
  1809. svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
  1810. } else
  1811. (void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
  1812. /* Guest paging mode is active - reset mmu */
  1813. kvm_mmu_reset_context(&svm->vcpu);
  1814. svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
  1815. kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
  1816. kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
  1817. kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
  1818. /* In case we don't even reach vcpu_run, the fields are not updated */
  1819. svm->vmcb->save.rax = nested_vmcb->save.rax;
  1820. svm->vmcb->save.rsp = nested_vmcb->save.rsp;
  1821. svm->vmcb->save.rip = nested_vmcb->save.rip;
  1822. svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
  1823. svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
  1824. svm->vmcb->save.cpl = nested_vmcb->save.cpl;
  1825. svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
  1826. svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
  1827. /* cache intercepts */
  1828. svm->nested.intercept_cr_read = nested_vmcb->control.intercept_cr_read;
  1829. svm->nested.intercept_cr_write = nested_vmcb->control.intercept_cr_write;
  1830. svm->nested.intercept_dr_read = nested_vmcb->control.intercept_dr_read;
  1831. svm->nested.intercept_dr_write = nested_vmcb->control.intercept_dr_write;
  1832. svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
  1833. svm->nested.intercept = nested_vmcb->control.intercept;
  1834. force_new_asid(&svm->vcpu);
  1835. svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
  1836. if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
  1837. svm->vcpu.arch.hflags |= HF_VINTR_MASK;
  1838. else
  1839. svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
  1840. if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
  1841. /* We only want the cr8 intercept bits of the guest */
  1842. svm->vmcb->control.intercept_cr_read &= ~INTERCEPT_CR8_MASK;
  1843. svm->vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
  1844. }
  1845. /* We don't want to see VMMCALLs from a nested guest */
  1846. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VMMCALL);
  1847. /*
  1848. * We don't want a nested guest to be more powerful than the guest, so
  1849. * all intercepts are ORed
  1850. */
  1851. svm->vmcb->control.intercept_cr_read |=
  1852. nested_vmcb->control.intercept_cr_read;
  1853. svm->vmcb->control.intercept_cr_write |=
  1854. nested_vmcb->control.intercept_cr_write;
  1855. svm->vmcb->control.intercept_dr_read |=
  1856. nested_vmcb->control.intercept_dr_read;
  1857. svm->vmcb->control.intercept_dr_write |=
  1858. nested_vmcb->control.intercept_dr_write;
  1859. svm->vmcb->control.intercept_exceptions |=
  1860. nested_vmcb->control.intercept_exceptions;
  1861. svm->vmcb->control.intercept |= nested_vmcb->control.intercept;
  1862. svm->vmcb->control.lbr_ctl = nested_vmcb->control.lbr_ctl;
  1863. svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
  1864. svm->vmcb->control.int_state = nested_vmcb->control.int_state;
  1865. svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
  1866. svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
  1867. svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
  1868. nested_svm_unmap(page);
  1869. /* nested_vmcb is our indicator if nested SVM is activated */
  1870. svm->nested.vmcb = vmcb_gpa;
  1871. enable_gif(svm);
  1872. return true;
  1873. }
  1874. static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
  1875. {
  1876. to_vmcb->save.fs = from_vmcb->save.fs;
  1877. to_vmcb->save.gs = from_vmcb->save.gs;
  1878. to_vmcb->save.tr = from_vmcb->save.tr;
  1879. to_vmcb->save.ldtr = from_vmcb->save.ldtr;
  1880. to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
  1881. to_vmcb->save.star = from_vmcb->save.star;
  1882. to_vmcb->save.lstar = from_vmcb->save.lstar;
  1883. to_vmcb->save.cstar = from_vmcb->save.cstar;
  1884. to_vmcb->save.sfmask = from_vmcb->save.sfmask;
  1885. to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
  1886. to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
  1887. to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
  1888. }
  1889. static int vmload_interception(struct vcpu_svm *svm)
  1890. {
  1891. struct vmcb *nested_vmcb;
  1892. struct page *page;
  1893. if (nested_svm_check_permissions(svm))
  1894. return 1;
  1895. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1896. skip_emulated_instruction(&svm->vcpu);
  1897. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1898. if (!nested_vmcb)
  1899. return 1;
  1900. nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
  1901. nested_svm_unmap(page);
  1902. return 1;
  1903. }
  1904. static int vmsave_interception(struct vcpu_svm *svm)
  1905. {
  1906. struct vmcb *nested_vmcb;
  1907. struct page *page;
  1908. if (nested_svm_check_permissions(svm))
  1909. return 1;
  1910. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1911. skip_emulated_instruction(&svm->vcpu);
  1912. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1913. if (!nested_vmcb)
  1914. return 1;
  1915. nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
  1916. nested_svm_unmap(page);
  1917. return 1;
  1918. }
  1919. static int vmrun_interception(struct vcpu_svm *svm)
  1920. {
  1921. if (nested_svm_check_permissions(svm))
  1922. return 1;
  1923. /* Save rip after vmrun instruction */
  1924. kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
  1925. if (!nested_svm_vmrun(svm))
  1926. return 1;
  1927. if (!nested_svm_vmrun_msrpm(svm))
  1928. goto failed;
  1929. return 1;
  1930. failed:
  1931. svm->vmcb->control.exit_code = SVM_EXIT_ERR;
  1932. svm->vmcb->control.exit_code_hi = 0;
  1933. svm->vmcb->control.exit_info_1 = 0;
  1934. svm->vmcb->control.exit_info_2 = 0;
  1935. nested_svm_vmexit(svm);
  1936. return 1;
  1937. }
  1938. static int stgi_interception(struct vcpu_svm *svm)
  1939. {
  1940. if (nested_svm_check_permissions(svm))
  1941. return 1;
  1942. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1943. skip_emulated_instruction(&svm->vcpu);
  1944. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  1945. enable_gif(svm);
  1946. return 1;
  1947. }
  1948. static int clgi_interception(struct vcpu_svm *svm)
  1949. {
  1950. if (nested_svm_check_permissions(svm))
  1951. return 1;
  1952. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1953. skip_emulated_instruction(&svm->vcpu);
  1954. disable_gif(svm);
  1955. /* After a CLGI no interrupts should come */
  1956. svm_clear_vintr(svm);
  1957. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1958. return 1;
  1959. }
  1960. static int invlpga_interception(struct vcpu_svm *svm)
  1961. {
  1962. struct kvm_vcpu *vcpu = &svm->vcpu;
  1963. trace_kvm_invlpga(svm->vmcb->save.rip, vcpu->arch.regs[VCPU_REGS_RCX],
  1964. vcpu->arch.regs[VCPU_REGS_RAX]);
  1965. /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
  1966. kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);
  1967. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1968. skip_emulated_instruction(&svm->vcpu);
  1969. return 1;
  1970. }
  1971. static int skinit_interception(struct vcpu_svm *svm)
  1972. {
  1973. trace_kvm_skinit(svm->vmcb->save.rip, svm->vcpu.arch.regs[VCPU_REGS_RAX]);
  1974. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1975. return 1;
  1976. }
  1977. static int invalid_op_interception(struct vcpu_svm *svm)
  1978. {
  1979. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1980. return 1;
  1981. }
  1982. static int task_switch_interception(struct vcpu_svm *svm)
  1983. {
  1984. u16 tss_selector;
  1985. int reason;
  1986. int int_type = svm->vmcb->control.exit_int_info &
  1987. SVM_EXITINTINFO_TYPE_MASK;
  1988. int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
  1989. uint32_t type =
  1990. svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
  1991. uint32_t idt_v =
  1992. svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
  1993. bool has_error_code = false;
  1994. u32 error_code = 0;
  1995. tss_selector = (u16)svm->vmcb->control.exit_info_1;
  1996. if (svm->vmcb->control.exit_info_2 &
  1997. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
  1998. reason = TASK_SWITCH_IRET;
  1999. else if (svm->vmcb->control.exit_info_2 &
  2000. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
  2001. reason = TASK_SWITCH_JMP;
  2002. else if (idt_v)
  2003. reason = TASK_SWITCH_GATE;
  2004. else
  2005. reason = TASK_SWITCH_CALL;
  2006. if (reason == TASK_SWITCH_GATE) {
  2007. switch (type) {
  2008. case SVM_EXITINTINFO_TYPE_NMI:
  2009. svm->vcpu.arch.nmi_injected = false;
  2010. break;
  2011. case SVM_EXITINTINFO_TYPE_EXEPT:
  2012. if (svm->vmcb->control.exit_info_2 &
  2013. (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
  2014. has_error_code = true;
  2015. error_code =
  2016. (u32)svm->vmcb->control.exit_info_2;
  2017. }
  2018. kvm_clear_exception_queue(&svm->vcpu);
  2019. break;
  2020. case SVM_EXITINTINFO_TYPE_INTR:
  2021. kvm_clear_interrupt_queue(&svm->vcpu);
  2022. break;
  2023. default:
  2024. break;
  2025. }
  2026. }
  2027. if (reason != TASK_SWITCH_GATE ||
  2028. int_type == SVM_EXITINTINFO_TYPE_SOFT ||
  2029. (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
  2030. (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
  2031. skip_emulated_instruction(&svm->vcpu);
  2032. if (kvm_task_switch(&svm->vcpu, tss_selector, reason,
  2033. has_error_code, error_code) == EMULATE_FAIL) {
  2034. svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2035. svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  2036. svm->vcpu.run->internal.ndata = 0;
  2037. return 0;
  2038. }
  2039. return 1;
  2040. }
  2041. static int cpuid_interception(struct vcpu_svm *svm)
  2042. {
  2043. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2044. kvm_emulate_cpuid(&svm->vcpu);
  2045. return 1;
  2046. }
  2047. static int iret_interception(struct vcpu_svm *svm)
  2048. {
  2049. ++svm->vcpu.stat.nmi_window_exits;
  2050. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_IRET);
  2051. svm->vcpu.arch.hflags |= HF_IRET_MASK;
  2052. return 1;
  2053. }
  2054. static int invlpg_interception(struct vcpu_svm *svm)
  2055. {
  2056. return emulate_instruction(&svm->vcpu, 0, 0, 0) == EMULATE_DONE;
  2057. }
  2058. static int emulate_on_interception(struct vcpu_svm *svm)
  2059. {
  2060. return emulate_instruction(&svm->vcpu, 0, 0, 0) == EMULATE_DONE;
  2061. }
  2062. static int cr0_write_interception(struct vcpu_svm *svm)
  2063. {
  2064. struct kvm_vcpu *vcpu = &svm->vcpu;
  2065. int r;
  2066. r = emulate_instruction(&svm->vcpu, 0, 0, 0);
  2067. if (svm->nested.vmexit_rip) {
  2068. kvm_register_write(vcpu, VCPU_REGS_RIP, svm->nested.vmexit_rip);
  2069. kvm_register_write(vcpu, VCPU_REGS_RSP, svm->nested.vmexit_rsp);
  2070. kvm_register_write(vcpu, VCPU_REGS_RAX, svm->nested.vmexit_rax);
  2071. svm->nested.vmexit_rip = 0;
  2072. }
  2073. return r == EMULATE_DONE;
  2074. }
  2075. static int cr8_write_interception(struct vcpu_svm *svm)
  2076. {
  2077. struct kvm_run *kvm_run = svm->vcpu.run;
  2078. u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
  2079. /* instruction emulation calls kvm_set_cr8() */
  2080. emulate_instruction(&svm->vcpu, 0, 0, 0);
  2081. if (irqchip_in_kernel(svm->vcpu.kvm)) {
  2082. svm->vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
  2083. return 1;
  2084. }
  2085. if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
  2086. return 1;
  2087. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  2088. return 0;
  2089. }
  2090. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  2091. {
  2092. struct vcpu_svm *svm = to_svm(vcpu);
  2093. switch (ecx) {
  2094. case MSR_IA32_TSC: {
  2095. u64 tsc_offset;
  2096. if (is_nested(svm))
  2097. tsc_offset = svm->nested.hsave->control.tsc_offset;
  2098. else
  2099. tsc_offset = svm->vmcb->control.tsc_offset;
  2100. *data = tsc_offset + native_read_tsc();
  2101. break;
  2102. }
  2103. case MSR_STAR:
  2104. *data = svm->vmcb->save.star;
  2105. break;
  2106. #ifdef CONFIG_X86_64
  2107. case MSR_LSTAR:
  2108. *data = svm->vmcb->save.lstar;
  2109. break;
  2110. case MSR_CSTAR:
  2111. *data = svm->vmcb->save.cstar;
  2112. break;
  2113. case MSR_KERNEL_GS_BASE:
  2114. *data = svm->vmcb->save.kernel_gs_base;
  2115. break;
  2116. case MSR_SYSCALL_MASK:
  2117. *data = svm->vmcb->save.sfmask;
  2118. break;
  2119. #endif
  2120. case MSR_IA32_SYSENTER_CS:
  2121. *data = svm->vmcb->save.sysenter_cs;
  2122. break;
  2123. case MSR_IA32_SYSENTER_EIP:
  2124. *data = svm->sysenter_eip;
  2125. break;
  2126. case MSR_IA32_SYSENTER_ESP:
  2127. *data = svm->sysenter_esp;
  2128. break;
  2129. /*
  2130. * Nobody will change the following 5 values in the VMCB so we can
  2131. * safely return them on rdmsr. They will always be 0 until LBRV is
  2132. * implemented.
  2133. */
  2134. case MSR_IA32_DEBUGCTLMSR:
  2135. *data = svm->vmcb->save.dbgctl;
  2136. break;
  2137. case MSR_IA32_LASTBRANCHFROMIP:
  2138. *data = svm->vmcb->save.br_from;
  2139. break;
  2140. case MSR_IA32_LASTBRANCHTOIP:
  2141. *data = svm->vmcb->save.br_to;
  2142. break;
  2143. case MSR_IA32_LASTINTFROMIP:
  2144. *data = svm->vmcb->save.last_excp_from;
  2145. break;
  2146. case MSR_IA32_LASTINTTOIP:
  2147. *data = svm->vmcb->save.last_excp_to;
  2148. break;
  2149. case MSR_VM_HSAVE_PA:
  2150. *data = svm->nested.hsave_msr;
  2151. break;
  2152. case MSR_VM_CR:
  2153. *data = svm->nested.vm_cr_msr;
  2154. break;
  2155. case MSR_IA32_UCODE_REV:
  2156. *data = 0x01000065;
  2157. break;
  2158. default:
  2159. return kvm_get_msr_common(vcpu, ecx, data);
  2160. }
  2161. return 0;
  2162. }
  2163. static int rdmsr_interception(struct vcpu_svm *svm)
  2164. {
  2165. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  2166. u64 data;
  2167. if (svm_get_msr(&svm->vcpu, ecx, &data)) {
  2168. trace_kvm_msr_read_ex(ecx);
  2169. kvm_inject_gp(&svm->vcpu, 0);
  2170. } else {
  2171. trace_kvm_msr_read(ecx, data);
  2172. svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
  2173. svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
  2174. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2175. skip_emulated_instruction(&svm->vcpu);
  2176. }
  2177. return 1;
  2178. }
  2179. static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
  2180. {
  2181. struct vcpu_svm *svm = to_svm(vcpu);
  2182. int svm_dis, chg_mask;
  2183. if (data & ~SVM_VM_CR_VALID_MASK)
  2184. return 1;
  2185. chg_mask = SVM_VM_CR_VALID_MASK;
  2186. if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
  2187. chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
  2188. svm->nested.vm_cr_msr &= ~chg_mask;
  2189. svm->nested.vm_cr_msr |= (data & chg_mask);
  2190. svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
  2191. /* check for svm_disable while efer.svme is set */
  2192. if (svm_dis && (vcpu->arch.efer & EFER_SVME))
  2193. return 1;
  2194. return 0;
  2195. }
  2196. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  2197. {
  2198. struct vcpu_svm *svm = to_svm(vcpu);
  2199. switch (ecx) {
  2200. case MSR_IA32_TSC:
  2201. kvm_write_tsc(vcpu, data);
  2202. break;
  2203. case MSR_STAR:
  2204. svm->vmcb->save.star = data;
  2205. break;
  2206. #ifdef CONFIG_X86_64
  2207. case MSR_LSTAR:
  2208. svm->vmcb->save.lstar = data;
  2209. break;
  2210. case MSR_CSTAR:
  2211. svm->vmcb->save.cstar = data;
  2212. break;
  2213. case MSR_KERNEL_GS_BASE:
  2214. svm->vmcb->save.kernel_gs_base = data;
  2215. break;
  2216. case MSR_SYSCALL_MASK:
  2217. svm->vmcb->save.sfmask = data;
  2218. break;
  2219. #endif
  2220. case MSR_IA32_SYSENTER_CS:
  2221. svm->vmcb->save.sysenter_cs = data;
  2222. break;
  2223. case MSR_IA32_SYSENTER_EIP:
  2224. svm->sysenter_eip = data;
  2225. svm->vmcb->save.sysenter_eip = data;
  2226. break;
  2227. case MSR_IA32_SYSENTER_ESP:
  2228. svm->sysenter_esp = data;
  2229. svm->vmcb->save.sysenter_esp = data;
  2230. break;
  2231. case MSR_IA32_DEBUGCTLMSR:
  2232. if (!boot_cpu_has(X86_FEATURE_LBRV)) {
  2233. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
  2234. __func__, data);
  2235. break;
  2236. }
  2237. if (data & DEBUGCTL_RESERVED_BITS)
  2238. return 1;
  2239. svm->vmcb->save.dbgctl = data;
  2240. if (data & (1ULL<<0))
  2241. svm_enable_lbrv(svm);
  2242. else
  2243. svm_disable_lbrv(svm);
  2244. break;
  2245. case MSR_VM_HSAVE_PA:
  2246. svm->nested.hsave_msr = data;
  2247. break;
  2248. case MSR_VM_CR:
  2249. return svm_set_vm_cr(vcpu, data);
  2250. case MSR_VM_IGNNE:
  2251. pr_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
  2252. break;
  2253. default:
  2254. return kvm_set_msr_common(vcpu, ecx, data);
  2255. }
  2256. return 0;
  2257. }
  2258. static int wrmsr_interception(struct vcpu_svm *svm)
  2259. {
  2260. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  2261. u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
  2262. | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2263. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2264. if (svm_set_msr(&svm->vcpu, ecx, data)) {
  2265. trace_kvm_msr_write_ex(ecx, data);
  2266. kvm_inject_gp(&svm->vcpu, 0);
  2267. } else {
  2268. trace_kvm_msr_write(ecx, data);
  2269. skip_emulated_instruction(&svm->vcpu);
  2270. }
  2271. return 1;
  2272. }
  2273. static int msr_interception(struct vcpu_svm *svm)
  2274. {
  2275. if (svm->vmcb->control.exit_info_1)
  2276. return wrmsr_interception(svm);
  2277. else
  2278. return rdmsr_interception(svm);
  2279. }
  2280. static int interrupt_window_interception(struct vcpu_svm *svm)
  2281. {
  2282. struct kvm_run *kvm_run = svm->vcpu.run;
  2283. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  2284. svm_clear_vintr(svm);
  2285. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  2286. /*
  2287. * If the user space waits to inject interrupts, exit as soon as
  2288. * possible
  2289. */
  2290. if (!irqchip_in_kernel(svm->vcpu.kvm) &&
  2291. kvm_run->request_interrupt_window &&
  2292. !kvm_cpu_has_interrupt(&svm->vcpu)) {
  2293. ++svm->vcpu.stat.irq_window_exits;
  2294. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2295. return 0;
  2296. }
  2297. return 1;
  2298. }
  2299. static int pause_interception(struct vcpu_svm *svm)
  2300. {
  2301. kvm_vcpu_on_spin(&(svm->vcpu));
  2302. return 1;
  2303. }
  2304. static int (*svm_exit_handlers[])(struct vcpu_svm *svm) = {
  2305. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  2306. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  2307. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  2308. [SVM_EXIT_READ_CR8] = emulate_on_interception,
  2309. [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception,
  2310. [SVM_EXIT_WRITE_CR0] = cr0_write_interception,
  2311. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  2312. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  2313. [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
  2314. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  2315. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  2316. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  2317. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  2318. [SVM_EXIT_READ_DR4] = emulate_on_interception,
  2319. [SVM_EXIT_READ_DR5] = emulate_on_interception,
  2320. [SVM_EXIT_READ_DR6] = emulate_on_interception,
  2321. [SVM_EXIT_READ_DR7] = emulate_on_interception,
  2322. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  2323. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  2324. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  2325. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  2326. [SVM_EXIT_WRITE_DR4] = emulate_on_interception,
  2327. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  2328. [SVM_EXIT_WRITE_DR6] = emulate_on_interception,
  2329. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  2330. [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
  2331. [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
  2332. [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
  2333. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  2334. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  2335. [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
  2336. [SVM_EXIT_INTR] = intr_interception,
  2337. [SVM_EXIT_NMI] = nmi_interception,
  2338. [SVM_EXIT_SMI] = nop_on_interception,
  2339. [SVM_EXIT_INIT] = nop_on_interception,
  2340. [SVM_EXIT_VINTR] = interrupt_window_interception,
  2341. [SVM_EXIT_CPUID] = cpuid_interception,
  2342. [SVM_EXIT_IRET] = iret_interception,
  2343. [SVM_EXIT_INVD] = emulate_on_interception,
  2344. [SVM_EXIT_PAUSE] = pause_interception,
  2345. [SVM_EXIT_HLT] = halt_interception,
  2346. [SVM_EXIT_INVLPG] = invlpg_interception,
  2347. [SVM_EXIT_INVLPGA] = invlpga_interception,
  2348. [SVM_EXIT_IOIO] = io_interception,
  2349. [SVM_EXIT_MSR] = msr_interception,
  2350. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  2351. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  2352. [SVM_EXIT_VMRUN] = vmrun_interception,
  2353. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  2354. [SVM_EXIT_VMLOAD] = vmload_interception,
  2355. [SVM_EXIT_VMSAVE] = vmsave_interception,
  2356. [SVM_EXIT_STGI] = stgi_interception,
  2357. [SVM_EXIT_CLGI] = clgi_interception,
  2358. [SVM_EXIT_SKINIT] = skinit_interception,
  2359. [SVM_EXIT_WBINVD] = emulate_on_interception,
  2360. [SVM_EXIT_MONITOR] = invalid_op_interception,
  2361. [SVM_EXIT_MWAIT] = invalid_op_interception,
  2362. [SVM_EXIT_NPF] = pf_interception,
  2363. };
  2364. void dump_vmcb(struct kvm_vcpu *vcpu)
  2365. {
  2366. struct vcpu_svm *svm = to_svm(vcpu);
  2367. struct vmcb_control_area *control = &svm->vmcb->control;
  2368. struct vmcb_save_area *save = &svm->vmcb->save;
  2369. pr_err("VMCB Control Area:\n");
  2370. pr_err("cr_read: %04x\n", control->intercept_cr_read);
  2371. pr_err("cr_write: %04x\n", control->intercept_cr_write);
  2372. pr_err("dr_read: %04x\n", control->intercept_dr_read);
  2373. pr_err("dr_write: %04x\n", control->intercept_dr_write);
  2374. pr_err("exceptions: %08x\n", control->intercept_exceptions);
  2375. pr_err("intercepts: %016llx\n", control->intercept);
  2376. pr_err("pause filter count: %d\n", control->pause_filter_count);
  2377. pr_err("iopm_base_pa: %016llx\n", control->iopm_base_pa);
  2378. pr_err("msrpm_base_pa: %016llx\n", control->msrpm_base_pa);
  2379. pr_err("tsc_offset: %016llx\n", control->tsc_offset);
  2380. pr_err("asid: %d\n", control->asid);
  2381. pr_err("tlb_ctl: %d\n", control->tlb_ctl);
  2382. pr_err("int_ctl: %08x\n", control->int_ctl);
  2383. pr_err("int_vector: %08x\n", control->int_vector);
  2384. pr_err("int_state: %08x\n", control->int_state);
  2385. pr_err("exit_code: %08x\n", control->exit_code);
  2386. pr_err("exit_info1: %016llx\n", control->exit_info_1);
  2387. pr_err("exit_info2: %016llx\n", control->exit_info_2);
  2388. pr_err("exit_int_info: %08x\n", control->exit_int_info);
  2389. pr_err("exit_int_info_err: %08x\n", control->exit_int_info_err);
  2390. pr_err("nested_ctl: %lld\n", control->nested_ctl);
  2391. pr_err("nested_cr3: %016llx\n", control->nested_cr3);
  2392. pr_err("event_inj: %08x\n", control->event_inj);
  2393. pr_err("event_inj_err: %08x\n", control->event_inj_err);
  2394. pr_err("lbr_ctl: %lld\n", control->lbr_ctl);
  2395. pr_err("next_rip: %016llx\n", control->next_rip);
  2396. pr_err("VMCB State Save Area:\n");
  2397. pr_err("es: s: %04x a: %04x l: %08x b: %016llx\n",
  2398. save->es.selector, save->es.attrib,
  2399. save->es.limit, save->es.base);
  2400. pr_err("cs: s: %04x a: %04x l: %08x b: %016llx\n",
  2401. save->cs.selector, save->cs.attrib,
  2402. save->cs.limit, save->cs.base);
  2403. pr_err("ss: s: %04x a: %04x l: %08x b: %016llx\n",
  2404. save->ss.selector, save->ss.attrib,
  2405. save->ss.limit, save->ss.base);
  2406. pr_err("ds: s: %04x a: %04x l: %08x b: %016llx\n",
  2407. save->ds.selector, save->ds.attrib,
  2408. save->ds.limit, save->ds.base);
  2409. pr_err("fs: s: %04x a: %04x l: %08x b: %016llx\n",
  2410. save->fs.selector, save->fs.attrib,
  2411. save->fs.limit, save->fs.base);
  2412. pr_err("gs: s: %04x a: %04x l: %08x b: %016llx\n",
  2413. save->gs.selector, save->gs.attrib,
  2414. save->gs.limit, save->gs.base);
  2415. pr_err("gdtr: s: %04x a: %04x l: %08x b: %016llx\n",
  2416. save->gdtr.selector, save->gdtr.attrib,
  2417. save->gdtr.limit, save->gdtr.base);
  2418. pr_err("ldtr: s: %04x a: %04x l: %08x b: %016llx\n",
  2419. save->ldtr.selector, save->ldtr.attrib,
  2420. save->ldtr.limit, save->ldtr.base);
  2421. pr_err("idtr: s: %04x a: %04x l: %08x b: %016llx\n",
  2422. save->idtr.selector, save->idtr.attrib,
  2423. save->idtr.limit, save->idtr.base);
  2424. pr_err("tr: s: %04x a: %04x l: %08x b: %016llx\n",
  2425. save->tr.selector, save->tr.attrib,
  2426. save->tr.limit, save->tr.base);
  2427. pr_err("cpl: %d efer: %016llx\n",
  2428. save->cpl, save->efer);
  2429. pr_err("cr0: %016llx cr2: %016llx\n",
  2430. save->cr0, save->cr2);
  2431. pr_err("cr3: %016llx cr4: %016llx\n",
  2432. save->cr3, save->cr4);
  2433. pr_err("dr6: %016llx dr7: %016llx\n",
  2434. save->dr6, save->dr7);
  2435. pr_err("rip: %016llx rflags: %016llx\n",
  2436. save->rip, save->rflags);
  2437. pr_err("rsp: %016llx rax: %016llx\n",
  2438. save->rsp, save->rax);
  2439. pr_err("star: %016llx lstar: %016llx\n",
  2440. save->star, save->lstar);
  2441. pr_err("cstar: %016llx sfmask: %016llx\n",
  2442. save->cstar, save->sfmask);
  2443. pr_err("kernel_gs_base: %016llx sysenter_cs: %016llx\n",
  2444. save->kernel_gs_base, save->sysenter_cs);
  2445. pr_err("sysenter_esp: %016llx sysenter_eip: %016llx\n",
  2446. save->sysenter_esp, save->sysenter_eip);
  2447. pr_err("gpat: %016llx dbgctl: %016llx\n",
  2448. save->g_pat, save->dbgctl);
  2449. pr_err("br_from: %016llx br_to: %016llx\n",
  2450. save->br_from, save->br_to);
  2451. pr_err("excp_from: %016llx excp_to: %016llx\n",
  2452. save->last_excp_from, save->last_excp_to);
  2453. }
  2454. static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
  2455. {
  2456. struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
  2457. *info1 = control->exit_info_1;
  2458. *info2 = control->exit_info_2;
  2459. }
  2460. static int handle_exit(struct kvm_vcpu *vcpu)
  2461. {
  2462. struct vcpu_svm *svm = to_svm(vcpu);
  2463. struct kvm_run *kvm_run = vcpu->run;
  2464. u32 exit_code = svm->vmcb->control.exit_code;
  2465. trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);
  2466. if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR0_MASK))
  2467. vcpu->arch.cr0 = svm->vmcb->save.cr0;
  2468. if (npt_enabled)
  2469. vcpu->arch.cr3 = svm->vmcb->save.cr3;
  2470. if (unlikely(svm->nested.exit_required)) {
  2471. nested_svm_vmexit(svm);
  2472. svm->nested.exit_required = false;
  2473. return 1;
  2474. }
  2475. if (is_nested(svm)) {
  2476. int vmexit;
  2477. trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
  2478. svm->vmcb->control.exit_info_1,
  2479. svm->vmcb->control.exit_info_2,
  2480. svm->vmcb->control.exit_int_info,
  2481. svm->vmcb->control.exit_int_info_err);
  2482. vmexit = nested_svm_exit_special(svm);
  2483. if (vmexit == NESTED_EXIT_CONTINUE)
  2484. vmexit = nested_svm_exit_handled(svm);
  2485. if (vmexit == NESTED_EXIT_DONE)
  2486. return 1;
  2487. }
  2488. svm_complete_interrupts(svm);
  2489. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  2490. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2491. kvm_run->fail_entry.hardware_entry_failure_reason
  2492. = svm->vmcb->control.exit_code;
  2493. pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
  2494. dump_vmcb(vcpu);
  2495. return 0;
  2496. }
  2497. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  2498. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
  2499. exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
  2500. exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
  2501. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  2502. "exit_code 0x%x\n",
  2503. __func__, svm->vmcb->control.exit_int_info,
  2504. exit_code);
  2505. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  2506. || !svm_exit_handlers[exit_code]) {
  2507. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2508. kvm_run->hw.hardware_exit_reason = exit_code;
  2509. return 0;
  2510. }
  2511. return svm_exit_handlers[exit_code](svm);
  2512. }
  2513. static void reload_tss(struct kvm_vcpu *vcpu)
  2514. {
  2515. int cpu = raw_smp_processor_id();
  2516. struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
  2517. sd->tss_desc->type = 9; /* available 32/64-bit TSS */
  2518. load_TR_desc();
  2519. }
  2520. static void pre_svm_run(struct vcpu_svm *svm)
  2521. {
  2522. int cpu = raw_smp_processor_id();
  2523. struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
  2524. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  2525. /* FIXME: handle wraparound of asid_generation */
  2526. if (svm->asid_generation != sd->asid_generation)
  2527. new_asid(svm, sd);
  2528. }
  2529. static void svm_inject_nmi(struct kvm_vcpu *vcpu)
  2530. {
  2531. struct vcpu_svm *svm = to_svm(vcpu);
  2532. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
  2533. vcpu->arch.hflags |= HF_NMI_MASK;
  2534. svm->vmcb->control.intercept |= (1ULL << INTERCEPT_IRET);
  2535. ++vcpu->stat.nmi_injections;
  2536. }
  2537. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  2538. {
  2539. struct vmcb_control_area *control;
  2540. control = &svm->vmcb->control;
  2541. control->int_vector = irq;
  2542. control->int_ctl &= ~V_INTR_PRIO_MASK;
  2543. control->int_ctl |= V_IRQ_MASK |
  2544. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  2545. }
  2546. static void svm_set_irq(struct kvm_vcpu *vcpu)
  2547. {
  2548. struct vcpu_svm *svm = to_svm(vcpu);
  2549. BUG_ON(!(gif_set(svm)));
  2550. trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
  2551. ++vcpu->stat.irq_injections;
  2552. svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
  2553. SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
  2554. }
  2555. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  2556. {
  2557. struct vcpu_svm *svm = to_svm(vcpu);
  2558. if (is_nested(svm) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2559. return;
  2560. if (irr == -1)
  2561. return;
  2562. if (tpr >= irr)
  2563. svm->vmcb->control.intercept_cr_write |= INTERCEPT_CR8_MASK;
  2564. }
  2565. static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
  2566. {
  2567. struct vcpu_svm *svm = to_svm(vcpu);
  2568. struct vmcb *vmcb = svm->vmcb;
  2569. int ret;
  2570. ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  2571. !(svm->vcpu.arch.hflags & HF_NMI_MASK);
  2572. ret = ret && gif_set(svm) && nested_svm_nmi(svm);
  2573. return ret;
  2574. }
  2575. static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
  2576. {
  2577. struct vcpu_svm *svm = to_svm(vcpu);
  2578. return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
  2579. }
  2580. static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  2581. {
  2582. struct vcpu_svm *svm = to_svm(vcpu);
  2583. if (masked) {
  2584. svm->vcpu.arch.hflags |= HF_NMI_MASK;
  2585. svm->vmcb->control.intercept |= (1ULL << INTERCEPT_IRET);
  2586. } else {
  2587. svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
  2588. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_IRET);
  2589. }
  2590. }
  2591. static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
  2592. {
  2593. struct vcpu_svm *svm = to_svm(vcpu);
  2594. struct vmcb *vmcb = svm->vmcb;
  2595. int ret;
  2596. if (!gif_set(svm) ||
  2597. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
  2598. return 0;
  2599. ret = !!(vmcb->save.rflags & X86_EFLAGS_IF);
  2600. if (is_nested(svm))
  2601. return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
  2602. return ret;
  2603. }
  2604. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2605. {
  2606. struct vcpu_svm *svm = to_svm(vcpu);
  2607. /*
  2608. * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
  2609. * 1, because that's a separate STGI/VMRUN intercept. The next time we
  2610. * get that intercept, this function will be called again though and
  2611. * we'll get the vintr intercept.
  2612. */
  2613. if (gif_set(svm) && nested_svm_intr(svm)) {
  2614. svm_set_vintr(svm);
  2615. svm_inject_irq(svm, 0x0);
  2616. }
  2617. }
  2618. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2619. {
  2620. struct vcpu_svm *svm = to_svm(vcpu);
  2621. if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
  2622. == HF_NMI_MASK)
  2623. return; /* IRET will cause a vm exit */
  2624. /*
  2625. * Something prevents NMI from been injected. Single step over possible
  2626. * problem (IRET or exception injection or interrupt shadow)
  2627. */
  2628. svm->nmi_singlestep = true;
  2629. svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
  2630. update_db_intercept(vcpu);
  2631. }
  2632. static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2633. {
  2634. return 0;
  2635. }
  2636. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  2637. {
  2638. force_new_asid(vcpu);
  2639. }
  2640. static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
  2641. {
  2642. }
  2643. static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
  2644. {
  2645. struct vcpu_svm *svm = to_svm(vcpu);
  2646. if (is_nested(svm) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2647. return;
  2648. if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR8_MASK)) {
  2649. int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
  2650. kvm_set_cr8(vcpu, cr8);
  2651. }
  2652. }
  2653. static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
  2654. {
  2655. struct vcpu_svm *svm = to_svm(vcpu);
  2656. u64 cr8;
  2657. if (is_nested(svm) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2658. return;
  2659. cr8 = kvm_get_cr8(vcpu);
  2660. svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
  2661. svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
  2662. }
  2663. static void svm_complete_interrupts(struct vcpu_svm *svm)
  2664. {
  2665. u8 vector;
  2666. int type;
  2667. u32 exitintinfo = svm->vmcb->control.exit_int_info;
  2668. unsigned int3_injected = svm->int3_injected;
  2669. svm->int3_injected = 0;
  2670. if (svm->vcpu.arch.hflags & HF_IRET_MASK) {
  2671. svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
  2672. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  2673. }
  2674. svm->vcpu.arch.nmi_injected = false;
  2675. kvm_clear_exception_queue(&svm->vcpu);
  2676. kvm_clear_interrupt_queue(&svm->vcpu);
  2677. if (!(exitintinfo & SVM_EXITINTINFO_VALID))
  2678. return;
  2679. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  2680. vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
  2681. type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
  2682. switch (type) {
  2683. case SVM_EXITINTINFO_TYPE_NMI:
  2684. svm->vcpu.arch.nmi_injected = true;
  2685. break;
  2686. case SVM_EXITINTINFO_TYPE_EXEPT:
  2687. /*
  2688. * In case of software exceptions, do not reinject the vector,
  2689. * but re-execute the instruction instead. Rewind RIP first
  2690. * if we emulated INT3 before.
  2691. */
  2692. if (kvm_exception_is_soft(vector)) {
  2693. if (vector == BP_VECTOR && int3_injected &&
  2694. kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
  2695. kvm_rip_write(&svm->vcpu,
  2696. kvm_rip_read(&svm->vcpu) -
  2697. int3_injected);
  2698. break;
  2699. }
  2700. if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
  2701. u32 err = svm->vmcb->control.exit_int_info_err;
  2702. kvm_requeue_exception_e(&svm->vcpu, vector, err);
  2703. } else
  2704. kvm_requeue_exception(&svm->vcpu, vector);
  2705. break;
  2706. case SVM_EXITINTINFO_TYPE_INTR:
  2707. kvm_queue_interrupt(&svm->vcpu, vector, false);
  2708. break;
  2709. default:
  2710. break;
  2711. }
  2712. }
  2713. static void svm_cancel_injection(struct kvm_vcpu *vcpu)
  2714. {
  2715. struct vcpu_svm *svm = to_svm(vcpu);
  2716. struct vmcb_control_area *control = &svm->vmcb->control;
  2717. control->exit_int_info = control->event_inj;
  2718. control->exit_int_info_err = control->event_inj_err;
  2719. control->event_inj = 0;
  2720. svm_complete_interrupts(svm);
  2721. }
  2722. #ifdef CONFIG_X86_64
  2723. #define R "r"
  2724. #else
  2725. #define R "e"
  2726. #endif
  2727. static void svm_vcpu_run(struct kvm_vcpu *vcpu)
  2728. {
  2729. struct vcpu_svm *svm = to_svm(vcpu);
  2730. svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
  2731. svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  2732. svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
  2733. /*
  2734. * A vmexit emulation is required before the vcpu can be executed
  2735. * again.
  2736. */
  2737. if (unlikely(svm->nested.exit_required))
  2738. return;
  2739. pre_svm_run(svm);
  2740. sync_lapic_to_cr8(vcpu);
  2741. svm->vmcb->save.cr2 = vcpu->arch.cr2;
  2742. clgi();
  2743. local_irq_enable();
  2744. asm volatile (
  2745. "push %%"R"bp; \n\t"
  2746. "mov %c[rbx](%[svm]), %%"R"bx \n\t"
  2747. "mov %c[rcx](%[svm]), %%"R"cx \n\t"
  2748. "mov %c[rdx](%[svm]), %%"R"dx \n\t"
  2749. "mov %c[rsi](%[svm]), %%"R"si \n\t"
  2750. "mov %c[rdi](%[svm]), %%"R"di \n\t"
  2751. "mov %c[rbp](%[svm]), %%"R"bp \n\t"
  2752. #ifdef CONFIG_X86_64
  2753. "mov %c[r8](%[svm]), %%r8 \n\t"
  2754. "mov %c[r9](%[svm]), %%r9 \n\t"
  2755. "mov %c[r10](%[svm]), %%r10 \n\t"
  2756. "mov %c[r11](%[svm]), %%r11 \n\t"
  2757. "mov %c[r12](%[svm]), %%r12 \n\t"
  2758. "mov %c[r13](%[svm]), %%r13 \n\t"
  2759. "mov %c[r14](%[svm]), %%r14 \n\t"
  2760. "mov %c[r15](%[svm]), %%r15 \n\t"
  2761. #endif
  2762. /* Enter guest mode */
  2763. "push %%"R"ax \n\t"
  2764. "mov %c[vmcb](%[svm]), %%"R"ax \n\t"
  2765. __ex(SVM_VMLOAD) "\n\t"
  2766. __ex(SVM_VMRUN) "\n\t"
  2767. __ex(SVM_VMSAVE) "\n\t"
  2768. "pop %%"R"ax \n\t"
  2769. /* Save guest registers, load host registers */
  2770. "mov %%"R"bx, %c[rbx](%[svm]) \n\t"
  2771. "mov %%"R"cx, %c[rcx](%[svm]) \n\t"
  2772. "mov %%"R"dx, %c[rdx](%[svm]) \n\t"
  2773. "mov %%"R"si, %c[rsi](%[svm]) \n\t"
  2774. "mov %%"R"di, %c[rdi](%[svm]) \n\t"
  2775. "mov %%"R"bp, %c[rbp](%[svm]) \n\t"
  2776. #ifdef CONFIG_X86_64
  2777. "mov %%r8, %c[r8](%[svm]) \n\t"
  2778. "mov %%r9, %c[r9](%[svm]) \n\t"
  2779. "mov %%r10, %c[r10](%[svm]) \n\t"
  2780. "mov %%r11, %c[r11](%[svm]) \n\t"
  2781. "mov %%r12, %c[r12](%[svm]) \n\t"
  2782. "mov %%r13, %c[r13](%[svm]) \n\t"
  2783. "mov %%r14, %c[r14](%[svm]) \n\t"
  2784. "mov %%r15, %c[r15](%[svm]) \n\t"
  2785. #endif
  2786. "pop %%"R"bp"
  2787. :
  2788. : [svm]"a"(svm),
  2789. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  2790. [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
  2791. [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
  2792. [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
  2793. [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
  2794. [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
  2795. [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
  2796. #ifdef CONFIG_X86_64
  2797. , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
  2798. [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
  2799. [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
  2800. [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
  2801. [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
  2802. [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
  2803. [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
  2804. [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
  2805. #endif
  2806. : "cc", "memory"
  2807. , R"bx", R"cx", R"dx", R"si", R"di"
  2808. #ifdef CONFIG_X86_64
  2809. , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
  2810. #endif
  2811. );
  2812. #ifdef CONFIG_X86_64
  2813. wrmsrl(MSR_GS_BASE, svm->host.gs_base);
  2814. #else
  2815. loadsegment(fs, svm->host.fs);
  2816. #endif
  2817. reload_tss(vcpu);
  2818. local_irq_disable();
  2819. stgi();
  2820. vcpu->arch.cr2 = svm->vmcb->save.cr2;
  2821. vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  2822. vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  2823. vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
  2824. sync_cr8_to_lapic(vcpu);
  2825. svm->next_rip = 0;
  2826. /* if exit due to PF check for async PF */
  2827. if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
  2828. svm->apf_reason = kvm_read_and_reset_pf_reason();
  2829. if (npt_enabled) {
  2830. vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
  2831. vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
  2832. }
  2833. /*
  2834. * We need to handle MC intercepts here before the vcpu has a chance to
  2835. * change the physical cpu
  2836. */
  2837. if (unlikely(svm->vmcb->control.exit_code ==
  2838. SVM_EXIT_EXCP_BASE + MC_VECTOR))
  2839. svm_handle_mce(svm);
  2840. }
  2841. #undef R
  2842. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  2843. {
  2844. struct vcpu_svm *svm = to_svm(vcpu);
  2845. svm->vmcb->save.cr3 = root;
  2846. force_new_asid(vcpu);
  2847. }
  2848. static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  2849. {
  2850. struct vcpu_svm *svm = to_svm(vcpu);
  2851. svm->vmcb->control.nested_cr3 = root;
  2852. /* Also sync guest cr3 here in case we live migrate */
  2853. svm->vmcb->save.cr3 = vcpu->arch.cr3;
  2854. force_new_asid(vcpu);
  2855. }
  2856. static int is_disabled(void)
  2857. {
  2858. u64 vm_cr;
  2859. rdmsrl(MSR_VM_CR, vm_cr);
  2860. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  2861. return 1;
  2862. return 0;
  2863. }
  2864. static void
  2865. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2866. {
  2867. /*
  2868. * Patch in the VMMCALL instruction:
  2869. */
  2870. hypercall[0] = 0x0f;
  2871. hypercall[1] = 0x01;
  2872. hypercall[2] = 0xd9;
  2873. }
  2874. static void svm_check_processor_compat(void *rtn)
  2875. {
  2876. *(int *)rtn = 0;
  2877. }
  2878. static bool svm_cpu_has_accelerated_tpr(void)
  2879. {
  2880. return false;
  2881. }
  2882. static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  2883. {
  2884. return 0;
  2885. }
  2886. static void svm_cpuid_update(struct kvm_vcpu *vcpu)
  2887. {
  2888. }
  2889. static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  2890. {
  2891. switch (func) {
  2892. case 0x00000001:
  2893. /* Mask out xsave bit as long as it is not supported by SVM */
  2894. entry->ecx &= ~(bit(X86_FEATURE_XSAVE));
  2895. break;
  2896. case 0x80000001:
  2897. if (nested)
  2898. entry->ecx |= (1 << 2); /* Set SVM bit */
  2899. break;
  2900. case 0x8000000A:
  2901. entry->eax = 1; /* SVM revision 1 */
  2902. entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
  2903. ASID emulation to nested SVM */
  2904. entry->ecx = 0; /* Reserved */
  2905. entry->edx = 0; /* Per default do not support any
  2906. additional features */
  2907. /* Support next_rip if host supports it */
  2908. if (boot_cpu_has(X86_FEATURE_NRIPS))
  2909. entry->edx |= SVM_FEATURE_NRIP;
  2910. /* Support NPT for the guest if enabled */
  2911. if (npt_enabled)
  2912. entry->edx |= SVM_FEATURE_NPT;
  2913. break;
  2914. }
  2915. }
  2916. static const struct trace_print_flags svm_exit_reasons_str[] = {
  2917. { SVM_EXIT_READ_CR0, "read_cr0" },
  2918. { SVM_EXIT_READ_CR3, "read_cr3" },
  2919. { SVM_EXIT_READ_CR4, "read_cr4" },
  2920. { SVM_EXIT_READ_CR8, "read_cr8" },
  2921. { SVM_EXIT_WRITE_CR0, "write_cr0" },
  2922. { SVM_EXIT_WRITE_CR3, "write_cr3" },
  2923. { SVM_EXIT_WRITE_CR4, "write_cr4" },
  2924. { SVM_EXIT_WRITE_CR8, "write_cr8" },
  2925. { SVM_EXIT_READ_DR0, "read_dr0" },
  2926. { SVM_EXIT_READ_DR1, "read_dr1" },
  2927. { SVM_EXIT_READ_DR2, "read_dr2" },
  2928. { SVM_EXIT_READ_DR3, "read_dr3" },
  2929. { SVM_EXIT_WRITE_DR0, "write_dr0" },
  2930. { SVM_EXIT_WRITE_DR1, "write_dr1" },
  2931. { SVM_EXIT_WRITE_DR2, "write_dr2" },
  2932. { SVM_EXIT_WRITE_DR3, "write_dr3" },
  2933. { SVM_EXIT_WRITE_DR5, "write_dr5" },
  2934. { SVM_EXIT_WRITE_DR7, "write_dr7" },
  2935. { SVM_EXIT_EXCP_BASE + DB_VECTOR, "DB excp" },
  2936. { SVM_EXIT_EXCP_BASE + BP_VECTOR, "BP excp" },
  2937. { SVM_EXIT_EXCP_BASE + UD_VECTOR, "UD excp" },
  2938. { SVM_EXIT_EXCP_BASE + PF_VECTOR, "PF excp" },
  2939. { SVM_EXIT_EXCP_BASE + NM_VECTOR, "NM excp" },
  2940. { SVM_EXIT_EXCP_BASE + MC_VECTOR, "MC excp" },
  2941. { SVM_EXIT_INTR, "interrupt" },
  2942. { SVM_EXIT_NMI, "nmi" },
  2943. { SVM_EXIT_SMI, "smi" },
  2944. { SVM_EXIT_INIT, "init" },
  2945. { SVM_EXIT_VINTR, "vintr" },
  2946. { SVM_EXIT_CPUID, "cpuid" },
  2947. { SVM_EXIT_INVD, "invd" },
  2948. { SVM_EXIT_HLT, "hlt" },
  2949. { SVM_EXIT_INVLPG, "invlpg" },
  2950. { SVM_EXIT_INVLPGA, "invlpga" },
  2951. { SVM_EXIT_IOIO, "io" },
  2952. { SVM_EXIT_MSR, "msr" },
  2953. { SVM_EXIT_TASK_SWITCH, "task_switch" },
  2954. { SVM_EXIT_SHUTDOWN, "shutdown" },
  2955. { SVM_EXIT_VMRUN, "vmrun" },
  2956. { SVM_EXIT_VMMCALL, "hypercall" },
  2957. { SVM_EXIT_VMLOAD, "vmload" },
  2958. { SVM_EXIT_VMSAVE, "vmsave" },
  2959. { SVM_EXIT_STGI, "stgi" },
  2960. { SVM_EXIT_CLGI, "clgi" },
  2961. { SVM_EXIT_SKINIT, "skinit" },
  2962. { SVM_EXIT_WBINVD, "wbinvd" },
  2963. { SVM_EXIT_MONITOR, "monitor" },
  2964. { SVM_EXIT_MWAIT, "mwait" },
  2965. { SVM_EXIT_NPF, "npf" },
  2966. { -1, NULL }
  2967. };
  2968. static int svm_get_lpage_level(void)
  2969. {
  2970. return PT_PDPE_LEVEL;
  2971. }
  2972. static bool svm_rdtscp_supported(void)
  2973. {
  2974. return false;
  2975. }
  2976. static bool svm_has_wbinvd_exit(void)
  2977. {
  2978. return true;
  2979. }
  2980. static void svm_fpu_deactivate(struct kvm_vcpu *vcpu)
  2981. {
  2982. struct vcpu_svm *svm = to_svm(vcpu);
  2983. svm->vmcb->control.intercept_exceptions |= 1 << NM_VECTOR;
  2984. if (is_nested(svm))
  2985. svm->nested.hsave->control.intercept_exceptions |= 1 << NM_VECTOR;
  2986. update_cr0_intercept(svm);
  2987. }
  2988. static struct kvm_x86_ops svm_x86_ops = {
  2989. .cpu_has_kvm_support = has_svm,
  2990. .disabled_by_bios = is_disabled,
  2991. .hardware_setup = svm_hardware_setup,
  2992. .hardware_unsetup = svm_hardware_unsetup,
  2993. .check_processor_compatibility = svm_check_processor_compat,
  2994. .hardware_enable = svm_hardware_enable,
  2995. .hardware_disable = svm_hardware_disable,
  2996. .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
  2997. .vcpu_create = svm_create_vcpu,
  2998. .vcpu_free = svm_free_vcpu,
  2999. .vcpu_reset = svm_vcpu_reset,
  3000. .prepare_guest_switch = svm_prepare_guest_switch,
  3001. .vcpu_load = svm_vcpu_load,
  3002. .vcpu_put = svm_vcpu_put,
  3003. .set_guest_debug = svm_guest_debug,
  3004. .get_msr = svm_get_msr,
  3005. .set_msr = svm_set_msr,
  3006. .get_segment_base = svm_get_segment_base,
  3007. .get_segment = svm_get_segment,
  3008. .set_segment = svm_set_segment,
  3009. .get_cpl = svm_get_cpl,
  3010. .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
  3011. .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
  3012. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  3013. .set_cr0 = svm_set_cr0,
  3014. .set_cr3 = svm_set_cr3,
  3015. .set_cr4 = svm_set_cr4,
  3016. .set_efer = svm_set_efer,
  3017. .get_idt = svm_get_idt,
  3018. .set_idt = svm_set_idt,
  3019. .get_gdt = svm_get_gdt,
  3020. .set_gdt = svm_set_gdt,
  3021. .set_dr7 = svm_set_dr7,
  3022. .cache_reg = svm_cache_reg,
  3023. .get_rflags = svm_get_rflags,
  3024. .set_rflags = svm_set_rflags,
  3025. .fpu_activate = svm_fpu_activate,
  3026. .fpu_deactivate = svm_fpu_deactivate,
  3027. .tlb_flush = svm_flush_tlb,
  3028. .run = svm_vcpu_run,
  3029. .handle_exit = handle_exit,
  3030. .skip_emulated_instruction = skip_emulated_instruction,
  3031. .set_interrupt_shadow = svm_set_interrupt_shadow,
  3032. .get_interrupt_shadow = svm_get_interrupt_shadow,
  3033. .patch_hypercall = svm_patch_hypercall,
  3034. .set_irq = svm_set_irq,
  3035. .set_nmi = svm_inject_nmi,
  3036. .queue_exception = svm_queue_exception,
  3037. .cancel_injection = svm_cancel_injection,
  3038. .interrupt_allowed = svm_interrupt_allowed,
  3039. .nmi_allowed = svm_nmi_allowed,
  3040. .get_nmi_mask = svm_get_nmi_mask,
  3041. .set_nmi_mask = svm_set_nmi_mask,
  3042. .enable_nmi_window = enable_nmi_window,
  3043. .enable_irq_window = enable_irq_window,
  3044. .update_cr8_intercept = update_cr8_intercept,
  3045. .set_tss_addr = svm_set_tss_addr,
  3046. .get_tdp_level = get_npt_level,
  3047. .get_mt_mask = svm_get_mt_mask,
  3048. .get_exit_info = svm_get_exit_info,
  3049. .exit_reasons_str = svm_exit_reasons_str,
  3050. .get_lpage_level = svm_get_lpage_level,
  3051. .cpuid_update = svm_cpuid_update,
  3052. .rdtscp_supported = svm_rdtscp_supported,
  3053. .set_supported_cpuid = svm_set_supported_cpuid,
  3054. .has_wbinvd_exit = svm_has_wbinvd_exit,
  3055. .write_tsc_offset = svm_write_tsc_offset,
  3056. .adjust_tsc_offset = svm_adjust_tsc_offset,
  3057. .set_tdp_cr3 = set_tdp_cr3,
  3058. };
  3059. static int __init svm_init(void)
  3060. {
  3061. return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
  3062. __alignof__(struct vcpu_svm), THIS_MODULE);
  3063. }
  3064. static void __exit svm_exit(void)
  3065. {
  3066. kvm_exit();
  3067. }
  3068. module_init(svm_init)
  3069. module_exit(svm_exit)