mpc8572ds.dts 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * MPC8572 DS Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "fsl,MPC8572DS";
  13. compatible = "fsl,MPC8572DS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8572@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>;
  27. bus-frequency = <0>;
  28. clock-frequency = <0>;
  29. };
  30. };
  31. memory {
  32. device_type = "memory";
  33. reg = <00000000 00000000>; // Filled by U-Boot
  34. };
  35. soc8572@ffe00000 {
  36. #address-cells = <1>;
  37. #size-cells = <1>;
  38. device_type = "soc";
  39. ranges = <00000000 ffe00000 00100000>;
  40. reg = <ffe00000 00001000>; // CCSRBAR & soc regs, remove once parse code for immrbase fixed
  41. bus-frequency = <0>; // Filled out by uboot.
  42. memory-controller@2000 {
  43. compatible = "fsl,mpc8572-memory-controller";
  44. reg = <2000 1000>;
  45. interrupt-parent = <&mpic>;
  46. interrupts = <12 2>;
  47. };
  48. memory-controller@6000 {
  49. compatible = "fsl,mpc8572-memory-controller";
  50. reg = <6000 1000>;
  51. interrupt-parent = <&mpic>;
  52. interrupts = <12 2>;
  53. };
  54. l2-cache-controller@20000 {
  55. compatible = "fsl,mpc8572-l2-cache-controller";
  56. reg = <20000 1000>;
  57. cache-line-size = <20>; // 32 bytes
  58. cache-size = <80000>; // L2, 512K
  59. interrupt-parent = <&mpic>;
  60. interrupts = <10 2>;
  61. };
  62. i2c@3000 {
  63. #address-cells = <1>;
  64. #size-cells = <0>;
  65. cell-index = <0>;
  66. compatible = "fsl-i2c";
  67. reg = <3000 100>;
  68. interrupts = <2b 2>;
  69. interrupt-parent = <&mpic>;
  70. dfsrr;
  71. };
  72. i2c@3100 {
  73. #address-cells = <1>;
  74. #size-cells = <0>;
  75. cell-index = <1>;
  76. compatible = "fsl-i2c";
  77. reg = <3100 100>;
  78. interrupts = <2b 2>;
  79. interrupt-parent = <&mpic>;
  80. dfsrr;
  81. };
  82. mdio@24520 {
  83. #address-cells = <1>;
  84. #size-cells = <0>;
  85. device_type = "mdio";
  86. compatible = "gianfar";
  87. reg = <24520 20>;
  88. phy0: ethernet-phy@0 {
  89. interrupt-parent = <&mpic>;
  90. interrupts = <a 1>;
  91. reg = <0>;
  92. };
  93. phy1: ethernet-phy@1 {
  94. interrupt-parent = <&mpic>;
  95. interrupts = <a 1>;
  96. reg = <1>;
  97. };
  98. phy2: ethernet-phy@2 {
  99. interrupt-parent = <&mpic>;
  100. interrupts = <a 1>;
  101. reg = <2>;
  102. };
  103. phy3: ethernet-phy@3 {
  104. interrupt-parent = <&mpic>;
  105. interrupts = <a 1>;
  106. reg = <3>;
  107. };
  108. };
  109. ethernet@24000 {
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. device_type = "network";
  113. model = "eTSEC";
  114. compatible = "gianfar";
  115. reg = <24000 1000>;
  116. local-mac-address = [ 00 00 00 00 00 00 ];
  117. interrupts = <1d 2 1e 2 22 2>;
  118. interrupt-parent = <&mpic>;
  119. phy-handle = <&phy0>;
  120. phy-connection-type = "rgmii-id";
  121. };
  122. ethernet@25000 {
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. device_type = "network";
  126. model = "eTSEC";
  127. compatible = "gianfar";
  128. reg = <25000 1000>;
  129. local-mac-address = [ 00 00 00 00 00 00 ];
  130. interrupts = <23 2 24 2 28 2>;
  131. interrupt-parent = <&mpic>;
  132. phy-handle = <&phy1>;
  133. phy-connection-type = "rgmii-id";
  134. };
  135. ethernet@26000 {
  136. #address-cells = <1>;
  137. #size-cells = <0>;
  138. device_type = "network";
  139. model = "eTSEC";
  140. compatible = "gianfar";
  141. reg = <26000 1000>;
  142. local-mac-address = [ 00 00 00 00 00 00 ];
  143. interrupts = <1f 2 20 2 21 2>;
  144. interrupt-parent = <&mpic>;
  145. phy-handle = <&phy2>;
  146. phy-connection-type = "rgmii-id";
  147. };
  148. ethernet@27000 {
  149. #address-cells = <1>;
  150. #size-cells = <0>;
  151. device_type = "network";
  152. model = "eTSEC";
  153. compatible = "gianfar";
  154. reg = <27000 1000>;
  155. local-mac-address = [ 00 00 00 00 00 00 ];
  156. interrupts = <25 2 26 2 27 2>;
  157. interrupt-parent = <&mpic>;
  158. phy-handle = <&phy3>;
  159. phy-connection-type = "rgmii-id";
  160. };
  161. serial@4500 {
  162. device_type = "serial";
  163. compatible = "ns16550";
  164. reg = <4500 100>;
  165. clock-frequency = <0>;
  166. interrupts = <2a 2>;
  167. interrupt-parent = <&mpic>;
  168. };
  169. serial@4600 {
  170. device_type = "serial";
  171. compatible = "ns16550";
  172. reg = <4600 100>;
  173. clock-frequency = <0>;
  174. interrupts = <2a 2>;
  175. interrupt-parent = <&mpic>;
  176. };
  177. global-utilities@e0000 { //global utilities block
  178. compatible = "fsl,mpc8572-guts";
  179. reg = <e0000 1000>;
  180. fsl,has-rstcr;
  181. };
  182. mpic: pic@40000 {
  183. clock-frequency = <0>;
  184. interrupt-controller;
  185. #address-cells = <0>;
  186. #interrupt-cells = <2>;
  187. reg = <40000 40000>;
  188. compatible = "chrp,open-pic";
  189. device_type = "open-pic";
  190. big-endian;
  191. };
  192. };
  193. pcie@ffe08000 {
  194. compatible = "fsl,mpc8548-pcie";
  195. device_type = "pci";
  196. #interrupt-cells = <1>;
  197. #size-cells = <2>;
  198. #address-cells = <3>;
  199. reg = <ffe08000 1000>;
  200. bus-range = <0 ff>;
  201. ranges = <02000000 0 80000000 80000000 0 20000000
  202. 01000000 0 00000000 ffc00000 0 00010000>;
  203. clock-frequency = <1fca055>;
  204. interrupt-parent = <&mpic>;
  205. interrupts = <18 2>;
  206. interrupt-map-mask = <ff00 0 0 7>;
  207. interrupt-map = <
  208. /* IDSEL 0x11 func 0 - PCI slot 1 */
  209. 8800 0 0 1 &mpic 2 1
  210. 8800 0 0 2 &mpic 3 1
  211. 8800 0 0 3 &mpic 4 1
  212. 8800 0 0 4 &mpic 1 1
  213. /* IDSEL 0x11 func 1 - PCI slot 1 */
  214. 8900 0 0 1 &mpic 2 1
  215. 8900 0 0 2 &mpic 3 1
  216. 8900 0 0 3 &mpic 4 1
  217. 8900 0 0 4 &mpic 1 1
  218. /* IDSEL 0x11 func 2 - PCI slot 1 */
  219. 8a00 0 0 1 &mpic 2 1
  220. 8a00 0 0 2 &mpic 3 1
  221. 8a00 0 0 3 &mpic 4 1
  222. 8a00 0 0 4 &mpic 1 1
  223. /* IDSEL 0x11 func 3 - PCI slot 1 */
  224. 8b00 0 0 1 &mpic 2 1
  225. 8b00 0 0 2 &mpic 3 1
  226. 8b00 0 0 3 &mpic 4 1
  227. 8b00 0 0 4 &mpic 1 1
  228. /* IDSEL 0x11 func 4 - PCI slot 1 */
  229. 8c00 0 0 1 &mpic 2 1
  230. 8c00 0 0 2 &mpic 3 1
  231. 8c00 0 0 3 &mpic 4 1
  232. 8c00 0 0 4 &mpic 1 1
  233. /* IDSEL 0x11 func 5 - PCI slot 1 */
  234. 8d00 0 0 1 &mpic 2 1
  235. 8d00 0 0 2 &mpic 3 1
  236. 8d00 0 0 3 &mpic 4 1
  237. 8d00 0 0 4 &mpic 1 1
  238. /* IDSEL 0x11 func 6 - PCI slot 1 */
  239. 8e00 0 0 1 &mpic 2 1
  240. 8e00 0 0 2 &mpic 3 1
  241. 8e00 0 0 3 &mpic 4 1
  242. 8e00 0 0 4 &mpic 1 1
  243. /* IDSEL 0x11 func 7 - PCI slot 1 */
  244. 8f00 0 0 1 &mpic 2 1
  245. 8f00 0 0 2 &mpic 3 1
  246. 8f00 0 0 3 &mpic 4 1
  247. 8f00 0 0 4 &mpic 1 1
  248. /* IDSEL 0x12 func 0 - PCI slot 2 */
  249. 9000 0 0 1 &mpic 3 1
  250. 9000 0 0 2 &mpic 4 1
  251. 9000 0 0 3 &mpic 1 1
  252. 9000 0 0 4 &mpic 2 1
  253. /* IDSEL 0x12 func 1 - PCI slot 2 */
  254. 9100 0 0 1 &mpic 3 1
  255. 9100 0 0 2 &mpic 4 1
  256. 9100 0 0 3 &mpic 1 1
  257. 9100 0 0 4 &mpic 2 1
  258. /* IDSEL 0x12 func 2 - PCI slot 2 */
  259. 9200 0 0 1 &mpic 3 1
  260. 9200 0 0 2 &mpic 4 1
  261. 9200 0 0 3 &mpic 1 1
  262. 9200 0 0 4 &mpic 2 1
  263. /* IDSEL 0x12 func 3 - PCI slot 2 */
  264. 9300 0 0 1 &mpic 3 1
  265. 9300 0 0 2 &mpic 4 1
  266. 9300 0 0 3 &mpic 1 1
  267. 9300 0 0 4 &mpic 2 1
  268. /* IDSEL 0x12 func 4 - PCI slot 2 */
  269. 9400 0 0 1 &mpic 3 1
  270. 9400 0 0 2 &mpic 4 1
  271. 9400 0 0 3 &mpic 1 1
  272. 9400 0 0 4 &mpic 2 1
  273. /* IDSEL 0x12 func 5 - PCI slot 2 */
  274. 9500 0 0 1 &mpic 3 1
  275. 9500 0 0 2 &mpic 4 1
  276. 9500 0 0 3 &mpic 1 1
  277. 9500 0 0 4 &mpic 2 1
  278. /* IDSEL 0x12 func 6 - PCI slot 2 */
  279. 9600 0 0 1 &mpic 3 1
  280. 9600 0 0 2 &mpic 4 1
  281. 9600 0 0 3 &mpic 1 1
  282. 9600 0 0 4 &mpic 2 1
  283. /* IDSEL 0x12 func 7 - PCI slot 2 */
  284. 9700 0 0 1 &mpic 3 1
  285. 9700 0 0 2 &mpic 4 1
  286. 9700 0 0 3 &mpic 1 1
  287. 9700 0 0 4 &mpic 2 1
  288. // IDSEL 0x1c USB
  289. e000 0 0 1 &i8259 c 2
  290. e100 0 0 1 &i8259 9 2
  291. e200 0 0 1 &i8259 a 2
  292. e300 0 0 1 &i8259 b 2
  293. // IDSEL 0x1d Audio
  294. e800 0 0 1 &i8259 6 2
  295. // IDSEL 0x1e Legacy
  296. f000 0 0 1 &i8259 7 2
  297. f100 0 0 1 &i8259 7 2
  298. // IDSEL 0x1f IDE/SATA
  299. f800 0 0 1 &i8259 e 2
  300. f900 0 0 1 &i8259 5 2
  301. >;
  302. pcie@0 {
  303. reg = <0 0 0 0 0>;
  304. #size-cells = <2>;
  305. #address-cells = <3>;
  306. device_type = "pci";
  307. ranges = <02000000 0 80000000
  308. 02000000 0 80000000
  309. 0 20000000
  310. 01000000 0 00000000
  311. 01000000 0 00000000
  312. 0 00100000>;
  313. uli1575@0 {
  314. reg = <0 0 0 0 0>;
  315. #size-cells = <2>;
  316. #address-cells = <3>;
  317. ranges = <02000000 0 80000000
  318. 02000000 0 80000000
  319. 0 20000000
  320. 01000000 0 00000000
  321. 01000000 0 00000000
  322. 0 00100000>;
  323. isa@1e {
  324. device_type = "isa";
  325. #interrupt-cells = <2>;
  326. #size-cells = <1>;
  327. #address-cells = <2>;
  328. reg = <f000 0 0 0 0>;
  329. ranges = <1 0 01000000 0 0
  330. 00001000>;
  331. interrupt-parent = <&i8259>;
  332. i8259: interrupt-controller@20 {
  333. reg = <1 20 2
  334. 1 a0 2
  335. 1 4d0 2>;
  336. interrupt-controller;
  337. device_type = "interrupt-controller";
  338. #address-cells = <0>;
  339. #interrupt-cells = <2>;
  340. compatible = "chrp,iic";
  341. interrupts = <9 2>;
  342. interrupt-parent = <&mpic>;
  343. };
  344. i8042@60 {
  345. #size-cells = <0>;
  346. #address-cells = <1>;
  347. reg = <1 60 1 1 64 1>;
  348. interrupts = <1 3 c 3>;
  349. interrupt-parent =
  350. <&i8259>;
  351. keyboard@0 {
  352. reg = <0>;
  353. compatible = "pnpPNP,303";
  354. };
  355. mouse@1 {
  356. reg = <1>;
  357. compatible = "pnpPNP,f03";
  358. };
  359. };
  360. rtc@70 {
  361. compatible = "pnpPNP,b00";
  362. reg = <1 70 2>;
  363. };
  364. gpio@400 {
  365. reg = <1 400 80>;
  366. };
  367. };
  368. };
  369. };
  370. };
  371. pcie@ffe09000 {
  372. compatible = "fsl,mpc8548-pcie";
  373. device_type = "pci";
  374. #interrupt-cells = <1>;
  375. #size-cells = <2>;
  376. #address-cells = <3>;
  377. reg = <ffe09000 1000>;
  378. bus-range = <0 ff>;
  379. ranges = <02000000 0 a0000000 a0000000 0 20000000
  380. 01000000 0 00000000 ffc10000 0 00010000>;
  381. clock-frequency = <1fca055>;
  382. interrupt-parent = <&mpic>;
  383. interrupts = <1a 2>;
  384. interrupt-map-mask = <f800 0 0 7>;
  385. interrupt-map = <
  386. /* IDSEL 0x0 */
  387. 0000 0 0 1 &mpic 4 1
  388. 0000 0 0 2 &mpic 5 1
  389. 0000 0 0 3 &mpic 6 1
  390. 0000 0 0 4 &mpic 7 1
  391. >;
  392. pcie@0 {
  393. reg = <0 0 0 0 0>;
  394. #size-cells = <2>;
  395. #address-cells = <3>;
  396. device_type = "pci";
  397. ranges = <02000000 0 a0000000
  398. 02000000 0 a0000000
  399. 0 20000000
  400. 01000000 0 00000000
  401. 01000000 0 00000000
  402. 0 00100000>;
  403. };
  404. };
  405. pcie@ffe0a000 {
  406. compatible = "fsl,mpc8548-pcie";
  407. device_type = "pci";
  408. #interrupt-cells = <1>;
  409. #size-cells = <2>;
  410. #address-cells = <3>;
  411. reg = <ffe0a000 1000>;
  412. bus-range = <0 ff>;
  413. ranges = <02000000 0 c0000000 c0000000 0 20000000
  414. 01000000 0 00000000 ffc20000 0 00010000>;
  415. clock-frequency = <1fca055>;
  416. interrupt-parent = <&mpic>;
  417. interrupts = <1b 2>;
  418. interrupt-map = <
  419. /* IDSEL 0x0 */
  420. 0000 0 0 1 &mpic 0 1
  421. 0000 0 0 2 &mpic 1 1
  422. 0000 0 0 3 &mpic 2 1
  423. 0000 0 0 4 &mpic 3 1
  424. >;
  425. pcie@0 {
  426. reg = <0 0 0 0 0>;
  427. #size-cells = <2>;
  428. #address-cells = <3>;
  429. device_type = "pci";
  430. ranges = <02000000 0 c0000000
  431. 02000000 0 c0000000
  432. 0 20000000
  433. 01000000 0 00000000
  434. 01000000 0 00000000
  435. 0 00100000>;
  436. };
  437. };
  438. };