wm8994.c 119 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static struct {
  44. unsigned int reg;
  45. unsigned int mask;
  46. } wm8994_vu_bits[] = {
  47. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  48. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  50. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  52. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  53. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  54. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  56. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  58. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  60. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  62. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  64. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  66. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  68. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  69. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  70. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  72. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  73. };
  74. static int wm8994_drc_base[] = {
  75. WM8994_AIF1_DRC1_1,
  76. WM8994_AIF1_DRC2_1,
  77. WM8994_AIF2_DRC_1,
  78. };
  79. static int wm8994_retune_mobile_base[] = {
  80. WM8994_AIF1_DAC1_EQ_GAINS_1,
  81. WM8994_AIF1_DAC2_EQ_GAINS_1,
  82. WM8994_AIF2_EQ_GAINS_1,
  83. };
  84. static void wm8958_default_micdet(u16 status, void *data);
  85. static const struct wm8958_micd_rate micdet_rates[] = {
  86. { 32768, true, 1, 4 },
  87. { 32768, false, 1, 1 },
  88. { 44100 * 256, true, 7, 10 },
  89. { 44100 * 256, false, 7, 10 },
  90. };
  91. static const struct wm8958_micd_rate jackdet_rates[] = {
  92. { 32768, true, 0, 1 },
  93. { 32768, false, 0, 1 },
  94. { 44100 * 256, true, 10, 10 },
  95. { 44100 * 256, false, 7, 8 },
  96. };
  97. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  98. {
  99. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  100. int best, i, sysclk, val;
  101. bool idle;
  102. const struct wm8958_micd_rate *rates;
  103. int num_rates;
  104. if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
  105. wm8994->jack_cb != wm8958_default_micdet)
  106. return;
  107. idle = !wm8994->jack_mic;
  108. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  109. if (sysclk & WM8994_SYSCLK_SRC)
  110. sysclk = wm8994->aifclk[1];
  111. else
  112. sysclk = wm8994->aifclk[0];
  113. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  114. rates = wm8994->pdata->micd_rates;
  115. num_rates = wm8994->pdata->num_micd_rates;
  116. } else if (wm8994->jackdet) {
  117. rates = jackdet_rates;
  118. num_rates = ARRAY_SIZE(jackdet_rates);
  119. } else {
  120. rates = micdet_rates;
  121. num_rates = ARRAY_SIZE(micdet_rates);
  122. }
  123. best = 0;
  124. for (i = 0; i < num_rates; i++) {
  125. if (rates[i].idle != idle)
  126. continue;
  127. if (abs(rates[i].sysclk - sysclk) <
  128. abs(rates[best].sysclk - sysclk))
  129. best = i;
  130. else if (rates[best].idle != idle)
  131. best = i;
  132. }
  133. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  134. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  135. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  136. rates[best].start, rates[best].rate, sysclk,
  137. idle ? "idle" : "active");
  138. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  139. WM8958_MICD_BIAS_STARTTIME_MASK |
  140. WM8958_MICD_RATE_MASK, val);
  141. }
  142. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  143. {
  144. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  145. int rate;
  146. int reg1 = 0;
  147. int offset;
  148. if (aif)
  149. offset = 4;
  150. else
  151. offset = 0;
  152. switch (wm8994->sysclk[aif]) {
  153. case WM8994_SYSCLK_MCLK1:
  154. rate = wm8994->mclk[0];
  155. break;
  156. case WM8994_SYSCLK_MCLK2:
  157. reg1 |= 0x8;
  158. rate = wm8994->mclk[1];
  159. break;
  160. case WM8994_SYSCLK_FLL1:
  161. reg1 |= 0x10;
  162. rate = wm8994->fll[0].out;
  163. break;
  164. case WM8994_SYSCLK_FLL2:
  165. reg1 |= 0x18;
  166. rate = wm8994->fll[1].out;
  167. break;
  168. default:
  169. return -EINVAL;
  170. }
  171. if (rate >= 13500000) {
  172. rate /= 2;
  173. reg1 |= WM8994_AIF1CLK_DIV;
  174. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  175. aif + 1, rate);
  176. }
  177. wm8994->aifclk[aif] = rate;
  178. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  179. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  180. reg1);
  181. return 0;
  182. }
  183. static int configure_clock(struct snd_soc_codec *codec)
  184. {
  185. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  186. int change, new;
  187. /* Bring up the AIF clocks first */
  188. configure_aif_clock(codec, 0);
  189. configure_aif_clock(codec, 1);
  190. /* Then switch CLK_SYS over to the higher of them; a change
  191. * can only happen as a result of a clocking change which can
  192. * only be made outside of DAPM so we can safely redo the
  193. * clocking.
  194. */
  195. /* If they're equal it doesn't matter which is used */
  196. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  197. wm8958_micd_set_rate(codec);
  198. return 0;
  199. }
  200. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  201. new = WM8994_SYSCLK_SRC;
  202. else
  203. new = 0;
  204. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  205. WM8994_SYSCLK_SRC, new);
  206. if (change)
  207. snd_soc_dapm_sync(&codec->dapm);
  208. wm8958_micd_set_rate(codec);
  209. return 0;
  210. }
  211. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  212. struct snd_soc_dapm_widget *sink)
  213. {
  214. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  215. const char *clk;
  216. /* Check what we're currently using for CLK_SYS */
  217. if (reg & WM8994_SYSCLK_SRC)
  218. clk = "AIF2CLK";
  219. else
  220. clk = "AIF1CLK";
  221. return strcmp(source->name, clk) == 0;
  222. }
  223. static const char *sidetone_hpf_text[] = {
  224. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  225. };
  226. static const struct soc_enum sidetone_hpf =
  227. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  228. static const char *adc_hpf_text[] = {
  229. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  230. };
  231. static const struct soc_enum aif1adc1_hpf =
  232. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  233. static const struct soc_enum aif1adc2_hpf =
  234. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  235. static const struct soc_enum aif2adc_hpf =
  236. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  237. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  238. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  239. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  240. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  241. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  242. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  243. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  244. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  245. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  246. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  247. .put = wm8994_put_drc_sw, \
  248. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  249. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  250. struct snd_ctl_elem_value *ucontrol)
  251. {
  252. struct soc_mixer_control *mc =
  253. (struct soc_mixer_control *)kcontrol->private_value;
  254. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  255. int mask, ret;
  256. /* Can't enable both ADC and DAC paths simultaneously */
  257. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  258. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  259. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  260. else
  261. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  262. ret = snd_soc_read(codec, mc->reg);
  263. if (ret < 0)
  264. return ret;
  265. if (ret & mask)
  266. return -EINVAL;
  267. return snd_soc_put_volsw(kcontrol, ucontrol);
  268. }
  269. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  270. {
  271. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  272. struct wm8994_pdata *pdata = wm8994->pdata;
  273. int base = wm8994_drc_base[drc];
  274. int cfg = wm8994->drc_cfg[drc];
  275. int save, i;
  276. /* Save any enables; the configuration should clear them. */
  277. save = snd_soc_read(codec, base);
  278. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  279. WM8994_AIF1ADC1R_DRC_ENA;
  280. for (i = 0; i < WM8994_DRC_REGS; i++)
  281. snd_soc_update_bits(codec, base + i, 0xffff,
  282. pdata->drc_cfgs[cfg].regs[i]);
  283. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  284. WM8994_AIF1ADC1L_DRC_ENA |
  285. WM8994_AIF1ADC1R_DRC_ENA, save);
  286. }
  287. /* Icky as hell but saves code duplication */
  288. static int wm8994_get_drc(const char *name)
  289. {
  290. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  291. return 0;
  292. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  293. return 1;
  294. if (strcmp(name, "AIF2DRC Mode") == 0)
  295. return 2;
  296. return -EINVAL;
  297. }
  298. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  299. struct snd_ctl_elem_value *ucontrol)
  300. {
  301. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  302. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  303. struct wm8994_pdata *pdata = wm8994->pdata;
  304. int drc = wm8994_get_drc(kcontrol->id.name);
  305. int value = ucontrol->value.integer.value[0];
  306. if (drc < 0)
  307. return drc;
  308. if (value >= pdata->num_drc_cfgs)
  309. return -EINVAL;
  310. wm8994->drc_cfg[drc] = value;
  311. wm8994_set_drc(codec, drc);
  312. return 0;
  313. }
  314. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  315. struct snd_ctl_elem_value *ucontrol)
  316. {
  317. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  318. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  319. int drc = wm8994_get_drc(kcontrol->id.name);
  320. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  321. return 0;
  322. }
  323. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  324. {
  325. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  326. struct wm8994_pdata *pdata = wm8994->pdata;
  327. int base = wm8994_retune_mobile_base[block];
  328. int iface, best, best_val, save, i, cfg;
  329. if (!pdata || !wm8994->num_retune_mobile_texts)
  330. return;
  331. switch (block) {
  332. case 0:
  333. case 1:
  334. iface = 0;
  335. break;
  336. case 2:
  337. iface = 1;
  338. break;
  339. default:
  340. return;
  341. }
  342. /* Find the version of the currently selected configuration
  343. * with the nearest sample rate. */
  344. cfg = wm8994->retune_mobile_cfg[block];
  345. best = 0;
  346. best_val = INT_MAX;
  347. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  348. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  349. wm8994->retune_mobile_texts[cfg]) == 0 &&
  350. abs(pdata->retune_mobile_cfgs[i].rate
  351. - wm8994->dac_rates[iface]) < best_val) {
  352. best = i;
  353. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  354. - wm8994->dac_rates[iface]);
  355. }
  356. }
  357. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  358. block,
  359. pdata->retune_mobile_cfgs[best].name,
  360. pdata->retune_mobile_cfgs[best].rate,
  361. wm8994->dac_rates[iface]);
  362. /* The EQ will be disabled while reconfiguring it, remember the
  363. * current configuration.
  364. */
  365. save = snd_soc_read(codec, base);
  366. save &= WM8994_AIF1DAC1_EQ_ENA;
  367. for (i = 0; i < WM8994_EQ_REGS; i++)
  368. snd_soc_update_bits(codec, base + i, 0xffff,
  369. pdata->retune_mobile_cfgs[best].regs[i]);
  370. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  371. }
  372. /* Icky as hell but saves code duplication */
  373. static int wm8994_get_retune_mobile_block(const char *name)
  374. {
  375. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  376. return 0;
  377. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  378. return 1;
  379. if (strcmp(name, "AIF2 EQ Mode") == 0)
  380. return 2;
  381. return -EINVAL;
  382. }
  383. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  384. struct snd_ctl_elem_value *ucontrol)
  385. {
  386. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  387. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  388. struct wm8994_pdata *pdata = wm8994->pdata;
  389. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  390. int value = ucontrol->value.integer.value[0];
  391. if (block < 0)
  392. return block;
  393. if (value >= pdata->num_retune_mobile_cfgs)
  394. return -EINVAL;
  395. wm8994->retune_mobile_cfg[block] = value;
  396. wm8994_set_retune_mobile(codec, block);
  397. return 0;
  398. }
  399. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  400. struct snd_ctl_elem_value *ucontrol)
  401. {
  402. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  403. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  404. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  405. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  406. return 0;
  407. }
  408. static const char *aif_chan_src_text[] = {
  409. "Left", "Right"
  410. };
  411. static const struct soc_enum aif1adcl_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  413. static const struct soc_enum aif1adcr_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  415. static const struct soc_enum aif2adcl_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  417. static const struct soc_enum aif2adcr_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  419. static const struct soc_enum aif1dacl_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  421. static const struct soc_enum aif1dacr_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  423. static const struct soc_enum aif2dacl_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  425. static const struct soc_enum aif2dacr_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  427. static const char *osr_text[] = {
  428. "Low Power", "High Performance",
  429. };
  430. static const struct soc_enum dac_osr =
  431. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  432. static const struct soc_enum adc_osr =
  433. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  434. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  435. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  436. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  437. 1, 119, 0, digital_tlv),
  438. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  439. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  440. 1, 119, 0, digital_tlv),
  441. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  442. WM8994_AIF2_ADC_RIGHT_VOLUME,
  443. 1, 119, 0, digital_tlv),
  444. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  445. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  446. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  447. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  448. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  449. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  450. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  451. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  452. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  453. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  454. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  455. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  456. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  457. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  459. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  460. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  461. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  462. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  463. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  464. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  465. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  466. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  467. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  468. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  469. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  470. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  471. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  472. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  473. 5, 12, 0, st_tlv),
  474. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  475. 0, 12, 0, st_tlv),
  476. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  477. 5, 12, 0, st_tlv),
  478. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  479. 0, 12, 0, st_tlv),
  480. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  481. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  482. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  483. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  484. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  485. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  486. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  487. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  488. SOC_ENUM("ADC OSR", adc_osr),
  489. SOC_ENUM("DAC OSR", dac_osr),
  490. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  491. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  492. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  493. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  494. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  495. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  496. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  497. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  498. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  499. 6, 1, 1, wm_hubs_spkmix_tlv),
  500. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  501. 2, 1, 1, wm_hubs_spkmix_tlv),
  502. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  503. 6, 1, 1, wm_hubs_spkmix_tlv),
  504. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  505. 2, 1, 1, wm_hubs_spkmix_tlv),
  506. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  507. 10, 15, 0, wm8994_3d_tlv),
  508. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  509. 8, 1, 0),
  510. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  511. 10, 15, 0, wm8994_3d_tlv),
  512. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  513. 8, 1, 0),
  514. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  515. 10, 15, 0, wm8994_3d_tlv),
  516. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  517. 8, 1, 0),
  518. };
  519. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  520. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  521. eq_tlv),
  522. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  539. eq_tlv),
  540. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  541. eq_tlv),
  542. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  543. eq_tlv),
  544. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  545. eq_tlv),
  546. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  547. eq_tlv),
  548. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  549. eq_tlv),
  550. };
  551. static const struct snd_kcontrol_new wm8994_drc_controls[] = {
  552. SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
  553. WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  554. WM8994_AIF1ADC1R_DRC_ENA),
  555. SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
  556. WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
  557. WM8994_AIF1ADC2R_DRC_ENA),
  558. SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
  559. WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
  560. WM8994_AIF2ADCR_DRC_ENA),
  561. };
  562. static const char *wm8958_ng_text[] = {
  563. "30ms", "125ms", "250ms", "500ms",
  564. };
  565. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  566. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  567. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  568. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  569. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  570. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  571. static const struct soc_enum wm8958_aif2dac_ng_hold =
  572. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  573. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  574. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  575. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  576. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  577. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  578. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  579. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  580. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  581. 7, 1, ng_tlv),
  582. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  583. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  584. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  585. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  586. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  587. 7, 1, ng_tlv),
  588. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  589. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  590. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  591. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  592. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  593. 7, 1, ng_tlv),
  594. };
  595. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  596. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  597. mixin_boost_tlv),
  598. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  599. mixin_boost_tlv),
  600. };
  601. /* We run all mode setting through a function to enforce audio mode */
  602. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  603. {
  604. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  605. if (!wm8994->jackdet || !wm8994->jack_cb)
  606. return;
  607. if (wm8994->active_refcount)
  608. mode = WM1811_JACKDET_MODE_AUDIO;
  609. if (mode == wm8994->jackdet_mode)
  610. return;
  611. wm8994->jackdet_mode = mode;
  612. /* Always use audio mode to detect while the system is active */
  613. if (mode != WM1811_JACKDET_MODE_NONE)
  614. mode = WM1811_JACKDET_MODE_AUDIO;
  615. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  616. WM1811_JACKDET_MODE_MASK, mode);
  617. }
  618. static void active_reference(struct snd_soc_codec *codec)
  619. {
  620. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  621. mutex_lock(&wm8994->accdet_lock);
  622. wm8994->active_refcount++;
  623. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  624. wm8994->active_refcount);
  625. /* If we're using jack detection go into audio mode */
  626. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  627. mutex_unlock(&wm8994->accdet_lock);
  628. }
  629. static void active_dereference(struct snd_soc_codec *codec)
  630. {
  631. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  632. u16 mode;
  633. mutex_lock(&wm8994->accdet_lock);
  634. wm8994->active_refcount--;
  635. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  636. wm8994->active_refcount);
  637. if (wm8994->active_refcount == 0) {
  638. /* Go into appropriate detection only mode */
  639. if (wm8994->jack_mic || wm8994->mic_detecting)
  640. mode = WM1811_JACKDET_MODE_MIC;
  641. else
  642. mode = WM1811_JACKDET_MODE_JACK;
  643. wm1811_jackdet_set_mode(codec, mode);
  644. }
  645. mutex_unlock(&wm8994->accdet_lock);
  646. }
  647. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  648. struct snd_kcontrol *kcontrol, int event)
  649. {
  650. struct snd_soc_codec *codec = w->codec;
  651. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  652. switch (event) {
  653. case SND_SOC_DAPM_PRE_PMU:
  654. return configure_clock(codec);
  655. case SND_SOC_DAPM_POST_PMU:
  656. /*
  657. * JACKDET won't run until we start the clock and it
  658. * only reports deltas, make sure we notify the state
  659. * up the stack on startup. Use a *very* generous
  660. * timeout for paranoia, there's no urgency and we
  661. * don't want false reports.
  662. */
  663. if (wm8994->jackdet && !wm8994->clk_has_run) {
  664. schedule_delayed_work(&wm8994->jackdet_bootstrap,
  665. msecs_to_jiffies(1000));
  666. wm8994->clk_has_run = true;
  667. }
  668. break;
  669. case SND_SOC_DAPM_POST_PMD:
  670. configure_clock(codec);
  671. break;
  672. }
  673. return 0;
  674. }
  675. static void vmid_reference(struct snd_soc_codec *codec)
  676. {
  677. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  678. pm_runtime_get_sync(codec->dev);
  679. wm8994->vmid_refcount++;
  680. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  681. wm8994->vmid_refcount);
  682. if (wm8994->vmid_refcount == 1) {
  683. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  684. WM8994_LINEOUT1_DISCH |
  685. WM8994_LINEOUT2_DISCH, 0);
  686. wm_hubs_vmid_ena(codec);
  687. switch (wm8994->vmid_mode) {
  688. default:
  689. WARN_ON(NULL == "Invalid VMID mode");
  690. case WM8994_VMID_NORMAL:
  691. /* Startup bias, VMID ramp & buffer */
  692. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  693. WM8994_BIAS_SRC |
  694. WM8994_VMID_DISCH |
  695. WM8994_STARTUP_BIAS_ENA |
  696. WM8994_VMID_BUF_ENA |
  697. WM8994_VMID_RAMP_MASK,
  698. WM8994_BIAS_SRC |
  699. WM8994_STARTUP_BIAS_ENA |
  700. WM8994_VMID_BUF_ENA |
  701. (0x3 << WM8994_VMID_RAMP_SHIFT));
  702. /* Main bias enable, VMID=2x40k */
  703. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  704. WM8994_BIAS_ENA |
  705. WM8994_VMID_SEL_MASK,
  706. WM8994_BIAS_ENA | 0x2);
  707. msleep(50);
  708. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  709. WM8994_VMID_RAMP_MASK |
  710. WM8994_BIAS_SRC,
  711. 0);
  712. break;
  713. case WM8994_VMID_FORCE:
  714. /* Startup bias, slow VMID ramp & buffer */
  715. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  716. WM8994_BIAS_SRC |
  717. WM8994_VMID_DISCH |
  718. WM8994_STARTUP_BIAS_ENA |
  719. WM8994_VMID_BUF_ENA |
  720. WM8994_VMID_RAMP_MASK,
  721. WM8994_BIAS_SRC |
  722. WM8994_STARTUP_BIAS_ENA |
  723. WM8994_VMID_BUF_ENA |
  724. (0x2 << WM8994_VMID_RAMP_SHIFT));
  725. /* Main bias enable, VMID=2x40k */
  726. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  727. WM8994_BIAS_ENA |
  728. WM8994_VMID_SEL_MASK,
  729. WM8994_BIAS_ENA | 0x2);
  730. msleep(400);
  731. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  732. WM8994_VMID_RAMP_MASK |
  733. WM8994_BIAS_SRC,
  734. 0);
  735. break;
  736. }
  737. }
  738. }
  739. static void vmid_dereference(struct snd_soc_codec *codec)
  740. {
  741. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  742. wm8994->vmid_refcount--;
  743. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  744. wm8994->vmid_refcount);
  745. if (wm8994->vmid_refcount == 0) {
  746. if (wm8994->hubs.lineout1_se)
  747. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  748. WM8994_LINEOUT1N_ENA |
  749. WM8994_LINEOUT1P_ENA,
  750. WM8994_LINEOUT1N_ENA |
  751. WM8994_LINEOUT1P_ENA);
  752. if (wm8994->hubs.lineout2_se)
  753. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  754. WM8994_LINEOUT2N_ENA |
  755. WM8994_LINEOUT2P_ENA,
  756. WM8994_LINEOUT2N_ENA |
  757. WM8994_LINEOUT2P_ENA);
  758. /* Start discharging VMID */
  759. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  760. WM8994_BIAS_SRC |
  761. WM8994_VMID_DISCH,
  762. WM8994_BIAS_SRC |
  763. WM8994_VMID_DISCH);
  764. switch (wm8994->vmid_mode) {
  765. case WM8994_VMID_FORCE:
  766. msleep(350);
  767. break;
  768. default:
  769. break;
  770. }
  771. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  772. WM8994_VROI, WM8994_VROI);
  773. /* Active discharge */
  774. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  775. WM8994_LINEOUT1_DISCH |
  776. WM8994_LINEOUT2_DISCH,
  777. WM8994_LINEOUT1_DISCH |
  778. WM8994_LINEOUT2_DISCH);
  779. msleep(150);
  780. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  781. WM8994_LINEOUT1N_ENA |
  782. WM8994_LINEOUT1P_ENA |
  783. WM8994_LINEOUT2N_ENA |
  784. WM8994_LINEOUT2P_ENA, 0);
  785. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  786. WM8994_VROI, 0);
  787. /* Switch off startup biases */
  788. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  789. WM8994_BIAS_SRC |
  790. WM8994_STARTUP_BIAS_ENA |
  791. WM8994_VMID_BUF_ENA |
  792. WM8994_VMID_RAMP_MASK, 0);
  793. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  794. WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
  795. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  796. WM8994_VMID_RAMP_MASK, 0);
  797. }
  798. pm_runtime_put(codec->dev);
  799. }
  800. static int vmid_event(struct snd_soc_dapm_widget *w,
  801. struct snd_kcontrol *kcontrol, int event)
  802. {
  803. struct snd_soc_codec *codec = w->codec;
  804. switch (event) {
  805. case SND_SOC_DAPM_PRE_PMU:
  806. vmid_reference(codec);
  807. break;
  808. case SND_SOC_DAPM_POST_PMD:
  809. vmid_dereference(codec);
  810. break;
  811. }
  812. return 0;
  813. }
  814. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  815. {
  816. int source = 0; /* GCC flow analysis can't track enable */
  817. int reg, reg_r;
  818. /* We also need the same AIF source for L/R and only one path */
  819. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  820. switch (reg) {
  821. case WM8994_AIF2DACL_TO_DAC1L:
  822. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  823. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  824. break;
  825. case WM8994_AIF1DAC2L_TO_DAC1L:
  826. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  827. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  828. break;
  829. case WM8994_AIF1DAC1L_TO_DAC1L:
  830. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  831. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  832. break;
  833. default:
  834. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  835. return false;
  836. }
  837. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  838. if (reg_r != reg) {
  839. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  840. return false;
  841. }
  842. /* Set the source up */
  843. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  844. WM8994_CP_DYN_SRC_SEL_MASK, source);
  845. return true;
  846. }
  847. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  848. struct snd_kcontrol *kcontrol, int event)
  849. {
  850. struct snd_soc_codec *codec = w->codec;
  851. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  852. struct wm8994 *control = codec->control_data;
  853. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  854. int i;
  855. int dac;
  856. int adc;
  857. int val;
  858. switch (control->type) {
  859. case WM8994:
  860. case WM8958:
  861. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  862. break;
  863. default:
  864. break;
  865. }
  866. switch (event) {
  867. case SND_SOC_DAPM_PRE_PMU:
  868. /* Don't enable timeslot 2 if not in use */
  869. if (wm8994->channels[0] <= 2)
  870. mask &= ~(WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  871. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  872. if ((val & WM8994_AIF1ADCL_SRC) &&
  873. (val & WM8994_AIF1ADCR_SRC))
  874. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  875. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  876. !(val & WM8994_AIF1ADCR_SRC))
  877. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  878. else
  879. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  880. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  881. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  882. if ((val & WM8994_AIF1DACL_SRC) &&
  883. (val & WM8994_AIF1DACR_SRC))
  884. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  885. else if (!(val & WM8994_AIF1DACL_SRC) &&
  886. !(val & WM8994_AIF1DACR_SRC))
  887. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  888. else
  889. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  890. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  891. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  892. mask, adc);
  893. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  894. mask, dac);
  895. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  896. WM8994_AIF1DSPCLK_ENA |
  897. WM8994_SYSDSPCLK_ENA,
  898. WM8994_AIF1DSPCLK_ENA |
  899. WM8994_SYSDSPCLK_ENA);
  900. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  901. WM8994_AIF1ADC1R_ENA |
  902. WM8994_AIF1ADC1L_ENA |
  903. WM8994_AIF1ADC2R_ENA |
  904. WM8994_AIF1ADC2L_ENA);
  905. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  906. WM8994_AIF1DAC1R_ENA |
  907. WM8994_AIF1DAC1L_ENA |
  908. WM8994_AIF1DAC2R_ENA |
  909. WM8994_AIF1DAC2L_ENA);
  910. break;
  911. case SND_SOC_DAPM_POST_PMU:
  912. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  913. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  914. snd_soc_read(codec,
  915. wm8994_vu_bits[i].reg));
  916. break;
  917. case SND_SOC_DAPM_PRE_PMD:
  918. case SND_SOC_DAPM_POST_PMD:
  919. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  920. mask, 0);
  921. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  922. mask, 0);
  923. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  924. if (val & WM8994_AIF2DSPCLK_ENA)
  925. val = WM8994_SYSDSPCLK_ENA;
  926. else
  927. val = 0;
  928. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  929. WM8994_SYSDSPCLK_ENA |
  930. WM8994_AIF1DSPCLK_ENA, val);
  931. break;
  932. }
  933. return 0;
  934. }
  935. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  936. struct snd_kcontrol *kcontrol, int event)
  937. {
  938. struct snd_soc_codec *codec = w->codec;
  939. int i;
  940. int dac;
  941. int adc;
  942. int val;
  943. switch (event) {
  944. case SND_SOC_DAPM_PRE_PMU:
  945. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  946. if ((val & WM8994_AIF2ADCL_SRC) &&
  947. (val & WM8994_AIF2ADCR_SRC))
  948. adc = WM8994_AIF2ADCR_ENA;
  949. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  950. !(val & WM8994_AIF2ADCR_SRC))
  951. adc = WM8994_AIF2ADCL_ENA;
  952. else
  953. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  954. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  955. if ((val & WM8994_AIF2DACL_SRC) &&
  956. (val & WM8994_AIF2DACR_SRC))
  957. dac = WM8994_AIF2DACR_ENA;
  958. else if (!(val & WM8994_AIF2DACL_SRC) &&
  959. !(val & WM8994_AIF2DACR_SRC))
  960. dac = WM8994_AIF2DACL_ENA;
  961. else
  962. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  963. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  964. WM8994_AIF2ADCL_ENA |
  965. WM8994_AIF2ADCR_ENA, adc);
  966. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  967. WM8994_AIF2DACL_ENA |
  968. WM8994_AIF2DACR_ENA, dac);
  969. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  970. WM8994_AIF2DSPCLK_ENA |
  971. WM8994_SYSDSPCLK_ENA,
  972. WM8994_AIF2DSPCLK_ENA |
  973. WM8994_SYSDSPCLK_ENA);
  974. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  975. WM8994_AIF2ADCL_ENA |
  976. WM8994_AIF2ADCR_ENA,
  977. WM8994_AIF2ADCL_ENA |
  978. WM8994_AIF2ADCR_ENA);
  979. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  980. WM8994_AIF2DACL_ENA |
  981. WM8994_AIF2DACR_ENA,
  982. WM8994_AIF2DACL_ENA |
  983. WM8994_AIF2DACR_ENA);
  984. break;
  985. case SND_SOC_DAPM_POST_PMU:
  986. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  987. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  988. snd_soc_read(codec,
  989. wm8994_vu_bits[i].reg));
  990. break;
  991. case SND_SOC_DAPM_PRE_PMD:
  992. case SND_SOC_DAPM_POST_PMD:
  993. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  994. WM8994_AIF2DACL_ENA |
  995. WM8994_AIF2DACR_ENA, 0);
  996. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  997. WM8994_AIF2ADCL_ENA |
  998. WM8994_AIF2ADCR_ENA, 0);
  999. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  1000. if (val & WM8994_AIF1DSPCLK_ENA)
  1001. val = WM8994_SYSDSPCLK_ENA;
  1002. else
  1003. val = 0;
  1004. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  1005. WM8994_SYSDSPCLK_ENA |
  1006. WM8994_AIF2DSPCLK_ENA, val);
  1007. break;
  1008. }
  1009. return 0;
  1010. }
  1011. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  1012. struct snd_kcontrol *kcontrol, int event)
  1013. {
  1014. struct snd_soc_codec *codec = w->codec;
  1015. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1016. switch (event) {
  1017. case SND_SOC_DAPM_PRE_PMU:
  1018. wm8994->aif1clk_enable = 1;
  1019. break;
  1020. case SND_SOC_DAPM_POST_PMD:
  1021. wm8994->aif1clk_disable = 1;
  1022. break;
  1023. }
  1024. return 0;
  1025. }
  1026. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  1027. struct snd_kcontrol *kcontrol, int event)
  1028. {
  1029. struct snd_soc_codec *codec = w->codec;
  1030. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1031. switch (event) {
  1032. case SND_SOC_DAPM_PRE_PMU:
  1033. wm8994->aif2clk_enable = 1;
  1034. break;
  1035. case SND_SOC_DAPM_POST_PMD:
  1036. wm8994->aif2clk_disable = 1;
  1037. break;
  1038. }
  1039. return 0;
  1040. }
  1041. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1042. struct snd_kcontrol *kcontrol, int event)
  1043. {
  1044. struct snd_soc_codec *codec = w->codec;
  1045. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1046. switch (event) {
  1047. case SND_SOC_DAPM_PRE_PMU:
  1048. if (wm8994->aif1clk_enable) {
  1049. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1050. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1051. WM8994_AIF1CLK_ENA_MASK,
  1052. WM8994_AIF1CLK_ENA);
  1053. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1054. wm8994->aif1clk_enable = 0;
  1055. }
  1056. if (wm8994->aif2clk_enable) {
  1057. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1058. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1059. WM8994_AIF2CLK_ENA_MASK,
  1060. WM8994_AIF2CLK_ENA);
  1061. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1062. wm8994->aif2clk_enable = 0;
  1063. }
  1064. break;
  1065. }
  1066. /* We may also have postponed startup of DSP, handle that. */
  1067. wm8958_aif_ev(w, kcontrol, event);
  1068. return 0;
  1069. }
  1070. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1071. struct snd_kcontrol *kcontrol, int event)
  1072. {
  1073. struct snd_soc_codec *codec = w->codec;
  1074. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1075. switch (event) {
  1076. case SND_SOC_DAPM_POST_PMD:
  1077. if (wm8994->aif1clk_disable) {
  1078. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1079. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1080. WM8994_AIF1CLK_ENA_MASK, 0);
  1081. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1082. wm8994->aif1clk_disable = 0;
  1083. }
  1084. if (wm8994->aif2clk_disable) {
  1085. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1086. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1087. WM8994_AIF2CLK_ENA_MASK, 0);
  1088. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1089. wm8994->aif2clk_disable = 0;
  1090. }
  1091. break;
  1092. }
  1093. return 0;
  1094. }
  1095. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1096. struct snd_kcontrol *kcontrol, int event)
  1097. {
  1098. late_enable_ev(w, kcontrol, event);
  1099. return 0;
  1100. }
  1101. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1102. struct snd_kcontrol *kcontrol, int event)
  1103. {
  1104. late_enable_ev(w, kcontrol, event);
  1105. return 0;
  1106. }
  1107. static int dac_ev(struct snd_soc_dapm_widget *w,
  1108. struct snd_kcontrol *kcontrol, int event)
  1109. {
  1110. struct snd_soc_codec *codec = w->codec;
  1111. unsigned int mask = 1 << w->shift;
  1112. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1113. mask, mask);
  1114. return 0;
  1115. }
  1116. static const char *adc_mux_text[] = {
  1117. "ADC",
  1118. "DMIC",
  1119. };
  1120. static const struct soc_enum adc_enum =
  1121. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1122. static const struct snd_kcontrol_new adcl_mux =
  1123. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1124. static const struct snd_kcontrol_new adcr_mux =
  1125. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1126. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1127. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1128. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1129. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1130. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1131. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1132. };
  1133. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1134. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1135. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1136. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1137. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1138. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1139. };
  1140. /* Debugging; dump chip status after DAPM transitions */
  1141. static int post_ev(struct snd_soc_dapm_widget *w,
  1142. struct snd_kcontrol *kcontrol, int event)
  1143. {
  1144. struct snd_soc_codec *codec = w->codec;
  1145. dev_dbg(codec->dev, "SRC status: %x\n",
  1146. snd_soc_read(codec,
  1147. WM8994_RATE_STATUS));
  1148. return 0;
  1149. }
  1150. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1151. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1152. 1, 1, 0),
  1153. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1154. 0, 1, 0),
  1155. };
  1156. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1157. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1158. 1, 1, 0),
  1159. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1160. 0, 1, 0),
  1161. };
  1162. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1163. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1164. 1, 1, 0),
  1165. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1166. 0, 1, 0),
  1167. };
  1168. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1169. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1170. 1, 1, 0),
  1171. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1172. 0, 1, 0),
  1173. };
  1174. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1175. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1176. 5, 1, 0),
  1177. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1178. 4, 1, 0),
  1179. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1180. 2, 1, 0),
  1181. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1182. 1, 1, 0),
  1183. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1184. 0, 1, 0),
  1185. };
  1186. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1187. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1188. 5, 1, 0),
  1189. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1190. 4, 1, 0),
  1191. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1192. 2, 1, 0),
  1193. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1194. 1, 1, 0),
  1195. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1196. 0, 1, 0),
  1197. };
  1198. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1199. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1200. .info = snd_soc_info_volsw, \
  1201. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1202. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1203. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1204. struct snd_ctl_elem_value *ucontrol)
  1205. {
  1206. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1207. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1208. struct snd_soc_codec *codec = w->codec;
  1209. int ret;
  1210. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1211. wm_hubs_update_class_w(codec);
  1212. return ret;
  1213. }
  1214. static const struct snd_kcontrol_new dac1l_mix[] = {
  1215. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1216. 5, 1, 0),
  1217. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1218. 4, 1, 0),
  1219. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1220. 2, 1, 0),
  1221. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1222. 1, 1, 0),
  1223. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1224. 0, 1, 0),
  1225. };
  1226. static const struct snd_kcontrol_new dac1r_mix[] = {
  1227. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1228. 5, 1, 0),
  1229. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1230. 4, 1, 0),
  1231. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1232. 2, 1, 0),
  1233. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1234. 1, 1, 0),
  1235. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1236. 0, 1, 0),
  1237. };
  1238. static const char *sidetone_text[] = {
  1239. "ADC/DMIC1", "DMIC2",
  1240. };
  1241. static const struct soc_enum sidetone1_enum =
  1242. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1243. static const struct snd_kcontrol_new sidetone1_mux =
  1244. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1245. static const struct soc_enum sidetone2_enum =
  1246. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1247. static const struct snd_kcontrol_new sidetone2_mux =
  1248. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1249. static const char *aif1dac_text[] = {
  1250. "AIF1DACDAT", "AIF3DACDAT",
  1251. };
  1252. static const struct soc_enum aif1dac_enum =
  1253. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1254. static const struct snd_kcontrol_new aif1dac_mux =
  1255. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1256. static const char *aif2dac_text[] = {
  1257. "AIF2DACDAT", "AIF3DACDAT",
  1258. };
  1259. static const struct soc_enum aif2dac_enum =
  1260. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1261. static const struct snd_kcontrol_new aif2dac_mux =
  1262. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1263. static const char *aif2adc_text[] = {
  1264. "AIF2ADCDAT", "AIF3DACDAT",
  1265. };
  1266. static const struct soc_enum aif2adc_enum =
  1267. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1268. static const struct snd_kcontrol_new aif2adc_mux =
  1269. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1270. static const char *aif3adc_text[] = {
  1271. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1272. };
  1273. static const struct soc_enum wm8994_aif3adc_enum =
  1274. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1275. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1276. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1277. static const struct soc_enum wm8958_aif3adc_enum =
  1278. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1279. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1280. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1281. static const char *mono_pcm_out_text[] = {
  1282. "None", "AIF2ADCL", "AIF2ADCR",
  1283. };
  1284. static const struct soc_enum mono_pcm_out_enum =
  1285. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1286. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1287. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1288. static const char *aif2dac_src_text[] = {
  1289. "AIF2", "AIF3",
  1290. };
  1291. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1292. static const struct soc_enum aif2dacl_src_enum =
  1293. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1294. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1295. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1296. static const struct soc_enum aif2dacr_src_enum =
  1297. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1298. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1299. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1300. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1301. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1302. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1303. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1304. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1305. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1306. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1307. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1308. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1309. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1310. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1311. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1312. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1313. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1314. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1315. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1316. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1317. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1318. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1319. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1320. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1321. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1322. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1323. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1324. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1325. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1326. };
  1327. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1328. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1329. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1330. SND_SOC_DAPM_PRE_PMD),
  1331. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1332. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1333. SND_SOC_DAPM_PRE_PMD),
  1334. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1335. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1336. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1337. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1338. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1339. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1340. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1341. };
  1342. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1343. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1344. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1345. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1346. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1347. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1348. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1349. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1350. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1351. };
  1352. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1353. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1354. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1355. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1356. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1357. };
  1358. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1359. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1360. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1361. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1362. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1363. };
  1364. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1365. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1366. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1367. };
  1368. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1369. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1370. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1371. SND_SOC_DAPM_INPUT("Clock"),
  1372. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1373. SND_SOC_DAPM_PRE_PMU),
  1374. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1375. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1376. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1377. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1378. SND_SOC_DAPM_PRE_PMD),
  1379. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1380. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1381. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1382. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1383. 0, SND_SOC_NOPM, 9, 0),
  1384. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1385. 0, SND_SOC_NOPM, 8, 0),
  1386. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1387. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1388. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1389. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1390. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1391. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1392. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1393. 0, SND_SOC_NOPM, 11, 0),
  1394. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1395. 0, SND_SOC_NOPM, 10, 0),
  1396. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1397. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1398. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1399. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1400. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1401. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1402. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1403. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1404. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1405. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1406. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1407. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1408. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1409. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1410. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1411. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1412. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1413. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1414. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1415. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1416. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1417. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1418. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1419. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1420. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1421. SND_SOC_NOPM, 13, 0),
  1422. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1423. SND_SOC_NOPM, 12, 0),
  1424. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1425. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1426. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1427. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1428. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1429. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1430. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1431. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1432. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1433. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1434. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1435. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1436. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1437. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1438. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1439. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1440. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1441. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1442. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1443. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1444. /* Power is done with the muxes since the ADC power also controls the
  1445. * downsampling chain, the chip will automatically manage the analogue
  1446. * specific portions.
  1447. */
  1448. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1449. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1450. SND_SOC_DAPM_POST("Debug log", post_ev),
  1451. };
  1452. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1453. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1454. };
  1455. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1456. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1457. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1458. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1459. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1460. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1461. };
  1462. static const struct snd_soc_dapm_route intercon[] = {
  1463. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1464. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1465. { "DSP1CLK", NULL, "CLK_SYS" },
  1466. { "DSP2CLK", NULL, "CLK_SYS" },
  1467. { "DSPINTCLK", NULL, "CLK_SYS" },
  1468. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1469. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1470. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1471. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1472. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1473. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1474. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1475. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1476. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1477. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1478. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1479. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1480. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1481. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1482. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1483. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1484. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1485. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1486. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1487. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1488. { "AIF2ADCL", NULL, "AIF2CLK" },
  1489. { "AIF2ADCL", NULL, "DSP2CLK" },
  1490. { "AIF2ADCR", NULL, "AIF2CLK" },
  1491. { "AIF2ADCR", NULL, "DSP2CLK" },
  1492. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1493. { "AIF2DACL", NULL, "AIF2CLK" },
  1494. { "AIF2DACL", NULL, "DSP2CLK" },
  1495. { "AIF2DACR", NULL, "AIF2CLK" },
  1496. { "AIF2DACR", NULL, "DSP2CLK" },
  1497. { "AIF2DACR", NULL, "DSPINTCLK" },
  1498. { "DMIC1L", NULL, "DMIC1DAT" },
  1499. { "DMIC1L", NULL, "CLK_SYS" },
  1500. { "DMIC1R", NULL, "DMIC1DAT" },
  1501. { "DMIC1R", NULL, "CLK_SYS" },
  1502. { "DMIC2L", NULL, "DMIC2DAT" },
  1503. { "DMIC2L", NULL, "CLK_SYS" },
  1504. { "DMIC2R", NULL, "DMIC2DAT" },
  1505. { "DMIC2R", NULL, "CLK_SYS" },
  1506. { "ADCL", NULL, "AIF1CLK" },
  1507. { "ADCL", NULL, "DSP1CLK" },
  1508. { "ADCL", NULL, "DSPINTCLK" },
  1509. { "ADCR", NULL, "AIF1CLK" },
  1510. { "ADCR", NULL, "DSP1CLK" },
  1511. { "ADCR", NULL, "DSPINTCLK" },
  1512. { "ADCL Mux", "ADC", "ADCL" },
  1513. { "ADCL Mux", "DMIC", "DMIC1L" },
  1514. { "ADCR Mux", "ADC", "ADCR" },
  1515. { "ADCR Mux", "DMIC", "DMIC1R" },
  1516. { "DAC1L", NULL, "AIF1CLK" },
  1517. { "DAC1L", NULL, "DSP1CLK" },
  1518. { "DAC1L", NULL, "DSPINTCLK" },
  1519. { "DAC1R", NULL, "AIF1CLK" },
  1520. { "DAC1R", NULL, "DSP1CLK" },
  1521. { "DAC1R", NULL, "DSPINTCLK" },
  1522. { "DAC2L", NULL, "AIF2CLK" },
  1523. { "DAC2L", NULL, "DSP2CLK" },
  1524. { "DAC2L", NULL, "DSPINTCLK" },
  1525. { "DAC2R", NULL, "AIF2DACR" },
  1526. { "DAC2R", NULL, "AIF2CLK" },
  1527. { "DAC2R", NULL, "DSP2CLK" },
  1528. { "DAC2R", NULL, "DSPINTCLK" },
  1529. { "TOCLK", NULL, "CLK_SYS" },
  1530. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1531. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1532. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1533. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1534. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1535. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1536. /* AIF1 outputs */
  1537. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1538. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1539. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1540. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1541. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1542. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1543. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1544. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1545. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1546. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1547. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1548. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1549. /* Pin level routing for AIF3 */
  1550. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1551. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1552. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1553. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1554. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1555. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1556. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1557. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1558. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1559. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1560. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1561. /* DAC1 inputs */
  1562. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1563. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1564. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1565. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1566. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1567. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1568. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1569. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1570. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1571. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1572. /* DAC2/AIF2 outputs */
  1573. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1574. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1575. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1576. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1577. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1578. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1579. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1580. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1581. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1582. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1583. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1584. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1585. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1586. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1587. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1588. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1589. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1590. /* AIF3 output */
  1591. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1592. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1593. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1594. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1595. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1596. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1597. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1598. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1599. /* Sidetone */
  1600. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1601. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1602. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1603. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1604. /* Output stages */
  1605. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1606. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1607. { "SPKL", "DAC1 Switch", "DAC1L" },
  1608. { "SPKL", "DAC2 Switch", "DAC2L" },
  1609. { "SPKR", "DAC1 Switch", "DAC1R" },
  1610. { "SPKR", "DAC2 Switch", "DAC2R" },
  1611. { "Left Headphone Mux", "DAC", "DAC1L" },
  1612. { "Right Headphone Mux", "DAC", "DAC1R" },
  1613. };
  1614. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1615. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1616. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1617. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1618. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1619. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1620. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1621. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1622. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1623. };
  1624. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1625. { "DAC1L", NULL, "DAC1L Mixer" },
  1626. { "DAC1R", NULL, "DAC1R Mixer" },
  1627. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1628. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1629. };
  1630. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1631. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1632. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1633. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1634. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1635. { "MICBIAS1", NULL, "CLK_SYS" },
  1636. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1637. { "MICBIAS2", NULL, "CLK_SYS" },
  1638. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1639. };
  1640. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1641. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1642. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1643. { "MICBIAS1", NULL, "VMID" },
  1644. { "MICBIAS2", NULL, "VMID" },
  1645. };
  1646. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1647. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1648. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1649. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1650. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1651. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1652. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1653. { "AIF3DACDAT", NULL, "AIF3" },
  1654. { "AIF3ADCDAT", NULL, "AIF3" },
  1655. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1656. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1657. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1658. };
  1659. /* The size in bits of the FLL divide multiplied by 10
  1660. * to allow rounding later */
  1661. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1662. struct fll_div {
  1663. u16 outdiv;
  1664. u16 n;
  1665. u16 k;
  1666. u16 clk_ref_div;
  1667. u16 fll_fratio;
  1668. };
  1669. static int wm8994_get_fll_config(struct fll_div *fll,
  1670. int freq_in, int freq_out)
  1671. {
  1672. u64 Kpart;
  1673. unsigned int K, Ndiv, Nmod;
  1674. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1675. /* Scale the input frequency down to <= 13.5MHz */
  1676. fll->clk_ref_div = 0;
  1677. while (freq_in > 13500000) {
  1678. fll->clk_ref_div++;
  1679. freq_in /= 2;
  1680. if (fll->clk_ref_div > 3)
  1681. return -EINVAL;
  1682. }
  1683. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1684. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1685. fll->outdiv = 3;
  1686. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1687. fll->outdiv++;
  1688. if (fll->outdiv > 63)
  1689. return -EINVAL;
  1690. }
  1691. freq_out *= fll->outdiv + 1;
  1692. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1693. if (freq_in > 1000000) {
  1694. fll->fll_fratio = 0;
  1695. } else if (freq_in > 256000) {
  1696. fll->fll_fratio = 1;
  1697. freq_in *= 2;
  1698. } else if (freq_in > 128000) {
  1699. fll->fll_fratio = 2;
  1700. freq_in *= 4;
  1701. } else if (freq_in > 64000) {
  1702. fll->fll_fratio = 3;
  1703. freq_in *= 8;
  1704. } else {
  1705. fll->fll_fratio = 4;
  1706. freq_in *= 16;
  1707. }
  1708. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1709. /* Now, calculate N.K */
  1710. Ndiv = freq_out / freq_in;
  1711. fll->n = Ndiv;
  1712. Nmod = freq_out % freq_in;
  1713. pr_debug("Nmod=%d\n", Nmod);
  1714. /* Calculate fractional part - scale up so we can round. */
  1715. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1716. do_div(Kpart, freq_in);
  1717. K = Kpart & 0xFFFFFFFF;
  1718. if ((K % 10) >= 5)
  1719. K += 5;
  1720. /* Move down to proper range now rounding is done */
  1721. fll->k = K / 10;
  1722. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1723. return 0;
  1724. }
  1725. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1726. unsigned int freq_in, unsigned int freq_out)
  1727. {
  1728. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1729. struct wm8994 *control = wm8994->wm8994;
  1730. int reg_offset, ret;
  1731. struct fll_div fll;
  1732. u16 reg, clk1, aif_reg, aif_src;
  1733. unsigned long timeout;
  1734. bool was_enabled;
  1735. switch (id) {
  1736. case WM8994_FLL1:
  1737. reg_offset = 0;
  1738. id = 0;
  1739. aif_src = 0x10;
  1740. break;
  1741. case WM8994_FLL2:
  1742. reg_offset = 0x20;
  1743. id = 1;
  1744. aif_src = 0x18;
  1745. break;
  1746. default:
  1747. return -EINVAL;
  1748. }
  1749. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1750. was_enabled = reg & WM8994_FLL1_ENA;
  1751. switch (src) {
  1752. case 0:
  1753. /* Allow no source specification when stopping */
  1754. if (freq_out)
  1755. return -EINVAL;
  1756. src = wm8994->fll[id].src;
  1757. break;
  1758. case WM8994_FLL_SRC_MCLK1:
  1759. case WM8994_FLL_SRC_MCLK2:
  1760. case WM8994_FLL_SRC_LRCLK:
  1761. case WM8994_FLL_SRC_BCLK:
  1762. break;
  1763. case WM8994_FLL_SRC_INTERNAL:
  1764. freq_in = 12000000;
  1765. freq_out = 12000000;
  1766. break;
  1767. default:
  1768. return -EINVAL;
  1769. }
  1770. /* Are we changing anything? */
  1771. if (wm8994->fll[id].src == src &&
  1772. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1773. return 0;
  1774. /* If we're stopping the FLL redo the old config - no
  1775. * registers will actually be written but we avoid GCC flow
  1776. * analysis bugs spewing warnings.
  1777. */
  1778. if (freq_out)
  1779. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1780. else
  1781. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1782. wm8994->fll[id].out);
  1783. if (ret < 0)
  1784. return ret;
  1785. /* Make sure that we're not providing SYSCLK right now */
  1786. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1787. if (clk1 & WM8994_SYSCLK_SRC)
  1788. aif_reg = WM8994_AIF2_CLOCKING_1;
  1789. else
  1790. aif_reg = WM8994_AIF1_CLOCKING_1;
  1791. reg = snd_soc_read(codec, aif_reg);
  1792. if ((reg & WM8994_AIF1CLK_ENA) &&
  1793. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1794. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1795. id + 1);
  1796. return -EBUSY;
  1797. }
  1798. /* We always need to disable the FLL while reconfiguring */
  1799. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1800. WM8994_FLL1_ENA, 0);
  1801. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1802. freq_in == freq_out && freq_out) {
  1803. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1804. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1805. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1806. goto out;
  1807. }
  1808. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1809. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1810. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1811. WM8994_FLL1_OUTDIV_MASK |
  1812. WM8994_FLL1_FRATIO_MASK, reg);
  1813. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1814. WM8994_FLL1_K_MASK, fll.k);
  1815. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1816. WM8994_FLL1_N_MASK,
  1817. fll.n << WM8994_FLL1_N_SHIFT);
  1818. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1819. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1820. WM8994_FLL1_REFCLK_DIV_MASK |
  1821. WM8994_FLL1_REFCLK_SRC_MASK,
  1822. ((src == WM8994_FLL_SRC_INTERNAL)
  1823. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1824. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1825. (src - 1));
  1826. /* Clear any pending completion from a previous failure */
  1827. try_wait_for_completion(&wm8994->fll_locked[id]);
  1828. /* Enable (with fractional mode if required) */
  1829. if (freq_out) {
  1830. /* Enable VMID if we need it */
  1831. if (!was_enabled) {
  1832. active_reference(codec);
  1833. switch (control->type) {
  1834. case WM8994:
  1835. vmid_reference(codec);
  1836. break;
  1837. case WM8958:
  1838. if (wm8994->revision < 1)
  1839. vmid_reference(codec);
  1840. break;
  1841. default:
  1842. break;
  1843. }
  1844. }
  1845. reg = WM8994_FLL1_ENA;
  1846. if (fll.k)
  1847. reg |= WM8994_FLL1_FRAC;
  1848. if (src == WM8994_FLL_SRC_INTERNAL)
  1849. reg |= WM8994_FLL1_OSC_ENA;
  1850. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1851. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1852. WM8994_FLL1_FRAC, reg);
  1853. if (wm8994->fll_locked_irq) {
  1854. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1855. msecs_to_jiffies(10));
  1856. if (timeout == 0)
  1857. dev_warn(codec->dev,
  1858. "Timed out waiting for FLL lock\n");
  1859. } else {
  1860. msleep(5);
  1861. }
  1862. } else {
  1863. if (was_enabled) {
  1864. switch (control->type) {
  1865. case WM8994:
  1866. vmid_dereference(codec);
  1867. break;
  1868. case WM8958:
  1869. if (wm8994->revision < 1)
  1870. vmid_dereference(codec);
  1871. break;
  1872. default:
  1873. break;
  1874. }
  1875. active_dereference(codec);
  1876. }
  1877. }
  1878. out:
  1879. wm8994->fll[id].in = freq_in;
  1880. wm8994->fll[id].out = freq_out;
  1881. wm8994->fll[id].src = src;
  1882. configure_clock(codec);
  1883. return 0;
  1884. }
  1885. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1886. {
  1887. struct completion *completion = data;
  1888. complete(completion);
  1889. return IRQ_HANDLED;
  1890. }
  1891. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1892. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1893. unsigned int freq_in, unsigned int freq_out)
  1894. {
  1895. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1896. }
  1897. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1898. int clk_id, unsigned int freq, int dir)
  1899. {
  1900. struct snd_soc_codec *codec = dai->codec;
  1901. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1902. int i;
  1903. switch (dai->id) {
  1904. case 1:
  1905. case 2:
  1906. break;
  1907. default:
  1908. /* AIF3 shares clocking with AIF1/2 */
  1909. return -EINVAL;
  1910. }
  1911. switch (clk_id) {
  1912. case WM8994_SYSCLK_MCLK1:
  1913. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1914. wm8994->mclk[0] = freq;
  1915. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1916. dai->id, freq);
  1917. break;
  1918. case WM8994_SYSCLK_MCLK2:
  1919. /* TODO: Set GPIO AF */
  1920. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1921. wm8994->mclk[1] = freq;
  1922. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1923. dai->id, freq);
  1924. break;
  1925. case WM8994_SYSCLK_FLL1:
  1926. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1927. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1928. break;
  1929. case WM8994_SYSCLK_FLL2:
  1930. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1931. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1932. break;
  1933. case WM8994_SYSCLK_OPCLK:
  1934. /* Special case - a division (times 10) is given and
  1935. * no effect on main clocking.
  1936. */
  1937. if (freq) {
  1938. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1939. if (opclk_divs[i] == freq)
  1940. break;
  1941. if (i == ARRAY_SIZE(opclk_divs))
  1942. return -EINVAL;
  1943. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1944. WM8994_OPCLK_DIV_MASK, i);
  1945. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1946. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1947. } else {
  1948. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1949. WM8994_OPCLK_ENA, 0);
  1950. }
  1951. default:
  1952. return -EINVAL;
  1953. }
  1954. configure_clock(codec);
  1955. return 0;
  1956. }
  1957. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1958. enum snd_soc_bias_level level)
  1959. {
  1960. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1961. struct wm8994 *control = wm8994->wm8994;
  1962. wm_hubs_set_bias_level(codec, level);
  1963. switch (level) {
  1964. case SND_SOC_BIAS_ON:
  1965. break;
  1966. case SND_SOC_BIAS_PREPARE:
  1967. /* MICBIAS into regulating mode */
  1968. switch (control->type) {
  1969. case WM8958:
  1970. case WM1811:
  1971. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1972. WM8958_MICB1_MODE, 0);
  1973. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1974. WM8958_MICB2_MODE, 0);
  1975. break;
  1976. default:
  1977. break;
  1978. }
  1979. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1980. active_reference(codec);
  1981. break;
  1982. case SND_SOC_BIAS_STANDBY:
  1983. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1984. switch (control->type) {
  1985. case WM8958:
  1986. if (wm8994->revision == 0) {
  1987. /* Optimise performance for rev A */
  1988. snd_soc_update_bits(codec,
  1989. WM8958_CHARGE_PUMP_2,
  1990. WM8958_CP_DISCH,
  1991. WM8958_CP_DISCH);
  1992. }
  1993. break;
  1994. default:
  1995. break;
  1996. }
  1997. /* Discharge LINEOUT1 & 2 */
  1998. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1999. WM8994_LINEOUT1_DISCH |
  2000. WM8994_LINEOUT2_DISCH,
  2001. WM8994_LINEOUT1_DISCH |
  2002. WM8994_LINEOUT2_DISCH);
  2003. }
  2004. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  2005. active_dereference(codec);
  2006. /* MICBIAS into bypass mode on newer devices */
  2007. switch (control->type) {
  2008. case WM8958:
  2009. case WM1811:
  2010. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2011. WM8958_MICB1_MODE,
  2012. WM8958_MICB1_MODE);
  2013. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2014. WM8958_MICB2_MODE,
  2015. WM8958_MICB2_MODE);
  2016. break;
  2017. default:
  2018. break;
  2019. }
  2020. break;
  2021. case SND_SOC_BIAS_OFF:
  2022. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2023. wm8994->cur_fw = NULL;
  2024. break;
  2025. }
  2026. codec->dapm.bias_level = level;
  2027. return 0;
  2028. }
  2029. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  2030. {
  2031. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2032. switch (mode) {
  2033. case WM8994_VMID_NORMAL:
  2034. if (wm8994->hubs.lineout1_se) {
  2035. snd_soc_dapm_disable_pin(&codec->dapm,
  2036. "LINEOUT1N Driver");
  2037. snd_soc_dapm_disable_pin(&codec->dapm,
  2038. "LINEOUT1P Driver");
  2039. }
  2040. if (wm8994->hubs.lineout2_se) {
  2041. snd_soc_dapm_disable_pin(&codec->dapm,
  2042. "LINEOUT2N Driver");
  2043. snd_soc_dapm_disable_pin(&codec->dapm,
  2044. "LINEOUT2P Driver");
  2045. }
  2046. /* Do the sync with the old mode to allow it to clean up */
  2047. snd_soc_dapm_sync(&codec->dapm);
  2048. wm8994->vmid_mode = mode;
  2049. break;
  2050. case WM8994_VMID_FORCE:
  2051. if (wm8994->hubs.lineout1_se) {
  2052. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2053. "LINEOUT1N Driver");
  2054. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2055. "LINEOUT1P Driver");
  2056. }
  2057. if (wm8994->hubs.lineout2_se) {
  2058. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2059. "LINEOUT2N Driver");
  2060. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2061. "LINEOUT2P Driver");
  2062. }
  2063. wm8994->vmid_mode = mode;
  2064. snd_soc_dapm_sync(&codec->dapm);
  2065. break;
  2066. default:
  2067. return -EINVAL;
  2068. }
  2069. return 0;
  2070. }
  2071. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2072. {
  2073. struct snd_soc_codec *codec = dai->codec;
  2074. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2075. struct wm8994 *control = wm8994->wm8994;
  2076. int ms_reg;
  2077. int aif1_reg;
  2078. int ms = 0;
  2079. int aif1 = 0;
  2080. switch (dai->id) {
  2081. case 1:
  2082. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2083. aif1_reg = WM8994_AIF1_CONTROL_1;
  2084. break;
  2085. case 2:
  2086. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2087. aif1_reg = WM8994_AIF2_CONTROL_1;
  2088. break;
  2089. default:
  2090. return -EINVAL;
  2091. }
  2092. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2093. case SND_SOC_DAIFMT_CBS_CFS:
  2094. break;
  2095. case SND_SOC_DAIFMT_CBM_CFM:
  2096. ms = WM8994_AIF1_MSTR;
  2097. break;
  2098. default:
  2099. return -EINVAL;
  2100. }
  2101. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2102. case SND_SOC_DAIFMT_DSP_B:
  2103. aif1 |= WM8994_AIF1_LRCLK_INV;
  2104. case SND_SOC_DAIFMT_DSP_A:
  2105. aif1 |= 0x18;
  2106. break;
  2107. case SND_SOC_DAIFMT_I2S:
  2108. aif1 |= 0x10;
  2109. break;
  2110. case SND_SOC_DAIFMT_RIGHT_J:
  2111. break;
  2112. case SND_SOC_DAIFMT_LEFT_J:
  2113. aif1 |= 0x8;
  2114. break;
  2115. default:
  2116. return -EINVAL;
  2117. }
  2118. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2119. case SND_SOC_DAIFMT_DSP_A:
  2120. case SND_SOC_DAIFMT_DSP_B:
  2121. /* frame inversion not valid for DSP modes */
  2122. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2123. case SND_SOC_DAIFMT_NB_NF:
  2124. break;
  2125. case SND_SOC_DAIFMT_IB_NF:
  2126. aif1 |= WM8994_AIF1_BCLK_INV;
  2127. break;
  2128. default:
  2129. return -EINVAL;
  2130. }
  2131. break;
  2132. case SND_SOC_DAIFMT_I2S:
  2133. case SND_SOC_DAIFMT_RIGHT_J:
  2134. case SND_SOC_DAIFMT_LEFT_J:
  2135. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2136. case SND_SOC_DAIFMT_NB_NF:
  2137. break;
  2138. case SND_SOC_DAIFMT_IB_IF:
  2139. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2140. break;
  2141. case SND_SOC_DAIFMT_IB_NF:
  2142. aif1 |= WM8994_AIF1_BCLK_INV;
  2143. break;
  2144. case SND_SOC_DAIFMT_NB_IF:
  2145. aif1 |= WM8994_AIF1_LRCLK_INV;
  2146. break;
  2147. default:
  2148. return -EINVAL;
  2149. }
  2150. break;
  2151. default:
  2152. return -EINVAL;
  2153. }
  2154. /* The AIF2 format configuration needs to be mirrored to AIF3
  2155. * on WM8958 if it's in use so just do it all the time. */
  2156. switch (control->type) {
  2157. case WM1811:
  2158. case WM8958:
  2159. if (dai->id == 2)
  2160. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2161. WM8994_AIF1_LRCLK_INV |
  2162. WM8958_AIF3_FMT_MASK, aif1);
  2163. break;
  2164. default:
  2165. break;
  2166. }
  2167. snd_soc_update_bits(codec, aif1_reg,
  2168. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2169. WM8994_AIF1_FMT_MASK,
  2170. aif1);
  2171. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2172. ms);
  2173. return 0;
  2174. }
  2175. static struct {
  2176. int val, rate;
  2177. } srs[] = {
  2178. { 0, 8000 },
  2179. { 1, 11025 },
  2180. { 2, 12000 },
  2181. { 3, 16000 },
  2182. { 4, 22050 },
  2183. { 5, 24000 },
  2184. { 6, 32000 },
  2185. { 7, 44100 },
  2186. { 8, 48000 },
  2187. { 9, 88200 },
  2188. { 10, 96000 },
  2189. };
  2190. static int fs_ratios[] = {
  2191. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2192. };
  2193. static int bclk_divs[] = {
  2194. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2195. 640, 880, 960, 1280, 1760, 1920
  2196. };
  2197. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2198. struct snd_pcm_hw_params *params,
  2199. struct snd_soc_dai *dai)
  2200. {
  2201. struct snd_soc_codec *codec = dai->codec;
  2202. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2203. int aif1_reg;
  2204. int aif2_reg;
  2205. int bclk_reg;
  2206. int lrclk_reg;
  2207. int rate_reg;
  2208. int aif1 = 0;
  2209. int aif2 = 0;
  2210. int bclk = 0;
  2211. int lrclk = 0;
  2212. int rate_val = 0;
  2213. int id = dai->id - 1;
  2214. int i, cur_val, best_val, bclk_rate, best;
  2215. switch (dai->id) {
  2216. case 1:
  2217. aif1_reg = WM8994_AIF1_CONTROL_1;
  2218. aif2_reg = WM8994_AIF1_CONTROL_2;
  2219. bclk_reg = WM8994_AIF1_BCLK;
  2220. rate_reg = WM8994_AIF1_RATE;
  2221. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2222. wm8994->lrclk_shared[0]) {
  2223. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2224. } else {
  2225. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2226. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2227. }
  2228. break;
  2229. case 2:
  2230. aif1_reg = WM8994_AIF2_CONTROL_1;
  2231. aif2_reg = WM8994_AIF2_CONTROL_2;
  2232. bclk_reg = WM8994_AIF2_BCLK;
  2233. rate_reg = WM8994_AIF2_RATE;
  2234. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2235. wm8994->lrclk_shared[1]) {
  2236. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2237. } else {
  2238. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2239. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2240. }
  2241. break;
  2242. default:
  2243. return -EINVAL;
  2244. }
  2245. bclk_rate = params_rate(params);
  2246. switch (params_format(params)) {
  2247. case SNDRV_PCM_FORMAT_S16_LE:
  2248. bclk_rate *= 16;
  2249. break;
  2250. case SNDRV_PCM_FORMAT_S20_3LE:
  2251. bclk_rate *= 20;
  2252. aif1 |= 0x20;
  2253. break;
  2254. case SNDRV_PCM_FORMAT_S24_LE:
  2255. bclk_rate *= 24;
  2256. aif1 |= 0x40;
  2257. break;
  2258. case SNDRV_PCM_FORMAT_S32_LE:
  2259. bclk_rate *= 32;
  2260. aif1 |= 0x60;
  2261. break;
  2262. default:
  2263. return -EINVAL;
  2264. }
  2265. wm8994->channels[id] = params_channels(params);
  2266. switch (params_channels(params)) {
  2267. case 1:
  2268. case 2:
  2269. bclk_rate *= 2;
  2270. break;
  2271. default:
  2272. bclk_rate *= 4;
  2273. break;
  2274. }
  2275. /* Try to find an appropriate sample rate; look for an exact match. */
  2276. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2277. if (srs[i].rate == params_rate(params))
  2278. break;
  2279. if (i == ARRAY_SIZE(srs))
  2280. return -EINVAL;
  2281. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2282. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2283. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2284. dai->id, wm8994->aifclk[id], bclk_rate);
  2285. if (params_channels(params) == 1 &&
  2286. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2287. aif2 |= WM8994_AIF1_MONO;
  2288. if (wm8994->aifclk[id] == 0) {
  2289. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2290. return -EINVAL;
  2291. }
  2292. /* AIFCLK/fs ratio; look for a close match in either direction */
  2293. best = 0;
  2294. best_val = abs((fs_ratios[0] * params_rate(params))
  2295. - wm8994->aifclk[id]);
  2296. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2297. cur_val = abs((fs_ratios[i] * params_rate(params))
  2298. - wm8994->aifclk[id]);
  2299. if (cur_val >= best_val)
  2300. continue;
  2301. best = i;
  2302. best_val = cur_val;
  2303. }
  2304. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2305. dai->id, fs_ratios[best]);
  2306. rate_val |= best;
  2307. /* We may not get quite the right frequency if using
  2308. * approximate clocks so look for the closest match that is
  2309. * higher than the target (we need to ensure that there enough
  2310. * BCLKs to clock out the samples).
  2311. */
  2312. best = 0;
  2313. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2314. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2315. if (cur_val < 0) /* BCLK table is sorted */
  2316. break;
  2317. best = i;
  2318. }
  2319. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2320. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2321. bclk_divs[best], bclk_rate);
  2322. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2323. lrclk = bclk_rate / params_rate(params);
  2324. if (!lrclk) {
  2325. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2326. bclk_rate);
  2327. return -EINVAL;
  2328. }
  2329. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2330. lrclk, bclk_rate / lrclk);
  2331. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2332. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2333. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2334. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2335. lrclk);
  2336. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2337. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2338. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2339. switch (dai->id) {
  2340. case 1:
  2341. wm8994->dac_rates[0] = params_rate(params);
  2342. wm8994_set_retune_mobile(codec, 0);
  2343. wm8994_set_retune_mobile(codec, 1);
  2344. break;
  2345. case 2:
  2346. wm8994->dac_rates[1] = params_rate(params);
  2347. wm8994_set_retune_mobile(codec, 2);
  2348. break;
  2349. }
  2350. }
  2351. return 0;
  2352. }
  2353. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2354. struct snd_pcm_hw_params *params,
  2355. struct snd_soc_dai *dai)
  2356. {
  2357. struct snd_soc_codec *codec = dai->codec;
  2358. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2359. struct wm8994 *control = wm8994->wm8994;
  2360. int aif1_reg;
  2361. int aif1 = 0;
  2362. switch (dai->id) {
  2363. case 3:
  2364. switch (control->type) {
  2365. case WM1811:
  2366. case WM8958:
  2367. aif1_reg = WM8958_AIF3_CONTROL_1;
  2368. break;
  2369. default:
  2370. return 0;
  2371. }
  2372. default:
  2373. return 0;
  2374. }
  2375. switch (params_format(params)) {
  2376. case SNDRV_PCM_FORMAT_S16_LE:
  2377. break;
  2378. case SNDRV_PCM_FORMAT_S20_3LE:
  2379. aif1 |= 0x20;
  2380. break;
  2381. case SNDRV_PCM_FORMAT_S24_LE:
  2382. aif1 |= 0x40;
  2383. break;
  2384. case SNDRV_PCM_FORMAT_S32_LE:
  2385. aif1 |= 0x60;
  2386. break;
  2387. default:
  2388. return -EINVAL;
  2389. }
  2390. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2391. }
  2392. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2393. {
  2394. struct snd_soc_codec *codec = codec_dai->codec;
  2395. int mute_reg;
  2396. int reg;
  2397. switch (codec_dai->id) {
  2398. case 1:
  2399. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2400. break;
  2401. case 2:
  2402. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2403. break;
  2404. default:
  2405. return -EINVAL;
  2406. }
  2407. if (mute)
  2408. reg = WM8994_AIF1DAC1_MUTE;
  2409. else
  2410. reg = 0;
  2411. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2412. return 0;
  2413. }
  2414. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2415. {
  2416. struct snd_soc_codec *codec = codec_dai->codec;
  2417. int reg, val, mask;
  2418. switch (codec_dai->id) {
  2419. case 1:
  2420. reg = WM8994_AIF1_MASTER_SLAVE;
  2421. mask = WM8994_AIF1_TRI;
  2422. break;
  2423. case 2:
  2424. reg = WM8994_AIF2_MASTER_SLAVE;
  2425. mask = WM8994_AIF2_TRI;
  2426. break;
  2427. default:
  2428. return -EINVAL;
  2429. }
  2430. if (tristate)
  2431. val = mask;
  2432. else
  2433. val = 0;
  2434. return snd_soc_update_bits(codec, reg, mask, val);
  2435. }
  2436. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2437. {
  2438. struct snd_soc_codec *codec = dai->codec;
  2439. /* Disable the pulls on the AIF if we're using it to save power. */
  2440. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2441. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2442. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2443. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2444. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2445. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2446. return 0;
  2447. }
  2448. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2449. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2450. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2451. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2452. .set_sysclk = wm8994_set_dai_sysclk,
  2453. .set_fmt = wm8994_set_dai_fmt,
  2454. .hw_params = wm8994_hw_params,
  2455. .digital_mute = wm8994_aif_mute,
  2456. .set_pll = wm8994_set_fll,
  2457. .set_tristate = wm8994_set_tristate,
  2458. };
  2459. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2460. .set_sysclk = wm8994_set_dai_sysclk,
  2461. .set_fmt = wm8994_set_dai_fmt,
  2462. .hw_params = wm8994_hw_params,
  2463. .digital_mute = wm8994_aif_mute,
  2464. .set_pll = wm8994_set_fll,
  2465. .set_tristate = wm8994_set_tristate,
  2466. };
  2467. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2468. .hw_params = wm8994_aif3_hw_params,
  2469. };
  2470. static struct snd_soc_dai_driver wm8994_dai[] = {
  2471. {
  2472. .name = "wm8994-aif1",
  2473. .id = 1,
  2474. .playback = {
  2475. .stream_name = "AIF1 Playback",
  2476. .channels_min = 1,
  2477. .channels_max = 2,
  2478. .rates = WM8994_RATES,
  2479. .formats = WM8994_FORMATS,
  2480. .sig_bits = 24,
  2481. },
  2482. .capture = {
  2483. .stream_name = "AIF1 Capture",
  2484. .channels_min = 1,
  2485. .channels_max = 2,
  2486. .rates = WM8994_RATES,
  2487. .formats = WM8994_FORMATS,
  2488. .sig_bits = 24,
  2489. },
  2490. .ops = &wm8994_aif1_dai_ops,
  2491. },
  2492. {
  2493. .name = "wm8994-aif2",
  2494. .id = 2,
  2495. .playback = {
  2496. .stream_name = "AIF2 Playback",
  2497. .channels_min = 1,
  2498. .channels_max = 2,
  2499. .rates = WM8994_RATES,
  2500. .formats = WM8994_FORMATS,
  2501. .sig_bits = 24,
  2502. },
  2503. .capture = {
  2504. .stream_name = "AIF2 Capture",
  2505. .channels_min = 1,
  2506. .channels_max = 2,
  2507. .rates = WM8994_RATES,
  2508. .formats = WM8994_FORMATS,
  2509. .sig_bits = 24,
  2510. },
  2511. .probe = wm8994_aif2_probe,
  2512. .ops = &wm8994_aif2_dai_ops,
  2513. },
  2514. {
  2515. .name = "wm8994-aif3",
  2516. .id = 3,
  2517. .playback = {
  2518. .stream_name = "AIF3 Playback",
  2519. .channels_min = 1,
  2520. .channels_max = 2,
  2521. .rates = WM8994_RATES,
  2522. .formats = WM8994_FORMATS,
  2523. .sig_bits = 24,
  2524. },
  2525. .capture = {
  2526. .stream_name = "AIF3 Capture",
  2527. .channels_min = 1,
  2528. .channels_max = 2,
  2529. .rates = WM8994_RATES,
  2530. .formats = WM8994_FORMATS,
  2531. .sig_bits = 24,
  2532. },
  2533. .ops = &wm8994_aif3_dai_ops,
  2534. }
  2535. };
  2536. #ifdef CONFIG_PM
  2537. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2538. {
  2539. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2540. int i, ret;
  2541. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2542. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2543. sizeof(struct wm8994_fll_config));
  2544. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2545. if (ret < 0)
  2546. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2547. i + 1, ret);
  2548. }
  2549. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2550. return 0;
  2551. }
  2552. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2553. {
  2554. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2555. struct wm8994 *control = wm8994->wm8994;
  2556. int i, ret;
  2557. unsigned int val, mask;
  2558. if (wm8994->revision < 4) {
  2559. /* force a HW read */
  2560. ret = regmap_read(control->regmap,
  2561. WM8994_POWER_MANAGEMENT_5, &val);
  2562. /* modify the cache only */
  2563. codec->cache_only = 1;
  2564. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2565. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2566. val &= mask;
  2567. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2568. mask, val);
  2569. codec->cache_only = 0;
  2570. }
  2571. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2572. if (!wm8994->fll_suspend[i].out)
  2573. continue;
  2574. ret = _wm8994_set_fll(codec, i + 1,
  2575. wm8994->fll_suspend[i].src,
  2576. wm8994->fll_suspend[i].in,
  2577. wm8994->fll_suspend[i].out);
  2578. if (ret < 0)
  2579. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2580. i + 1, ret);
  2581. }
  2582. return 0;
  2583. }
  2584. #else
  2585. #define wm8994_codec_suspend NULL
  2586. #define wm8994_codec_resume NULL
  2587. #endif
  2588. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2589. {
  2590. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2591. struct wm8994_pdata *pdata = wm8994->pdata;
  2592. struct snd_kcontrol_new controls[] = {
  2593. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2594. wm8994->retune_mobile_enum,
  2595. wm8994_get_retune_mobile_enum,
  2596. wm8994_put_retune_mobile_enum),
  2597. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2598. wm8994->retune_mobile_enum,
  2599. wm8994_get_retune_mobile_enum,
  2600. wm8994_put_retune_mobile_enum),
  2601. SOC_ENUM_EXT("AIF2 EQ Mode",
  2602. wm8994->retune_mobile_enum,
  2603. wm8994_get_retune_mobile_enum,
  2604. wm8994_put_retune_mobile_enum),
  2605. };
  2606. int ret, i, j;
  2607. const char **t;
  2608. /* We need an array of texts for the enum API but the number
  2609. * of texts is likely to be less than the number of
  2610. * configurations due to the sample rate dependency of the
  2611. * configurations. */
  2612. wm8994->num_retune_mobile_texts = 0;
  2613. wm8994->retune_mobile_texts = NULL;
  2614. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2615. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2616. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2617. wm8994->retune_mobile_texts[j]) == 0)
  2618. break;
  2619. }
  2620. if (j != wm8994->num_retune_mobile_texts)
  2621. continue;
  2622. /* Expand the array... */
  2623. t = krealloc(wm8994->retune_mobile_texts,
  2624. sizeof(char *) *
  2625. (wm8994->num_retune_mobile_texts + 1),
  2626. GFP_KERNEL);
  2627. if (t == NULL)
  2628. continue;
  2629. /* ...store the new entry... */
  2630. t[wm8994->num_retune_mobile_texts] =
  2631. pdata->retune_mobile_cfgs[i].name;
  2632. /* ...and remember the new version. */
  2633. wm8994->num_retune_mobile_texts++;
  2634. wm8994->retune_mobile_texts = t;
  2635. }
  2636. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2637. wm8994->num_retune_mobile_texts);
  2638. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2639. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2640. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2641. ARRAY_SIZE(controls));
  2642. if (ret != 0)
  2643. dev_err(wm8994->hubs.codec->dev,
  2644. "Failed to add ReTune Mobile controls: %d\n", ret);
  2645. }
  2646. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2647. {
  2648. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2649. struct wm8994_pdata *pdata = wm8994->pdata;
  2650. int ret, i;
  2651. if (!pdata)
  2652. return;
  2653. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2654. pdata->lineout2_diff,
  2655. pdata->lineout1fb,
  2656. pdata->lineout2fb,
  2657. pdata->jd_scthr,
  2658. pdata->jd_thr,
  2659. pdata->micb1_delay,
  2660. pdata->micb2_delay,
  2661. pdata->micbias1_lvl,
  2662. pdata->micbias2_lvl);
  2663. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2664. if (pdata->num_drc_cfgs) {
  2665. struct snd_kcontrol_new controls[] = {
  2666. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2667. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2668. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2669. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2670. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2671. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2672. };
  2673. /* We need an array of texts for the enum API */
  2674. wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
  2675. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2676. if (!wm8994->drc_texts) {
  2677. dev_err(wm8994->hubs.codec->dev,
  2678. "Failed to allocate %d DRC config texts\n",
  2679. pdata->num_drc_cfgs);
  2680. return;
  2681. }
  2682. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2683. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2684. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2685. wm8994->drc_enum.texts = wm8994->drc_texts;
  2686. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2687. ARRAY_SIZE(controls));
  2688. for (i = 0; i < WM8994_NUM_DRC; i++)
  2689. wm8994_set_drc(codec, i);
  2690. } else {
  2691. ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
  2692. wm8994_drc_controls,
  2693. ARRAY_SIZE(wm8994_drc_controls));
  2694. }
  2695. if (ret != 0)
  2696. dev_err(wm8994->hubs.codec->dev,
  2697. "Failed to add DRC mode controls: %d\n", ret);
  2698. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2699. pdata->num_retune_mobile_cfgs);
  2700. if (pdata->num_retune_mobile_cfgs)
  2701. wm8994_handle_retune_mobile_pdata(wm8994);
  2702. else
  2703. snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
  2704. ARRAY_SIZE(wm8994_eq_controls));
  2705. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2706. if (pdata->micbias[i]) {
  2707. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2708. pdata->micbias[i] & 0xffff);
  2709. }
  2710. }
  2711. }
  2712. /**
  2713. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2714. *
  2715. * @codec: WM8994 codec
  2716. * @jack: jack to report detection events on
  2717. * @micbias: microphone bias to detect on
  2718. *
  2719. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2720. * being used to bring out signals to the processor then only platform
  2721. * data configuration is needed for WM8994 and processor GPIOs should
  2722. * be configured using snd_soc_jack_add_gpios() instead.
  2723. *
  2724. * Configuration of detection levels is available via the micbias1_lvl
  2725. * and micbias2_lvl platform data members.
  2726. */
  2727. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2728. int micbias)
  2729. {
  2730. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2731. struct wm8994_micdet *micdet;
  2732. struct wm8994 *control = wm8994->wm8994;
  2733. int reg, ret;
  2734. if (control->type != WM8994) {
  2735. dev_warn(codec->dev, "Not a WM8994\n");
  2736. return -EINVAL;
  2737. }
  2738. switch (micbias) {
  2739. case 1:
  2740. micdet = &wm8994->micdet[0];
  2741. if (jack)
  2742. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2743. "MICBIAS1");
  2744. else
  2745. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2746. "MICBIAS1");
  2747. break;
  2748. case 2:
  2749. micdet = &wm8994->micdet[1];
  2750. if (jack)
  2751. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2752. "MICBIAS1");
  2753. else
  2754. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2755. "MICBIAS1");
  2756. break;
  2757. default:
  2758. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2759. return -EINVAL;
  2760. }
  2761. if (ret != 0)
  2762. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2763. micbias, ret);
  2764. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2765. micbias, jack);
  2766. /* Store the configuration */
  2767. micdet->jack = jack;
  2768. micdet->detecting = true;
  2769. /* If either of the jacks is set up then enable detection */
  2770. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2771. reg = WM8994_MICD_ENA;
  2772. else
  2773. reg = 0;
  2774. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2775. /* enable MICDET and MICSHRT deboune */
  2776. snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
  2777. WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
  2778. WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
  2779. WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
  2780. snd_soc_dapm_sync(&codec->dapm);
  2781. return 0;
  2782. }
  2783. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2784. static void wm8994_mic_work(struct work_struct *work)
  2785. {
  2786. struct wm8994_priv *priv = container_of(work,
  2787. struct wm8994_priv,
  2788. mic_work.work);
  2789. struct regmap *regmap = priv->wm8994->regmap;
  2790. struct device *dev = priv->wm8994->dev;
  2791. unsigned int reg;
  2792. int ret;
  2793. int report;
  2794. pm_runtime_get_sync(dev);
  2795. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2796. if (ret < 0) {
  2797. dev_err(dev, "Failed to read microphone status: %d\n",
  2798. ret);
  2799. pm_runtime_put(dev);
  2800. return;
  2801. }
  2802. dev_dbg(dev, "Microphone status: %x\n", reg);
  2803. report = 0;
  2804. if (reg & WM8994_MIC1_DET_STS) {
  2805. if (priv->micdet[0].detecting)
  2806. report = SND_JACK_HEADSET;
  2807. }
  2808. if (reg & WM8994_MIC1_SHRT_STS) {
  2809. if (priv->micdet[0].detecting)
  2810. report = SND_JACK_HEADPHONE;
  2811. else
  2812. report |= SND_JACK_BTN_0;
  2813. }
  2814. if (report)
  2815. priv->micdet[0].detecting = false;
  2816. else
  2817. priv->micdet[0].detecting = true;
  2818. snd_soc_jack_report(priv->micdet[0].jack, report,
  2819. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2820. report = 0;
  2821. if (reg & WM8994_MIC2_DET_STS) {
  2822. if (priv->micdet[1].detecting)
  2823. report = SND_JACK_HEADSET;
  2824. }
  2825. if (reg & WM8994_MIC2_SHRT_STS) {
  2826. if (priv->micdet[1].detecting)
  2827. report = SND_JACK_HEADPHONE;
  2828. else
  2829. report |= SND_JACK_BTN_0;
  2830. }
  2831. if (report)
  2832. priv->micdet[1].detecting = false;
  2833. else
  2834. priv->micdet[1].detecting = true;
  2835. snd_soc_jack_report(priv->micdet[1].jack, report,
  2836. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2837. pm_runtime_put(dev);
  2838. }
  2839. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2840. {
  2841. struct wm8994_priv *priv = data;
  2842. struct snd_soc_codec *codec = priv->hubs.codec;
  2843. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2844. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2845. #endif
  2846. pm_wakeup_event(codec->dev, 300);
  2847. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2848. return IRQ_HANDLED;
  2849. }
  2850. /* Default microphone detection handler for WM8958 - the user can
  2851. * override this if they wish.
  2852. */
  2853. static void wm8958_default_micdet(u16 status, void *data)
  2854. {
  2855. struct snd_soc_codec *codec = data;
  2856. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2857. int report;
  2858. dev_dbg(codec->dev, "MICDET %x\n", status);
  2859. /* Either nothing present or just starting detection */
  2860. if (!(status & WM8958_MICD_STS)) {
  2861. if (!wm8994->jackdet) {
  2862. /* If nothing present then clear our statuses */
  2863. dev_dbg(codec->dev, "Detected open circuit\n");
  2864. wm8994->jack_mic = false;
  2865. wm8994->mic_detecting = true;
  2866. wm8958_micd_set_rate(codec);
  2867. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2868. wm8994->btn_mask |
  2869. SND_JACK_HEADSET);
  2870. }
  2871. return;
  2872. }
  2873. /* If the measurement is showing a high impedence we've got a
  2874. * microphone.
  2875. */
  2876. if (wm8994->mic_detecting && (status & 0x600)) {
  2877. dev_dbg(codec->dev, "Detected microphone\n");
  2878. wm8994->mic_detecting = false;
  2879. wm8994->jack_mic = true;
  2880. wm8958_micd_set_rate(codec);
  2881. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2882. SND_JACK_HEADSET);
  2883. }
  2884. if (wm8994->mic_detecting && status & 0xfc) {
  2885. dev_dbg(codec->dev, "Detected headphone\n");
  2886. wm8994->mic_detecting = false;
  2887. wm8958_micd_set_rate(codec);
  2888. /* If we have jackdet that will detect removal */
  2889. if (wm8994->jackdet) {
  2890. mutex_lock(&wm8994->accdet_lock);
  2891. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2892. WM8958_MICD_ENA, 0);
  2893. wm1811_jackdet_set_mode(codec,
  2894. WM1811_JACKDET_MODE_JACK);
  2895. mutex_unlock(&wm8994->accdet_lock);
  2896. if (wm8994->pdata->jd_ext_cap)
  2897. snd_soc_dapm_disable_pin(&codec->dapm,
  2898. "MICBIAS2");
  2899. }
  2900. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2901. SND_JACK_HEADSET);
  2902. }
  2903. /* Report short circuit as a button */
  2904. if (wm8994->jack_mic) {
  2905. report = 0;
  2906. if (status & 0x4)
  2907. report |= SND_JACK_BTN_0;
  2908. if (status & 0x8)
  2909. report |= SND_JACK_BTN_1;
  2910. if (status & 0x10)
  2911. report |= SND_JACK_BTN_2;
  2912. if (status & 0x20)
  2913. report |= SND_JACK_BTN_3;
  2914. if (status & 0x40)
  2915. report |= SND_JACK_BTN_4;
  2916. if (status & 0x80)
  2917. report |= SND_JACK_BTN_5;
  2918. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2919. wm8994->btn_mask);
  2920. }
  2921. }
  2922. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2923. {
  2924. struct wm8994_priv *wm8994 = data;
  2925. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2926. int reg;
  2927. bool present;
  2928. pm_runtime_get_sync(codec->dev);
  2929. mutex_lock(&wm8994->accdet_lock);
  2930. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2931. if (reg < 0) {
  2932. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2933. mutex_unlock(&wm8994->accdet_lock);
  2934. pm_runtime_put(codec->dev);
  2935. return IRQ_NONE;
  2936. }
  2937. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2938. present = reg & WM1811_JACKDET_LVL;
  2939. if (present) {
  2940. dev_dbg(codec->dev, "Jack detected\n");
  2941. wm8958_micd_set_rate(codec);
  2942. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2943. WM8958_MICB2_DISCH, 0);
  2944. /* Disable debounce while inserted */
  2945. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2946. WM1811_JACKDET_DB, 0);
  2947. /*
  2948. * Start off measument of microphone impedence to find
  2949. * out what's actually there.
  2950. */
  2951. wm8994->mic_detecting = true;
  2952. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2953. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2954. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2955. } else {
  2956. dev_dbg(codec->dev, "Jack not detected\n");
  2957. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2958. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2959. /* Enable debounce while removed */
  2960. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2961. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2962. wm8994->mic_detecting = false;
  2963. wm8994->jack_mic = false;
  2964. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2965. WM8958_MICD_ENA, 0);
  2966. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2967. }
  2968. mutex_unlock(&wm8994->accdet_lock);
  2969. /* If required for an external cap force MICBIAS on */
  2970. if (wm8994->pdata->jd_ext_cap) {
  2971. if (present)
  2972. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2973. "MICBIAS2");
  2974. else
  2975. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2976. }
  2977. if (present)
  2978. snd_soc_jack_report(wm8994->micdet[0].jack,
  2979. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2980. else
  2981. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2982. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2983. wm8994->btn_mask);
  2984. /* Since we only report deltas force an update, ensures we
  2985. * avoid bootstrapping issues with the core. */
  2986. snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
  2987. pm_runtime_put(codec->dev);
  2988. return IRQ_HANDLED;
  2989. }
  2990. static void wm1811_jackdet_bootstrap(struct work_struct *work)
  2991. {
  2992. struct wm8994_priv *wm8994 = container_of(work,
  2993. struct wm8994_priv,
  2994. jackdet_bootstrap.work);
  2995. wm1811_jackdet_irq(0, wm8994);
  2996. }
  2997. /**
  2998. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2999. *
  3000. * @codec: WM8958 codec
  3001. * @jack: jack to report detection events on
  3002. *
  3003. * Enable microphone detection functionality for the WM8958. By
  3004. * default simple detection which supports the detection of up to 6
  3005. * buttons plus video and microphone functionality is supported.
  3006. *
  3007. * The WM8958 has an advanced jack detection facility which is able to
  3008. * support complex accessory detection, especially when used in
  3009. * conjunction with external circuitry. In order to provide maximum
  3010. * flexiblity a callback is provided which allows a completely custom
  3011. * detection algorithm.
  3012. */
  3013. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  3014. wm8958_micdet_cb cb, void *cb_data)
  3015. {
  3016. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3017. struct wm8994 *control = wm8994->wm8994;
  3018. u16 micd_lvl_sel;
  3019. switch (control->type) {
  3020. case WM1811:
  3021. case WM8958:
  3022. break;
  3023. default:
  3024. return -EINVAL;
  3025. }
  3026. if (jack) {
  3027. if (!cb) {
  3028. dev_dbg(codec->dev, "Using default micdet callback\n");
  3029. cb = wm8958_default_micdet;
  3030. cb_data = codec;
  3031. }
  3032. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3033. snd_soc_dapm_sync(&codec->dapm);
  3034. wm8994->micdet[0].jack = jack;
  3035. wm8994->jack_cb = cb;
  3036. wm8994->jack_cb_data = cb_data;
  3037. wm8994->mic_detecting = true;
  3038. wm8994->jack_mic = false;
  3039. wm8958_micd_set_rate(codec);
  3040. /* Detect microphones and short circuits by default */
  3041. if (wm8994->pdata->micd_lvl_sel)
  3042. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  3043. else
  3044. micd_lvl_sel = 0x41;
  3045. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3046. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3047. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3048. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3049. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3050. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3051. /*
  3052. * If we can use jack detection start off with that,
  3053. * otherwise jump straight to microphone detection.
  3054. */
  3055. if (wm8994->jackdet) {
  3056. /* Disable debounce for the initial detect */
  3057. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3058. WM1811_JACKDET_DB, 0);
  3059. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3060. WM8958_MICB2_DISCH,
  3061. WM8958_MICB2_DISCH);
  3062. snd_soc_update_bits(codec, WM8994_LDO_1,
  3063. WM8994_LDO1_DISCH, 0);
  3064. wm1811_jackdet_set_mode(codec,
  3065. WM1811_JACKDET_MODE_JACK);
  3066. } else {
  3067. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3068. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3069. }
  3070. } else {
  3071. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3072. WM8958_MICD_ENA, 0);
  3073. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3074. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3075. snd_soc_dapm_sync(&codec->dapm);
  3076. }
  3077. return 0;
  3078. }
  3079. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3080. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3081. {
  3082. struct wm8994_priv *wm8994 = data;
  3083. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3084. int reg, count;
  3085. /*
  3086. * Jack detection may have detected a removal simulataneously
  3087. * with an update of the MICDET status; if so it will have
  3088. * stopped detection and we can ignore this interrupt.
  3089. */
  3090. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3091. return IRQ_HANDLED;
  3092. pm_runtime_get_sync(codec->dev);
  3093. /* We may occasionally read a detection without an impedence
  3094. * range being provided - if that happens loop again.
  3095. */
  3096. count = 10;
  3097. do {
  3098. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3099. if (reg < 0) {
  3100. dev_err(codec->dev,
  3101. "Failed to read mic detect status: %d\n",
  3102. reg);
  3103. pm_runtime_put(codec->dev);
  3104. return IRQ_NONE;
  3105. }
  3106. if (!(reg & WM8958_MICD_VALID)) {
  3107. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3108. goto out;
  3109. }
  3110. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3111. break;
  3112. msleep(1);
  3113. } while (count--);
  3114. if (count == 0)
  3115. dev_warn(codec->dev, "No impedance range reported for jack\n");
  3116. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3117. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3118. #endif
  3119. if (wm8994->jack_cb)
  3120. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  3121. else
  3122. dev_warn(codec->dev, "Accessory detection with no callback\n");
  3123. out:
  3124. pm_runtime_put(codec->dev);
  3125. return IRQ_HANDLED;
  3126. }
  3127. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3128. {
  3129. struct snd_soc_codec *codec = data;
  3130. dev_err(codec->dev, "FIFO error\n");
  3131. return IRQ_HANDLED;
  3132. }
  3133. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3134. {
  3135. struct snd_soc_codec *codec = data;
  3136. dev_err(codec->dev, "Thermal warning\n");
  3137. return IRQ_HANDLED;
  3138. }
  3139. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3140. {
  3141. struct snd_soc_codec *codec = data;
  3142. dev_crit(codec->dev, "Thermal shutdown\n");
  3143. return IRQ_HANDLED;
  3144. }
  3145. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3146. {
  3147. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3148. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3149. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3150. unsigned int reg;
  3151. int ret, i;
  3152. wm8994->hubs.codec = codec;
  3153. codec->control_data = control->regmap;
  3154. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3155. mutex_init(&wm8994->accdet_lock);
  3156. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3157. INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
  3158. wm1811_jackdet_bootstrap);
  3159. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3160. init_completion(&wm8994->fll_locked[i]);
  3161. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  3162. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  3163. pm_runtime_enable(codec->dev);
  3164. pm_runtime_idle(codec->dev);
  3165. /* By default use idle_bias_off, will override for WM8994 */
  3166. codec->dapm.idle_bias_off = 1;
  3167. /* Set revision-specific configuration */
  3168. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  3169. switch (control->type) {
  3170. case WM8994:
  3171. /* Single ended line outputs should have VMID on. */
  3172. if (!wm8994->pdata->lineout1_diff ||
  3173. !wm8994->pdata->lineout2_diff)
  3174. codec->dapm.idle_bias_off = 0;
  3175. switch (wm8994->revision) {
  3176. case 2:
  3177. case 3:
  3178. wm8994->hubs.dcs_codes_l = -5;
  3179. wm8994->hubs.dcs_codes_r = -5;
  3180. wm8994->hubs.hp_startup_mode = 1;
  3181. wm8994->hubs.dcs_readback_mode = 1;
  3182. wm8994->hubs.series_startup = 1;
  3183. break;
  3184. default:
  3185. wm8994->hubs.dcs_readback_mode = 2;
  3186. break;
  3187. }
  3188. break;
  3189. case WM8958:
  3190. wm8994->hubs.dcs_readback_mode = 1;
  3191. wm8994->hubs.hp_startup_mode = 1;
  3192. switch (wm8994->revision) {
  3193. case 0:
  3194. break;
  3195. default:
  3196. wm8994->fll_byp = true;
  3197. break;
  3198. }
  3199. break;
  3200. case WM1811:
  3201. wm8994->hubs.dcs_readback_mode = 2;
  3202. wm8994->hubs.no_series_update = 1;
  3203. wm8994->hubs.hp_startup_mode = 1;
  3204. wm8994->hubs.no_cache_dac_hp_direct = true;
  3205. wm8994->fll_byp = true;
  3206. switch (control->cust_id) {
  3207. case 0:
  3208. case 2:
  3209. wm8994->hubs.dcs_codes_l = -9;
  3210. wm8994->hubs.dcs_codes_r = -7;
  3211. break;
  3212. case 1:
  3213. case 3:
  3214. wm8994->hubs.dcs_codes_l = -8;
  3215. wm8994->hubs.dcs_codes_r = -7;
  3216. break;
  3217. default:
  3218. break;
  3219. }
  3220. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3221. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3222. break;
  3223. default:
  3224. break;
  3225. }
  3226. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3227. wm8994_fifo_error, "FIFO error", codec);
  3228. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3229. wm8994_temp_warn, "Thermal warning", codec);
  3230. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3231. wm8994_temp_shut, "Thermal shutdown", codec);
  3232. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3233. wm_hubs_dcs_done, "DC servo done",
  3234. &wm8994->hubs);
  3235. if (ret == 0)
  3236. wm8994->hubs.dcs_done_irq = true;
  3237. switch (control->type) {
  3238. case WM8994:
  3239. if (wm8994->micdet_irq) {
  3240. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3241. wm8994_mic_irq,
  3242. IRQF_TRIGGER_RISING,
  3243. "Mic1 detect",
  3244. wm8994);
  3245. if (ret != 0)
  3246. dev_warn(codec->dev,
  3247. "Failed to request Mic1 detect IRQ: %d\n",
  3248. ret);
  3249. }
  3250. ret = wm8994_request_irq(wm8994->wm8994,
  3251. WM8994_IRQ_MIC1_SHRT,
  3252. wm8994_mic_irq, "Mic 1 short",
  3253. wm8994);
  3254. if (ret != 0)
  3255. dev_warn(codec->dev,
  3256. "Failed to request Mic1 short IRQ: %d\n",
  3257. ret);
  3258. ret = wm8994_request_irq(wm8994->wm8994,
  3259. WM8994_IRQ_MIC2_DET,
  3260. wm8994_mic_irq, "Mic 2 detect",
  3261. wm8994);
  3262. if (ret != 0)
  3263. dev_warn(codec->dev,
  3264. "Failed to request Mic2 detect IRQ: %d\n",
  3265. ret);
  3266. ret = wm8994_request_irq(wm8994->wm8994,
  3267. WM8994_IRQ_MIC2_SHRT,
  3268. wm8994_mic_irq, "Mic 2 short",
  3269. wm8994);
  3270. if (ret != 0)
  3271. dev_warn(codec->dev,
  3272. "Failed to request Mic2 short IRQ: %d\n",
  3273. ret);
  3274. break;
  3275. case WM8958:
  3276. case WM1811:
  3277. if (wm8994->micdet_irq) {
  3278. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3279. wm8958_mic_irq,
  3280. IRQF_TRIGGER_RISING,
  3281. "Mic detect",
  3282. wm8994);
  3283. if (ret != 0)
  3284. dev_warn(codec->dev,
  3285. "Failed to request Mic detect IRQ: %d\n",
  3286. ret);
  3287. } else {
  3288. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3289. wm8958_mic_irq, "Mic detect",
  3290. wm8994);
  3291. }
  3292. }
  3293. switch (control->type) {
  3294. case WM1811:
  3295. if (control->cust_id > 1 || wm8994->revision > 1) {
  3296. ret = wm8994_request_irq(wm8994->wm8994,
  3297. WM8994_IRQ_GPIO(6),
  3298. wm1811_jackdet_irq, "JACKDET",
  3299. wm8994);
  3300. if (ret == 0)
  3301. wm8994->jackdet = true;
  3302. }
  3303. break;
  3304. default:
  3305. break;
  3306. }
  3307. wm8994->fll_locked_irq = true;
  3308. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3309. ret = wm8994_request_irq(wm8994->wm8994,
  3310. WM8994_IRQ_FLL1_LOCK + i,
  3311. wm8994_fll_locked_irq, "FLL lock",
  3312. &wm8994->fll_locked[i]);
  3313. if (ret != 0)
  3314. wm8994->fll_locked_irq = false;
  3315. }
  3316. /* Make sure we can read from the GPIOs if they're inputs */
  3317. pm_runtime_get_sync(codec->dev);
  3318. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3319. * configured on init - if a system wants to do this dynamically
  3320. * at runtime we can deal with that then.
  3321. */
  3322. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3323. if (ret < 0) {
  3324. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3325. goto err_irq;
  3326. }
  3327. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3328. wm8994->lrclk_shared[0] = 1;
  3329. wm8994_dai[0].symmetric_rates = 1;
  3330. } else {
  3331. wm8994->lrclk_shared[0] = 0;
  3332. }
  3333. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3334. if (ret < 0) {
  3335. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3336. goto err_irq;
  3337. }
  3338. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3339. wm8994->lrclk_shared[1] = 1;
  3340. wm8994_dai[1].symmetric_rates = 1;
  3341. } else {
  3342. wm8994->lrclk_shared[1] = 0;
  3343. }
  3344. pm_runtime_put(codec->dev);
  3345. /* Latch volume update bits */
  3346. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3347. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3348. wm8994_vu_bits[i].mask,
  3349. wm8994_vu_bits[i].mask);
  3350. /* Set the low bit of the 3D stereo depth so TLV matches */
  3351. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3352. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3353. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3354. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3355. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3356. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3357. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3358. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3359. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3360. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3361. * use this; it only affects behaviour on idle TDM clock
  3362. * cycles. */
  3363. switch (control->type) {
  3364. case WM8994:
  3365. case WM8958:
  3366. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3367. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3368. break;
  3369. default:
  3370. break;
  3371. }
  3372. /* Put MICBIAS into bypass mode by default on newer devices */
  3373. switch (control->type) {
  3374. case WM8958:
  3375. case WM1811:
  3376. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3377. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3378. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3379. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3380. break;
  3381. default:
  3382. break;
  3383. }
  3384. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3385. wm_hubs_update_class_w(codec);
  3386. wm8994_handle_pdata(wm8994);
  3387. wm_hubs_add_analogue_controls(codec);
  3388. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3389. ARRAY_SIZE(wm8994_snd_controls));
  3390. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3391. ARRAY_SIZE(wm8994_dapm_widgets));
  3392. switch (control->type) {
  3393. case WM8994:
  3394. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3395. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3396. if (wm8994->revision < 4) {
  3397. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3398. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3399. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3400. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3401. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3402. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3403. } else {
  3404. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3405. ARRAY_SIZE(wm8994_lateclk_widgets));
  3406. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3407. ARRAY_SIZE(wm8994_adc_widgets));
  3408. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3409. ARRAY_SIZE(wm8994_dac_widgets));
  3410. }
  3411. break;
  3412. case WM8958:
  3413. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3414. ARRAY_SIZE(wm8958_snd_controls));
  3415. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3416. ARRAY_SIZE(wm8958_dapm_widgets));
  3417. if (wm8994->revision < 1) {
  3418. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3419. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3420. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3421. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3422. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3423. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3424. } else {
  3425. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3426. ARRAY_SIZE(wm8994_lateclk_widgets));
  3427. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3428. ARRAY_SIZE(wm8994_adc_widgets));
  3429. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3430. ARRAY_SIZE(wm8994_dac_widgets));
  3431. }
  3432. break;
  3433. case WM1811:
  3434. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3435. ARRAY_SIZE(wm8958_snd_controls));
  3436. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3437. ARRAY_SIZE(wm8958_dapm_widgets));
  3438. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3439. ARRAY_SIZE(wm8994_lateclk_widgets));
  3440. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3441. ARRAY_SIZE(wm8994_adc_widgets));
  3442. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3443. ARRAY_SIZE(wm8994_dac_widgets));
  3444. break;
  3445. }
  3446. wm_hubs_add_analogue_routes(codec, 0, 0);
  3447. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3448. switch (control->type) {
  3449. case WM8994:
  3450. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3451. ARRAY_SIZE(wm8994_intercon));
  3452. if (wm8994->revision < 4) {
  3453. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3454. ARRAY_SIZE(wm8994_revd_intercon));
  3455. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3456. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3457. } else {
  3458. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3459. ARRAY_SIZE(wm8994_lateclk_intercon));
  3460. }
  3461. break;
  3462. case WM8958:
  3463. if (wm8994->revision < 1) {
  3464. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3465. ARRAY_SIZE(wm8994_intercon));
  3466. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3467. ARRAY_SIZE(wm8994_revd_intercon));
  3468. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3469. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3470. } else {
  3471. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3472. ARRAY_SIZE(wm8994_lateclk_intercon));
  3473. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3474. ARRAY_SIZE(wm8958_intercon));
  3475. }
  3476. wm8958_dsp2_init(codec);
  3477. break;
  3478. case WM1811:
  3479. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3480. ARRAY_SIZE(wm8994_lateclk_intercon));
  3481. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3482. ARRAY_SIZE(wm8958_intercon));
  3483. break;
  3484. }
  3485. return 0;
  3486. err_irq:
  3487. if (wm8994->jackdet)
  3488. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3489. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3490. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3491. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3492. if (wm8994->micdet_irq)
  3493. free_irq(wm8994->micdet_irq, wm8994);
  3494. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3495. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3496. &wm8994->fll_locked[i]);
  3497. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3498. &wm8994->hubs);
  3499. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3500. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3501. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3502. return ret;
  3503. }
  3504. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3505. {
  3506. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3507. struct wm8994 *control = wm8994->wm8994;
  3508. int i;
  3509. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3510. pm_runtime_disable(codec->dev);
  3511. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3512. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3513. &wm8994->fll_locked[i]);
  3514. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3515. &wm8994->hubs);
  3516. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3517. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3518. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3519. if (wm8994->jackdet)
  3520. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3521. switch (control->type) {
  3522. case WM8994:
  3523. if (wm8994->micdet_irq)
  3524. free_irq(wm8994->micdet_irq, wm8994);
  3525. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3526. wm8994);
  3527. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3528. wm8994);
  3529. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3530. wm8994);
  3531. break;
  3532. case WM1811:
  3533. case WM8958:
  3534. if (wm8994->micdet_irq)
  3535. free_irq(wm8994->micdet_irq, wm8994);
  3536. break;
  3537. }
  3538. release_firmware(wm8994->mbc);
  3539. release_firmware(wm8994->mbc_vss);
  3540. release_firmware(wm8994->enh_eq);
  3541. kfree(wm8994->retune_mobile_texts);
  3542. return 0;
  3543. }
  3544. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3545. .probe = wm8994_codec_probe,
  3546. .remove = wm8994_codec_remove,
  3547. .suspend = wm8994_codec_suspend,
  3548. .resume = wm8994_codec_resume,
  3549. .set_bias_level = wm8994_set_bias_level,
  3550. };
  3551. static int __devinit wm8994_probe(struct platform_device *pdev)
  3552. {
  3553. struct wm8994_priv *wm8994;
  3554. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3555. GFP_KERNEL);
  3556. if (wm8994 == NULL)
  3557. return -ENOMEM;
  3558. platform_set_drvdata(pdev, wm8994);
  3559. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3560. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3561. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3562. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3563. }
  3564. static int __devexit wm8994_remove(struct platform_device *pdev)
  3565. {
  3566. snd_soc_unregister_codec(&pdev->dev);
  3567. return 0;
  3568. }
  3569. #ifdef CONFIG_PM_SLEEP
  3570. static int wm8994_suspend(struct device *dev)
  3571. {
  3572. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3573. /* Drop down to power saving mode when system is suspended */
  3574. if (wm8994->jackdet && !wm8994->active_refcount)
  3575. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3576. WM1811_JACKDET_MODE_MASK,
  3577. wm8994->jackdet_mode);
  3578. return 0;
  3579. }
  3580. static int wm8994_resume(struct device *dev)
  3581. {
  3582. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3583. if (wm8994->jackdet && wm8994->jack_cb)
  3584. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3585. WM1811_JACKDET_MODE_MASK,
  3586. WM1811_JACKDET_MODE_AUDIO);
  3587. return 0;
  3588. }
  3589. #endif
  3590. static const struct dev_pm_ops wm8994_pm_ops = {
  3591. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3592. };
  3593. static struct platform_driver wm8994_codec_driver = {
  3594. .driver = {
  3595. .name = "wm8994-codec",
  3596. .owner = THIS_MODULE,
  3597. .pm = &wm8994_pm_ops,
  3598. },
  3599. .probe = wm8994_probe,
  3600. .remove = __devexit_p(wm8994_remove),
  3601. };
  3602. module_platform_driver(wm8994_codec_driver);
  3603. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3604. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3605. MODULE_LICENSE("GPL");
  3606. MODULE_ALIAS("platform:wm8994-codec");