r600.c 112 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  88. /* r600,rv610,rv630,rv620,rv635,rv670 */
  89. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  90. void r600_gpu_init(struct radeon_device *rdev);
  91. void r600_fini(struct radeon_device *rdev);
  92. void r600_irq_disable(struct radeon_device *rdev);
  93. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  94. /* get temperature in millidegrees */
  95. int rv6xx_get_temp(struct radeon_device *rdev)
  96. {
  97. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  98. ASIC_T_SHIFT;
  99. int actual_temp = temp & 0xff;
  100. if (temp & 0x100)
  101. actual_temp -= 256;
  102. return actual_temp * 1000;
  103. }
  104. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  105. {
  106. int i;
  107. rdev->pm.dynpm_can_upclock = true;
  108. rdev->pm.dynpm_can_downclock = true;
  109. /* power state array is low to high, default is first */
  110. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  111. int min_power_state_index = 0;
  112. if (rdev->pm.num_power_states > 2)
  113. min_power_state_index = 1;
  114. switch (rdev->pm.dynpm_planned_action) {
  115. case DYNPM_ACTION_MINIMUM:
  116. rdev->pm.requested_power_state_index = min_power_state_index;
  117. rdev->pm.requested_clock_mode_index = 0;
  118. rdev->pm.dynpm_can_downclock = false;
  119. break;
  120. case DYNPM_ACTION_DOWNCLOCK:
  121. if (rdev->pm.current_power_state_index == min_power_state_index) {
  122. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  123. rdev->pm.dynpm_can_downclock = false;
  124. } else {
  125. if (rdev->pm.active_crtc_count > 1) {
  126. for (i = 0; i < rdev->pm.num_power_states; i++) {
  127. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  128. continue;
  129. else if (i >= rdev->pm.current_power_state_index) {
  130. rdev->pm.requested_power_state_index =
  131. rdev->pm.current_power_state_index;
  132. break;
  133. } else {
  134. rdev->pm.requested_power_state_index = i;
  135. break;
  136. }
  137. }
  138. } else {
  139. if (rdev->pm.current_power_state_index == 0)
  140. rdev->pm.requested_power_state_index =
  141. rdev->pm.num_power_states - 1;
  142. else
  143. rdev->pm.requested_power_state_index =
  144. rdev->pm.current_power_state_index - 1;
  145. }
  146. }
  147. rdev->pm.requested_clock_mode_index = 0;
  148. /* don't use the power state if crtcs are active and no display flag is set */
  149. if ((rdev->pm.active_crtc_count > 0) &&
  150. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  151. clock_info[rdev->pm.requested_clock_mode_index].flags &
  152. RADEON_PM_MODE_NO_DISPLAY)) {
  153. rdev->pm.requested_power_state_index++;
  154. }
  155. break;
  156. case DYNPM_ACTION_UPCLOCK:
  157. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  158. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  159. rdev->pm.dynpm_can_upclock = false;
  160. } else {
  161. if (rdev->pm.active_crtc_count > 1) {
  162. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  163. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  164. continue;
  165. else if (i <= rdev->pm.current_power_state_index) {
  166. rdev->pm.requested_power_state_index =
  167. rdev->pm.current_power_state_index;
  168. break;
  169. } else {
  170. rdev->pm.requested_power_state_index = i;
  171. break;
  172. }
  173. }
  174. } else
  175. rdev->pm.requested_power_state_index =
  176. rdev->pm.current_power_state_index + 1;
  177. }
  178. rdev->pm.requested_clock_mode_index = 0;
  179. break;
  180. case DYNPM_ACTION_DEFAULT:
  181. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  182. rdev->pm.requested_clock_mode_index = 0;
  183. rdev->pm.dynpm_can_upclock = false;
  184. break;
  185. case DYNPM_ACTION_NONE:
  186. default:
  187. DRM_ERROR("Requested mode for not defined action\n");
  188. return;
  189. }
  190. } else {
  191. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  192. /* for now just select the first power state and switch between clock modes */
  193. /* power state array is low to high, default is first (0) */
  194. if (rdev->pm.active_crtc_count > 1) {
  195. rdev->pm.requested_power_state_index = -1;
  196. /* start at 1 as we don't want the default mode */
  197. for (i = 1; i < rdev->pm.num_power_states; i++) {
  198. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  199. continue;
  200. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  201. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  202. rdev->pm.requested_power_state_index = i;
  203. break;
  204. }
  205. }
  206. /* if nothing selected, grab the default state. */
  207. if (rdev->pm.requested_power_state_index == -1)
  208. rdev->pm.requested_power_state_index = 0;
  209. } else
  210. rdev->pm.requested_power_state_index = 1;
  211. switch (rdev->pm.dynpm_planned_action) {
  212. case DYNPM_ACTION_MINIMUM:
  213. rdev->pm.requested_clock_mode_index = 0;
  214. rdev->pm.dynpm_can_downclock = false;
  215. break;
  216. case DYNPM_ACTION_DOWNCLOCK:
  217. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  218. if (rdev->pm.current_clock_mode_index == 0) {
  219. rdev->pm.requested_clock_mode_index = 0;
  220. rdev->pm.dynpm_can_downclock = false;
  221. } else
  222. rdev->pm.requested_clock_mode_index =
  223. rdev->pm.current_clock_mode_index - 1;
  224. } else {
  225. rdev->pm.requested_clock_mode_index = 0;
  226. rdev->pm.dynpm_can_downclock = false;
  227. }
  228. /* don't use the power state if crtcs are active and no display flag is set */
  229. if ((rdev->pm.active_crtc_count > 0) &&
  230. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  231. clock_info[rdev->pm.requested_clock_mode_index].flags &
  232. RADEON_PM_MODE_NO_DISPLAY)) {
  233. rdev->pm.requested_clock_mode_index++;
  234. }
  235. break;
  236. case DYNPM_ACTION_UPCLOCK:
  237. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  238. if (rdev->pm.current_clock_mode_index ==
  239. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  240. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  241. rdev->pm.dynpm_can_upclock = false;
  242. } else
  243. rdev->pm.requested_clock_mode_index =
  244. rdev->pm.current_clock_mode_index + 1;
  245. } else {
  246. rdev->pm.requested_clock_mode_index =
  247. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  248. rdev->pm.dynpm_can_upclock = false;
  249. }
  250. break;
  251. case DYNPM_ACTION_DEFAULT:
  252. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  253. rdev->pm.requested_clock_mode_index = 0;
  254. rdev->pm.dynpm_can_upclock = false;
  255. break;
  256. case DYNPM_ACTION_NONE:
  257. default:
  258. DRM_ERROR("Requested mode for not defined action\n");
  259. return;
  260. }
  261. }
  262. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  263. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  264. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  265. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  266. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  267. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  268. pcie_lanes);
  269. }
  270. static int r600_pm_get_type_index(struct radeon_device *rdev,
  271. enum radeon_pm_state_type ps_type,
  272. int instance)
  273. {
  274. int i;
  275. int found_instance = -1;
  276. for (i = 0; i < rdev->pm.num_power_states; i++) {
  277. if (rdev->pm.power_state[i].type == ps_type) {
  278. found_instance++;
  279. if (found_instance == instance)
  280. return i;
  281. }
  282. }
  283. /* return default if no match */
  284. return rdev->pm.default_power_state_index;
  285. }
  286. void rs780_pm_init_profile(struct radeon_device *rdev)
  287. {
  288. if (rdev->pm.num_power_states == 2) {
  289. /* default */
  290. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  291. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  292. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  294. /* low sh */
  295. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  299. /* mid sh */
  300. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  304. /* high sh */
  305. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  307. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  309. /* low mh */
  310. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  314. /* mid mh */
  315. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  319. /* high mh */
  320. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  322. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  324. } else if (rdev->pm.num_power_states == 3) {
  325. /* default */
  326. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  327. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  328. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  330. /* low sh */
  331. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  332. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  334. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  335. /* mid sh */
  336. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  337. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  339. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  340. /* high sh */
  341. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  342. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  343. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  344. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  345. /* low mh */
  346. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  347. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  349. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  350. /* mid mh */
  351. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  352. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  354. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  355. /* high mh */
  356. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  357. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  358. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  359. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  360. } else {
  361. /* default */
  362. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  363. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  364. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  366. /* low sh */
  367. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  368. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  371. /* mid sh */
  372. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  373. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  376. /* high sh */
  377. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  378. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  379. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  381. /* low mh */
  382. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  383. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  384. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  386. /* mid mh */
  387. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  388. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  389. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  391. /* high mh */
  392. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  393. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  394. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  396. }
  397. }
  398. void r600_pm_init_profile(struct radeon_device *rdev)
  399. {
  400. if (rdev->family == CHIP_R600) {
  401. /* XXX */
  402. /* default */
  403. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  404. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  405. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  406. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  407. /* low sh */
  408. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  409. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  411. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  412. /* mid sh */
  413. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  414. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  416. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  417. /* high sh */
  418. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  419. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  421. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  422. /* low mh */
  423. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  424. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  426. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  427. /* mid mh */
  428. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  429. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  430. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  431. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  432. /* high mh */
  433. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  437. } else {
  438. if (rdev->pm.num_power_states < 4) {
  439. /* default */
  440. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  441. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  442. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  443. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  444. /* low sh */
  445. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  446. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  447. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  448. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  449. /* mid sh */
  450. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  451. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  452. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  453. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  454. /* high sh */
  455. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  456. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  457. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  458. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  459. /* low mh */
  460. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  461. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  462. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  463. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  464. /* low mh */
  465. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  466. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  467. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  468. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  469. /* high mh */
  470. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  471. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  472. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  473. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  474. } else {
  475. /* default */
  476. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  477. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  478. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  479. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  480. /* low sh */
  481. if (rdev->flags & RADEON_IS_MOBILITY) {
  482. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  483. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  484. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  485. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  486. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  488. } else {
  489. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  490. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  491. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  492. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  493. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  495. }
  496. /* mid sh */
  497. if (rdev->flags & RADEON_IS_MOBILITY) {
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  499. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  501. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  504. } else {
  505. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  506. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  507. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  508. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  509. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  510. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  511. }
  512. /* high sh */
  513. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  514. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  515. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  516. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  517. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  518. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  519. /* low mh */
  520. if (rdev->flags & RADEON_IS_MOBILITY) {
  521. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  522. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  523. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  524. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  525. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  527. } else {
  528. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  529. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  530. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  531. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  532. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  533. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  534. }
  535. /* mid mh */
  536. if (rdev->flags & RADEON_IS_MOBILITY) {
  537. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  538. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  539. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  540. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  541. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  543. } else {
  544. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  545. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  546. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  547. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  548. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  549. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  550. }
  551. /* high mh */
  552. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  553. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  554. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  555. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  556. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  557. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  558. }
  559. }
  560. }
  561. void r600_pm_misc(struct radeon_device *rdev)
  562. {
  563. int req_ps_idx = rdev->pm.requested_power_state_index;
  564. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  565. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  566. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  567. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  568. if (voltage->voltage != rdev->pm.current_vddc) {
  569. radeon_atom_set_voltage(rdev, voltage->voltage);
  570. rdev->pm.current_vddc = voltage->voltage;
  571. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  572. }
  573. }
  574. }
  575. bool r600_gui_idle(struct radeon_device *rdev)
  576. {
  577. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  578. return false;
  579. else
  580. return true;
  581. }
  582. /* hpd for digital panel detect/disconnect */
  583. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  584. {
  585. bool connected = false;
  586. if (ASIC_IS_DCE3(rdev)) {
  587. switch (hpd) {
  588. case RADEON_HPD_1:
  589. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  590. connected = true;
  591. break;
  592. case RADEON_HPD_2:
  593. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  594. connected = true;
  595. break;
  596. case RADEON_HPD_3:
  597. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  598. connected = true;
  599. break;
  600. case RADEON_HPD_4:
  601. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  602. connected = true;
  603. break;
  604. /* DCE 3.2 */
  605. case RADEON_HPD_5:
  606. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  607. connected = true;
  608. break;
  609. case RADEON_HPD_6:
  610. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  611. connected = true;
  612. break;
  613. default:
  614. break;
  615. }
  616. } else {
  617. switch (hpd) {
  618. case RADEON_HPD_1:
  619. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  620. connected = true;
  621. break;
  622. case RADEON_HPD_2:
  623. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  624. connected = true;
  625. break;
  626. case RADEON_HPD_3:
  627. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  628. connected = true;
  629. break;
  630. default:
  631. break;
  632. }
  633. }
  634. return connected;
  635. }
  636. void r600_hpd_set_polarity(struct radeon_device *rdev,
  637. enum radeon_hpd_id hpd)
  638. {
  639. u32 tmp;
  640. bool connected = r600_hpd_sense(rdev, hpd);
  641. if (ASIC_IS_DCE3(rdev)) {
  642. switch (hpd) {
  643. case RADEON_HPD_1:
  644. tmp = RREG32(DC_HPD1_INT_CONTROL);
  645. if (connected)
  646. tmp &= ~DC_HPDx_INT_POLARITY;
  647. else
  648. tmp |= DC_HPDx_INT_POLARITY;
  649. WREG32(DC_HPD1_INT_CONTROL, tmp);
  650. break;
  651. case RADEON_HPD_2:
  652. tmp = RREG32(DC_HPD2_INT_CONTROL);
  653. if (connected)
  654. tmp &= ~DC_HPDx_INT_POLARITY;
  655. else
  656. tmp |= DC_HPDx_INT_POLARITY;
  657. WREG32(DC_HPD2_INT_CONTROL, tmp);
  658. break;
  659. case RADEON_HPD_3:
  660. tmp = RREG32(DC_HPD3_INT_CONTROL);
  661. if (connected)
  662. tmp &= ~DC_HPDx_INT_POLARITY;
  663. else
  664. tmp |= DC_HPDx_INT_POLARITY;
  665. WREG32(DC_HPD3_INT_CONTROL, tmp);
  666. break;
  667. case RADEON_HPD_4:
  668. tmp = RREG32(DC_HPD4_INT_CONTROL);
  669. if (connected)
  670. tmp &= ~DC_HPDx_INT_POLARITY;
  671. else
  672. tmp |= DC_HPDx_INT_POLARITY;
  673. WREG32(DC_HPD4_INT_CONTROL, tmp);
  674. break;
  675. case RADEON_HPD_5:
  676. tmp = RREG32(DC_HPD5_INT_CONTROL);
  677. if (connected)
  678. tmp &= ~DC_HPDx_INT_POLARITY;
  679. else
  680. tmp |= DC_HPDx_INT_POLARITY;
  681. WREG32(DC_HPD5_INT_CONTROL, tmp);
  682. break;
  683. /* DCE 3.2 */
  684. case RADEON_HPD_6:
  685. tmp = RREG32(DC_HPD6_INT_CONTROL);
  686. if (connected)
  687. tmp &= ~DC_HPDx_INT_POLARITY;
  688. else
  689. tmp |= DC_HPDx_INT_POLARITY;
  690. WREG32(DC_HPD6_INT_CONTROL, tmp);
  691. break;
  692. default:
  693. break;
  694. }
  695. } else {
  696. switch (hpd) {
  697. case RADEON_HPD_1:
  698. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  699. if (connected)
  700. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  701. else
  702. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  703. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  704. break;
  705. case RADEON_HPD_2:
  706. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  707. if (connected)
  708. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  709. else
  710. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  711. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  712. break;
  713. case RADEON_HPD_3:
  714. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  715. if (connected)
  716. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  717. else
  718. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  719. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  720. break;
  721. default:
  722. break;
  723. }
  724. }
  725. }
  726. void r600_hpd_init(struct radeon_device *rdev)
  727. {
  728. struct drm_device *dev = rdev->ddev;
  729. struct drm_connector *connector;
  730. if (ASIC_IS_DCE3(rdev)) {
  731. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  732. if (ASIC_IS_DCE32(rdev))
  733. tmp |= DC_HPDx_EN;
  734. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  735. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  736. switch (radeon_connector->hpd.hpd) {
  737. case RADEON_HPD_1:
  738. WREG32(DC_HPD1_CONTROL, tmp);
  739. rdev->irq.hpd[0] = true;
  740. break;
  741. case RADEON_HPD_2:
  742. WREG32(DC_HPD2_CONTROL, tmp);
  743. rdev->irq.hpd[1] = true;
  744. break;
  745. case RADEON_HPD_3:
  746. WREG32(DC_HPD3_CONTROL, tmp);
  747. rdev->irq.hpd[2] = true;
  748. break;
  749. case RADEON_HPD_4:
  750. WREG32(DC_HPD4_CONTROL, tmp);
  751. rdev->irq.hpd[3] = true;
  752. break;
  753. /* DCE 3.2 */
  754. case RADEON_HPD_5:
  755. WREG32(DC_HPD5_CONTROL, tmp);
  756. rdev->irq.hpd[4] = true;
  757. break;
  758. case RADEON_HPD_6:
  759. WREG32(DC_HPD6_CONTROL, tmp);
  760. rdev->irq.hpd[5] = true;
  761. break;
  762. default:
  763. break;
  764. }
  765. }
  766. } else {
  767. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  768. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  769. switch (radeon_connector->hpd.hpd) {
  770. case RADEON_HPD_1:
  771. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  772. rdev->irq.hpd[0] = true;
  773. break;
  774. case RADEON_HPD_2:
  775. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  776. rdev->irq.hpd[1] = true;
  777. break;
  778. case RADEON_HPD_3:
  779. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  780. rdev->irq.hpd[2] = true;
  781. break;
  782. default:
  783. break;
  784. }
  785. }
  786. }
  787. if (rdev->irq.installed)
  788. r600_irq_set(rdev);
  789. }
  790. void r600_hpd_fini(struct radeon_device *rdev)
  791. {
  792. struct drm_device *dev = rdev->ddev;
  793. struct drm_connector *connector;
  794. if (ASIC_IS_DCE3(rdev)) {
  795. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  796. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  797. switch (radeon_connector->hpd.hpd) {
  798. case RADEON_HPD_1:
  799. WREG32(DC_HPD1_CONTROL, 0);
  800. rdev->irq.hpd[0] = false;
  801. break;
  802. case RADEON_HPD_2:
  803. WREG32(DC_HPD2_CONTROL, 0);
  804. rdev->irq.hpd[1] = false;
  805. break;
  806. case RADEON_HPD_3:
  807. WREG32(DC_HPD3_CONTROL, 0);
  808. rdev->irq.hpd[2] = false;
  809. break;
  810. case RADEON_HPD_4:
  811. WREG32(DC_HPD4_CONTROL, 0);
  812. rdev->irq.hpd[3] = false;
  813. break;
  814. /* DCE 3.2 */
  815. case RADEON_HPD_5:
  816. WREG32(DC_HPD5_CONTROL, 0);
  817. rdev->irq.hpd[4] = false;
  818. break;
  819. case RADEON_HPD_6:
  820. WREG32(DC_HPD6_CONTROL, 0);
  821. rdev->irq.hpd[5] = false;
  822. break;
  823. default:
  824. break;
  825. }
  826. }
  827. } else {
  828. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  829. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  830. switch (radeon_connector->hpd.hpd) {
  831. case RADEON_HPD_1:
  832. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  833. rdev->irq.hpd[0] = false;
  834. break;
  835. case RADEON_HPD_2:
  836. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  837. rdev->irq.hpd[1] = false;
  838. break;
  839. case RADEON_HPD_3:
  840. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  841. rdev->irq.hpd[2] = false;
  842. break;
  843. default:
  844. break;
  845. }
  846. }
  847. }
  848. }
  849. /*
  850. * R600 PCIE GART
  851. */
  852. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  853. {
  854. unsigned i;
  855. u32 tmp;
  856. /* flush hdp cache so updates hit vram */
  857. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  858. !(rdev->flags & RADEON_IS_AGP)) {
  859. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  860. u32 tmp;
  861. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  862. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  863. * This seems to cause problems on some AGP cards. Just use the old
  864. * method for them.
  865. */
  866. WREG32(HDP_DEBUG1, 0);
  867. tmp = readl((void __iomem *)ptr);
  868. } else
  869. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  870. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  871. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  872. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  873. for (i = 0; i < rdev->usec_timeout; i++) {
  874. /* read MC_STATUS */
  875. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  876. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  877. if (tmp == 2) {
  878. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  879. return;
  880. }
  881. if (tmp) {
  882. return;
  883. }
  884. udelay(1);
  885. }
  886. }
  887. int r600_pcie_gart_init(struct radeon_device *rdev)
  888. {
  889. int r;
  890. if (rdev->gart.table.vram.robj) {
  891. WARN(1, "R600 PCIE GART already initialized\n");
  892. return 0;
  893. }
  894. /* Initialize common gart structure */
  895. r = radeon_gart_init(rdev);
  896. if (r)
  897. return r;
  898. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  899. return radeon_gart_table_vram_alloc(rdev);
  900. }
  901. int r600_pcie_gart_enable(struct radeon_device *rdev)
  902. {
  903. u32 tmp;
  904. int r, i;
  905. if (rdev->gart.table.vram.robj == NULL) {
  906. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  907. return -EINVAL;
  908. }
  909. r = radeon_gart_table_vram_pin(rdev);
  910. if (r)
  911. return r;
  912. radeon_gart_restore(rdev);
  913. /* Setup L2 cache */
  914. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  915. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  916. EFFECTIVE_L2_QUEUE_SIZE(7));
  917. WREG32(VM_L2_CNTL2, 0);
  918. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  919. /* Setup TLB control */
  920. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  921. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  922. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  923. ENABLE_WAIT_L2_QUERY;
  924. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  928. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  937. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  938. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  939. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  940. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  941. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  942. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  943. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  944. (u32)(rdev->dummy_page.addr >> 12));
  945. for (i = 1; i < 7; i++)
  946. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  947. r600_pcie_gart_tlb_flush(rdev);
  948. rdev->gart.ready = true;
  949. return 0;
  950. }
  951. void r600_pcie_gart_disable(struct radeon_device *rdev)
  952. {
  953. u32 tmp;
  954. int i, r;
  955. /* Disable all tables */
  956. for (i = 0; i < 7; i++)
  957. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  958. /* Disable L2 cache */
  959. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  960. EFFECTIVE_L2_QUEUE_SIZE(7));
  961. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  962. /* Setup L1 TLB control */
  963. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  964. ENABLE_WAIT_L2_QUERY;
  965. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  979. if (rdev->gart.table.vram.robj) {
  980. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  981. if (likely(r == 0)) {
  982. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  983. radeon_bo_unpin(rdev->gart.table.vram.robj);
  984. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  985. }
  986. }
  987. }
  988. void r600_pcie_gart_fini(struct radeon_device *rdev)
  989. {
  990. radeon_gart_fini(rdev);
  991. r600_pcie_gart_disable(rdev);
  992. radeon_gart_table_vram_free(rdev);
  993. }
  994. void r600_agp_enable(struct radeon_device *rdev)
  995. {
  996. u32 tmp;
  997. int i;
  998. /* Setup L2 cache */
  999. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1000. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1001. EFFECTIVE_L2_QUEUE_SIZE(7));
  1002. WREG32(VM_L2_CNTL2, 0);
  1003. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1004. /* Setup TLB control */
  1005. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1006. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1007. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1008. ENABLE_WAIT_L2_QUERY;
  1009. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1010. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1012. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1013. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1015. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1016. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1017. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1018. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1019. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1020. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1021. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1022. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1023. for (i = 0; i < 7; i++)
  1024. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1025. }
  1026. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1027. {
  1028. unsigned i;
  1029. u32 tmp;
  1030. for (i = 0; i < rdev->usec_timeout; i++) {
  1031. /* read MC_STATUS */
  1032. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1033. if (!tmp)
  1034. return 0;
  1035. udelay(1);
  1036. }
  1037. return -1;
  1038. }
  1039. static void r600_mc_program(struct radeon_device *rdev)
  1040. {
  1041. struct rv515_mc_save save;
  1042. u32 tmp;
  1043. int i, j;
  1044. /* Initialize HDP */
  1045. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1046. WREG32((0x2c14 + j), 0x00000000);
  1047. WREG32((0x2c18 + j), 0x00000000);
  1048. WREG32((0x2c1c + j), 0x00000000);
  1049. WREG32((0x2c20 + j), 0x00000000);
  1050. WREG32((0x2c24 + j), 0x00000000);
  1051. }
  1052. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1053. rv515_mc_stop(rdev, &save);
  1054. if (r600_mc_wait_for_idle(rdev)) {
  1055. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1056. }
  1057. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1058. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1059. /* Update configuration */
  1060. if (rdev->flags & RADEON_IS_AGP) {
  1061. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1062. /* VRAM before AGP */
  1063. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1064. rdev->mc.vram_start >> 12);
  1065. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1066. rdev->mc.gtt_end >> 12);
  1067. } else {
  1068. /* VRAM after AGP */
  1069. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1070. rdev->mc.gtt_start >> 12);
  1071. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1072. rdev->mc.vram_end >> 12);
  1073. }
  1074. } else {
  1075. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1076. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1077. }
  1078. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1079. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1080. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1081. WREG32(MC_VM_FB_LOCATION, tmp);
  1082. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1083. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1084. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1085. if (rdev->flags & RADEON_IS_AGP) {
  1086. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1087. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1088. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1089. } else {
  1090. WREG32(MC_VM_AGP_BASE, 0);
  1091. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1092. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1093. }
  1094. if (r600_mc_wait_for_idle(rdev)) {
  1095. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1096. }
  1097. rv515_mc_resume(rdev, &save);
  1098. /* we need to own VRAM, so turn off the VGA renderer here
  1099. * to stop it overwriting our objects */
  1100. rv515_vga_render_disable(rdev);
  1101. }
  1102. /**
  1103. * r600_vram_gtt_location - try to find VRAM & GTT location
  1104. * @rdev: radeon device structure holding all necessary informations
  1105. * @mc: memory controller structure holding memory informations
  1106. *
  1107. * Function will place try to place VRAM at same place as in CPU (PCI)
  1108. * address space as some GPU seems to have issue when we reprogram at
  1109. * different address space.
  1110. *
  1111. * If there is not enough space to fit the unvisible VRAM after the
  1112. * aperture then we limit the VRAM size to the aperture.
  1113. *
  1114. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1115. * them to be in one from GPU point of view so that we can program GPU to
  1116. * catch access outside them (weird GPU policy see ??).
  1117. *
  1118. * This function will never fails, worst case are limiting VRAM or GTT.
  1119. *
  1120. * Note: GTT start, end, size should be initialized before calling this
  1121. * function on AGP platform.
  1122. */
  1123. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1124. {
  1125. u64 size_bf, size_af;
  1126. if (mc->mc_vram_size > 0xE0000000) {
  1127. /* leave room for at least 512M GTT */
  1128. dev_warn(rdev->dev, "limiting VRAM\n");
  1129. mc->real_vram_size = 0xE0000000;
  1130. mc->mc_vram_size = 0xE0000000;
  1131. }
  1132. if (rdev->flags & RADEON_IS_AGP) {
  1133. size_bf = mc->gtt_start;
  1134. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1135. if (size_bf > size_af) {
  1136. if (mc->mc_vram_size > size_bf) {
  1137. dev_warn(rdev->dev, "limiting VRAM\n");
  1138. mc->real_vram_size = size_bf;
  1139. mc->mc_vram_size = size_bf;
  1140. }
  1141. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1142. } else {
  1143. if (mc->mc_vram_size > size_af) {
  1144. dev_warn(rdev->dev, "limiting VRAM\n");
  1145. mc->real_vram_size = size_af;
  1146. mc->mc_vram_size = size_af;
  1147. }
  1148. mc->vram_start = mc->gtt_end;
  1149. }
  1150. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1151. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1152. mc->mc_vram_size >> 20, mc->vram_start,
  1153. mc->vram_end, mc->real_vram_size >> 20);
  1154. } else {
  1155. u64 base = 0;
  1156. if (rdev->flags & RADEON_IS_IGP) {
  1157. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1158. base <<= 24;
  1159. }
  1160. radeon_vram_location(rdev, &rdev->mc, base);
  1161. rdev->mc.gtt_base_align = 0;
  1162. radeon_gtt_location(rdev, mc);
  1163. }
  1164. }
  1165. int r600_mc_init(struct radeon_device *rdev)
  1166. {
  1167. u32 tmp;
  1168. int chansize, numchan;
  1169. /* Get VRAM informations */
  1170. rdev->mc.vram_is_ddr = true;
  1171. tmp = RREG32(RAMCFG);
  1172. if (tmp & CHANSIZE_OVERRIDE) {
  1173. chansize = 16;
  1174. } else if (tmp & CHANSIZE_MASK) {
  1175. chansize = 64;
  1176. } else {
  1177. chansize = 32;
  1178. }
  1179. tmp = RREG32(CHMAP);
  1180. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1181. case 0:
  1182. default:
  1183. numchan = 1;
  1184. break;
  1185. case 1:
  1186. numchan = 2;
  1187. break;
  1188. case 2:
  1189. numchan = 4;
  1190. break;
  1191. case 3:
  1192. numchan = 8;
  1193. break;
  1194. }
  1195. rdev->mc.vram_width = numchan * chansize;
  1196. /* Could aper size report 0 ? */
  1197. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1198. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1199. /* Setup GPU memory space */
  1200. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1201. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1202. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1203. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1204. r600_vram_gtt_location(rdev, &rdev->mc);
  1205. if (rdev->flags & RADEON_IS_IGP) {
  1206. rs690_pm_info(rdev);
  1207. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1208. }
  1209. radeon_update_bandwidth_info(rdev);
  1210. return 0;
  1211. }
  1212. /* We doesn't check that the GPU really needs a reset we simply do the
  1213. * reset, it's up to the caller to determine if the GPU needs one. We
  1214. * might add an helper function to check that.
  1215. */
  1216. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1217. {
  1218. struct rv515_mc_save save;
  1219. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1220. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1221. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1222. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1223. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1224. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1225. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1226. S_008010_GUI_ACTIVE(1);
  1227. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1228. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1229. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1230. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1231. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1232. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1233. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1234. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1235. u32 tmp;
  1236. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1237. return 0;
  1238. dev_info(rdev->dev, "GPU softreset \n");
  1239. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1240. RREG32(R_008010_GRBM_STATUS));
  1241. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1242. RREG32(R_008014_GRBM_STATUS2));
  1243. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1244. RREG32(R_000E50_SRBM_STATUS));
  1245. rv515_mc_stop(rdev, &save);
  1246. if (r600_mc_wait_for_idle(rdev)) {
  1247. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1248. }
  1249. /* Disable CP parsing/prefetching */
  1250. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1251. /* Check if any of the rendering block is busy and reset it */
  1252. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1253. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1254. tmp = S_008020_SOFT_RESET_CR(1) |
  1255. S_008020_SOFT_RESET_DB(1) |
  1256. S_008020_SOFT_RESET_CB(1) |
  1257. S_008020_SOFT_RESET_PA(1) |
  1258. S_008020_SOFT_RESET_SC(1) |
  1259. S_008020_SOFT_RESET_SMX(1) |
  1260. S_008020_SOFT_RESET_SPI(1) |
  1261. S_008020_SOFT_RESET_SX(1) |
  1262. S_008020_SOFT_RESET_SH(1) |
  1263. S_008020_SOFT_RESET_TC(1) |
  1264. S_008020_SOFT_RESET_TA(1) |
  1265. S_008020_SOFT_RESET_VC(1) |
  1266. S_008020_SOFT_RESET_VGT(1);
  1267. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1268. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1269. RREG32(R_008020_GRBM_SOFT_RESET);
  1270. mdelay(15);
  1271. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1272. }
  1273. /* Reset CP (we always reset CP) */
  1274. tmp = S_008020_SOFT_RESET_CP(1);
  1275. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1276. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1277. RREG32(R_008020_GRBM_SOFT_RESET);
  1278. mdelay(15);
  1279. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1280. /* Wait a little for things to settle down */
  1281. mdelay(1);
  1282. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1283. RREG32(R_008010_GRBM_STATUS));
  1284. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1285. RREG32(R_008014_GRBM_STATUS2));
  1286. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1287. RREG32(R_000E50_SRBM_STATUS));
  1288. rv515_mc_resume(rdev, &save);
  1289. return 0;
  1290. }
  1291. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1292. {
  1293. u32 srbm_status;
  1294. u32 grbm_status;
  1295. u32 grbm_status2;
  1296. struct r100_gpu_lockup *lockup;
  1297. int r;
  1298. if (rdev->family >= CHIP_RV770)
  1299. lockup = &rdev->config.rv770.lockup;
  1300. else
  1301. lockup = &rdev->config.r600.lockup;
  1302. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1303. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1304. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1305. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1306. r100_gpu_lockup_update(lockup, &rdev->cp);
  1307. return false;
  1308. }
  1309. /* force CP activities */
  1310. r = radeon_ring_lock(rdev, 2);
  1311. if (!r) {
  1312. /* PACKET2 NOP */
  1313. radeon_ring_write(rdev, 0x80000000);
  1314. radeon_ring_write(rdev, 0x80000000);
  1315. radeon_ring_unlock_commit(rdev);
  1316. }
  1317. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1318. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1319. }
  1320. int r600_asic_reset(struct radeon_device *rdev)
  1321. {
  1322. return r600_gpu_soft_reset(rdev);
  1323. }
  1324. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1325. u32 num_backends,
  1326. u32 backend_disable_mask)
  1327. {
  1328. u32 backend_map = 0;
  1329. u32 enabled_backends_mask;
  1330. u32 enabled_backends_count;
  1331. u32 cur_pipe;
  1332. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1333. u32 cur_backend;
  1334. u32 i;
  1335. if (num_tile_pipes > R6XX_MAX_PIPES)
  1336. num_tile_pipes = R6XX_MAX_PIPES;
  1337. if (num_tile_pipes < 1)
  1338. num_tile_pipes = 1;
  1339. if (num_backends > R6XX_MAX_BACKENDS)
  1340. num_backends = R6XX_MAX_BACKENDS;
  1341. if (num_backends < 1)
  1342. num_backends = 1;
  1343. enabled_backends_mask = 0;
  1344. enabled_backends_count = 0;
  1345. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1346. if (((backend_disable_mask >> i) & 1) == 0) {
  1347. enabled_backends_mask |= (1 << i);
  1348. ++enabled_backends_count;
  1349. }
  1350. if (enabled_backends_count == num_backends)
  1351. break;
  1352. }
  1353. if (enabled_backends_count == 0) {
  1354. enabled_backends_mask = 1;
  1355. enabled_backends_count = 1;
  1356. }
  1357. if (enabled_backends_count != num_backends)
  1358. num_backends = enabled_backends_count;
  1359. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1360. switch (num_tile_pipes) {
  1361. case 1:
  1362. swizzle_pipe[0] = 0;
  1363. break;
  1364. case 2:
  1365. swizzle_pipe[0] = 0;
  1366. swizzle_pipe[1] = 1;
  1367. break;
  1368. case 3:
  1369. swizzle_pipe[0] = 0;
  1370. swizzle_pipe[1] = 1;
  1371. swizzle_pipe[2] = 2;
  1372. break;
  1373. case 4:
  1374. swizzle_pipe[0] = 0;
  1375. swizzle_pipe[1] = 1;
  1376. swizzle_pipe[2] = 2;
  1377. swizzle_pipe[3] = 3;
  1378. break;
  1379. case 5:
  1380. swizzle_pipe[0] = 0;
  1381. swizzle_pipe[1] = 1;
  1382. swizzle_pipe[2] = 2;
  1383. swizzle_pipe[3] = 3;
  1384. swizzle_pipe[4] = 4;
  1385. break;
  1386. case 6:
  1387. swizzle_pipe[0] = 0;
  1388. swizzle_pipe[1] = 2;
  1389. swizzle_pipe[2] = 4;
  1390. swizzle_pipe[3] = 5;
  1391. swizzle_pipe[4] = 1;
  1392. swizzle_pipe[5] = 3;
  1393. break;
  1394. case 7:
  1395. swizzle_pipe[0] = 0;
  1396. swizzle_pipe[1] = 2;
  1397. swizzle_pipe[2] = 4;
  1398. swizzle_pipe[3] = 6;
  1399. swizzle_pipe[4] = 1;
  1400. swizzle_pipe[5] = 3;
  1401. swizzle_pipe[6] = 5;
  1402. break;
  1403. case 8:
  1404. swizzle_pipe[0] = 0;
  1405. swizzle_pipe[1] = 2;
  1406. swizzle_pipe[2] = 4;
  1407. swizzle_pipe[3] = 6;
  1408. swizzle_pipe[4] = 1;
  1409. swizzle_pipe[5] = 3;
  1410. swizzle_pipe[6] = 5;
  1411. swizzle_pipe[7] = 7;
  1412. break;
  1413. }
  1414. cur_backend = 0;
  1415. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1416. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1417. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1418. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1419. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1420. }
  1421. return backend_map;
  1422. }
  1423. int r600_count_pipe_bits(uint32_t val)
  1424. {
  1425. int i, ret = 0;
  1426. for (i = 0; i < 32; i++) {
  1427. ret += val & 1;
  1428. val >>= 1;
  1429. }
  1430. return ret;
  1431. }
  1432. void r600_gpu_init(struct radeon_device *rdev)
  1433. {
  1434. u32 tiling_config;
  1435. u32 ramcfg;
  1436. u32 backend_map;
  1437. u32 cc_rb_backend_disable;
  1438. u32 cc_gc_shader_pipe_config;
  1439. u32 tmp;
  1440. int i, j;
  1441. u32 sq_config;
  1442. u32 sq_gpr_resource_mgmt_1 = 0;
  1443. u32 sq_gpr_resource_mgmt_2 = 0;
  1444. u32 sq_thread_resource_mgmt = 0;
  1445. u32 sq_stack_resource_mgmt_1 = 0;
  1446. u32 sq_stack_resource_mgmt_2 = 0;
  1447. /* FIXME: implement */
  1448. switch (rdev->family) {
  1449. case CHIP_R600:
  1450. rdev->config.r600.max_pipes = 4;
  1451. rdev->config.r600.max_tile_pipes = 8;
  1452. rdev->config.r600.max_simds = 4;
  1453. rdev->config.r600.max_backends = 4;
  1454. rdev->config.r600.max_gprs = 256;
  1455. rdev->config.r600.max_threads = 192;
  1456. rdev->config.r600.max_stack_entries = 256;
  1457. rdev->config.r600.max_hw_contexts = 8;
  1458. rdev->config.r600.max_gs_threads = 16;
  1459. rdev->config.r600.sx_max_export_size = 128;
  1460. rdev->config.r600.sx_max_export_pos_size = 16;
  1461. rdev->config.r600.sx_max_export_smx_size = 128;
  1462. rdev->config.r600.sq_num_cf_insts = 2;
  1463. break;
  1464. case CHIP_RV630:
  1465. case CHIP_RV635:
  1466. rdev->config.r600.max_pipes = 2;
  1467. rdev->config.r600.max_tile_pipes = 2;
  1468. rdev->config.r600.max_simds = 3;
  1469. rdev->config.r600.max_backends = 1;
  1470. rdev->config.r600.max_gprs = 128;
  1471. rdev->config.r600.max_threads = 192;
  1472. rdev->config.r600.max_stack_entries = 128;
  1473. rdev->config.r600.max_hw_contexts = 8;
  1474. rdev->config.r600.max_gs_threads = 4;
  1475. rdev->config.r600.sx_max_export_size = 128;
  1476. rdev->config.r600.sx_max_export_pos_size = 16;
  1477. rdev->config.r600.sx_max_export_smx_size = 128;
  1478. rdev->config.r600.sq_num_cf_insts = 2;
  1479. break;
  1480. case CHIP_RV610:
  1481. case CHIP_RV620:
  1482. case CHIP_RS780:
  1483. case CHIP_RS880:
  1484. rdev->config.r600.max_pipes = 1;
  1485. rdev->config.r600.max_tile_pipes = 1;
  1486. rdev->config.r600.max_simds = 2;
  1487. rdev->config.r600.max_backends = 1;
  1488. rdev->config.r600.max_gprs = 128;
  1489. rdev->config.r600.max_threads = 192;
  1490. rdev->config.r600.max_stack_entries = 128;
  1491. rdev->config.r600.max_hw_contexts = 4;
  1492. rdev->config.r600.max_gs_threads = 4;
  1493. rdev->config.r600.sx_max_export_size = 128;
  1494. rdev->config.r600.sx_max_export_pos_size = 16;
  1495. rdev->config.r600.sx_max_export_smx_size = 128;
  1496. rdev->config.r600.sq_num_cf_insts = 1;
  1497. break;
  1498. case CHIP_RV670:
  1499. rdev->config.r600.max_pipes = 4;
  1500. rdev->config.r600.max_tile_pipes = 4;
  1501. rdev->config.r600.max_simds = 4;
  1502. rdev->config.r600.max_backends = 4;
  1503. rdev->config.r600.max_gprs = 192;
  1504. rdev->config.r600.max_threads = 192;
  1505. rdev->config.r600.max_stack_entries = 256;
  1506. rdev->config.r600.max_hw_contexts = 8;
  1507. rdev->config.r600.max_gs_threads = 16;
  1508. rdev->config.r600.sx_max_export_size = 128;
  1509. rdev->config.r600.sx_max_export_pos_size = 16;
  1510. rdev->config.r600.sx_max_export_smx_size = 128;
  1511. rdev->config.r600.sq_num_cf_insts = 2;
  1512. break;
  1513. default:
  1514. break;
  1515. }
  1516. /* Initialize HDP */
  1517. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1518. WREG32((0x2c14 + j), 0x00000000);
  1519. WREG32((0x2c18 + j), 0x00000000);
  1520. WREG32((0x2c1c + j), 0x00000000);
  1521. WREG32((0x2c20 + j), 0x00000000);
  1522. WREG32((0x2c24 + j), 0x00000000);
  1523. }
  1524. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1525. /* Setup tiling */
  1526. tiling_config = 0;
  1527. ramcfg = RREG32(RAMCFG);
  1528. switch (rdev->config.r600.max_tile_pipes) {
  1529. case 1:
  1530. tiling_config |= PIPE_TILING(0);
  1531. break;
  1532. case 2:
  1533. tiling_config |= PIPE_TILING(1);
  1534. break;
  1535. case 4:
  1536. tiling_config |= PIPE_TILING(2);
  1537. break;
  1538. case 8:
  1539. tiling_config |= PIPE_TILING(3);
  1540. break;
  1541. default:
  1542. break;
  1543. }
  1544. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1545. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1546. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1547. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1548. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1549. rdev->config.r600.tiling_group_size = 512;
  1550. else
  1551. rdev->config.r600.tiling_group_size = 256;
  1552. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1553. if (tmp > 3) {
  1554. tiling_config |= ROW_TILING(3);
  1555. tiling_config |= SAMPLE_SPLIT(3);
  1556. } else {
  1557. tiling_config |= ROW_TILING(tmp);
  1558. tiling_config |= SAMPLE_SPLIT(tmp);
  1559. }
  1560. tiling_config |= BANK_SWAPS(1);
  1561. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1562. cc_rb_backend_disable |=
  1563. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1564. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1565. cc_gc_shader_pipe_config |=
  1566. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1567. cc_gc_shader_pipe_config |=
  1568. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1569. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1570. (R6XX_MAX_BACKENDS -
  1571. r600_count_pipe_bits((cc_rb_backend_disable &
  1572. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1573. (cc_rb_backend_disable >> 16));
  1574. rdev->config.r600.tile_config = tiling_config;
  1575. tiling_config |= BACKEND_MAP(backend_map);
  1576. WREG32(GB_TILING_CONFIG, tiling_config);
  1577. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1578. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1579. /* Setup pipes */
  1580. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1581. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1582. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1583. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1584. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1585. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1586. /* Setup some CP states */
  1587. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1588. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1589. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1590. SYNC_WALKER | SYNC_ALIGNER));
  1591. /* Setup various GPU states */
  1592. if (rdev->family == CHIP_RV670)
  1593. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1594. tmp = RREG32(SX_DEBUG_1);
  1595. tmp |= SMX_EVENT_RELEASE;
  1596. if ((rdev->family > CHIP_R600))
  1597. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1598. WREG32(SX_DEBUG_1, tmp);
  1599. if (((rdev->family) == CHIP_R600) ||
  1600. ((rdev->family) == CHIP_RV630) ||
  1601. ((rdev->family) == CHIP_RV610) ||
  1602. ((rdev->family) == CHIP_RV620) ||
  1603. ((rdev->family) == CHIP_RS780) ||
  1604. ((rdev->family) == CHIP_RS880)) {
  1605. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1606. } else {
  1607. WREG32(DB_DEBUG, 0);
  1608. }
  1609. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1610. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1611. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1612. WREG32(VGT_NUM_INSTANCES, 0);
  1613. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1614. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1615. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1616. if (((rdev->family) == CHIP_RV610) ||
  1617. ((rdev->family) == CHIP_RV620) ||
  1618. ((rdev->family) == CHIP_RS780) ||
  1619. ((rdev->family) == CHIP_RS880)) {
  1620. tmp = (CACHE_FIFO_SIZE(0xa) |
  1621. FETCH_FIFO_HIWATER(0xa) |
  1622. DONE_FIFO_HIWATER(0xe0) |
  1623. ALU_UPDATE_FIFO_HIWATER(0x8));
  1624. } else if (((rdev->family) == CHIP_R600) ||
  1625. ((rdev->family) == CHIP_RV630)) {
  1626. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1627. tmp |= DONE_FIFO_HIWATER(0x4);
  1628. }
  1629. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1630. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1631. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1632. */
  1633. sq_config = RREG32(SQ_CONFIG);
  1634. sq_config &= ~(PS_PRIO(3) |
  1635. VS_PRIO(3) |
  1636. GS_PRIO(3) |
  1637. ES_PRIO(3));
  1638. sq_config |= (DX9_CONSTS |
  1639. VC_ENABLE |
  1640. PS_PRIO(0) |
  1641. VS_PRIO(1) |
  1642. GS_PRIO(2) |
  1643. ES_PRIO(3));
  1644. if ((rdev->family) == CHIP_R600) {
  1645. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1646. NUM_VS_GPRS(124) |
  1647. NUM_CLAUSE_TEMP_GPRS(4));
  1648. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1649. NUM_ES_GPRS(0));
  1650. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1651. NUM_VS_THREADS(48) |
  1652. NUM_GS_THREADS(4) |
  1653. NUM_ES_THREADS(4));
  1654. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1655. NUM_VS_STACK_ENTRIES(128));
  1656. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1657. NUM_ES_STACK_ENTRIES(0));
  1658. } else if (((rdev->family) == CHIP_RV610) ||
  1659. ((rdev->family) == CHIP_RV620) ||
  1660. ((rdev->family) == CHIP_RS780) ||
  1661. ((rdev->family) == CHIP_RS880)) {
  1662. /* no vertex cache */
  1663. sq_config &= ~VC_ENABLE;
  1664. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1665. NUM_VS_GPRS(44) |
  1666. NUM_CLAUSE_TEMP_GPRS(2));
  1667. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1668. NUM_ES_GPRS(17));
  1669. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1670. NUM_VS_THREADS(78) |
  1671. NUM_GS_THREADS(4) |
  1672. NUM_ES_THREADS(31));
  1673. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1674. NUM_VS_STACK_ENTRIES(40));
  1675. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1676. NUM_ES_STACK_ENTRIES(16));
  1677. } else if (((rdev->family) == CHIP_RV630) ||
  1678. ((rdev->family) == CHIP_RV635)) {
  1679. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1680. NUM_VS_GPRS(44) |
  1681. NUM_CLAUSE_TEMP_GPRS(2));
  1682. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1683. NUM_ES_GPRS(18));
  1684. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1685. NUM_VS_THREADS(78) |
  1686. NUM_GS_THREADS(4) |
  1687. NUM_ES_THREADS(31));
  1688. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1689. NUM_VS_STACK_ENTRIES(40));
  1690. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1691. NUM_ES_STACK_ENTRIES(16));
  1692. } else if ((rdev->family) == CHIP_RV670) {
  1693. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1694. NUM_VS_GPRS(44) |
  1695. NUM_CLAUSE_TEMP_GPRS(2));
  1696. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1697. NUM_ES_GPRS(17));
  1698. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1699. NUM_VS_THREADS(78) |
  1700. NUM_GS_THREADS(4) |
  1701. NUM_ES_THREADS(31));
  1702. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1703. NUM_VS_STACK_ENTRIES(64));
  1704. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1705. NUM_ES_STACK_ENTRIES(64));
  1706. }
  1707. WREG32(SQ_CONFIG, sq_config);
  1708. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1709. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1710. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1711. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1712. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1713. if (((rdev->family) == CHIP_RV610) ||
  1714. ((rdev->family) == CHIP_RV620) ||
  1715. ((rdev->family) == CHIP_RS780) ||
  1716. ((rdev->family) == CHIP_RS880)) {
  1717. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1718. } else {
  1719. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1720. }
  1721. /* More default values. 2D/3D driver should adjust as needed */
  1722. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1723. S1_X(0x4) | S1_Y(0xc)));
  1724. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1725. S1_X(0x2) | S1_Y(0x2) |
  1726. S2_X(0xa) | S2_Y(0x6) |
  1727. S3_X(0x6) | S3_Y(0xa)));
  1728. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1729. S1_X(0x4) | S1_Y(0xc) |
  1730. S2_X(0x1) | S2_Y(0x6) |
  1731. S3_X(0xa) | S3_Y(0xe)));
  1732. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1733. S5_X(0x0) | S5_Y(0x0) |
  1734. S6_X(0xb) | S6_Y(0x4) |
  1735. S7_X(0x7) | S7_Y(0x8)));
  1736. WREG32(VGT_STRMOUT_EN, 0);
  1737. tmp = rdev->config.r600.max_pipes * 16;
  1738. switch (rdev->family) {
  1739. case CHIP_RV610:
  1740. case CHIP_RV620:
  1741. case CHIP_RS780:
  1742. case CHIP_RS880:
  1743. tmp += 32;
  1744. break;
  1745. case CHIP_RV670:
  1746. tmp += 128;
  1747. break;
  1748. default:
  1749. break;
  1750. }
  1751. if (tmp > 256) {
  1752. tmp = 256;
  1753. }
  1754. WREG32(VGT_ES_PER_GS, 128);
  1755. WREG32(VGT_GS_PER_ES, tmp);
  1756. WREG32(VGT_GS_PER_VS, 2);
  1757. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1758. /* more default values. 2D/3D driver should adjust as needed */
  1759. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1760. WREG32(VGT_STRMOUT_EN, 0);
  1761. WREG32(SX_MISC, 0);
  1762. WREG32(PA_SC_MODE_CNTL, 0);
  1763. WREG32(PA_SC_AA_CONFIG, 0);
  1764. WREG32(PA_SC_LINE_STIPPLE, 0);
  1765. WREG32(SPI_INPUT_Z, 0);
  1766. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1767. WREG32(CB_COLOR7_FRAG, 0);
  1768. /* Clear render buffer base addresses */
  1769. WREG32(CB_COLOR0_BASE, 0);
  1770. WREG32(CB_COLOR1_BASE, 0);
  1771. WREG32(CB_COLOR2_BASE, 0);
  1772. WREG32(CB_COLOR3_BASE, 0);
  1773. WREG32(CB_COLOR4_BASE, 0);
  1774. WREG32(CB_COLOR5_BASE, 0);
  1775. WREG32(CB_COLOR6_BASE, 0);
  1776. WREG32(CB_COLOR7_BASE, 0);
  1777. WREG32(CB_COLOR7_FRAG, 0);
  1778. switch (rdev->family) {
  1779. case CHIP_RV610:
  1780. case CHIP_RV620:
  1781. case CHIP_RS780:
  1782. case CHIP_RS880:
  1783. tmp = TC_L2_SIZE(8);
  1784. break;
  1785. case CHIP_RV630:
  1786. case CHIP_RV635:
  1787. tmp = TC_L2_SIZE(4);
  1788. break;
  1789. case CHIP_R600:
  1790. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1791. break;
  1792. default:
  1793. tmp = TC_L2_SIZE(0);
  1794. break;
  1795. }
  1796. WREG32(TC_CNTL, tmp);
  1797. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1798. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1799. tmp = RREG32(ARB_POP);
  1800. tmp |= ENABLE_TC128;
  1801. WREG32(ARB_POP, tmp);
  1802. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1803. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1804. NUM_CLIP_SEQ(3)));
  1805. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1806. }
  1807. /*
  1808. * Indirect registers accessor
  1809. */
  1810. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1811. {
  1812. u32 r;
  1813. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1814. (void)RREG32(PCIE_PORT_INDEX);
  1815. r = RREG32(PCIE_PORT_DATA);
  1816. return r;
  1817. }
  1818. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1819. {
  1820. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1821. (void)RREG32(PCIE_PORT_INDEX);
  1822. WREG32(PCIE_PORT_DATA, (v));
  1823. (void)RREG32(PCIE_PORT_DATA);
  1824. }
  1825. /*
  1826. * CP & Ring
  1827. */
  1828. void r600_cp_stop(struct radeon_device *rdev)
  1829. {
  1830. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1831. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1832. WREG32(SCRATCH_UMSK, 0);
  1833. }
  1834. int r600_init_microcode(struct radeon_device *rdev)
  1835. {
  1836. struct platform_device *pdev;
  1837. const char *chip_name;
  1838. const char *rlc_chip_name;
  1839. size_t pfp_req_size, me_req_size, rlc_req_size;
  1840. char fw_name[30];
  1841. int err;
  1842. DRM_DEBUG("\n");
  1843. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1844. err = IS_ERR(pdev);
  1845. if (err) {
  1846. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1847. return -EINVAL;
  1848. }
  1849. switch (rdev->family) {
  1850. case CHIP_R600:
  1851. chip_name = "R600";
  1852. rlc_chip_name = "R600";
  1853. break;
  1854. case CHIP_RV610:
  1855. chip_name = "RV610";
  1856. rlc_chip_name = "R600";
  1857. break;
  1858. case CHIP_RV630:
  1859. chip_name = "RV630";
  1860. rlc_chip_name = "R600";
  1861. break;
  1862. case CHIP_RV620:
  1863. chip_name = "RV620";
  1864. rlc_chip_name = "R600";
  1865. break;
  1866. case CHIP_RV635:
  1867. chip_name = "RV635";
  1868. rlc_chip_name = "R600";
  1869. break;
  1870. case CHIP_RV670:
  1871. chip_name = "RV670";
  1872. rlc_chip_name = "R600";
  1873. break;
  1874. case CHIP_RS780:
  1875. case CHIP_RS880:
  1876. chip_name = "RS780";
  1877. rlc_chip_name = "R600";
  1878. break;
  1879. case CHIP_RV770:
  1880. chip_name = "RV770";
  1881. rlc_chip_name = "R700";
  1882. break;
  1883. case CHIP_RV730:
  1884. case CHIP_RV740:
  1885. chip_name = "RV730";
  1886. rlc_chip_name = "R700";
  1887. break;
  1888. case CHIP_RV710:
  1889. chip_name = "RV710";
  1890. rlc_chip_name = "R700";
  1891. break;
  1892. case CHIP_CEDAR:
  1893. chip_name = "CEDAR";
  1894. rlc_chip_name = "CEDAR";
  1895. break;
  1896. case CHIP_REDWOOD:
  1897. chip_name = "REDWOOD";
  1898. rlc_chip_name = "REDWOOD";
  1899. break;
  1900. case CHIP_JUNIPER:
  1901. chip_name = "JUNIPER";
  1902. rlc_chip_name = "JUNIPER";
  1903. break;
  1904. case CHIP_CYPRESS:
  1905. case CHIP_HEMLOCK:
  1906. chip_name = "CYPRESS";
  1907. rlc_chip_name = "CYPRESS";
  1908. break;
  1909. case CHIP_PALM:
  1910. chip_name = "PALM";
  1911. rlc_chip_name = "SUMO";
  1912. break;
  1913. default: BUG();
  1914. }
  1915. if (rdev->family >= CHIP_CEDAR) {
  1916. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1917. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1918. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1919. } else if (rdev->family >= CHIP_RV770) {
  1920. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1921. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1922. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1923. } else {
  1924. pfp_req_size = PFP_UCODE_SIZE * 4;
  1925. me_req_size = PM4_UCODE_SIZE * 12;
  1926. rlc_req_size = RLC_UCODE_SIZE * 4;
  1927. }
  1928. DRM_INFO("Loading %s Microcode\n", chip_name);
  1929. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1930. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1931. if (err)
  1932. goto out;
  1933. if (rdev->pfp_fw->size != pfp_req_size) {
  1934. printk(KERN_ERR
  1935. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1936. rdev->pfp_fw->size, fw_name);
  1937. err = -EINVAL;
  1938. goto out;
  1939. }
  1940. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1941. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1942. if (err)
  1943. goto out;
  1944. if (rdev->me_fw->size != me_req_size) {
  1945. printk(KERN_ERR
  1946. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1947. rdev->me_fw->size, fw_name);
  1948. err = -EINVAL;
  1949. }
  1950. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1951. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1952. if (err)
  1953. goto out;
  1954. if (rdev->rlc_fw->size != rlc_req_size) {
  1955. printk(KERN_ERR
  1956. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1957. rdev->rlc_fw->size, fw_name);
  1958. err = -EINVAL;
  1959. }
  1960. out:
  1961. platform_device_unregister(pdev);
  1962. if (err) {
  1963. if (err != -EINVAL)
  1964. printk(KERN_ERR
  1965. "r600_cp: Failed to load firmware \"%s\"\n",
  1966. fw_name);
  1967. release_firmware(rdev->pfp_fw);
  1968. rdev->pfp_fw = NULL;
  1969. release_firmware(rdev->me_fw);
  1970. rdev->me_fw = NULL;
  1971. release_firmware(rdev->rlc_fw);
  1972. rdev->rlc_fw = NULL;
  1973. }
  1974. return err;
  1975. }
  1976. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1977. {
  1978. const __be32 *fw_data;
  1979. int i;
  1980. if (!rdev->me_fw || !rdev->pfp_fw)
  1981. return -EINVAL;
  1982. r600_cp_stop(rdev);
  1983. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1984. /* Reset cp */
  1985. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1986. RREG32(GRBM_SOFT_RESET);
  1987. mdelay(15);
  1988. WREG32(GRBM_SOFT_RESET, 0);
  1989. WREG32(CP_ME_RAM_WADDR, 0);
  1990. fw_data = (const __be32 *)rdev->me_fw->data;
  1991. WREG32(CP_ME_RAM_WADDR, 0);
  1992. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1993. WREG32(CP_ME_RAM_DATA,
  1994. be32_to_cpup(fw_data++));
  1995. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1996. WREG32(CP_PFP_UCODE_ADDR, 0);
  1997. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1998. WREG32(CP_PFP_UCODE_DATA,
  1999. be32_to_cpup(fw_data++));
  2000. WREG32(CP_PFP_UCODE_ADDR, 0);
  2001. WREG32(CP_ME_RAM_WADDR, 0);
  2002. WREG32(CP_ME_RAM_RADDR, 0);
  2003. return 0;
  2004. }
  2005. int r600_cp_start(struct radeon_device *rdev)
  2006. {
  2007. int r;
  2008. uint32_t cp_me;
  2009. r = radeon_ring_lock(rdev, 7);
  2010. if (r) {
  2011. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2012. return r;
  2013. }
  2014. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2015. radeon_ring_write(rdev, 0x1);
  2016. if (rdev->family >= CHIP_RV770) {
  2017. radeon_ring_write(rdev, 0x0);
  2018. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2019. } else {
  2020. radeon_ring_write(rdev, 0x3);
  2021. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2022. }
  2023. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2024. radeon_ring_write(rdev, 0);
  2025. radeon_ring_write(rdev, 0);
  2026. radeon_ring_unlock_commit(rdev);
  2027. cp_me = 0xff;
  2028. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2029. return 0;
  2030. }
  2031. int r600_cp_resume(struct radeon_device *rdev)
  2032. {
  2033. u32 tmp;
  2034. u32 rb_bufsz;
  2035. int r;
  2036. /* Reset cp */
  2037. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2038. RREG32(GRBM_SOFT_RESET);
  2039. mdelay(15);
  2040. WREG32(GRBM_SOFT_RESET, 0);
  2041. /* Set ring buffer size */
  2042. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2043. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2044. #ifdef __BIG_ENDIAN
  2045. tmp |= BUF_SWAP_32BIT;
  2046. #endif
  2047. WREG32(CP_RB_CNTL, tmp);
  2048. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2049. /* Set the write pointer delay */
  2050. WREG32(CP_RB_WPTR_DELAY, 0);
  2051. /* Initialize the ring buffer's read and write pointers */
  2052. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2053. WREG32(CP_RB_RPTR_WR, 0);
  2054. WREG32(CP_RB_WPTR, 0);
  2055. /* set the wb address whether it's enabled or not */
  2056. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2057. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2058. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2059. if (rdev->wb.enabled)
  2060. WREG32(SCRATCH_UMSK, 0xff);
  2061. else {
  2062. tmp |= RB_NO_UPDATE;
  2063. WREG32(SCRATCH_UMSK, 0);
  2064. }
  2065. mdelay(1);
  2066. WREG32(CP_RB_CNTL, tmp);
  2067. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2068. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2069. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2070. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2071. r600_cp_start(rdev);
  2072. rdev->cp.ready = true;
  2073. r = radeon_ring_test(rdev);
  2074. if (r) {
  2075. rdev->cp.ready = false;
  2076. return r;
  2077. }
  2078. return 0;
  2079. }
  2080. void r600_cp_commit(struct radeon_device *rdev)
  2081. {
  2082. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2083. (void)RREG32(CP_RB_WPTR);
  2084. }
  2085. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2086. {
  2087. u32 rb_bufsz;
  2088. /* Align ring size */
  2089. rb_bufsz = drm_order(ring_size / 8);
  2090. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2091. rdev->cp.ring_size = ring_size;
  2092. rdev->cp.align_mask = 16 - 1;
  2093. }
  2094. void r600_cp_fini(struct radeon_device *rdev)
  2095. {
  2096. r600_cp_stop(rdev);
  2097. radeon_ring_fini(rdev);
  2098. }
  2099. /*
  2100. * GPU scratch registers helpers function.
  2101. */
  2102. void r600_scratch_init(struct radeon_device *rdev)
  2103. {
  2104. int i;
  2105. rdev->scratch.num_reg = 7;
  2106. rdev->scratch.reg_base = SCRATCH_REG0;
  2107. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2108. rdev->scratch.free[i] = true;
  2109. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2110. }
  2111. }
  2112. int r600_ring_test(struct radeon_device *rdev)
  2113. {
  2114. uint32_t scratch;
  2115. uint32_t tmp = 0;
  2116. unsigned i;
  2117. int r;
  2118. r = radeon_scratch_get(rdev, &scratch);
  2119. if (r) {
  2120. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2121. return r;
  2122. }
  2123. WREG32(scratch, 0xCAFEDEAD);
  2124. r = radeon_ring_lock(rdev, 3);
  2125. if (r) {
  2126. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2127. radeon_scratch_free(rdev, scratch);
  2128. return r;
  2129. }
  2130. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2131. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2132. radeon_ring_write(rdev, 0xDEADBEEF);
  2133. radeon_ring_unlock_commit(rdev);
  2134. for (i = 0; i < rdev->usec_timeout; i++) {
  2135. tmp = RREG32(scratch);
  2136. if (tmp == 0xDEADBEEF)
  2137. break;
  2138. DRM_UDELAY(1);
  2139. }
  2140. if (i < rdev->usec_timeout) {
  2141. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2142. } else {
  2143. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2144. scratch, tmp);
  2145. r = -EINVAL;
  2146. }
  2147. radeon_scratch_free(rdev, scratch);
  2148. return r;
  2149. }
  2150. void r600_fence_ring_emit(struct radeon_device *rdev,
  2151. struct radeon_fence *fence)
  2152. {
  2153. if (rdev->wb.use_event) {
  2154. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2155. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2156. /* EVENT_WRITE_EOP - flush caches, send int */
  2157. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2158. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2159. radeon_ring_write(rdev, addr & 0xffffffff);
  2160. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2161. radeon_ring_write(rdev, fence->seq);
  2162. radeon_ring_write(rdev, 0);
  2163. } else {
  2164. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2165. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2166. /* wait for 3D idle clean */
  2167. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2168. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2169. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2170. /* Emit fence sequence & fire IRQ */
  2171. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2172. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2173. radeon_ring_write(rdev, fence->seq);
  2174. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2175. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2176. radeon_ring_write(rdev, RB_INT_STAT);
  2177. }
  2178. }
  2179. int r600_copy_blit(struct radeon_device *rdev,
  2180. uint64_t src_offset, uint64_t dst_offset,
  2181. unsigned num_pages, struct radeon_fence *fence)
  2182. {
  2183. int r;
  2184. mutex_lock(&rdev->r600_blit.mutex);
  2185. rdev->r600_blit.vb_ib = NULL;
  2186. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2187. if (r) {
  2188. if (rdev->r600_blit.vb_ib)
  2189. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2190. mutex_unlock(&rdev->r600_blit.mutex);
  2191. return r;
  2192. }
  2193. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2194. r600_blit_done_copy(rdev, fence);
  2195. mutex_unlock(&rdev->r600_blit.mutex);
  2196. return 0;
  2197. }
  2198. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2199. uint32_t tiling_flags, uint32_t pitch,
  2200. uint32_t offset, uint32_t obj_size)
  2201. {
  2202. /* FIXME: implement */
  2203. return 0;
  2204. }
  2205. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2206. {
  2207. /* FIXME: implement */
  2208. }
  2209. int r600_startup(struct radeon_device *rdev)
  2210. {
  2211. int r;
  2212. /* enable pcie gen2 link */
  2213. r600_pcie_gen2_enable(rdev);
  2214. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2215. r = r600_init_microcode(rdev);
  2216. if (r) {
  2217. DRM_ERROR("Failed to load firmware!\n");
  2218. return r;
  2219. }
  2220. }
  2221. r600_mc_program(rdev);
  2222. if (rdev->flags & RADEON_IS_AGP) {
  2223. r600_agp_enable(rdev);
  2224. } else {
  2225. r = r600_pcie_gart_enable(rdev);
  2226. if (r)
  2227. return r;
  2228. }
  2229. r600_gpu_init(rdev);
  2230. r = r600_blit_init(rdev);
  2231. if (r) {
  2232. r600_blit_fini(rdev);
  2233. rdev->asic->copy = NULL;
  2234. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2235. }
  2236. /* allocate wb buffer */
  2237. r = radeon_wb_init(rdev);
  2238. if (r)
  2239. return r;
  2240. /* Enable IRQ */
  2241. r = r600_irq_init(rdev);
  2242. if (r) {
  2243. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2244. radeon_irq_kms_fini(rdev);
  2245. return r;
  2246. }
  2247. r600_irq_set(rdev);
  2248. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2249. if (r)
  2250. return r;
  2251. r = r600_cp_load_microcode(rdev);
  2252. if (r)
  2253. return r;
  2254. r = r600_cp_resume(rdev);
  2255. if (r)
  2256. return r;
  2257. return 0;
  2258. }
  2259. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2260. {
  2261. uint32_t temp;
  2262. temp = RREG32(CONFIG_CNTL);
  2263. if (state == false) {
  2264. temp &= ~(1<<0);
  2265. temp |= (1<<1);
  2266. } else {
  2267. temp &= ~(1<<1);
  2268. }
  2269. WREG32(CONFIG_CNTL, temp);
  2270. }
  2271. int r600_resume(struct radeon_device *rdev)
  2272. {
  2273. int r;
  2274. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2275. * posting will perform necessary task to bring back GPU into good
  2276. * shape.
  2277. */
  2278. /* post card */
  2279. atom_asic_init(rdev->mode_info.atom_context);
  2280. r = r600_startup(rdev);
  2281. if (r) {
  2282. DRM_ERROR("r600 startup failed on resume\n");
  2283. return r;
  2284. }
  2285. r = r600_ib_test(rdev);
  2286. if (r) {
  2287. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2288. return r;
  2289. }
  2290. r = r600_audio_init(rdev);
  2291. if (r) {
  2292. DRM_ERROR("radeon: audio resume failed\n");
  2293. return r;
  2294. }
  2295. return r;
  2296. }
  2297. int r600_suspend(struct radeon_device *rdev)
  2298. {
  2299. int r;
  2300. r600_audio_fini(rdev);
  2301. /* FIXME: we should wait for ring to be empty */
  2302. r600_cp_stop(rdev);
  2303. rdev->cp.ready = false;
  2304. r600_irq_suspend(rdev);
  2305. radeon_wb_disable(rdev);
  2306. r600_pcie_gart_disable(rdev);
  2307. /* unpin shaders bo */
  2308. if (rdev->r600_blit.shader_obj) {
  2309. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2310. if (!r) {
  2311. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2312. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2313. }
  2314. }
  2315. return 0;
  2316. }
  2317. /* Plan is to move initialization in that function and use
  2318. * helper function so that radeon_device_init pretty much
  2319. * do nothing more than calling asic specific function. This
  2320. * should also allow to remove a bunch of callback function
  2321. * like vram_info.
  2322. */
  2323. int r600_init(struct radeon_device *rdev)
  2324. {
  2325. int r;
  2326. r = radeon_dummy_page_init(rdev);
  2327. if (r)
  2328. return r;
  2329. if (r600_debugfs_mc_info_init(rdev)) {
  2330. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2331. }
  2332. /* This don't do much */
  2333. r = radeon_gem_init(rdev);
  2334. if (r)
  2335. return r;
  2336. /* Read BIOS */
  2337. if (!radeon_get_bios(rdev)) {
  2338. if (ASIC_IS_AVIVO(rdev))
  2339. return -EINVAL;
  2340. }
  2341. /* Must be an ATOMBIOS */
  2342. if (!rdev->is_atom_bios) {
  2343. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2344. return -EINVAL;
  2345. }
  2346. r = radeon_atombios_init(rdev);
  2347. if (r)
  2348. return r;
  2349. /* Post card if necessary */
  2350. if (!radeon_card_posted(rdev)) {
  2351. if (!rdev->bios) {
  2352. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2353. return -EINVAL;
  2354. }
  2355. DRM_INFO("GPU not posted. posting now...\n");
  2356. atom_asic_init(rdev->mode_info.atom_context);
  2357. }
  2358. /* Initialize scratch registers */
  2359. r600_scratch_init(rdev);
  2360. /* Initialize surface registers */
  2361. radeon_surface_init(rdev);
  2362. /* Initialize clocks */
  2363. radeon_get_clock_info(rdev->ddev);
  2364. /* Fence driver */
  2365. r = radeon_fence_driver_init(rdev);
  2366. if (r)
  2367. return r;
  2368. if (rdev->flags & RADEON_IS_AGP) {
  2369. r = radeon_agp_init(rdev);
  2370. if (r)
  2371. radeon_agp_disable(rdev);
  2372. }
  2373. r = r600_mc_init(rdev);
  2374. if (r)
  2375. return r;
  2376. /* Memory manager */
  2377. r = radeon_bo_init(rdev);
  2378. if (r)
  2379. return r;
  2380. r = radeon_irq_kms_init(rdev);
  2381. if (r)
  2382. return r;
  2383. rdev->cp.ring_obj = NULL;
  2384. r600_ring_init(rdev, 1024 * 1024);
  2385. rdev->ih.ring_obj = NULL;
  2386. r600_ih_ring_init(rdev, 64 * 1024);
  2387. r = r600_pcie_gart_init(rdev);
  2388. if (r)
  2389. return r;
  2390. rdev->accel_working = true;
  2391. r = r600_startup(rdev);
  2392. if (r) {
  2393. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2394. r600_cp_fini(rdev);
  2395. r600_irq_fini(rdev);
  2396. radeon_wb_fini(rdev);
  2397. radeon_irq_kms_fini(rdev);
  2398. r600_pcie_gart_fini(rdev);
  2399. rdev->accel_working = false;
  2400. }
  2401. if (rdev->accel_working) {
  2402. r = radeon_ib_pool_init(rdev);
  2403. if (r) {
  2404. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2405. rdev->accel_working = false;
  2406. } else {
  2407. r = r600_ib_test(rdev);
  2408. if (r) {
  2409. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2410. rdev->accel_working = false;
  2411. }
  2412. }
  2413. }
  2414. r = r600_audio_init(rdev);
  2415. if (r)
  2416. return r; /* TODO error handling */
  2417. return 0;
  2418. }
  2419. void r600_fini(struct radeon_device *rdev)
  2420. {
  2421. r600_audio_fini(rdev);
  2422. r600_blit_fini(rdev);
  2423. r600_cp_fini(rdev);
  2424. r600_irq_fini(rdev);
  2425. radeon_wb_fini(rdev);
  2426. radeon_irq_kms_fini(rdev);
  2427. r600_pcie_gart_fini(rdev);
  2428. radeon_agp_fini(rdev);
  2429. radeon_gem_fini(rdev);
  2430. radeon_fence_driver_fini(rdev);
  2431. radeon_bo_fini(rdev);
  2432. radeon_atombios_fini(rdev);
  2433. kfree(rdev->bios);
  2434. rdev->bios = NULL;
  2435. radeon_dummy_page_fini(rdev);
  2436. }
  2437. /*
  2438. * CS stuff
  2439. */
  2440. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2441. {
  2442. /* FIXME: implement */
  2443. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2444. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2445. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2446. radeon_ring_write(rdev, ib->length_dw);
  2447. }
  2448. int r600_ib_test(struct radeon_device *rdev)
  2449. {
  2450. struct radeon_ib *ib;
  2451. uint32_t scratch;
  2452. uint32_t tmp = 0;
  2453. unsigned i;
  2454. int r;
  2455. r = radeon_scratch_get(rdev, &scratch);
  2456. if (r) {
  2457. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2458. return r;
  2459. }
  2460. WREG32(scratch, 0xCAFEDEAD);
  2461. r = radeon_ib_get(rdev, &ib);
  2462. if (r) {
  2463. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2464. return r;
  2465. }
  2466. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2467. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2468. ib->ptr[2] = 0xDEADBEEF;
  2469. ib->ptr[3] = PACKET2(0);
  2470. ib->ptr[4] = PACKET2(0);
  2471. ib->ptr[5] = PACKET2(0);
  2472. ib->ptr[6] = PACKET2(0);
  2473. ib->ptr[7] = PACKET2(0);
  2474. ib->ptr[8] = PACKET2(0);
  2475. ib->ptr[9] = PACKET2(0);
  2476. ib->ptr[10] = PACKET2(0);
  2477. ib->ptr[11] = PACKET2(0);
  2478. ib->ptr[12] = PACKET2(0);
  2479. ib->ptr[13] = PACKET2(0);
  2480. ib->ptr[14] = PACKET2(0);
  2481. ib->ptr[15] = PACKET2(0);
  2482. ib->length_dw = 16;
  2483. r = radeon_ib_schedule(rdev, ib);
  2484. if (r) {
  2485. radeon_scratch_free(rdev, scratch);
  2486. radeon_ib_free(rdev, &ib);
  2487. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2488. return r;
  2489. }
  2490. r = radeon_fence_wait(ib->fence, false);
  2491. if (r) {
  2492. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2493. return r;
  2494. }
  2495. for (i = 0; i < rdev->usec_timeout; i++) {
  2496. tmp = RREG32(scratch);
  2497. if (tmp == 0xDEADBEEF)
  2498. break;
  2499. DRM_UDELAY(1);
  2500. }
  2501. if (i < rdev->usec_timeout) {
  2502. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2503. } else {
  2504. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2505. scratch, tmp);
  2506. r = -EINVAL;
  2507. }
  2508. radeon_scratch_free(rdev, scratch);
  2509. radeon_ib_free(rdev, &ib);
  2510. return r;
  2511. }
  2512. /*
  2513. * Interrupts
  2514. *
  2515. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2516. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2517. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2518. * and host consumes. As the host irq handler processes interrupts, it
  2519. * increments the rptr. When the rptr catches up with the wptr, all the
  2520. * current interrupts have been processed.
  2521. */
  2522. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2523. {
  2524. u32 rb_bufsz;
  2525. /* Align ring size */
  2526. rb_bufsz = drm_order(ring_size / 4);
  2527. ring_size = (1 << rb_bufsz) * 4;
  2528. rdev->ih.ring_size = ring_size;
  2529. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2530. rdev->ih.rptr = 0;
  2531. }
  2532. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2533. {
  2534. int r;
  2535. /* Allocate ring buffer */
  2536. if (rdev->ih.ring_obj == NULL) {
  2537. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2538. PAGE_SIZE, true,
  2539. RADEON_GEM_DOMAIN_GTT,
  2540. &rdev->ih.ring_obj);
  2541. if (r) {
  2542. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2543. return r;
  2544. }
  2545. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2546. if (unlikely(r != 0))
  2547. return r;
  2548. r = radeon_bo_pin(rdev->ih.ring_obj,
  2549. RADEON_GEM_DOMAIN_GTT,
  2550. &rdev->ih.gpu_addr);
  2551. if (r) {
  2552. radeon_bo_unreserve(rdev->ih.ring_obj);
  2553. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2554. return r;
  2555. }
  2556. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2557. (void **)&rdev->ih.ring);
  2558. radeon_bo_unreserve(rdev->ih.ring_obj);
  2559. if (r) {
  2560. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2561. return r;
  2562. }
  2563. }
  2564. return 0;
  2565. }
  2566. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2567. {
  2568. int r;
  2569. if (rdev->ih.ring_obj) {
  2570. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2571. if (likely(r == 0)) {
  2572. radeon_bo_kunmap(rdev->ih.ring_obj);
  2573. radeon_bo_unpin(rdev->ih.ring_obj);
  2574. radeon_bo_unreserve(rdev->ih.ring_obj);
  2575. }
  2576. radeon_bo_unref(&rdev->ih.ring_obj);
  2577. rdev->ih.ring = NULL;
  2578. rdev->ih.ring_obj = NULL;
  2579. }
  2580. }
  2581. void r600_rlc_stop(struct radeon_device *rdev)
  2582. {
  2583. if ((rdev->family >= CHIP_RV770) &&
  2584. (rdev->family <= CHIP_RV740)) {
  2585. /* r7xx asics need to soft reset RLC before halting */
  2586. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2587. RREG32(SRBM_SOFT_RESET);
  2588. udelay(15000);
  2589. WREG32(SRBM_SOFT_RESET, 0);
  2590. RREG32(SRBM_SOFT_RESET);
  2591. }
  2592. WREG32(RLC_CNTL, 0);
  2593. }
  2594. static void r600_rlc_start(struct radeon_device *rdev)
  2595. {
  2596. WREG32(RLC_CNTL, RLC_ENABLE);
  2597. }
  2598. static int r600_rlc_init(struct radeon_device *rdev)
  2599. {
  2600. u32 i;
  2601. const __be32 *fw_data;
  2602. if (!rdev->rlc_fw)
  2603. return -EINVAL;
  2604. r600_rlc_stop(rdev);
  2605. WREG32(RLC_HB_BASE, 0);
  2606. WREG32(RLC_HB_CNTL, 0);
  2607. WREG32(RLC_HB_RPTR, 0);
  2608. WREG32(RLC_HB_WPTR, 0);
  2609. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2610. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2611. WREG32(RLC_MC_CNTL, 0);
  2612. WREG32(RLC_UCODE_CNTL, 0);
  2613. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2614. if (rdev->family >= CHIP_CEDAR) {
  2615. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2616. WREG32(RLC_UCODE_ADDR, i);
  2617. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2618. }
  2619. } else if (rdev->family >= CHIP_RV770) {
  2620. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2621. WREG32(RLC_UCODE_ADDR, i);
  2622. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2623. }
  2624. } else {
  2625. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2626. WREG32(RLC_UCODE_ADDR, i);
  2627. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2628. }
  2629. }
  2630. WREG32(RLC_UCODE_ADDR, 0);
  2631. r600_rlc_start(rdev);
  2632. return 0;
  2633. }
  2634. static void r600_enable_interrupts(struct radeon_device *rdev)
  2635. {
  2636. u32 ih_cntl = RREG32(IH_CNTL);
  2637. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2638. ih_cntl |= ENABLE_INTR;
  2639. ih_rb_cntl |= IH_RB_ENABLE;
  2640. WREG32(IH_CNTL, ih_cntl);
  2641. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2642. rdev->ih.enabled = true;
  2643. }
  2644. void r600_disable_interrupts(struct radeon_device *rdev)
  2645. {
  2646. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2647. u32 ih_cntl = RREG32(IH_CNTL);
  2648. ih_rb_cntl &= ~IH_RB_ENABLE;
  2649. ih_cntl &= ~ENABLE_INTR;
  2650. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2651. WREG32(IH_CNTL, ih_cntl);
  2652. /* set rptr, wptr to 0 */
  2653. WREG32(IH_RB_RPTR, 0);
  2654. WREG32(IH_RB_WPTR, 0);
  2655. rdev->ih.enabled = false;
  2656. rdev->ih.wptr = 0;
  2657. rdev->ih.rptr = 0;
  2658. }
  2659. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2660. {
  2661. u32 tmp;
  2662. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2663. WREG32(GRBM_INT_CNTL, 0);
  2664. WREG32(DxMODE_INT_MASK, 0);
  2665. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2666. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2667. if (ASIC_IS_DCE3(rdev)) {
  2668. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2669. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2670. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2671. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2672. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2673. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2674. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2675. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2676. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2677. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2678. if (ASIC_IS_DCE32(rdev)) {
  2679. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2680. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2681. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2682. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2683. }
  2684. } else {
  2685. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2686. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2687. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2688. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2689. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2690. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2691. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2692. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2693. }
  2694. }
  2695. int r600_irq_init(struct radeon_device *rdev)
  2696. {
  2697. int ret = 0;
  2698. int rb_bufsz;
  2699. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2700. /* allocate ring */
  2701. ret = r600_ih_ring_alloc(rdev);
  2702. if (ret)
  2703. return ret;
  2704. /* disable irqs */
  2705. r600_disable_interrupts(rdev);
  2706. /* init rlc */
  2707. ret = r600_rlc_init(rdev);
  2708. if (ret) {
  2709. r600_ih_ring_fini(rdev);
  2710. return ret;
  2711. }
  2712. /* setup interrupt control */
  2713. /* set dummy read address to ring address */
  2714. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2715. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2716. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2717. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2718. */
  2719. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2720. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2721. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2722. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2723. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2724. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2725. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2726. IH_WPTR_OVERFLOW_CLEAR |
  2727. (rb_bufsz << 1));
  2728. if (rdev->wb.enabled)
  2729. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2730. /* set the writeback address whether it's enabled or not */
  2731. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2732. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2733. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2734. /* set rptr, wptr to 0 */
  2735. WREG32(IH_RB_RPTR, 0);
  2736. WREG32(IH_RB_WPTR, 0);
  2737. /* Default settings for IH_CNTL (disabled at first) */
  2738. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2739. /* RPTR_REARM only works if msi's are enabled */
  2740. if (rdev->msi_enabled)
  2741. ih_cntl |= RPTR_REARM;
  2742. #ifdef __BIG_ENDIAN
  2743. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2744. #endif
  2745. WREG32(IH_CNTL, ih_cntl);
  2746. /* force the active interrupt state to all disabled */
  2747. if (rdev->family >= CHIP_CEDAR)
  2748. evergreen_disable_interrupt_state(rdev);
  2749. else
  2750. r600_disable_interrupt_state(rdev);
  2751. /* enable irqs */
  2752. r600_enable_interrupts(rdev);
  2753. return ret;
  2754. }
  2755. void r600_irq_suspend(struct radeon_device *rdev)
  2756. {
  2757. r600_irq_disable(rdev);
  2758. r600_rlc_stop(rdev);
  2759. }
  2760. void r600_irq_fini(struct radeon_device *rdev)
  2761. {
  2762. r600_irq_suspend(rdev);
  2763. r600_ih_ring_fini(rdev);
  2764. }
  2765. int r600_irq_set(struct radeon_device *rdev)
  2766. {
  2767. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2768. u32 mode_int = 0;
  2769. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2770. u32 grbm_int_cntl = 0;
  2771. u32 hdmi1, hdmi2;
  2772. u32 d1grph = 0, d2grph = 0;
  2773. if (!rdev->irq.installed) {
  2774. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2775. return -EINVAL;
  2776. }
  2777. /* don't enable anything if the ih is disabled */
  2778. if (!rdev->ih.enabled) {
  2779. r600_disable_interrupts(rdev);
  2780. /* force the active interrupt state to all disabled */
  2781. r600_disable_interrupt_state(rdev);
  2782. return 0;
  2783. }
  2784. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2785. if (ASIC_IS_DCE3(rdev)) {
  2786. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2787. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2788. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2789. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2790. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2791. if (ASIC_IS_DCE32(rdev)) {
  2792. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2793. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2794. }
  2795. } else {
  2796. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2797. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2798. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2799. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2800. }
  2801. if (rdev->irq.sw_int) {
  2802. DRM_DEBUG("r600_irq_set: sw int\n");
  2803. cp_int_cntl |= RB_INT_ENABLE;
  2804. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2805. }
  2806. if (rdev->irq.crtc_vblank_int[0] ||
  2807. rdev->irq.pflip[0]) {
  2808. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2809. mode_int |= D1MODE_VBLANK_INT_MASK;
  2810. }
  2811. if (rdev->irq.crtc_vblank_int[1] ||
  2812. rdev->irq.pflip[1]) {
  2813. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2814. mode_int |= D2MODE_VBLANK_INT_MASK;
  2815. }
  2816. if (rdev->irq.hpd[0]) {
  2817. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2818. hpd1 |= DC_HPDx_INT_EN;
  2819. }
  2820. if (rdev->irq.hpd[1]) {
  2821. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2822. hpd2 |= DC_HPDx_INT_EN;
  2823. }
  2824. if (rdev->irq.hpd[2]) {
  2825. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2826. hpd3 |= DC_HPDx_INT_EN;
  2827. }
  2828. if (rdev->irq.hpd[3]) {
  2829. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2830. hpd4 |= DC_HPDx_INT_EN;
  2831. }
  2832. if (rdev->irq.hpd[4]) {
  2833. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2834. hpd5 |= DC_HPDx_INT_EN;
  2835. }
  2836. if (rdev->irq.hpd[5]) {
  2837. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2838. hpd6 |= DC_HPDx_INT_EN;
  2839. }
  2840. if (rdev->irq.hdmi[0]) {
  2841. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2842. hdmi1 |= R600_HDMI_INT_EN;
  2843. }
  2844. if (rdev->irq.hdmi[1]) {
  2845. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2846. hdmi2 |= R600_HDMI_INT_EN;
  2847. }
  2848. if (rdev->irq.gui_idle) {
  2849. DRM_DEBUG("gui idle\n");
  2850. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2851. }
  2852. WREG32(CP_INT_CNTL, cp_int_cntl);
  2853. WREG32(DxMODE_INT_MASK, mode_int);
  2854. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2855. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2856. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2857. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2858. if (ASIC_IS_DCE3(rdev)) {
  2859. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2860. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2861. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2862. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2863. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2864. if (ASIC_IS_DCE32(rdev)) {
  2865. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2866. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2867. }
  2868. } else {
  2869. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2870. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2871. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2872. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2873. }
  2874. return 0;
  2875. }
  2876. static inline void r600_irq_ack(struct radeon_device *rdev)
  2877. {
  2878. u32 tmp;
  2879. if (ASIC_IS_DCE3(rdev)) {
  2880. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2881. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2882. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2883. } else {
  2884. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2885. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2886. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2887. }
  2888. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2889. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2890. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2891. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2892. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2893. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2894. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2895. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2896. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2897. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2898. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2899. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2900. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2901. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2902. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2903. if (ASIC_IS_DCE3(rdev)) {
  2904. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2905. tmp |= DC_HPDx_INT_ACK;
  2906. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2907. } else {
  2908. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2909. tmp |= DC_HPDx_INT_ACK;
  2910. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2911. }
  2912. }
  2913. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2914. if (ASIC_IS_DCE3(rdev)) {
  2915. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2916. tmp |= DC_HPDx_INT_ACK;
  2917. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2918. } else {
  2919. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2920. tmp |= DC_HPDx_INT_ACK;
  2921. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2922. }
  2923. }
  2924. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2925. if (ASIC_IS_DCE3(rdev)) {
  2926. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2927. tmp |= DC_HPDx_INT_ACK;
  2928. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2929. } else {
  2930. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2931. tmp |= DC_HPDx_INT_ACK;
  2932. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2933. }
  2934. }
  2935. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2936. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2937. tmp |= DC_HPDx_INT_ACK;
  2938. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2939. }
  2940. if (ASIC_IS_DCE32(rdev)) {
  2941. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2942. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2943. tmp |= DC_HPDx_INT_ACK;
  2944. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2945. }
  2946. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2947. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2948. tmp |= DC_HPDx_INT_ACK;
  2949. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2950. }
  2951. }
  2952. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2953. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2954. }
  2955. if (ASIC_IS_DCE3(rdev)) {
  2956. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2957. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2958. }
  2959. } else {
  2960. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2961. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2962. }
  2963. }
  2964. }
  2965. void r600_irq_disable(struct radeon_device *rdev)
  2966. {
  2967. r600_disable_interrupts(rdev);
  2968. /* Wait and acknowledge irq */
  2969. mdelay(1);
  2970. r600_irq_ack(rdev);
  2971. r600_disable_interrupt_state(rdev);
  2972. }
  2973. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2974. {
  2975. u32 wptr, tmp;
  2976. if (rdev->wb.enabled)
  2977. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2978. else
  2979. wptr = RREG32(IH_RB_WPTR);
  2980. if (wptr & RB_OVERFLOW) {
  2981. /* When a ring buffer overflow happen start parsing interrupt
  2982. * from the last not overwritten vector (wptr + 16). Hopefully
  2983. * this should allow us to catchup.
  2984. */
  2985. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2986. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2987. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2988. tmp = RREG32(IH_RB_CNTL);
  2989. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2990. WREG32(IH_RB_CNTL, tmp);
  2991. }
  2992. return (wptr & rdev->ih.ptr_mask);
  2993. }
  2994. /* r600 IV Ring
  2995. * Each IV ring entry is 128 bits:
  2996. * [7:0] - interrupt source id
  2997. * [31:8] - reserved
  2998. * [59:32] - interrupt source data
  2999. * [127:60] - reserved
  3000. *
  3001. * The basic interrupt vector entries
  3002. * are decoded as follows:
  3003. * src_id src_data description
  3004. * 1 0 D1 Vblank
  3005. * 1 1 D1 Vline
  3006. * 5 0 D2 Vblank
  3007. * 5 1 D2 Vline
  3008. * 19 0 FP Hot plug detection A
  3009. * 19 1 FP Hot plug detection B
  3010. * 19 2 DAC A auto-detection
  3011. * 19 3 DAC B auto-detection
  3012. * 21 4 HDMI block A
  3013. * 21 5 HDMI block B
  3014. * 176 - CP_INT RB
  3015. * 177 - CP_INT IB1
  3016. * 178 - CP_INT IB2
  3017. * 181 - EOP Interrupt
  3018. * 233 - GUI Idle
  3019. *
  3020. * Note, these are based on r600 and may need to be
  3021. * adjusted or added to on newer asics
  3022. */
  3023. int r600_irq_process(struct radeon_device *rdev)
  3024. {
  3025. u32 wptr = r600_get_ih_wptr(rdev);
  3026. u32 rptr = rdev->ih.rptr;
  3027. u32 src_id, src_data;
  3028. u32 ring_index;
  3029. unsigned long flags;
  3030. bool queue_hotplug = false;
  3031. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3032. if (!rdev->ih.enabled)
  3033. return IRQ_NONE;
  3034. spin_lock_irqsave(&rdev->ih.lock, flags);
  3035. if (rptr == wptr) {
  3036. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3037. return IRQ_NONE;
  3038. }
  3039. if (rdev->shutdown) {
  3040. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3041. return IRQ_NONE;
  3042. }
  3043. restart_ih:
  3044. /* display interrupts */
  3045. r600_irq_ack(rdev);
  3046. rdev->ih.wptr = wptr;
  3047. while (rptr != wptr) {
  3048. /* wptr/rptr are in bytes! */
  3049. ring_index = rptr / 4;
  3050. src_id = rdev->ih.ring[ring_index] & 0xff;
  3051. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3052. switch (src_id) {
  3053. case 1: /* D1 vblank/vline */
  3054. switch (src_data) {
  3055. case 0: /* D1 vblank */
  3056. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3057. if (rdev->irq.crtc_vblank_int[0]) {
  3058. drm_handle_vblank(rdev->ddev, 0);
  3059. rdev->pm.vblank_sync = true;
  3060. wake_up(&rdev->irq.vblank_queue);
  3061. }
  3062. if (rdev->irq.pflip[0])
  3063. radeon_crtc_handle_flip(rdev, 0);
  3064. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3065. DRM_DEBUG("IH: D1 vblank\n");
  3066. }
  3067. break;
  3068. case 1: /* D1 vline */
  3069. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3070. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3071. DRM_DEBUG("IH: D1 vline\n");
  3072. }
  3073. break;
  3074. default:
  3075. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3076. break;
  3077. }
  3078. break;
  3079. case 5: /* D2 vblank/vline */
  3080. switch (src_data) {
  3081. case 0: /* D2 vblank */
  3082. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3083. if (rdev->irq.crtc_vblank_int[1]) {
  3084. drm_handle_vblank(rdev->ddev, 1);
  3085. rdev->pm.vblank_sync = true;
  3086. wake_up(&rdev->irq.vblank_queue);
  3087. }
  3088. if (rdev->irq.pflip[1])
  3089. radeon_crtc_handle_flip(rdev, 1);
  3090. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3091. DRM_DEBUG("IH: D2 vblank\n");
  3092. }
  3093. break;
  3094. case 1: /* D1 vline */
  3095. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3096. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3097. DRM_DEBUG("IH: D2 vline\n");
  3098. }
  3099. break;
  3100. default:
  3101. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3102. break;
  3103. }
  3104. break;
  3105. case 19: /* HPD/DAC hotplug */
  3106. switch (src_data) {
  3107. case 0:
  3108. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3109. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3110. queue_hotplug = true;
  3111. DRM_DEBUG("IH: HPD1\n");
  3112. }
  3113. break;
  3114. case 1:
  3115. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3116. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3117. queue_hotplug = true;
  3118. DRM_DEBUG("IH: HPD2\n");
  3119. }
  3120. break;
  3121. case 4:
  3122. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3123. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3124. queue_hotplug = true;
  3125. DRM_DEBUG("IH: HPD3\n");
  3126. }
  3127. break;
  3128. case 5:
  3129. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3130. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3131. queue_hotplug = true;
  3132. DRM_DEBUG("IH: HPD4\n");
  3133. }
  3134. break;
  3135. case 10:
  3136. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3137. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3138. queue_hotplug = true;
  3139. DRM_DEBUG("IH: HPD5\n");
  3140. }
  3141. break;
  3142. case 12:
  3143. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3144. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3145. queue_hotplug = true;
  3146. DRM_DEBUG("IH: HPD6\n");
  3147. }
  3148. break;
  3149. default:
  3150. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3151. break;
  3152. }
  3153. break;
  3154. case 21: /* HDMI */
  3155. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3156. r600_audio_schedule_polling(rdev);
  3157. break;
  3158. case 176: /* CP_INT in ring buffer */
  3159. case 177: /* CP_INT in IB1 */
  3160. case 178: /* CP_INT in IB2 */
  3161. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3162. radeon_fence_process(rdev);
  3163. break;
  3164. case 181: /* CP EOP event */
  3165. DRM_DEBUG("IH: CP EOP\n");
  3166. radeon_fence_process(rdev);
  3167. break;
  3168. case 233: /* GUI IDLE */
  3169. DRM_DEBUG("IH: CP EOP\n");
  3170. rdev->pm.gui_idle = true;
  3171. wake_up(&rdev->irq.idle_queue);
  3172. break;
  3173. default:
  3174. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3175. break;
  3176. }
  3177. /* wptr/rptr are in bytes! */
  3178. rptr += 16;
  3179. rptr &= rdev->ih.ptr_mask;
  3180. }
  3181. /* make sure wptr hasn't changed while processing */
  3182. wptr = r600_get_ih_wptr(rdev);
  3183. if (wptr != rdev->ih.wptr)
  3184. goto restart_ih;
  3185. if (queue_hotplug)
  3186. schedule_work(&rdev->hotplug_work);
  3187. rdev->ih.rptr = rptr;
  3188. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3189. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3190. return IRQ_HANDLED;
  3191. }
  3192. /*
  3193. * Debugfs info
  3194. */
  3195. #if defined(CONFIG_DEBUG_FS)
  3196. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3197. {
  3198. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3199. struct drm_device *dev = node->minor->dev;
  3200. struct radeon_device *rdev = dev->dev_private;
  3201. unsigned count, i, j;
  3202. radeon_ring_free_size(rdev);
  3203. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3204. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3205. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3206. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3207. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3208. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3209. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3210. seq_printf(m, "%u dwords in ring\n", count);
  3211. i = rdev->cp.rptr;
  3212. for (j = 0; j <= count; j++) {
  3213. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3214. i = (i + 1) & rdev->cp.ptr_mask;
  3215. }
  3216. return 0;
  3217. }
  3218. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3219. {
  3220. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3221. struct drm_device *dev = node->minor->dev;
  3222. struct radeon_device *rdev = dev->dev_private;
  3223. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3224. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3225. return 0;
  3226. }
  3227. static struct drm_info_list r600_mc_info_list[] = {
  3228. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3229. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3230. };
  3231. #endif
  3232. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3233. {
  3234. #if defined(CONFIG_DEBUG_FS)
  3235. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3236. #else
  3237. return 0;
  3238. #endif
  3239. }
  3240. /**
  3241. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3242. * rdev: radeon device structure
  3243. * bo: buffer object struct which userspace is waiting for idle
  3244. *
  3245. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3246. * through ring buffer, this leads to corruption in rendering, see
  3247. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3248. * directly perform HDP flush by writing register through MMIO.
  3249. */
  3250. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3251. {
  3252. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3253. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3254. * This seems to cause problems on some AGP cards. Just use the old
  3255. * method for them.
  3256. */
  3257. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3258. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3259. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3260. u32 tmp;
  3261. WREG32(HDP_DEBUG1, 0);
  3262. tmp = readl((void __iomem *)ptr);
  3263. } else
  3264. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3265. }
  3266. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3267. {
  3268. u32 link_width_cntl, mask, target_reg;
  3269. if (rdev->flags & RADEON_IS_IGP)
  3270. return;
  3271. if (!(rdev->flags & RADEON_IS_PCIE))
  3272. return;
  3273. /* x2 cards have a special sequence */
  3274. if (ASIC_IS_X2(rdev))
  3275. return;
  3276. /* FIXME wait for idle */
  3277. switch (lanes) {
  3278. case 0:
  3279. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3280. break;
  3281. case 1:
  3282. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3283. break;
  3284. case 2:
  3285. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3286. break;
  3287. case 4:
  3288. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3289. break;
  3290. case 8:
  3291. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3292. break;
  3293. case 12:
  3294. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3295. break;
  3296. case 16:
  3297. default:
  3298. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3299. break;
  3300. }
  3301. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3302. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3303. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3304. return;
  3305. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3306. return;
  3307. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3308. RADEON_PCIE_LC_RECONFIG_NOW |
  3309. R600_PCIE_LC_RENEGOTIATE_EN |
  3310. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3311. link_width_cntl |= mask;
  3312. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3313. /* some northbridges can renegotiate the link rather than requiring
  3314. * a complete re-config.
  3315. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3316. */
  3317. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3318. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3319. else
  3320. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3321. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3322. RADEON_PCIE_LC_RECONFIG_NOW));
  3323. if (rdev->family >= CHIP_RV770)
  3324. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3325. else
  3326. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3327. /* wait for lane set to complete */
  3328. link_width_cntl = RREG32(target_reg);
  3329. while (link_width_cntl == 0xffffffff)
  3330. link_width_cntl = RREG32(target_reg);
  3331. }
  3332. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3333. {
  3334. u32 link_width_cntl;
  3335. if (rdev->flags & RADEON_IS_IGP)
  3336. return 0;
  3337. if (!(rdev->flags & RADEON_IS_PCIE))
  3338. return 0;
  3339. /* x2 cards have a special sequence */
  3340. if (ASIC_IS_X2(rdev))
  3341. return 0;
  3342. /* FIXME wait for idle */
  3343. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3344. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3345. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3346. return 0;
  3347. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3348. return 1;
  3349. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3350. return 2;
  3351. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3352. return 4;
  3353. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3354. return 8;
  3355. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3356. default:
  3357. return 16;
  3358. }
  3359. }
  3360. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3361. {
  3362. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3363. u16 link_cntl2;
  3364. if (radeon_pcie_gen2 == 0)
  3365. return;
  3366. if (rdev->flags & RADEON_IS_IGP)
  3367. return;
  3368. if (!(rdev->flags & RADEON_IS_PCIE))
  3369. return;
  3370. /* x2 cards have a special sequence */
  3371. if (ASIC_IS_X2(rdev))
  3372. return;
  3373. /* only RV6xx+ chips are supported */
  3374. if (rdev->family <= CHIP_R600)
  3375. return;
  3376. /* 55 nm r6xx asics */
  3377. if ((rdev->family == CHIP_RV670) ||
  3378. (rdev->family == CHIP_RV620) ||
  3379. (rdev->family == CHIP_RV635)) {
  3380. /* advertise upconfig capability */
  3381. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3382. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3383. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3384. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3385. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3386. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3387. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3388. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3389. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3390. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3391. } else {
  3392. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3393. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3394. }
  3395. }
  3396. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3397. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3398. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3399. /* 55 nm r6xx asics */
  3400. if ((rdev->family == CHIP_RV670) ||
  3401. (rdev->family == CHIP_RV620) ||
  3402. (rdev->family == CHIP_RV635)) {
  3403. WREG32(MM_CFGREGS_CNTL, 0x8);
  3404. link_cntl2 = RREG32(0x4088);
  3405. WREG32(MM_CFGREGS_CNTL, 0);
  3406. /* not supported yet */
  3407. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3408. return;
  3409. }
  3410. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3411. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3412. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3413. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3414. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3415. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3416. tmp = RREG32(0x541c);
  3417. WREG32(0x541c, tmp | 0x8);
  3418. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3419. link_cntl2 = RREG16(0x4088);
  3420. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3421. link_cntl2 |= 0x2;
  3422. WREG16(0x4088, link_cntl2);
  3423. WREG32(MM_CFGREGS_CNTL, 0);
  3424. if ((rdev->family == CHIP_RV670) ||
  3425. (rdev->family == CHIP_RV620) ||
  3426. (rdev->family == CHIP_RV635)) {
  3427. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3428. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3429. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3430. } else {
  3431. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3432. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3433. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3434. }
  3435. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3436. speed_cntl |= LC_GEN2_EN_STRAP;
  3437. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3438. } else {
  3439. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3440. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3441. if (1)
  3442. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3443. else
  3444. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3445. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3446. }
  3447. }