sh_mobile_hdmi.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/initval.h>
  26. #include <video/sh_mobile_hdmi.h>
  27. #include <video/sh_mobile_lcdc.h>
  28. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  29. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  30. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  31. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  32. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  33. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  34. bits 19..16 of Internal CTS */
  35. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  36. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  37. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  38. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  39. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  40. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  41. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  42. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  43. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  44. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  45. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  46. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  47. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  48. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  49. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  50. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  51. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  52. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  53. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  54. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  55. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  56. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  57. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  58. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  59. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  60. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  61. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  62. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  63. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  64. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  65. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  66. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  67. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  68. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  69. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  70. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  71. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  72. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  73. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  74. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  75. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  76. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  77. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  78. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  79. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  80. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  81. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  82. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  83. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  89. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  90. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  91. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  92. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  93. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  121. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  122. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  123. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  124. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  125. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  126. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  127. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  128. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  129. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  130. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  131. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  132. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  133. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  134. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  135. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  136. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  137. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  138. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  139. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  140. #define HDMI_SHA0 0xB9 /* sha0 */
  141. #define HDMI_SHA1 0xBA /* sha1 */
  142. #define HDMI_SHA2 0xBB /* sha2 */
  143. #define HDMI_SHA3 0xBC /* sha3 */
  144. #define HDMI_SHA4 0xBD /* sha4 */
  145. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  146. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  147. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  148. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  149. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  150. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  151. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  152. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  153. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  154. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  155. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  156. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  157. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  158. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  159. #define HDMI_AN_SEED 0xCC /* An seed */
  160. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  161. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  162. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  163. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  164. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  165. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  166. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  167. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  168. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  169. #define HDMI_PJ 0xD7 /* Pj */
  170. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  171. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  172. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  173. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  174. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  175. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  176. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  177. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  178. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  179. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  180. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  181. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  182. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  183. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  184. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  185. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  186. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  187. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  188. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  189. #define HDMI_AN_47_40 0xED /* An [47:40] */
  190. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  191. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  192. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  193. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  194. #define HDMI_TEST_MODE 0xFE /* Test mode */
  195. enum hotplug_state {
  196. HDMI_HOTPLUG_DISCONNECTED,
  197. HDMI_HOTPLUG_CONNECTED,
  198. HDMI_HOTPLUG_EDID_DONE,
  199. };
  200. struct sh_hdmi {
  201. void __iomem *base;
  202. enum hotplug_state hp_state;
  203. struct clk *hdmi_clk;
  204. struct device *dev;
  205. struct fb_info *info;
  206. struct delayed_work edid_work;
  207. struct fb_var_screeninfo var;
  208. };
  209. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  210. {
  211. iowrite8(data, hdmi->base + reg);
  212. }
  213. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  214. {
  215. return ioread8(hdmi->base + reg);
  216. }
  217. /*
  218. * HDMI sound
  219. */
  220. static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
  221. unsigned int reg)
  222. {
  223. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  224. return hdmi_read(hdmi, reg);
  225. }
  226. static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
  227. unsigned int reg,
  228. unsigned int value)
  229. {
  230. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  231. hdmi_write(hdmi, value, reg);
  232. return 0;
  233. }
  234. static struct snd_soc_dai_driver sh_hdmi_dai = {
  235. .name = "sh_mobile_hdmi-hifi",
  236. .playback = {
  237. .stream_name = "Playback",
  238. .channels_min = 2,
  239. .channels_max = 8,
  240. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  241. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  242. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  243. SNDRV_PCM_RATE_192000,
  244. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  245. },
  246. };
  247. static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
  248. {
  249. dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
  250. return 0;
  251. }
  252. static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
  253. .probe = sh_hdmi_snd_probe,
  254. .read = sh_hdmi_snd_read,
  255. .write = sh_hdmi_snd_write,
  256. };
  257. /*
  258. * HDMI video
  259. */
  260. /* External video parameter settings */
  261. static void hdmi_external_video_param(struct sh_hdmi *hdmi)
  262. {
  263. struct fb_var_screeninfo *var = &hdmi->var;
  264. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  265. u8 sync = 0;
  266. htotal = var->xres + var->right_margin + var->left_margin + var->hsync_len;
  267. hdelay = var->hsync_len + var->left_margin;
  268. hblank = var->right_margin + hdelay;
  269. /*
  270. * Vertical timing looks a bit different in Figure 18,
  271. * but let's try the same first by setting offset = 0
  272. */
  273. vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
  274. vdelay = var->vsync_len + var->upper_margin;
  275. vblank = var->lower_margin + vdelay;
  276. voffset = min(var->upper_margin / 2, 6U);
  277. /*
  278. * [3]: VSYNC polarity: Positive
  279. * [2]: HSYNC polarity: Positive
  280. * [1]: Interlace/Progressive: Progressive
  281. * [0]: External video settings enable: used.
  282. */
  283. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  284. sync |= 4;
  285. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  286. sync |= 8;
  287. pr_debug("H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  288. htotal, hblank, hdelay, var->hsync_len,
  289. vtotal, vblank, vdelay, var->vsync_len, sync);
  290. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  291. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  292. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  293. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  294. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  295. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  296. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  297. hdmi_write(hdmi, var->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  298. hdmi_write(hdmi, var->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  299. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  300. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  301. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  302. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  303. hdmi_write(hdmi, var->vsync_len, HDMI_EXTERNAL_V_DURATION);
  304. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for manual mode */
  305. }
  306. /**
  307. * sh_hdmi_video_config()
  308. */
  309. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  310. {
  311. /*
  312. * [7:4]: Audio sampling frequency: 48kHz
  313. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  314. * [0]: Internal/External DE select: internal
  315. */
  316. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  317. /*
  318. * [7:6]: Video output format: RGB 4:4:4
  319. * [5:4]: Input video data width: 8 bit
  320. * [3:1]: EAV/SAV location: channel 1
  321. * [0]: Video input color space: RGB
  322. */
  323. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  324. /*
  325. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  326. * left at 0 by default, this configures 24bpp and sets the Color Depth
  327. * (CD) field in the General Control Packet
  328. */
  329. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  330. }
  331. /**
  332. * sh_hdmi_audio_config()
  333. */
  334. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  335. {
  336. u8 data;
  337. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  338. /*
  339. * [7:4] L/R data swap control
  340. * [3:0] appropriate N[19:16]
  341. */
  342. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  343. /* appropriate N[15:8] */
  344. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  345. /* appropriate N[7:0] */
  346. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  347. /* [7:4] 48 kHz SPDIF not used */
  348. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  349. /*
  350. * [6:5] set required down sampling rate if required
  351. * [4:3] set required audio source
  352. */
  353. switch (pdata->flags & HDMI_SND_SRC_MASK) {
  354. default:
  355. /* fall through */
  356. case HDMI_SND_SRC_I2S:
  357. data = 0x0 << 3;
  358. break;
  359. case HDMI_SND_SRC_SPDIF:
  360. data = 0x1 << 3;
  361. break;
  362. case HDMI_SND_SRC_DSD:
  363. data = 0x2 << 3;
  364. break;
  365. case HDMI_SND_SRC_HBR:
  366. data = 0x3 << 3;
  367. break;
  368. }
  369. hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
  370. /* [3:0] set sending channel number for channel status */
  371. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  372. /*
  373. * [5:2] set valid I2S source input pin
  374. * [1:0] set input I2S source mode
  375. */
  376. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  377. /* [7:4] set valid DSD source input pin */
  378. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  379. /* [7:0] set appropriate I2S input pin swap settings if required */
  380. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  381. /*
  382. * [7] set validity bit for channel status
  383. * [3:0] set original sample frequency for channel status
  384. */
  385. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  386. /*
  387. * [7] set value for channel status
  388. * [6] set value for channel status
  389. * [5] set copyright bit for channel status
  390. * [4:2] set additional information for channel status
  391. * [1:0] set clock accuracy for channel status
  392. */
  393. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  394. /* [7:0] set category code for channel status */
  395. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  396. /*
  397. * [7:4] set source number for channel status
  398. * [3:0] set word length for channel status
  399. */
  400. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  401. /* [7:4] set sample frequency for channel status */
  402. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  403. }
  404. /**
  405. * sh_hdmi_phy_config()
  406. */
  407. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  408. {
  409. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  410. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  411. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  412. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  413. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  414. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  415. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  416. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  417. hdmi_write(hdmi, 0x0E, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  418. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  419. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  420. }
  421. /**
  422. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  423. */
  424. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  425. {
  426. /* AVI InfoFrame */
  427. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  428. /* Packet Type = 0x82 */
  429. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  430. /* Version = 0x02 */
  431. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  432. /* Length = 13 (0x0D) */
  433. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  434. /* N. A. Checksum */
  435. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  436. /*
  437. * Y = RGB
  438. * A0 = No Data
  439. * B = Bar Data not valid
  440. * S = No Data
  441. */
  442. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  443. /*
  444. * C = No Data
  445. * M = 16:9 Picture Aspect Ratio
  446. * R = Same as picture aspect ratio
  447. */
  448. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  449. /*
  450. * ITC = No Data
  451. * EC = xvYCC601
  452. * Q = Default (depends on video format)
  453. * SC = No Known non_uniform Scaling
  454. */
  455. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  456. /*
  457. * VIC = 1280 x 720p: ignored if external config is used
  458. * Send 2 for 720 x 480p, 16 for 1080p
  459. */
  460. hdmi_write(hdmi, 4, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  461. /* PR = No Repetition */
  462. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  463. /* Line Number of End of Top Bar (lower 8 bits) */
  464. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  465. /* Line Number of End of Top Bar (upper 8 bits) */
  466. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  467. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  468. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  469. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  470. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  471. /* Pixel Number of End of Left Bar (lower 8 bits) */
  472. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  473. /* Pixel Number of End of Left Bar (upper 8 bits) */
  474. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  475. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  476. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  477. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  478. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  479. }
  480. /**
  481. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  482. */
  483. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  484. {
  485. /* Audio InfoFrame */
  486. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  487. /* Packet Type = 0x84 */
  488. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  489. /* Version Number = 0x01 */
  490. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  491. /* 0 Length = 10 (0x0A) */
  492. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  493. /* n. a. Checksum */
  494. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  495. /* Audio Channel Count = Refer to Stream Header */
  496. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  497. /* Refer to Stream Header */
  498. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  499. /* Format depends on coding type (i.e. CT0...CT3) */
  500. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  501. /* Speaker Channel Allocation = Front Right + Front Left */
  502. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  503. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  504. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  505. /* Reserved (0) */
  506. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  507. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  508. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  509. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  510. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  511. }
  512. /**
  513. * sh_hdmi_gamut_metadata_setup() - Gamut Metadata Packet of CONTROL PACKET
  514. */
  515. static void sh_hdmi_gamut_metadata_setup(struct sh_hdmi *hdmi)
  516. {
  517. int i;
  518. /* Gamut Metadata Packet */
  519. hdmi_write(hdmi, 0x04, HDMI_CTRL_PKT_BUF_INDEX);
  520. /* Packet Type = 0x0A */
  521. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  522. /* Gamut Packet is not used, so default value */
  523. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  524. /* Gamut Packet is not used, so default value */
  525. hdmi_write(hdmi, 0x10, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  526. /* GBD bytes 0 through 27 */
  527. for (i = 0; i <= 27; i++)
  528. /* HDMI_CTRL_PKT_BUF_ACCESS_PB0_63H - PB27_7EH */
  529. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0 + i);
  530. }
  531. /**
  532. * sh_hdmi_acp_setup() - Audio Content Protection Packet (ACP)
  533. */
  534. static void sh_hdmi_acp_setup(struct sh_hdmi *hdmi)
  535. {
  536. int i;
  537. /* Audio Content Protection Packet (ACP) */
  538. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_INDEX);
  539. /* Packet Type = 0x04 */
  540. hdmi_write(hdmi, 0x04, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  541. /* ACP_Type */
  542. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  543. /* Reserved (0) */
  544. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  545. /* GBD bytes 0 through 27 */
  546. for (i = 0; i <= 27; i++)
  547. /* HDMI_CTRL_PKT_BUF_ACCESS_PB0 - PB27 */
  548. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0 + i);
  549. }
  550. /**
  551. * sh_hdmi_isrc1_setup() - ISRC1 Packet
  552. */
  553. static void sh_hdmi_isrc1_setup(struct sh_hdmi *hdmi)
  554. {
  555. int i;
  556. /* ISRC1 Packet */
  557. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_INDEX);
  558. /* Packet Type = 0x05 */
  559. hdmi_write(hdmi, 0x05, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  560. /* ISRC_Cont, ISRC_Valid, Reserved (0), ISRC_Status */
  561. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  562. /* Reserved (0) */
  563. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  564. /* PB0 UPC_EAN_ISRC_0-15 */
  565. /* Bytes PB16-PB27 shall be set to a value of 0. */
  566. for (i = 0; i <= 27; i++)
  567. /* HDMI_CTRL_PKT_BUF_ACCESS_PB0 - PB27 */
  568. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0 + i);
  569. }
  570. /**
  571. * sh_hdmi_isrc2_setup() - ISRC2 Packet
  572. */
  573. static void sh_hdmi_isrc2_setup(struct sh_hdmi *hdmi)
  574. {
  575. int i;
  576. /* ISRC2 Packet */
  577. hdmi_write(hdmi, 0x03, HDMI_CTRL_PKT_BUF_INDEX);
  578. /* HB0 Packet Type = 0x06 */
  579. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  580. /* Reserved (0) */
  581. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  582. /* Reserved (0) */
  583. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  584. /* PB0 UPC_EAN_ISRC_16-31 */
  585. /* Bytes PB16-PB27 shall be set to a value of 0. */
  586. for (i = 0; i <= 27; i++)
  587. /* HDMI_CTRL_PKT_BUF_ACCESS_PB0 - PB27 */
  588. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0 + i);
  589. }
  590. /**
  591. * sh_hdmi_configure() - Initialise HDMI for output
  592. */
  593. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  594. {
  595. /* Configure video format */
  596. sh_hdmi_video_config(hdmi);
  597. /* Configure audio format */
  598. sh_hdmi_audio_config(hdmi);
  599. /* Configure PHY */
  600. sh_hdmi_phy_config(hdmi);
  601. /* Auxiliary Video Information (AVI) InfoFrame */
  602. sh_hdmi_avi_infoframe_setup(hdmi);
  603. /* Audio InfoFrame */
  604. sh_hdmi_audio_infoframe_setup(hdmi);
  605. /* Gamut Metadata packet */
  606. sh_hdmi_gamut_metadata_setup(hdmi);
  607. /* Audio Content Protection (ACP) Packet */
  608. sh_hdmi_acp_setup(hdmi);
  609. /* ISRC1 Packet */
  610. sh_hdmi_isrc1_setup(hdmi);
  611. /* ISRC2 Packet */
  612. sh_hdmi_isrc2_setup(hdmi);
  613. /*
  614. * Control packet auto send with VSYNC control: auto send
  615. * General control, Gamut metadata, ISRC, and ACP packets
  616. */
  617. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  618. /* FIXME */
  619. msleep(10);
  620. /* PS mode b->d, reset PLLA and PLLB */
  621. hdmi_write(hdmi, 0x4C, HDMI_SYSTEM_CTRL);
  622. udelay(10);
  623. hdmi_write(hdmi, 0x40, HDMI_SYSTEM_CTRL);
  624. }
  625. static void sh_hdmi_read_edid(struct sh_hdmi *hdmi)
  626. {
  627. struct fb_var_screeninfo *var = &hdmi->var;
  628. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  629. struct fb_videomode *lcd_cfg = &pdata->lcd_chan->lcd_cfg;
  630. unsigned long height = var->height, width = var->width;
  631. int i;
  632. u8 edid[128];
  633. /* Read EDID */
  634. pr_debug("Read back EDID code:");
  635. for (i = 0; i < 128; i++) {
  636. edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  637. #ifdef DEBUG
  638. if ((i % 16) == 0) {
  639. printk(KERN_CONT "\n");
  640. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  641. } else {
  642. printk(KERN_CONT " %02X", edid[i]);
  643. }
  644. #endif
  645. }
  646. #ifdef DEBUG
  647. printk(KERN_CONT "\n");
  648. #endif
  649. fb_parse_edid(edid, var);
  650. pr_debug("%u-%u-%u-%u x %u-%u-%u-%u @ %lu kHz monitor detected\n",
  651. var->left_margin, var->xres, var->right_margin, var->hsync_len,
  652. var->upper_margin, var->yres, var->lower_margin, var->vsync_len,
  653. PICOS2KHZ(var->pixclock));
  654. /* FIXME: Use user-provided configuration instead of EDID */
  655. var->width = width;
  656. var->xres = lcd_cfg->xres;
  657. var->xres_virtual = lcd_cfg->xres;
  658. var->left_margin = lcd_cfg->left_margin;
  659. var->right_margin = lcd_cfg->right_margin;
  660. var->hsync_len = lcd_cfg->hsync_len;
  661. var->height = height;
  662. var->yres = lcd_cfg->yres;
  663. var->yres_virtual = lcd_cfg->yres * 2;
  664. var->upper_margin = lcd_cfg->upper_margin;
  665. var->lower_margin = lcd_cfg->lower_margin;
  666. var->vsync_len = lcd_cfg->vsync_len;
  667. var->sync = lcd_cfg->sync;
  668. var->pixclock = lcd_cfg->pixclock;
  669. hdmi_external_video_param(hdmi);
  670. }
  671. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  672. {
  673. struct sh_hdmi *hdmi = dev_id;
  674. u8 status1, status2, mask1, mask2;
  675. /* mode_b and PLLA and PLLB reset */
  676. hdmi_write(hdmi, 0x2C, HDMI_SYSTEM_CTRL);
  677. /* How long shall reset be held? */
  678. udelay(10);
  679. /* mode_b and PLLA and PLLB reset release */
  680. hdmi_write(hdmi, 0x20, HDMI_SYSTEM_CTRL);
  681. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  682. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  683. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  684. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  685. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  686. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  687. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  688. if (printk_ratelimit())
  689. pr_debug("IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  690. irq, status1, mask1, status2, mask2);
  691. if (!((status1 & mask1) | (status2 & mask2))) {
  692. return IRQ_NONE;
  693. } else if (status1 & 0xc0) {
  694. u8 msens;
  695. /* Datasheet specifies 10ms... */
  696. udelay(500);
  697. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  698. pr_debug("MSENS 0x%x\n", msens);
  699. /* Check, if hot plug & MSENS pin status are both high */
  700. if ((msens & 0xC0) == 0xC0) {
  701. /* Display plug in */
  702. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  703. /* Set EDID word address */
  704. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  705. /* Set EDID segment pointer */
  706. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  707. /* Enable EDID interrupt */
  708. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  709. } else if (!(status1 & 0x80)) {
  710. /* Display unplug, beware multiple interrupts */
  711. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED)
  712. schedule_delayed_work(&hdmi->edid_work, 0);
  713. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  714. /* display_off will switch back to mode_a */
  715. }
  716. } else if (status1 & 2) {
  717. /* EDID error interrupt: retry */
  718. /* Set EDID word address */
  719. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  720. /* Set EDID segment pointer */
  721. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  722. } else if (status1 & 4) {
  723. /* Disable EDID interrupt */
  724. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  725. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  726. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  727. }
  728. return IRQ_HANDLED;
  729. }
  730. static void hdmi_display_on(void *arg, struct fb_info *info)
  731. {
  732. struct sh_hdmi *hdmi = arg;
  733. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  734. if (info->var.xres != 1280 || info->var.yres != 720) {
  735. dev_warn(info->device, "Unsupported framebuffer geometry %ux%u\n",
  736. info->var.xres, info->var.yres);
  737. return;
  738. }
  739. pr_debug("%s(%p): state %x\n", __func__, pdata->lcd_dev, info->state);
  740. /*
  741. * FIXME: not a good place to store fb_info. And we cannot nullify it
  742. * even on monitor disconnect. What should the lifecycle be?
  743. */
  744. hdmi->info = info;
  745. switch (hdmi->hp_state) {
  746. case HDMI_HOTPLUG_EDID_DONE:
  747. /* PS mode d->e. All functions are active */
  748. hdmi_write(hdmi, 0x80, HDMI_SYSTEM_CTRL);
  749. pr_debug("HDMI running\n");
  750. break;
  751. case HDMI_HOTPLUG_DISCONNECTED:
  752. info->state = FBINFO_STATE_SUSPENDED;
  753. default:
  754. hdmi->var = info->var;
  755. }
  756. }
  757. static void hdmi_display_off(void *arg)
  758. {
  759. struct sh_hdmi *hdmi = arg;
  760. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  761. pr_debug("%s(%p)\n", __func__, pdata->lcd_dev);
  762. /* PS mode e->a */
  763. hdmi_write(hdmi, 0x10, HDMI_SYSTEM_CTRL);
  764. }
  765. /* Hotplug interrupt occurred, read EDID */
  766. static void edid_work_fn(struct work_struct *work)
  767. {
  768. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  769. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  770. pr_debug("%s(%p): begin, hotplug status %d\n", __func__,
  771. pdata->lcd_dev, hdmi->hp_state);
  772. if (!pdata->lcd_dev)
  773. return;
  774. if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
  775. pm_runtime_get_sync(hdmi->dev);
  776. /* A device has been plugged in */
  777. sh_hdmi_read_edid(hdmi);
  778. msleep(10);
  779. sh_hdmi_configure(hdmi);
  780. /* Switched to another (d) power-save mode */
  781. msleep(10);
  782. if (!hdmi->info)
  783. return;
  784. acquire_console_sem();
  785. /* HDMI plug in */
  786. hdmi->info->var = hdmi->var;
  787. if (hdmi->info->state != FBINFO_STATE_RUNNING)
  788. fb_set_suspend(hdmi->info, 0);
  789. else
  790. hdmi_display_on(hdmi, hdmi->info);
  791. release_console_sem();
  792. } else {
  793. if (!hdmi->info)
  794. return;
  795. acquire_console_sem();
  796. /* HDMI disconnect */
  797. fb_set_suspend(hdmi->info, 1);
  798. release_console_sem();
  799. pm_runtime_put(hdmi->dev);
  800. }
  801. pr_debug("%s(%p): end\n", __func__, pdata->lcd_dev);
  802. }
  803. static int __init sh_hdmi_probe(struct platform_device *pdev)
  804. {
  805. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  806. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  807. int irq = platform_get_irq(pdev, 0), ret;
  808. struct sh_hdmi *hdmi;
  809. long rate;
  810. if (!res || !pdata || irq < 0)
  811. return -ENODEV;
  812. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  813. if (!hdmi) {
  814. dev_err(&pdev->dev, "Cannot allocate device data\n");
  815. return -ENOMEM;
  816. }
  817. ret = snd_soc_register_codec(&pdev->dev,
  818. &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
  819. if (ret < 0)
  820. goto esndreg;
  821. hdmi->dev = &pdev->dev;
  822. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  823. if (IS_ERR(hdmi->hdmi_clk)) {
  824. ret = PTR_ERR(hdmi->hdmi_clk);
  825. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  826. goto egetclk;
  827. }
  828. rate = PICOS2KHZ(pdata->lcd_chan->lcd_cfg.pixclock) * 1000;
  829. rate = clk_round_rate(hdmi->hdmi_clk, rate);
  830. if (rate < 0) {
  831. ret = rate;
  832. dev_err(&pdev->dev, "Cannot get suitable rate: %ld\n", rate);
  833. goto erate;
  834. }
  835. ret = clk_set_rate(hdmi->hdmi_clk, rate);
  836. if (ret < 0) {
  837. dev_err(&pdev->dev, "Cannot set rate %ld: %d\n", rate, ret);
  838. goto erate;
  839. }
  840. pr_debug("HDMI set frequency %lu\n", rate);
  841. ret = clk_enable(hdmi->hdmi_clk);
  842. if (ret < 0) {
  843. dev_err(&pdev->dev, "Cannot enable clock: %d\n", ret);
  844. goto eclkenable;
  845. }
  846. dev_info(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  847. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  848. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  849. ret = -EBUSY;
  850. goto ereqreg;
  851. }
  852. hdmi->base = ioremap(res->start, resource_size(res));
  853. if (!hdmi->base) {
  854. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  855. ret = -ENOMEM;
  856. goto emap;
  857. }
  858. platform_set_drvdata(pdev, hdmi);
  859. #if 1
  860. /* Product and revision IDs are 0 in sh-mobile version */
  861. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  862. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  863. #endif
  864. /* Set up LCDC callbacks */
  865. pdata->lcd_chan->board_cfg.board_data = hdmi;
  866. pdata->lcd_chan->board_cfg.display_on = hdmi_display_on;
  867. pdata->lcd_chan->board_cfg.display_off = hdmi_display_off;
  868. INIT_DELAYED_WORK(&hdmi->edid_work, edid_work_fn);
  869. pm_runtime_enable(&pdev->dev);
  870. pm_runtime_resume(&pdev->dev);
  871. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  872. dev_name(&pdev->dev), hdmi);
  873. if (ret < 0) {
  874. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  875. goto ereqirq;
  876. }
  877. return 0;
  878. ereqirq:
  879. pm_runtime_disable(&pdev->dev);
  880. iounmap(hdmi->base);
  881. emap:
  882. release_mem_region(res->start, resource_size(res));
  883. ereqreg:
  884. clk_disable(hdmi->hdmi_clk);
  885. eclkenable:
  886. erate:
  887. clk_put(hdmi->hdmi_clk);
  888. egetclk:
  889. snd_soc_unregister_codec(&pdev->dev);
  890. esndreg:
  891. kfree(hdmi);
  892. return ret;
  893. }
  894. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  895. {
  896. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  897. struct sh_hdmi *hdmi = platform_get_drvdata(pdev);
  898. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  899. int irq = platform_get_irq(pdev, 0);
  900. snd_soc_unregister_codec(&pdev->dev);
  901. pdata->lcd_chan->board_cfg.display_on = NULL;
  902. pdata->lcd_chan->board_cfg.display_off = NULL;
  903. pdata->lcd_chan->board_cfg.board_data = NULL;
  904. free_irq(irq, hdmi);
  905. pm_runtime_disable(&pdev->dev);
  906. cancel_delayed_work_sync(&hdmi->edid_work);
  907. clk_disable(hdmi->hdmi_clk);
  908. clk_put(hdmi->hdmi_clk);
  909. iounmap(hdmi->base);
  910. release_mem_region(res->start, resource_size(res));
  911. kfree(hdmi);
  912. return 0;
  913. }
  914. static struct platform_driver sh_hdmi_driver = {
  915. .remove = __exit_p(sh_hdmi_remove),
  916. .driver = {
  917. .name = "sh-mobile-hdmi",
  918. },
  919. };
  920. static int __init sh_hdmi_init(void)
  921. {
  922. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  923. }
  924. module_init(sh_hdmi_init);
  925. static void __exit sh_hdmi_exit(void)
  926. {
  927. platform_driver_unregister(&sh_hdmi_driver);
  928. }
  929. module_exit(sh_hdmi_exit);
  930. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  931. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  932. MODULE_LICENSE("GPL v2");