intel_sprite.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static void
  40. vlv_update_plane(struct drm_plane *dplane, struct drm_framebuffer *fb,
  41. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  42. unsigned int crtc_w, unsigned int crtc_h,
  43. uint32_t x, uint32_t y,
  44. uint32_t src_w, uint32_t src_h)
  45. {
  46. struct drm_device *dev = dplane->dev;
  47. struct drm_i915_private *dev_priv = dev->dev_private;
  48. struct intel_plane *intel_plane = to_intel_plane(dplane);
  49. int pipe = intel_plane->pipe;
  50. int plane = intel_plane->plane;
  51. u32 sprctl;
  52. unsigned long sprsurf_offset, linear_offset;
  53. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  54. sprctl = I915_READ(SPCNTR(pipe, plane));
  55. /* Mask out pixel format bits in case we change it */
  56. sprctl &= ~SP_PIXFORMAT_MASK;
  57. sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
  58. sprctl &= ~SP_TILED;
  59. switch (fb->pixel_format) {
  60. case DRM_FORMAT_YUYV:
  61. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  62. break;
  63. case DRM_FORMAT_YVYU:
  64. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  65. break;
  66. case DRM_FORMAT_UYVY:
  67. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  68. break;
  69. case DRM_FORMAT_VYUY:
  70. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  71. break;
  72. case DRM_FORMAT_RGB565:
  73. sprctl |= SP_FORMAT_BGR565;
  74. break;
  75. case DRM_FORMAT_XRGB8888:
  76. sprctl |= SP_FORMAT_BGRX8888;
  77. break;
  78. case DRM_FORMAT_ARGB8888:
  79. sprctl |= SP_FORMAT_BGRA8888;
  80. break;
  81. case DRM_FORMAT_XBGR2101010:
  82. sprctl |= SP_FORMAT_RGBX1010102;
  83. break;
  84. case DRM_FORMAT_ABGR2101010:
  85. sprctl |= SP_FORMAT_RGBA1010102;
  86. break;
  87. case DRM_FORMAT_XBGR8888:
  88. sprctl |= SP_FORMAT_RGBX8888;
  89. break;
  90. case DRM_FORMAT_ABGR8888:
  91. sprctl |= SP_FORMAT_RGBA8888;
  92. break;
  93. default:
  94. /*
  95. * If we get here one of the upper layers failed to filter
  96. * out the unsupported plane formats
  97. */
  98. BUG();
  99. break;
  100. }
  101. if (obj->tiling_mode != I915_TILING_NONE)
  102. sprctl |= SP_TILED;
  103. sprctl |= SP_ENABLE;
  104. intel_update_sprite_watermarks(dev, pipe, src_w, pixel_size, true,
  105. src_w != crtc_w || src_h != crtc_h);
  106. /* Sizes are 0 based */
  107. src_w--;
  108. src_h--;
  109. crtc_w--;
  110. crtc_h--;
  111. I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
  112. I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
  113. linear_offset = y * fb->pitches[0] + x * pixel_size;
  114. sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
  115. obj->tiling_mode,
  116. pixel_size,
  117. fb->pitches[0]);
  118. linear_offset -= sprsurf_offset;
  119. if (obj->tiling_mode != I915_TILING_NONE)
  120. I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
  121. else
  122. I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
  123. I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
  124. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  125. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
  126. sprsurf_offset);
  127. POSTING_READ(SPSURF(pipe, plane));
  128. }
  129. static void
  130. vlv_disable_plane(struct drm_plane *dplane)
  131. {
  132. struct drm_device *dev = dplane->dev;
  133. struct drm_i915_private *dev_priv = dev->dev_private;
  134. struct intel_plane *intel_plane = to_intel_plane(dplane);
  135. int pipe = intel_plane->pipe;
  136. int plane = intel_plane->plane;
  137. I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
  138. ~SP_ENABLE);
  139. /* Activate double buffered register update */
  140. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), 0);
  141. POSTING_READ(SPSURF(pipe, plane));
  142. }
  143. static int
  144. vlv_update_colorkey(struct drm_plane *dplane,
  145. struct drm_intel_sprite_colorkey *key)
  146. {
  147. struct drm_device *dev = dplane->dev;
  148. struct drm_i915_private *dev_priv = dev->dev_private;
  149. struct intel_plane *intel_plane = to_intel_plane(dplane);
  150. int pipe = intel_plane->pipe;
  151. int plane = intel_plane->plane;
  152. u32 sprctl;
  153. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  154. return -EINVAL;
  155. I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
  156. I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
  157. I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
  158. sprctl = I915_READ(SPCNTR(pipe, plane));
  159. sprctl &= ~SP_SOURCE_KEY;
  160. if (key->flags & I915_SET_COLORKEY_SOURCE)
  161. sprctl |= SP_SOURCE_KEY;
  162. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  163. POSTING_READ(SPKEYMSK(pipe, plane));
  164. return 0;
  165. }
  166. static void
  167. vlv_get_colorkey(struct drm_plane *dplane,
  168. struct drm_intel_sprite_colorkey *key)
  169. {
  170. struct drm_device *dev = dplane->dev;
  171. struct drm_i915_private *dev_priv = dev->dev_private;
  172. struct intel_plane *intel_plane = to_intel_plane(dplane);
  173. int pipe = intel_plane->pipe;
  174. int plane = intel_plane->plane;
  175. u32 sprctl;
  176. key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
  177. key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
  178. key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
  179. sprctl = I915_READ(SPCNTR(pipe, plane));
  180. if (sprctl & SP_SOURCE_KEY)
  181. key->flags = I915_SET_COLORKEY_SOURCE;
  182. else
  183. key->flags = I915_SET_COLORKEY_NONE;
  184. }
  185. static void
  186. ivb_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  187. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  188. unsigned int crtc_w, unsigned int crtc_h,
  189. uint32_t x, uint32_t y,
  190. uint32_t src_w, uint32_t src_h)
  191. {
  192. struct drm_device *dev = plane->dev;
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. struct intel_plane *intel_plane = to_intel_plane(plane);
  195. int pipe = intel_plane->pipe;
  196. u32 sprctl, sprscale = 0;
  197. unsigned long sprsurf_offset, linear_offset;
  198. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  199. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  200. sprctl = I915_READ(SPRCTL(pipe));
  201. /* Mask out pixel format bits in case we change it */
  202. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  203. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  204. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  205. sprctl &= ~SPRITE_TILED;
  206. switch (fb->pixel_format) {
  207. case DRM_FORMAT_XBGR8888:
  208. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  209. break;
  210. case DRM_FORMAT_XRGB8888:
  211. sprctl |= SPRITE_FORMAT_RGBX888;
  212. break;
  213. case DRM_FORMAT_YUYV:
  214. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  215. break;
  216. case DRM_FORMAT_YVYU:
  217. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  218. break;
  219. case DRM_FORMAT_UYVY:
  220. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  221. break;
  222. case DRM_FORMAT_VYUY:
  223. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  224. break;
  225. default:
  226. BUG();
  227. }
  228. if (obj->tiling_mode != I915_TILING_NONE)
  229. sprctl |= SPRITE_TILED;
  230. /* must disable */
  231. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  232. sprctl |= SPRITE_ENABLE;
  233. if (IS_HASWELL(dev))
  234. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  235. intel_update_sprite_watermarks(dev, pipe, src_w, pixel_size, true,
  236. src_w != crtc_w || src_h != crtc_h);
  237. /* Sizes are 0 based */
  238. src_w--;
  239. src_h--;
  240. crtc_w--;
  241. crtc_h--;
  242. /*
  243. * IVB workaround: must disable low power watermarks for at least
  244. * one frame before enabling scaling. LP watermarks can be re-enabled
  245. * when scaling is disabled.
  246. */
  247. if (crtc_w != src_w || crtc_h != src_h) {
  248. dev_priv->sprite_scaling_enabled |= 1 << pipe;
  249. if (!scaling_was_enabled) {
  250. intel_update_watermarks(dev);
  251. intel_wait_for_vblank(dev, pipe);
  252. }
  253. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  254. } else
  255. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  256. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  257. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  258. linear_offset = y * fb->pitches[0] + x * pixel_size;
  259. sprsurf_offset =
  260. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  261. pixel_size, fb->pitches[0]);
  262. linear_offset -= sprsurf_offset;
  263. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  264. * register */
  265. if (IS_HASWELL(dev))
  266. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  267. else if (obj->tiling_mode != I915_TILING_NONE)
  268. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  269. else
  270. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  271. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  272. if (intel_plane->can_scale)
  273. I915_WRITE(SPRSCALE(pipe), sprscale);
  274. I915_WRITE(SPRCTL(pipe), sprctl);
  275. I915_MODIFY_DISPBASE(SPRSURF(pipe),
  276. i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
  277. POSTING_READ(SPRSURF(pipe));
  278. /* potentially re-enable LP watermarks */
  279. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  280. intel_update_watermarks(dev);
  281. }
  282. static void
  283. ivb_disable_plane(struct drm_plane *plane)
  284. {
  285. struct drm_device *dev = plane->dev;
  286. struct drm_i915_private *dev_priv = dev->dev_private;
  287. struct intel_plane *intel_plane = to_intel_plane(plane);
  288. int pipe = intel_plane->pipe;
  289. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  290. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  291. /* Can't leave the scaler enabled... */
  292. if (intel_plane->can_scale)
  293. I915_WRITE(SPRSCALE(pipe), 0);
  294. /* Activate double buffered register update */
  295. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  296. POSTING_READ(SPRSURF(pipe));
  297. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  298. intel_update_sprite_watermarks(dev, pipe, 0, 0, false, false);
  299. /* potentially re-enable LP watermarks */
  300. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  301. intel_update_watermarks(dev);
  302. }
  303. static int
  304. ivb_update_colorkey(struct drm_plane *plane,
  305. struct drm_intel_sprite_colorkey *key)
  306. {
  307. struct drm_device *dev = plane->dev;
  308. struct drm_i915_private *dev_priv = dev->dev_private;
  309. struct intel_plane *intel_plane;
  310. u32 sprctl;
  311. int ret = 0;
  312. intel_plane = to_intel_plane(plane);
  313. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  314. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  315. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  316. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  317. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  318. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  319. sprctl |= SPRITE_DEST_KEY;
  320. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  321. sprctl |= SPRITE_SOURCE_KEY;
  322. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  323. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  324. return ret;
  325. }
  326. static void
  327. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  328. {
  329. struct drm_device *dev = plane->dev;
  330. struct drm_i915_private *dev_priv = dev->dev_private;
  331. struct intel_plane *intel_plane;
  332. u32 sprctl;
  333. intel_plane = to_intel_plane(plane);
  334. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  335. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  336. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  337. key->flags = 0;
  338. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  339. if (sprctl & SPRITE_DEST_KEY)
  340. key->flags = I915_SET_COLORKEY_DESTINATION;
  341. else if (sprctl & SPRITE_SOURCE_KEY)
  342. key->flags = I915_SET_COLORKEY_SOURCE;
  343. else
  344. key->flags = I915_SET_COLORKEY_NONE;
  345. }
  346. static void
  347. ilk_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  348. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  349. unsigned int crtc_w, unsigned int crtc_h,
  350. uint32_t x, uint32_t y,
  351. uint32_t src_w, uint32_t src_h)
  352. {
  353. struct drm_device *dev = plane->dev;
  354. struct drm_i915_private *dev_priv = dev->dev_private;
  355. struct intel_plane *intel_plane = to_intel_plane(plane);
  356. int pipe = intel_plane->pipe;
  357. unsigned long dvssurf_offset, linear_offset;
  358. u32 dvscntr, dvsscale;
  359. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  360. dvscntr = I915_READ(DVSCNTR(pipe));
  361. /* Mask out pixel format bits in case we change it */
  362. dvscntr &= ~DVS_PIXFORMAT_MASK;
  363. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  364. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  365. dvscntr &= ~DVS_TILED;
  366. switch (fb->pixel_format) {
  367. case DRM_FORMAT_XBGR8888:
  368. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  369. break;
  370. case DRM_FORMAT_XRGB8888:
  371. dvscntr |= DVS_FORMAT_RGBX888;
  372. break;
  373. case DRM_FORMAT_YUYV:
  374. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  375. break;
  376. case DRM_FORMAT_YVYU:
  377. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  378. break;
  379. case DRM_FORMAT_UYVY:
  380. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  381. break;
  382. case DRM_FORMAT_VYUY:
  383. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  384. break;
  385. default:
  386. BUG();
  387. }
  388. if (obj->tiling_mode != I915_TILING_NONE)
  389. dvscntr |= DVS_TILED;
  390. if (IS_GEN6(dev))
  391. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  392. dvscntr |= DVS_ENABLE;
  393. intel_update_sprite_watermarks(dev, pipe, src_w, pixel_size, true,
  394. src_w != crtc_w || src_h != crtc_h);
  395. /* Sizes are 0 based */
  396. src_w--;
  397. src_h--;
  398. crtc_w--;
  399. crtc_h--;
  400. dvsscale = 0;
  401. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  402. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  403. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  404. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  405. linear_offset = y * fb->pitches[0] + x * pixel_size;
  406. dvssurf_offset =
  407. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  408. pixel_size, fb->pitches[0]);
  409. linear_offset -= dvssurf_offset;
  410. if (obj->tiling_mode != I915_TILING_NONE)
  411. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  412. else
  413. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  414. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  415. I915_WRITE(DVSSCALE(pipe), dvsscale);
  416. I915_WRITE(DVSCNTR(pipe), dvscntr);
  417. I915_MODIFY_DISPBASE(DVSSURF(pipe),
  418. i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
  419. POSTING_READ(DVSSURF(pipe));
  420. }
  421. static void
  422. ilk_disable_plane(struct drm_plane *plane)
  423. {
  424. struct drm_device *dev = plane->dev;
  425. struct drm_i915_private *dev_priv = dev->dev_private;
  426. struct intel_plane *intel_plane = to_intel_plane(plane);
  427. int pipe = intel_plane->pipe;
  428. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  429. /* Disable the scaler */
  430. I915_WRITE(DVSSCALE(pipe), 0);
  431. /* Flush double buffered register updates */
  432. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  433. POSTING_READ(DVSSURF(pipe));
  434. }
  435. static void
  436. intel_enable_primary(struct drm_crtc *crtc)
  437. {
  438. struct drm_device *dev = crtc->dev;
  439. struct drm_i915_private *dev_priv = dev->dev_private;
  440. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  441. int reg = DSPCNTR(intel_crtc->plane);
  442. if (!intel_crtc->primary_disabled)
  443. return;
  444. intel_crtc->primary_disabled = false;
  445. intel_update_fbc(dev);
  446. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  447. }
  448. static void
  449. intel_disable_primary(struct drm_crtc *crtc)
  450. {
  451. struct drm_device *dev = crtc->dev;
  452. struct drm_i915_private *dev_priv = dev->dev_private;
  453. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  454. int reg = DSPCNTR(intel_crtc->plane);
  455. if (intel_crtc->primary_disabled)
  456. return;
  457. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  458. intel_crtc->primary_disabled = true;
  459. intel_update_fbc(dev);
  460. }
  461. static int
  462. ilk_update_colorkey(struct drm_plane *plane,
  463. struct drm_intel_sprite_colorkey *key)
  464. {
  465. struct drm_device *dev = plane->dev;
  466. struct drm_i915_private *dev_priv = dev->dev_private;
  467. struct intel_plane *intel_plane;
  468. u32 dvscntr;
  469. int ret = 0;
  470. intel_plane = to_intel_plane(plane);
  471. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  472. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  473. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  474. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  475. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  476. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  477. dvscntr |= DVS_DEST_KEY;
  478. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  479. dvscntr |= DVS_SOURCE_KEY;
  480. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  481. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  482. return ret;
  483. }
  484. static void
  485. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  486. {
  487. struct drm_device *dev = plane->dev;
  488. struct drm_i915_private *dev_priv = dev->dev_private;
  489. struct intel_plane *intel_plane;
  490. u32 dvscntr;
  491. intel_plane = to_intel_plane(plane);
  492. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  493. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  494. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  495. key->flags = 0;
  496. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  497. if (dvscntr & DVS_DEST_KEY)
  498. key->flags = I915_SET_COLORKEY_DESTINATION;
  499. else if (dvscntr & DVS_SOURCE_KEY)
  500. key->flags = I915_SET_COLORKEY_SOURCE;
  501. else
  502. key->flags = I915_SET_COLORKEY_NONE;
  503. }
  504. static bool
  505. format_is_yuv(uint32_t format)
  506. {
  507. switch (format) {
  508. case DRM_FORMAT_YUYV:
  509. case DRM_FORMAT_UYVY:
  510. case DRM_FORMAT_VYUY:
  511. case DRM_FORMAT_YVYU:
  512. return true;
  513. default:
  514. return false;
  515. }
  516. }
  517. static int
  518. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  519. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  520. unsigned int crtc_w, unsigned int crtc_h,
  521. uint32_t src_x, uint32_t src_y,
  522. uint32_t src_w, uint32_t src_h)
  523. {
  524. struct drm_device *dev = plane->dev;
  525. struct drm_i915_private *dev_priv = dev->dev_private;
  526. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  527. struct intel_plane *intel_plane = to_intel_plane(plane);
  528. struct intel_framebuffer *intel_fb;
  529. struct drm_i915_gem_object *obj, *old_obj;
  530. int pipe = intel_plane->pipe;
  531. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  532. pipe);
  533. int ret = 0;
  534. bool disable_primary = false;
  535. bool visible;
  536. int hscale, vscale;
  537. int max_scale, min_scale;
  538. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  539. struct drm_rect src = {
  540. /* sample coordinates in 16.16 fixed point */
  541. .x1 = src_x,
  542. .x2 = src_x + src_w,
  543. .y1 = src_y,
  544. .y2 = src_y + src_h,
  545. };
  546. struct drm_rect dst = {
  547. /* integer pixels */
  548. .x1 = crtc_x,
  549. .x2 = crtc_x + crtc_w,
  550. .y1 = crtc_y,
  551. .y2 = crtc_y + crtc_h,
  552. };
  553. const struct drm_rect clip = {
  554. .x2 = crtc->mode.hdisplay,
  555. .y2 = crtc->mode.vdisplay,
  556. };
  557. intel_fb = to_intel_framebuffer(fb);
  558. obj = intel_fb->obj;
  559. old_obj = intel_plane->obj;
  560. intel_plane->crtc_x = crtc_x;
  561. intel_plane->crtc_y = crtc_y;
  562. intel_plane->crtc_w = crtc_w;
  563. intel_plane->crtc_h = crtc_h;
  564. intel_plane->src_x = src_x;
  565. intel_plane->src_y = src_y;
  566. intel_plane->src_w = src_w;
  567. intel_plane->src_h = src_h;
  568. /* Pipe must be running... */
  569. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE)) {
  570. DRM_DEBUG_KMS("Pipe disabled\n");
  571. return -EINVAL;
  572. }
  573. /* Don't modify another pipe's plane */
  574. if (intel_plane->pipe != intel_crtc->pipe) {
  575. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  576. return -EINVAL;
  577. }
  578. /* FIXME check all gen limits */
  579. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  580. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  581. return -EINVAL;
  582. }
  583. /* Sprite planes can be linear or x-tiled surfaces */
  584. switch (obj->tiling_mode) {
  585. case I915_TILING_NONE:
  586. case I915_TILING_X:
  587. break;
  588. default:
  589. DRM_DEBUG_KMS("Unsupported tiling mode\n");
  590. return -EINVAL;
  591. }
  592. /*
  593. * FIXME the following code does a bunch of fuzzy adjustments to the
  594. * coordinates and sizes. We probably need some way to decide whether
  595. * more strict checking should be done instead.
  596. */
  597. max_scale = intel_plane->max_downscale << 16;
  598. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  599. hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
  600. BUG_ON(hscale < 0);
  601. vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
  602. BUG_ON(vscale < 0);
  603. visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
  604. crtc_x = dst.x1;
  605. crtc_y = dst.y1;
  606. crtc_w = drm_rect_width(&dst);
  607. crtc_h = drm_rect_height(&dst);
  608. if (visible) {
  609. /* check again in case clipping clamped the results */
  610. hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
  611. if (hscale < 0) {
  612. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  613. drm_rect_debug_print(&src, true);
  614. drm_rect_debug_print(&dst, false);
  615. return hscale;
  616. }
  617. vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
  618. if (vscale < 0) {
  619. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  620. drm_rect_debug_print(&src, true);
  621. drm_rect_debug_print(&dst, false);
  622. return vscale;
  623. }
  624. /* Make the source viewport size an exact multiple of the scaling factors. */
  625. drm_rect_adjust_size(&src,
  626. drm_rect_width(&dst) * hscale - drm_rect_width(&src),
  627. drm_rect_height(&dst) * vscale - drm_rect_height(&src));
  628. /* sanity check to make sure the src viewport wasn't enlarged */
  629. WARN_ON(src.x1 < (int) src_x ||
  630. src.y1 < (int) src_y ||
  631. src.x2 > (int) (src_x + src_w) ||
  632. src.y2 > (int) (src_y + src_h));
  633. /*
  634. * Hardware doesn't handle subpixel coordinates.
  635. * Adjust to (macro)pixel boundary, but be careful not to
  636. * increase the source viewport size, because that could
  637. * push the downscaling factor out of bounds.
  638. */
  639. src_x = src.x1 >> 16;
  640. src_w = drm_rect_width(&src) >> 16;
  641. src_y = src.y1 >> 16;
  642. src_h = drm_rect_height(&src) >> 16;
  643. if (format_is_yuv(fb->pixel_format)) {
  644. src_x &= ~1;
  645. src_w &= ~1;
  646. /*
  647. * Must keep src and dst the
  648. * same if we can't scale.
  649. */
  650. if (!intel_plane->can_scale)
  651. crtc_w &= ~1;
  652. if (crtc_w == 0)
  653. visible = false;
  654. }
  655. }
  656. /* Check size restrictions when scaling */
  657. if (visible && (src_w != crtc_w || src_h != crtc_h)) {
  658. unsigned int width_bytes;
  659. WARN_ON(!intel_plane->can_scale);
  660. /* FIXME interlacing min height is 6 */
  661. if (crtc_w < 3 || crtc_h < 3)
  662. visible = false;
  663. if (src_w < 3 || src_h < 3)
  664. visible = false;
  665. width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;
  666. if (src_w > 2048 || src_h > 2048 ||
  667. width_bytes > 4096 || fb->pitches[0] > 4096) {
  668. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  669. return -EINVAL;
  670. }
  671. }
  672. dst.x1 = crtc_x;
  673. dst.x2 = crtc_x + crtc_w;
  674. dst.y1 = crtc_y;
  675. dst.y2 = crtc_y + crtc_h;
  676. /*
  677. * If the sprite is completely covering the primary plane,
  678. * we can disable the primary and save power.
  679. */
  680. disable_primary = drm_rect_equals(&dst, &clip);
  681. WARN_ON(disable_primary && !visible);
  682. mutex_lock(&dev->struct_mutex);
  683. /* Note that this will apply the VT-d workaround for scanouts,
  684. * which is more restrictive than required for sprites. (The
  685. * primary plane requires 256KiB alignment with 64 PTE padding,
  686. * the sprite planes only require 128KiB alignment and 32 PTE padding.
  687. */
  688. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  689. if (ret)
  690. goto out_unlock;
  691. intel_plane->obj = obj;
  692. /*
  693. * Be sure to re-enable the primary before the sprite is no longer
  694. * covering it fully.
  695. */
  696. if (!disable_primary)
  697. intel_enable_primary(crtc);
  698. if (visible)
  699. intel_plane->update_plane(plane, fb, obj,
  700. crtc_x, crtc_y, crtc_w, crtc_h,
  701. src_x, src_y, src_w, src_h);
  702. else
  703. intel_plane->disable_plane(plane);
  704. if (disable_primary)
  705. intel_disable_primary(crtc);
  706. /* Unpin old obj after new one is active to avoid ugliness */
  707. if (old_obj) {
  708. /*
  709. * It's fairly common to simply update the position of
  710. * an existing object. In that case, we don't need to
  711. * wait for vblank to avoid ugliness, we only need to
  712. * do the pin & ref bookkeeping.
  713. */
  714. if (old_obj != obj) {
  715. mutex_unlock(&dev->struct_mutex);
  716. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  717. mutex_lock(&dev->struct_mutex);
  718. }
  719. intel_unpin_fb_obj(old_obj);
  720. }
  721. out_unlock:
  722. mutex_unlock(&dev->struct_mutex);
  723. return ret;
  724. }
  725. static int
  726. intel_disable_plane(struct drm_plane *plane)
  727. {
  728. struct drm_device *dev = plane->dev;
  729. struct intel_plane *intel_plane = to_intel_plane(plane);
  730. int ret = 0;
  731. if (plane->crtc)
  732. intel_enable_primary(plane->crtc);
  733. intel_plane->disable_plane(plane);
  734. if (!intel_plane->obj)
  735. goto out;
  736. intel_wait_for_vblank(dev, intel_plane->pipe);
  737. mutex_lock(&dev->struct_mutex);
  738. intel_unpin_fb_obj(intel_plane->obj);
  739. intel_plane->obj = NULL;
  740. mutex_unlock(&dev->struct_mutex);
  741. out:
  742. return ret;
  743. }
  744. static void intel_destroy_plane(struct drm_plane *plane)
  745. {
  746. struct intel_plane *intel_plane = to_intel_plane(plane);
  747. intel_disable_plane(plane);
  748. drm_plane_cleanup(plane);
  749. kfree(intel_plane);
  750. }
  751. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  752. struct drm_file *file_priv)
  753. {
  754. struct drm_intel_sprite_colorkey *set = data;
  755. struct drm_mode_object *obj;
  756. struct drm_plane *plane;
  757. struct intel_plane *intel_plane;
  758. int ret = 0;
  759. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  760. return -ENODEV;
  761. /* Make sure we don't try to enable both src & dest simultaneously */
  762. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  763. return -EINVAL;
  764. drm_modeset_lock_all(dev);
  765. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  766. if (!obj) {
  767. ret = -EINVAL;
  768. goto out_unlock;
  769. }
  770. plane = obj_to_plane(obj);
  771. intel_plane = to_intel_plane(plane);
  772. ret = intel_plane->update_colorkey(plane, set);
  773. out_unlock:
  774. drm_modeset_unlock_all(dev);
  775. return ret;
  776. }
  777. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  778. struct drm_file *file_priv)
  779. {
  780. struct drm_intel_sprite_colorkey *get = data;
  781. struct drm_mode_object *obj;
  782. struct drm_plane *plane;
  783. struct intel_plane *intel_plane;
  784. int ret = 0;
  785. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  786. return -ENODEV;
  787. drm_modeset_lock_all(dev);
  788. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  789. if (!obj) {
  790. ret = -EINVAL;
  791. goto out_unlock;
  792. }
  793. plane = obj_to_plane(obj);
  794. intel_plane = to_intel_plane(plane);
  795. intel_plane->get_colorkey(plane, get);
  796. out_unlock:
  797. drm_modeset_unlock_all(dev);
  798. return ret;
  799. }
  800. void intel_plane_restore(struct drm_plane *plane)
  801. {
  802. struct intel_plane *intel_plane = to_intel_plane(plane);
  803. if (!plane->crtc || !plane->fb)
  804. return;
  805. intel_update_plane(plane, plane->crtc, plane->fb,
  806. intel_plane->crtc_x, intel_plane->crtc_y,
  807. intel_plane->crtc_w, intel_plane->crtc_h,
  808. intel_plane->src_x, intel_plane->src_y,
  809. intel_plane->src_w, intel_plane->src_h);
  810. }
  811. void intel_plane_disable(struct drm_plane *plane)
  812. {
  813. if (!plane->crtc || !plane->fb)
  814. return;
  815. intel_disable_plane(plane);
  816. }
  817. static const struct drm_plane_funcs intel_plane_funcs = {
  818. .update_plane = intel_update_plane,
  819. .disable_plane = intel_disable_plane,
  820. .destroy = intel_destroy_plane,
  821. };
  822. static uint32_t ilk_plane_formats[] = {
  823. DRM_FORMAT_XRGB8888,
  824. DRM_FORMAT_YUYV,
  825. DRM_FORMAT_YVYU,
  826. DRM_FORMAT_UYVY,
  827. DRM_FORMAT_VYUY,
  828. };
  829. static uint32_t snb_plane_formats[] = {
  830. DRM_FORMAT_XBGR8888,
  831. DRM_FORMAT_XRGB8888,
  832. DRM_FORMAT_YUYV,
  833. DRM_FORMAT_YVYU,
  834. DRM_FORMAT_UYVY,
  835. DRM_FORMAT_VYUY,
  836. };
  837. static uint32_t vlv_plane_formats[] = {
  838. DRM_FORMAT_RGB565,
  839. DRM_FORMAT_ABGR8888,
  840. DRM_FORMAT_ARGB8888,
  841. DRM_FORMAT_XBGR8888,
  842. DRM_FORMAT_XRGB8888,
  843. DRM_FORMAT_XBGR2101010,
  844. DRM_FORMAT_ABGR2101010,
  845. DRM_FORMAT_YUYV,
  846. DRM_FORMAT_YVYU,
  847. DRM_FORMAT_UYVY,
  848. DRM_FORMAT_VYUY,
  849. };
  850. int
  851. intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
  852. {
  853. struct intel_plane *intel_plane;
  854. unsigned long possible_crtcs;
  855. const uint32_t *plane_formats;
  856. int num_plane_formats;
  857. int ret;
  858. if (INTEL_INFO(dev)->gen < 5)
  859. return -ENODEV;
  860. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  861. if (!intel_plane)
  862. return -ENOMEM;
  863. switch (INTEL_INFO(dev)->gen) {
  864. case 5:
  865. case 6:
  866. intel_plane->can_scale = true;
  867. intel_plane->max_downscale = 16;
  868. intel_plane->update_plane = ilk_update_plane;
  869. intel_plane->disable_plane = ilk_disable_plane;
  870. intel_plane->update_colorkey = ilk_update_colorkey;
  871. intel_plane->get_colorkey = ilk_get_colorkey;
  872. if (IS_GEN6(dev)) {
  873. plane_formats = snb_plane_formats;
  874. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  875. } else {
  876. plane_formats = ilk_plane_formats;
  877. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  878. }
  879. break;
  880. case 7:
  881. if (IS_IVYBRIDGE(dev)) {
  882. intel_plane->can_scale = true;
  883. intel_plane->max_downscale = 2;
  884. } else {
  885. intel_plane->can_scale = false;
  886. intel_plane->max_downscale = 1;
  887. }
  888. if (IS_VALLEYVIEW(dev)) {
  889. intel_plane->update_plane = vlv_update_plane;
  890. intel_plane->disable_plane = vlv_disable_plane;
  891. intel_plane->update_colorkey = vlv_update_colorkey;
  892. intel_plane->get_colorkey = vlv_get_colorkey;
  893. plane_formats = vlv_plane_formats;
  894. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  895. } else {
  896. intel_plane->update_plane = ivb_update_plane;
  897. intel_plane->disable_plane = ivb_disable_plane;
  898. intel_plane->update_colorkey = ivb_update_colorkey;
  899. intel_plane->get_colorkey = ivb_get_colorkey;
  900. plane_formats = snb_plane_formats;
  901. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  902. }
  903. break;
  904. default:
  905. kfree(intel_plane);
  906. return -ENODEV;
  907. }
  908. intel_plane->pipe = pipe;
  909. intel_plane->plane = plane;
  910. possible_crtcs = (1 << pipe);
  911. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  912. &intel_plane_funcs,
  913. plane_formats, num_plane_formats,
  914. false);
  915. if (ret)
  916. kfree(intel_plane);
  917. return ret;
  918. }