rv770.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. /* Lock the graphics update lock */
  48. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  49. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  50. /* update the scanout addresses */
  51. if (radeon_crtc->crtc_id) {
  52. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  53. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. } else {
  55. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  56. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. }
  58. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  59. (u32)crtc_base);
  60. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  61. (u32)crtc_base);
  62. /* Wait for update_pending to go high. */
  63. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  64. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  65. /* Unlock the lock, so double-buffering can take place inside vblank */
  66. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  67. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  68. /* Return current update_pending status: */
  69. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  70. }
  71. /* get temperature in millidegrees */
  72. int rv770_get_temp(struct radeon_device *rdev)
  73. {
  74. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  75. ASIC_T_SHIFT;
  76. int actual_temp;
  77. if (temp & 0x400)
  78. actual_temp = -256;
  79. else if (temp & 0x200)
  80. actual_temp = 255;
  81. else if (temp & 0x100) {
  82. actual_temp = temp & 0x1ff;
  83. actual_temp |= ~0x1ff;
  84. } else
  85. actual_temp = temp & 0xff;
  86. return (actual_temp * 1000) / 2;
  87. }
  88. void rv770_pm_misc(struct radeon_device *rdev)
  89. {
  90. int req_ps_idx = rdev->pm.requested_power_state_index;
  91. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  92. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  93. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  94. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  95. /* 0xff01 is a flag rather then an actual voltage */
  96. if (voltage->voltage == 0xff01)
  97. return;
  98. if (voltage->voltage != rdev->pm.current_vddc) {
  99. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  100. rdev->pm.current_vddc = voltage->voltage;
  101. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  102. }
  103. }
  104. }
  105. /*
  106. * GART
  107. */
  108. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  109. {
  110. u32 tmp;
  111. int r, i;
  112. if (rdev->gart.table.vram.robj == NULL) {
  113. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  114. return -EINVAL;
  115. }
  116. r = radeon_gart_table_vram_pin(rdev);
  117. if (r)
  118. return r;
  119. radeon_gart_restore(rdev);
  120. /* Setup L2 cache */
  121. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  122. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  123. EFFECTIVE_L2_QUEUE_SIZE(7));
  124. WREG32(VM_L2_CNTL2, 0);
  125. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  126. /* Setup TLB control */
  127. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  128. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  129. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  130. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  131. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  132. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  133. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  134. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  135. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  136. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  137. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  138. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  139. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  140. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  141. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  142. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  143. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  144. (u32)(rdev->dummy_page.addr >> 12));
  145. for (i = 1; i < 7; i++)
  146. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  147. r600_pcie_gart_tlb_flush(rdev);
  148. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  149. (unsigned)(rdev->mc.gtt_size >> 20),
  150. (unsigned long long)rdev->gart.table_addr);
  151. rdev->gart.ready = true;
  152. return 0;
  153. }
  154. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  155. {
  156. u32 tmp;
  157. int i, r;
  158. /* Disable all tables */
  159. for (i = 0; i < 7; i++)
  160. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  161. /* Setup L2 cache */
  162. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  163. EFFECTIVE_L2_QUEUE_SIZE(7));
  164. WREG32(VM_L2_CNTL2, 0);
  165. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  166. /* Setup TLB control */
  167. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  168. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  169. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  170. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  171. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  172. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  173. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  174. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  175. if (rdev->gart.table.vram.robj) {
  176. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  177. if (likely(r == 0)) {
  178. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  179. radeon_bo_unpin(rdev->gart.table.vram.robj);
  180. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  181. }
  182. }
  183. }
  184. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  185. {
  186. radeon_gart_fini(rdev);
  187. rv770_pcie_gart_disable(rdev);
  188. radeon_gart_table_vram_free(rdev);
  189. }
  190. void rv770_agp_enable(struct radeon_device *rdev)
  191. {
  192. u32 tmp;
  193. int i;
  194. /* Setup L2 cache */
  195. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  196. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  197. EFFECTIVE_L2_QUEUE_SIZE(7));
  198. WREG32(VM_L2_CNTL2, 0);
  199. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  200. /* Setup TLB control */
  201. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  202. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  203. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  204. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  205. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  206. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  207. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  208. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  209. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  210. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  211. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  212. for (i = 0; i < 7; i++)
  213. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  214. }
  215. static void rv770_mc_program(struct radeon_device *rdev)
  216. {
  217. struct rv515_mc_save save;
  218. u32 tmp;
  219. int i, j;
  220. /* Initialize HDP */
  221. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  222. WREG32((0x2c14 + j), 0x00000000);
  223. WREG32((0x2c18 + j), 0x00000000);
  224. WREG32((0x2c1c + j), 0x00000000);
  225. WREG32((0x2c20 + j), 0x00000000);
  226. WREG32((0x2c24 + j), 0x00000000);
  227. }
  228. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  229. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  230. */
  231. tmp = RREG32(HDP_DEBUG1);
  232. rv515_mc_stop(rdev, &save);
  233. if (r600_mc_wait_for_idle(rdev)) {
  234. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  235. }
  236. /* Lockout access through VGA aperture*/
  237. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  238. /* Update configuration */
  239. if (rdev->flags & RADEON_IS_AGP) {
  240. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  241. /* VRAM before AGP */
  242. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  243. rdev->mc.vram_start >> 12);
  244. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  245. rdev->mc.gtt_end >> 12);
  246. } else {
  247. /* VRAM after AGP */
  248. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  249. rdev->mc.gtt_start >> 12);
  250. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  251. rdev->mc.vram_end >> 12);
  252. }
  253. } else {
  254. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  255. rdev->mc.vram_start >> 12);
  256. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  257. rdev->mc.vram_end >> 12);
  258. }
  259. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  260. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  261. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  262. WREG32(MC_VM_FB_LOCATION, tmp);
  263. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  264. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  265. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  266. if (rdev->flags & RADEON_IS_AGP) {
  267. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  268. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  269. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  270. } else {
  271. WREG32(MC_VM_AGP_BASE, 0);
  272. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  273. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  274. }
  275. if (r600_mc_wait_for_idle(rdev)) {
  276. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  277. }
  278. rv515_mc_resume(rdev, &save);
  279. /* we need to own VRAM, so turn off the VGA renderer here
  280. * to stop it overwriting our objects */
  281. rv515_vga_render_disable(rdev);
  282. }
  283. /*
  284. * CP.
  285. */
  286. void r700_cp_stop(struct radeon_device *rdev)
  287. {
  288. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  289. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  290. WREG32(SCRATCH_UMSK, 0);
  291. }
  292. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  293. {
  294. const __be32 *fw_data;
  295. int i;
  296. if (!rdev->me_fw || !rdev->pfp_fw)
  297. return -EINVAL;
  298. r700_cp_stop(rdev);
  299. WREG32(CP_RB_CNTL,
  300. #ifdef __BIG_ENDIAN
  301. BUF_SWAP_32BIT |
  302. #endif
  303. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  304. /* Reset cp */
  305. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  306. RREG32(GRBM_SOFT_RESET);
  307. mdelay(15);
  308. WREG32(GRBM_SOFT_RESET, 0);
  309. fw_data = (const __be32 *)rdev->pfp_fw->data;
  310. WREG32(CP_PFP_UCODE_ADDR, 0);
  311. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  312. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  313. WREG32(CP_PFP_UCODE_ADDR, 0);
  314. fw_data = (const __be32 *)rdev->me_fw->data;
  315. WREG32(CP_ME_RAM_WADDR, 0);
  316. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  317. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  318. WREG32(CP_PFP_UCODE_ADDR, 0);
  319. WREG32(CP_ME_RAM_WADDR, 0);
  320. WREG32(CP_ME_RAM_RADDR, 0);
  321. return 0;
  322. }
  323. void r700_cp_fini(struct radeon_device *rdev)
  324. {
  325. r700_cp_stop(rdev);
  326. radeon_ring_fini(rdev);
  327. }
  328. /*
  329. * Core functions
  330. */
  331. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  332. u32 num_tile_pipes,
  333. u32 num_backends,
  334. u32 backend_disable_mask)
  335. {
  336. u32 backend_map = 0;
  337. u32 enabled_backends_mask;
  338. u32 enabled_backends_count;
  339. u32 cur_pipe;
  340. u32 swizzle_pipe[R7XX_MAX_PIPES];
  341. u32 cur_backend;
  342. u32 i;
  343. bool force_no_swizzle;
  344. if (num_tile_pipes > R7XX_MAX_PIPES)
  345. num_tile_pipes = R7XX_MAX_PIPES;
  346. if (num_tile_pipes < 1)
  347. num_tile_pipes = 1;
  348. if (num_backends > R7XX_MAX_BACKENDS)
  349. num_backends = R7XX_MAX_BACKENDS;
  350. if (num_backends < 1)
  351. num_backends = 1;
  352. enabled_backends_mask = 0;
  353. enabled_backends_count = 0;
  354. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  355. if (((backend_disable_mask >> i) & 1) == 0) {
  356. enabled_backends_mask |= (1 << i);
  357. ++enabled_backends_count;
  358. }
  359. if (enabled_backends_count == num_backends)
  360. break;
  361. }
  362. if (enabled_backends_count == 0) {
  363. enabled_backends_mask = 1;
  364. enabled_backends_count = 1;
  365. }
  366. if (enabled_backends_count != num_backends)
  367. num_backends = enabled_backends_count;
  368. switch (rdev->family) {
  369. case CHIP_RV770:
  370. case CHIP_RV730:
  371. force_no_swizzle = false;
  372. break;
  373. case CHIP_RV710:
  374. case CHIP_RV740:
  375. default:
  376. force_no_swizzle = true;
  377. break;
  378. }
  379. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  380. switch (num_tile_pipes) {
  381. case 1:
  382. swizzle_pipe[0] = 0;
  383. break;
  384. case 2:
  385. swizzle_pipe[0] = 0;
  386. swizzle_pipe[1] = 1;
  387. break;
  388. case 3:
  389. if (force_no_swizzle) {
  390. swizzle_pipe[0] = 0;
  391. swizzle_pipe[1] = 1;
  392. swizzle_pipe[2] = 2;
  393. } else {
  394. swizzle_pipe[0] = 0;
  395. swizzle_pipe[1] = 2;
  396. swizzle_pipe[2] = 1;
  397. }
  398. break;
  399. case 4:
  400. if (force_no_swizzle) {
  401. swizzle_pipe[0] = 0;
  402. swizzle_pipe[1] = 1;
  403. swizzle_pipe[2] = 2;
  404. swizzle_pipe[3] = 3;
  405. } else {
  406. swizzle_pipe[0] = 0;
  407. swizzle_pipe[1] = 2;
  408. swizzle_pipe[2] = 3;
  409. swizzle_pipe[3] = 1;
  410. }
  411. break;
  412. case 5:
  413. if (force_no_swizzle) {
  414. swizzle_pipe[0] = 0;
  415. swizzle_pipe[1] = 1;
  416. swizzle_pipe[2] = 2;
  417. swizzle_pipe[3] = 3;
  418. swizzle_pipe[4] = 4;
  419. } else {
  420. swizzle_pipe[0] = 0;
  421. swizzle_pipe[1] = 2;
  422. swizzle_pipe[2] = 4;
  423. swizzle_pipe[3] = 1;
  424. swizzle_pipe[4] = 3;
  425. }
  426. break;
  427. case 6:
  428. if (force_no_swizzle) {
  429. swizzle_pipe[0] = 0;
  430. swizzle_pipe[1] = 1;
  431. swizzle_pipe[2] = 2;
  432. swizzle_pipe[3] = 3;
  433. swizzle_pipe[4] = 4;
  434. swizzle_pipe[5] = 5;
  435. } else {
  436. swizzle_pipe[0] = 0;
  437. swizzle_pipe[1] = 2;
  438. swizzle_pipe[2] = 4;
  439. swizzle_pipe[3] = 5;
  440. swizzle_pipe[4] = 3;
  441. swizzle_pipe[5] = 1;
  442. }
  443. break;
  444. case 7:
  445. if (force_no_swizzle) {
  446. swizzle_pipe[0] = 0;
  447. swizzle_pipe[1] = 1;
  448. swizzle_pipe[2] = 2;
  449. swizzle_pipe[3] = 3;
  450. swizzle_pipe[4] = 4;
  451. swizzle_pipe[5] = 5;
  452. swizzle_pipe[6] = 6;
  453. } else {
  454. swizzle_pipe[0] = 0;
  455. swizzle_pipe[1] = 2;
  456. swizzle_pipe[2] = 4;
  457. swizzle_pipe[3] = 6;
  458. swizzle_pipe[4] = 3;
  459. swizzle_pipe[5] = 1;
  460. swizzle_pipe[6] = 5;
  461. }
  462. break;
  463. case 8:
  464. if (force_no_swizzle) {
  465. swizzle_pipe[0] = 0;
  466. swizzle_pipe[1] = 1;
  467. swizzle_pipe[2] = 2;
  468. swizzle_pipe[3] = 3;
  469. swizzle_pipe[4] = 4;
  470. swizzle_pipe[5] = 5;
  471. swizzle_pipe[6] = 6;
  472. swizzle_pipe[7] = 7;
  473. } else {
  474. swizzle_pipe[0] = 0;
  475. swizzle_pipe[1] = 2;
  476. swizzle_pipe[2] = 4;
  477. swizzle_pipe[3] = 6;
  478. swizzle_pipe[4] = 3;
  479. swizzle_pipe[5] = 1;
  480. swizzle_pipe[6] = 7;
  481. swizzle_pipe[7] = 5;
  482. }
  483. break;
  484. }
  485. cur_backend = 0;
  486. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  487. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  488. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  489. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  490. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  491. }
  492. return backend_map;
  493. }
  494. static void rv770_gpu_init(struct radeon_device *rdev)
  495. {
  496. int i, j, num_qd_pipes;
  497. u32 ta_aux_cntl;
  498. u32 sx_debug_1;
  499. u32 smx_dc_ctl0;
  500. u32 db_debug3;
  501. u32 num_gs_verts_per_thread;
  502. u32 vgt_gs_per_es;
  503. u32 gs_prim_buffer_depth = 0;
  504. u32 sq_ms_fifo_sizes;
  505. u32 sq_config;
  506. u32 sq_thread_resource_mgmt;
  507. u32 hdp_host_path_cntl;
  508. u32 sq_dyn_gpr_size_simd_ab_0;
  509. u32 backend_map;
  510. u32 gb_tiling_config = 0;
  511. u32 cc_rb_backend_disable = 0;
  512. u32 cc_gc_shader_pipe_config = 0;
  513. u32 mc_arb_ramcfg;
  514. u32 db_debug4;
  515. /* setup chip specs */
  516. switch (rdev->family) {
  517. case CHIP_RV770:
  518. rdev->config.rv770.max_pipes = 4;
  519. rdev->config.rv770.max_tile_pipes = 8;
  520. rdev->config.rv770.max_simds = 10;
  521. rdev->config.rv770.max_backends = 4;
  522. rdev->config.rv770.max_gprs = 256;
  523. rdev->config.rv770.max_threads = 248;
  524. rdev->config.rv770.max_stack_entries = 512;
  525. rdev->config.rv770.max_hw_contexts = 8;
  526. rdev->config.rv770.max_gs_threads = 16 * 2;
  527. rdev->config.rv770.sx_max_export_size = 128;
  528. rdev->config.rv770.sx_max_export_pos_size = 16;
  529. rdev->config.rv770.sx_max_export_smx_size = 112;
  530. rdev->config.rv770.sq_num_cf_insts = 2;
  531. rdev->config.rv770.sx_num_of_sets = 7;
  532. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  533. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  534. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  535. break;
  536. case CHIP_RV730:
  537. rdev->config.rv770.max_pipes = 2;
  538. rdev->config.rv770.max_tile_pipes = 4;
  539. rdev->config.rv770.max_simds = 8;
  540. rdev->config.rv770.max_backends = 2;
  541. rdev->config.rv770.max_gprs = 128;
  542. rdev->config.rv770.max_threads = 248;
  543. rdev->config.rv770.max_stack_entries = 256;
  544. rdev->config.rv770.max_hw_contexts = 8;
  545. rdev->config.rv770.max_gs_threads = 16 * 2;
  546. rdev->config.rv770.sx_max_export_size = 256;
  547. rdev->config.rv770.sx_max_export_pos_size = 32;
  548. rdev->config.rv770.sx_max_export_smx_size = 224;
  549. rdev->config.rv770.sq_num_cf_insts = 2;
  550. rdev->config.rv770.sx_num_of_sets = 7;
  551. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  552. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  553. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  554. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  555. rdev->config.rv770.sx_max_export_pos_size -= 16;
  556. rdev->config.rv770.sx_max_export_smx_size += 16;
  557. }
  558. break;
  559. case CHIP_RV710:
  560. rdev->config.rv770.max_pipes = 2;
  561. rdev->config.rv770.max_tile_pipes = 2;
  562. rdev->config.rv770.max_simds = 2;
  563. rdev->config.rv770.max_backends = 1;
  564. rdev->config.rv770.max_gprs = 256;
  565. rdev->config.rv770.max_threads = 192;
  566. rdev->config.rv770.max_stack_entries = 256;
  567. rdev->config.rv770.max_hw_contexts = 4;
  568. rdev->config.rv770.max_gs_threads = 8 * 2;
  569. rdev->config.rv770.sx_max_export_size = 128;
  570. rdev->config.rv770.sx_max_export_pos_size = 16;
  571. rdev->config.rv770.sx_max_export_smx_size = 112;
  572. rdev->config.rv770.sq_num_cf_insts = 1;
  573. rdev->config.rv770.sx_num_of_sets = 7;
  574. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  575. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  576. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  577. break;
  578. case CHIP_RV740:
  579. rdev->config.rv770.max_pipes = 4;
  580. rdev->config.rv770.max_tile_pipes = 4;
  581. rdev->config.rv770.max_simds = 8;
  582. rdev->config.rv770.max_backends = 4;
  583. rdev->config.rv770.max_gprs = 256;
  584. rdev->config.rv770.max_threads = 248;
  585. rdev->config.rv770.max_stack_entries = 512;
  586. rdev->config.rv770.max_hw_contexts = 8;
  587. rdev->config.rv770.max_gs_threads = 16 * 2;
  588. rdev->config.rv770.sx_max_export_size = 256;
  589. rdev->config.rv770.sx_max_export_pos_size = 32;
  590. rdev->config.rv770.sx_max_export_smx_size = 224;
  591. rdev->config.rv770.sq_num_cf_insts = 2;
  592. rdev->config.rv770.sx_num_of_sets = 7;
  593. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  594. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  595. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  596. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  597. rdev->config.rv770.sx_max_export_pos_size -= 16;
  598. rdev->config.rv770.sx_max_export_smx_size += 16;
  599. }
  600. break;
  601. default:
  602. break;
  603. }
  604. /* Initialize HDP */
  605. j = 0;
  606. for (i = 0; i < 32; i++) {
  607. WREG32((0x2c14 + j), 0x00000000);
  608. WREG32((0x2c18 + j), 0x00000000);
  609. WREG32((0x2c1c + j), 0x00000000);
  610. WREG32((0x2c20 + j), 0x00000000);
  611. WREG32((0x2c24 + j), 0x00000000);
  612. j += 0x18;
  613. }
  614. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  615. /* setup tiling, simd, pipe config */
  616. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  617. switch (rdev->config.rv770.max_tile_pipes) {
  618. case 1:
  619. default:
  620. gb_tiling_config |= PIPE_TILING(0);
  621. break;
  622. case 2:
  623. gb_tiling_config |= PIPE_TILING(1);
  624. break;
  625. case 4:
  626. gb_tiling_config |= PIPE_TILING(2);
  627. break;
  628. case 8:
  629. gb_tiling_config |= PIPE_TILING(3);
  630. break;
  631. }
  632. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  633. if (rdev->family == CHIP_RV770)
  634. gb_tiling_config |= BANK_TILING(1);
  635. else
  636. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  637. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  638. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  639. if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  640. rdev->config.rv770.tiling_group_size = 512;
  641. else
  642. rdev->config.rv770.tiling_group_size = 256;
  643. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  644. gb_tiling_config |= ROW_TILING(3);
  645. gb_tiling_config |= SAMPLE_SPLIT(3);
  646. } else {
  647. gb_tiling_config |=
  648. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  649. gb_tiling_config |=
  650. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  651. }
  652. gb_tiling_config |= BANK_SWAPS(1);
  653. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  654. cc_rb_backend_disable |=
  655. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  656. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  657. cc_gc_shader_pipe_config |=
  658. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  659. cc_gc_shader_pipe_config |=
  660. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  661. if (rdev->family == CHIP_RV740)
  662. backend_map = 0x28;
  663. else
  664. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  665. rdev->config.rv770.max_tile_pipes,
  666. (R7XX_MAX_BACKENDS -
  667. r600_count_pipe_bits((cc_rb_backend_disable &
  668. R7XX_MAX_BACKENDS_MASK) >> 16)),
  669. (cc_rb_backend_disable >> 16));
  670. rdev->config.rv770.tile_config = gb_tiling_config;
  671. rdev->config.rv770.backend_map = backend_map;
  672. gb_tiling_config |= BACKEND_MAP(backend_map);
  673. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  674. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  675. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  676. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  677. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  678. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  679. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  680. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  681. WREG32(CGTS_TCC_DISABLE, 0);
  682. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  683. WREG32(CGTS_USER_TCC_DISABLE, 0);
  684. num_qd_pipes =
  685. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  686. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  687. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  688. /* set HW defaults for 3D engine */
  689. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  690. ROQ_IB2_START(0x2b)));
  691. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  692. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  693. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  694. sx_debug_1 = RREG32(SX_DEBUG_1);
  695. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  696. WREG32(SX_DEBUG_1, sx_debug_1);
  697. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  698. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  699. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  700. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  701. if (rdev->family != CHIP_RV740)
  702. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  703. GS_FLUSH_CTL(4) |
  704. ACK_FLUSH_CTL(3) |
  705. SYNC_FLUSH_CTL));
  706. db_debug3 = RREG32(DB_DEBUG3);
  707. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  708. switch (rdev->family) {
  709. case CHIP_RV770:
  710. case CHIP_RV740:
  711. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  712. break;
  713. case CHIP_RV710:
  714. case CHIP_RV730:
  715. default:
  716. db_debug3 |= DB_CLK_OFF_DELAY(2);
  717. break;
  718. }
  719. WREG32(DB_DEBUG3, db_debug3);
  720. if (rdev->family != CHIP_RV770) {
  721. db_debug4 = RREG32(DB_DEBUG4);
  722. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  723. WREG32(DB_DEBUG4, db_debug4);
  724. }
  725. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  726. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  727. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  728. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  729. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  730. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  731. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  732. WREG32(VGT_NUM_INSTANCES, 1);
  733. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  734. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  735. WREG32(CP_PERFMON_CNTL, 0);
  736. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  737. DONE_FIFO_HIWATER(0xe0) |
  738. ALU_UPDATE_FIFO_HIWATER(0x8));
  739. switch (rdev->family) {
  740. case CHIP_RV770:
  741. case CHIP_RV730:
  742. case CHIP_RV710:
  743. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  744. break;
  745. case CHIP_RV740:
  746. default:
  747. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  748. break;
  749. }
  750. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  751. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  752. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  753. */
  754. sq_config = RREG32(SQ_CONFIG);
  755. sq_config &= ~(PS_PRIO(3) |
  756. VS_PRIO(3) |
  757. GS_PRIO(3) |
  758. ES_PRIO(3));
  759. sq_config |= (DX9_CONSTS |
  760. VC_ENABLE |
  761. EXPORT_SRC_C |
  762. PS_PRIO(0) |
  763. VS_PRIO(1) |
  764. GS_PRIO(2) |
  765. ES_PRIO(3));
  766. if (rdev->family == CHIP_RV710)
  767. /* no vertex cache */
  768. sq_config &= ~VC_ENABLE;
  769. WREG32(SQ_CONFIG, sq_config);
  770. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  771. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  772. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  773. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  774. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  775. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  776. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  777. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  778. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  779. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  780. else
  781. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  782. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  783. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  784. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  785. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  786. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  787. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  788. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  789. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  790. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  791. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  792. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  793. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  794. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  795. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  796. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  797. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  798. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  799. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  800. FORCE_EOV_MAX_REZ_CNT(255)));
  801. if (rdev->family == CHIP_RV710)
  802. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  803. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  804. else
  805. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  806. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  807. switch (rdev->family) {
  808. case CHIP_RV770:
  809. case CHIP_RV730:
  810. case CHIP_RV740:
  811. gs_prim_buffer_depth = 384;
  812. break;
  813. case CHIP_RV710:
  814. gs_prim_buffer_depth = 128;
  815. break;
  816. default:
  817. break;
  818. }
  819. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  820. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  821. /* Max value for this is 256 */
  822. if (vgt_gs_per_es > 256)
  823. vgt_gs_per_es = 256;
  824. WREG32(VGT_ES_PER_GS, 128);
  825. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  826. WREG32(VGT_GS_PER_VS, 2);
  827. /* more default values. 2D/3D driver should adjust as needed */
  828. WREG32(VGT_GS_VERTEX_REUSE, 16);
  829. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  830. WREG32(VGT_STRMOUT_EN, 0);
  831. WREG32(SX_MISC, 0);
  832. WREG32(PA_SC_MODE_CNTL, 0);
  833. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  834. WREG32(PA_SC_AA_CONFIG, 0);
  835. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  836. WREG32(PA_SC_LINE_STIPPLE, 0);
  837. WREG32(SPI_INPUT_Z, 0);
  838. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  839. WREG32(CB_COLOR7_FRAG, 0);
  840. /* clear render buffer base addresses */
  841. WREG32(CB_COLOR0_BASE, 0);
  842. WREG32(CB_COLOR1_BASE, 0);
  843. WREG32(CB_COLOR2_BASE, 0);
  844. WREG32(CB_COLOR3_BASE, 0);
  845. WREG32(CB_COLOR4_BASE, 0);
  846. WREG32(CB_COLOR5_BASE, 0);
  847. WREG32(CB_COLOR6_BASE, 0);
  848. WREG32(CB_COLOR7_BASE, 0);
  849. WREG32(TCP_CNTL, 0);
  850. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  851. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  852. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  853. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  854. NUM_CLIP_SEQ(3)));
  855. }
  856. static int rv770_vram_scratch_init(struct radeon_device *rdev)
  857. {
  858. int r;
  859. u64 gpu_addr;
  860. if (rdev->vram_scratch.robj == NULL) {
  861. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  862. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  863. &rdev->vram_scratch.robj);
  864. if (r) {
  865. return r;
  866. }
  867. }
  868. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  869. if (unlikely(r != 0))
  870. return r;
  871. r = radeon_bo_pin(rdev->vram_scratch.robj,
  872. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  873. if (r) {
  874. radeon_bo_unreserve(rdev->vram_scratch.robj);
  875. return r;
  876. }
  877. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  878. (void **)&rdev->vram_scratch.ptr);
  879. if (r)
  880. radeon_bo_unpin(rdev->vram_scratch.robj);
  881. radeon_bo_unreserve(rdev->vram_scratch.robj);
  882. return r;
  883. }
  884. static void rv770_vram_scratch_fini(struct radeon_device *rdev)
  885. {
  886. int r;
  887. if (rdev->vram_scratch.robj == NULL) {
  888. return;
  889. }
  890. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  891. if (likely(r == 0)) {
  892. radeon_bo_kunmap(rdev->vram_scratch.robj);
  893. radeon_bo_unpin(rdev->vram_scratch.robj);
  894. radeon_bo_unreserve(rdev->vram_scratch.robj);
  895. }
  896. radeon_bo_unref(&rdev->vram_scratch.robj);
  897. }
  898. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  899. {
  900. u64 size_bf, size_af;
  901. if (mc->mc_vram_size > 0xE0000000) {
  902. /* leave room for at least 512M GTT */
  903. dev_warn(rdev->dev, "limiting VRAM\n");
  904. mc->real_vram_size = 0xE0000000;
  905. mc->mc_vram_size = 0xE0000000;
  906. }
  907. if (rdev->flags & RADEON_IS_AGP) {
  908. size_bf = mc->gtt_start;
  909. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  910. if (size_bf > size_af) {
  911. if (mc->mc_vram_size > size_bf) {
  912. dev_warn(rdev->dev, "limiting VRAM\n");
  913. mc->real_vram_size = size_bf;
  914. mc->mc_vram_size = size_bf;
  915. }
  916. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  917. } else {
  918. if (mc->mc_vram_size > size_af) {
  919. dev_warn(rdev->dev, "limiting VRAM\n");
  920. mc->real_vram_size = size_af;
  921. mc->mc_vram_size = size_af;
  922. }
  923. mc->vram_start = mc->gtt_end;
  924. }
  925. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  926. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  927. mc->mc_vram_size >> 20, mc->vram_start,
  928. mc->vram_end, mc->real_vram_size >> 20);
  929. } else {
  930. radeon_vram_location(rdev, &rdev->mc, 0);
  931. rdev->mc.gtt_base_align = 0;
  932. radeon_gtt_location(rdev, mc);
  933. }
  934. }
  935. int rv770_mc_init(struct radeon_device *rdev)
  936. {
  937. u32 tmp;
  938. int chansize, numchan;
  939. /* Get VRAM informations */
  940. rdev->mc.vram_is_ddr = true;
  941. tmp = RREG32(MC_ARB_RAMCFG);
  942. if (tmp & CHANSIZE_OVERRIDE) {
  943. chansize = 16;
  944. } else if (tmp & CHANSIZE_MASK) {
  945. chansize = 64;
  946. } else {
  947. chansize = 32;
  948. }
  949. tmp = RREG32(MC_SHARED_CHMAP);
  950. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  951. case 0:
  952. default:
  953. numchan = 1;
  954. break;
  955. case 1:
  956. numchan = 2;
  957. break;
  958. case 2:
  959. numchan = 4;
  960. break;
  961. case 3:
  962. numchan = 8;
  963. break;
  964. }
  965. rdev->mc.vram_width = numchan * chansize;
  966. /* Could aper size report 0 ? */
  967. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  968. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  969. /* Setup GPU memory space */
  970. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  971. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  972. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  973. r700_vram_gtt_location(rdev, &rdev->mc);
  974. radeon_update_bandwidth_info(rdev);
  975. return 0;
  976. }
  977. static int rv770_startup(struct radeon_device *rdev)
  978. {
  979. int r;
  980. /* enable pcie gen2 link */
  981. rv770_pcie_gen2_enable(rdev);
  982. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  983. r = r600_init_microcode(rdev);
  984. if (r) {
  985. DRM_ERROR("Failed to load firmware!\n");
  986. return r;
  987. }
  988. }
  989. rv770_mc_program(rdev);
  990. if (rdev->flags & RADEON_IS_AGP) {
  991. rv770_agp_enable(rdev);
  992. } else {
  993. r = rv770_pcie_gart_enable(rdev);
  994. if (r)
  995. return r;
  996. }
  997. r = rv770_vram_scratch_init(rdev);
  998. if (r)
  999. return r;
  1000. rv770_gpu_init(rdev);
  1001. r = r600_blit_init(rdev);
  1002. if (r) {
  1003. r600_blit_fini(rdev);
  1004. rdev->asic->copy = NULL;
  1005. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1006. }
  1007. /* allocate wb buffer */
  1008. r = radeon_wb_init(rdev);
  1009. if (r)
  1010. return r;
  1011. /* Enable IRQ */
  1012. r = r600_irq_init(rdev);
  1013. if (r) {
  1014. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1015. radeon_irq_kms_fini(rdev);
  1016. return r;
  1017. }
  1018. r600_irq_set(rdev);
  1019. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1020. if (r)
  1021. return r;
  1022. r = rv770_cp_load_microcode(rdev);
  1023. if (r)
  1024. return r;
  1025. r = r600_cp_resume(rdev);
  1026. if (r)
  1027. return r;
  1028. return 0;
  1029. }
  1030. int rv770_resume(struct radeon_device *rdev)
  1031. {
  1032. int r;
  1033. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1034. * posting will perform necessary task to bring back GPU into good
  1035. * shape.
  1036. */
  1037. /* post card */
  1038. atom_asic_init(rdev->mode_info.atom_context);
  1039. r = rv770_startup(rdev);
  1040. if (r) {
  1041. DRM_ERROR("r600 startup failed on resume\n");
  1042. return r;
  1043. }
  1044. r = r600_ib_test(rdev);
  1045. if (r) {
  1046. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1047. return r;
  1048. }
  1049. r = r600_audio_init(rdev);
  1050. if (r) {
  1051. dev_err(rdev->dev, "radeon: audio init failed\n");
  1052. return r;
  1053. }
  1054. return r;
  1055. }
  1056. int rv770_suspend(struct radeon_device *rdev)
  1057. {
  1058. r600_audio_fini(rdev);
  1059. /* FIXME: we should wait for ring to be empty */
  1060. r700_cp_stop(rdev);
  1061. rdev->cp.ready = false;
  1062. r600_irq_suspend(rdev);
  1063. radeon_wb_disable(rdev);
  1064. rv770_pcie_gart_disable(rdev);
  1065. r600_blit_suspend(rdev);
  1066. return 0;
  1067. }
  1068. /* Plan is to move initialization in that function and use
  1069. * helper function so that radeon_device_init pretty much
  1070. * do nothing more than calling asic specific function. This
  1071. * should also allow to remove a bunch of callback function
  1072. * like vram_info.
  1073. */
  1074. int rv770_init(struct radeon_device *rdev)
  1075. {
  1076. int r;
  1077. /* This don't do much */
  1078. r = radeon_gem_init(rdev);
  1079. if (r)
  1080. return r;
  1081. /* Read BIOS */
  1082. if (!radeon_get_bios(rdev)) {
  1083. if (ASIC_IS_AVIVO(rdev))
  1084. return -EINVAL;
  1085. }
  1086. /* Must be an ATOMBIOS */
  1087. if (!rdev->is_atom_bios) {
  1088. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1089. return -EINVAL;
  1090. }
  1091. r = radeon_atombios_init(rdev);
  1092. if (r)
  1093. return r;
  1094. /* Post card if necessary */
  1095. if (!radeon_card_posted(rdev)) {
  1096. if (!rdev->bios) {
  1097. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1098. return -EINVAL;
  1099. }
  1100. DRM_INFO("GPU not posted. posting now...\n");
  1101. atom_asic_init(rdev->mode_info.atom_context);
  1102. }
  1103. /* Initialize scratch registers */
  1104. r600_scratch_init(rdev);
  1105. /* Initialize surface registers */
  1106. radeon_surface_init(rdev);
  1107. /* Initialize clocks */
  1108. radeon_get_clock_info(rdev->ddev);
  1109. /* Fence driver */
  1110. r = radeon_fence_driver_init(rdev);
  1111. if (r)
  1112. return r;
  1113. /* initialize AGP */
  1114. if (rdev->flags & RADEON_IS_AGP) {
  1115. r = radeon_agp_init(rdev);
  1116. if (r)
  1117. radeon_agp_disable(rdev);
  1118. }
  1119. r = rv770_mc_init(rdev);
  1120. if (r)
  1121. return r;
  1122. /* Memory manager */
  1123. r = radeon_bo_init(rdev);
  1124. if (r)
  1125. return r;
  1126. r = radeon_irq_kms_init(rdev);
  1127. if (r)
  1128. return r;
  1129. rdev->cp.ring_obj = NULL;
  1130. r600_ring_init(rdev, 1024 * 1024);
  1131. rdev->ih.ring_obj = NULL;
  1132. r600_ih_ring_init(rdev, 64 * 1024);
  1133. r = r600_pcie_gart_init(rdev);
  1134. if (r)
  1135. return r;
  1136. rdev->accel_working = true;
  1137. r = rv770_startup(rdev);
  1138. if (r) {
  1139. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1140. r700_cp_fini(rdev);
  1141. r600_irq_fini(rdev);
  1142. radeon_wb_fini(rdev);
  1143. radeon_irq_kms_fini(rdev);
  1144. rv770_pcie_gart_fini(rdev);
  1145. rdev->accel_working = false;
  1146. }
  1147. if (rdev->accel_working) {
  1148. r = radeon_ib_pool_init(rdev);
  1149. if (r) {
  1150. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1151. rdev->accel_working = false;
  1152. } else {
  1153. r = r600_ib_test(rdev);
  1154. if (r) {
  1155. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1156. rdev->accel_working = false;
  1157. }
  1158. }
  1159. }
  1160. r = r600_audio_init(rdev);
  1161. if (r) {
  1162. dev_err(rdev->dev, "radeon: audio init failed\n");
  1163. return r;
  1164. }
  1165. return 0;
  1166. }
  1167. void rv770_fini(struct radeon_device *rdev)
  1168. {
  1169. r600_blit_fini(rdev);
  1170. r700_cp_fini(rdev);
  1171. r600_irq_fini(rdev);
  1172. radeon_wb_fini(rdev);
  1173. radeon_ib_pool_fini(rdev);
  1174. radeon_irq_kms_fini(rdev);
  1175. rv770_pcie_gart_fini(rdev);
  1176. rv770_vram_scratch_fini(rdev);
  1177. radeon_gem_fini(rdev);
  1178. radeon_fence_driver_fini(rdev);
  1179. radeon_agp_fini(rdev);
  1180. radeon_bo_fini(rdev);
  1181. radeon_atombios_fini(rdev);
  1182. kfree(rdev->bios);
  1183. rdev->bios = NULL;
  1184. }
  1185. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1186. {
  1187. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1188. u16 link_cntl2;
  1189. if (radeon_pcie_gen2 == 0)
  1190. return;
  1191. if (rdev->flags & RADEON_IS_IGP)
  1192. return;
  1193. if (!(rdev->flags & RADEON_IS_PCIE))
  1194. return;
  1195. /* x2 cards have a special sequence */
  1196. if (ASIC_IS_X2(rdev))
  1197. return;
  1198. /* advertise upconfig capability */
  1199. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1200. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1201. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1202. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1203. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1204. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1205. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1206. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1207. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1208. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1209. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1210. } else {
  1211. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1212. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1213. }
  1214. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1215. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1216. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1217. tmp = RREG32(0x541c);
  1218. WREG32(0x541c, tmp | 0x8);
  1219. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1220. link_cntl2 = RREG16(0x4088);
  1221. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1222. link_cntl2 |= 0x2;
  1223. WREG16(0x4088, link_cntl2);
  1224. WREG32(MM_CFGREGS_CNTL, 0);
  1225. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1226. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1227. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1228. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1229. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1230. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1231. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1232. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1233. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1234. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1235. speed_cntl |= LC_GEN2_EN_STRAP;
  1236. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1237. } else {
  1238. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1239. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1240. if (1)
  1241. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1242. else
  1243. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1244. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1245. }
  1246. }