r600.c 113 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. #define CAYMAN_RLC_UCODE_SIZE 1024
  50. /* Firmware Names */
  51. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  52. MODULE_FIRMWARE("radeon/R600_me.bin");
  53. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV610_me.bin");
  55. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV630_me.bin");
  57. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV620_me.bin");
  59. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV635_me.bin");
  61. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV670_me.bin");
  63. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RS780_me.bin");
  65. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RV770_me.bin");
  67. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV730_me.bin");
  69. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV710_me.bin");
  71. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  72. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  85. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  86. MODULE_FIRMWARE("radeon/PALM_me.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  92. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  93. /* r600,rv610,rv630,rv620,rv635,rv670 */
  94. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  95. void r600_gpu_init(struct radeon_device *rdev);
  96. void r600_fini(struct radeon_device *rdev);
  97. void r600_irq_disable(struct radeon_device *rdev);
  98. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  99. /* get temperature in millidegrees */
  100. int rv6xx_get_temp(struct radeon_device *rdev)
  101. {
  102. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  103. ASIC_T_SHIFT;
  104. int actual_temp = temp & 0xff;
  105. if (temp & 0x100)
  106. actual_temp -= 256;
  107. return actual_temp * 1000;
  108. }
  109. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  110. {
  111. int i;
  112. rdev->pm.dynpm_can_upclock = true;
  113. rdev->pm.dynpm_can_downclock = true;
  114. /* power state array is low to high, default is first */
  115. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  116. int min_power_state_index = 0;
  117. if (rdev->pm.num_power_states > 2)
  118. min_power_state_index = 1;
  119. switch (rdev->pm.dynpm_planned_action) {
  120. case DYNPM_ACTION_MINIMUM:
  121. rdev->pm.requested_power_state_index = min_power_state_index;
  122. rdev->pm.requested_clock_mode_index = 0;
  123. rdev->pm.dynpm_can_downclock = false;
  124. break;
  125. case DYNPM_ACTION_DOWNCLOCK:
  126. if (rdev->pm.current_power_state_index == min_power_state_index) {
  127. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  128. rdev->pm.dynpm_can_downclock = false;
  129. } else {
  130. if (rdev->pm.active_crtc_count > 1) {
  131. for (i = 0; i < rdev->pm.num_power_states; i++) {
  132. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  133. continue;
  134. else if (i >= rdev->pm.current_power_state_index) {
  135. rdev->pm.requested_power_state_index =
  136. rdev->pm.current_power_state_index;
  137. break;
  138. } else {
  139. rdev->pm.requested_power_state_index = i;
  140. break;
  141. }
  142. }
  143. } else {
  144. if (rdev->pm.current_power_state_index == 0)
  145. rdev->pm.requested_power_state_index =
  146. rdev->pm.num_power_states - 1;
  147. else
  148. rdev->pm.requested_power_state_index =
  149. rdev->pm.current_power_state_index - 1;
  150. }
  151. }
  152. rdev->pm.requested_clock_mode_index = 0;
  153. /* don't use the power state if crtcs are active and no display flag is set */
  154. if ((rdev->pm.active_crtc_count > 0) &&
  155. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  156. clock_info[rdev->pm.requested_clock_mode_index].flags &
  157. RADEON_PM_MODE_NO_DISPLAY)) {
  158. rdev->pm.requested_power_state_index++;
  159. }
  160. break;
  161. case DYNPM_ACTION_UPCLOCK:
  162. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  163. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  164. rdev->pm.dynpm_can_upclock = false;
  165. } else {
  166. if (rdev->pm.active_crtc_count > 1) {
  167. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  168. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  169. continue;
  170. else if (i <= rdev->pm.current_power_state_index) {
  171. rdev->pm.requested_power_state_index =
  172. rdev->pm.current_power_state_index;
  173. break;
  174. } else {
  175. rdev->pm.requested_power_state_index = i;
  176. break;
  177. }
  178. }
  179. } else
  180. rdev->pm.requested_power_state_index =
  181. rdev->pm.current_power_state_index + 1;
  182. }
  183. rdev->pm.requested_clock_mode_index = 0;
  184. break;
  185. case DYNPM_ACTION_DEFAULT:
  186. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  187. rdev->pm.requested_clock_mode_index = 0;
  188. rdev->pm.dynpm_can_upclock = false;
  189. break;
  190. case DYNPM_ACTION_NONE:
  191. default:
  192. DRM_ERROR("Requested mode for not defined action\n");
  193. return;
  194. }
  195. } else {
  196. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  197. /* for now just select the first power state and switch between clock modes */
  198. /* power state array is low to high, default is first (0) */
  199. if (rdev->pm.active_crtc_count > 1) {
  200. rdev->pm.requested_power_state_index = -1;
  201. /* start at 1 as we don't want the default mode */
  202. for (i = 1; i < rdev->pm.num_power_states; i++) {
  203. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  204. continue;
  205. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  206. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  207. rdev->pm.requested_power_state_index = i;
  208. break;
  209. }
  210. }
  211. /* if nothing selected, grab the default state. */
  212. if (rdev->pm.requested_power_state_index == -1)
  213. rdev->pm.requested_power_state_index = 0;
  214. } else
  215. rdev->pm.requested_power_state_index = 1;
  216. switch (rdev->pm.dynpm_planned_action) {
  217. case DYNPM_ACTION_MINIMUM:
  218. rdev->pm.requested_clock_mode_index = 0;
  219. rdev->pm.dynpm_can_downclock = false;
  220. break;
  221. case DYNPM_ACTION_DOWNCLOCK:
  222. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  223. if (rdev->pm.current_clock_mode_index == 0) {
  224. rdev->pm.requested_clock_mode_index = 0;
  225. rdev->pm.dynpm_can_downclock = false;
  226. } else
  227. rdev->pm.requested_clock_mode_index =
  228. rdev->pm.current_clock_mode_index - 1;
  229. } else {
  230. rdev->pm.requested_clock_mode_index = 0;
  231. rdev->pm.dynpm_can_downclock = false;
  232. }
  233. /* don't use the power state if crtcs are active and no display flag is set */
  234. if ((rdev->pm.active_crtc_count > 0) &&
  235. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  236. clock_info[rdev->pm.requested_clock_mode_index].flags &
  237. RADEON_PM_MODE_NO_DISPLAY)) {
  238. rdev->pm.requested_clock_mode_index++;
  239. }
  240. break;
  241. case DYNPM_ACTION_UPCLOCK:
  242. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  243. if (rdev->pm.current_clock_mode_index ==
  244. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  245. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  246. rdev->pm.dynpm_can_upclock = false;
  247. } else
  248. rdev->pm.requested_clock_mode_index =
  249. rdev->pm.current_clock_mode_index + 1;
  250. } else {
  251. rdev->pm.requested_clock_mode_index =
  252. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  253. rdev->pm.dynpm_can_upclock = false;
  254. }
  255. break;
  256. case DYNPM_ACTION_DEFAULT:
  257. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  258. rdev->pm.requested_clock_mode_index = 0;
  259. rdev->pm.dynpm_can_upclock = false;
  260. break;
  261. case DYNPM_ACTION_NONE:
  262. default:
  263. DRM_ERROR("Requested mode for not defined action\n");
  264. return;
  265. }
  266. }
  267. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  268. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  269. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. pcie_lanes);
  274. }
  275. static int r600_pm_get_type_index(struct radeon_device *rdev,
  276. enum radeon_pm_state_type ps_type,
  277. int instance)
  278. {
  279. int i;
  280. int found_instance = -1;
  281. for (i = 0; i < rdev->pm.num_power_states; i++) {
  282. if (rdev->pm.power_state[i].type == ps_type) {
  283. found_instance++;
  284. if (found_instance == instance)
  285. return i;
  286. }
  287. }
  288. /* return default if no match */
  289. return rdev->pm.default_power_state_index;
  290. }
  291. void rs780_pm_init_profile(struct radeon_device *rdev)
  292. {
  293. if (rdev->pm.num_power_states == 2) {
  294. /* default */
  295. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  296. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  299. /* low sh */
  300. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  304. /* mid sh */
  305. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  309. /* high sh */
  310. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  314. /* low mh */
  315. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  319. /* mid mh */
  320. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  324. /* high mh */
  325. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  327. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  329. } else if (rdev->pm.num_power_states == 3) {
  330. /* default */
  331. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  332. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  333. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  335. /* low sh */
  336. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  337. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  340. /* mid sh */
  341. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  342. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  345. /* high sh */
  346. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  347. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  350. /* low mh */
  351. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  352. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  355. /* mid mh */
  356. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  357. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  360. /* high mh */
  361. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  362. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  365. } else {
  366. /* default */
  367. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  368. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  369. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  371. /* low sh */
  372. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  373. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  376. /* mid sh */
  377. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  378. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  381. /* high sh */
  382. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  383. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  386. /* low mh */
  387. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  388. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  389. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  391. /* mid mh */
  392. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  393. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  394. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  396. /* high mh */
  397. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  398. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  401. }
  402. }
  403. void r600_pm_init_profile(struct radeon_device *rdev)
  404. {
  405. if (rdev->family == CHIP_R600) {
  406. /* XXX */
  407. /* default */
  408. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  409. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  412. /* low sh */
  413. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  414. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  416. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  417. /* mid sh */
  418. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  419. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  421. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  422. /* high sh */
  423. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  424. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  427. /* low mh */
  428. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  429. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  430. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  432. /* mid mh */
  433. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  437. /* high mh */
  438. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  439. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  440. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  442. } else {
  443. if (rdev->pm.num_power_states < 4) {
  444. /* default */
  445. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  446. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  447. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  448. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  449. /* low sh */
  450. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  451. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  452. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  453. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  454. /* mid sh */
  455. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  456. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  457. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  458. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  459. /* high sh */
  460. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  461. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  462. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  464. /* low mh */
  465. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  466. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  467. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  468. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  469. /* low mh */
  470. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  471. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  472. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  473. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  474. /* high mh */
  475. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  476. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  477. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  479. } else {
  480. /* default */
  481. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  482. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  485. /* low sh */
  486. if (rdev->flags & RADEON_IS_MOBILITY) {
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  488. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  489. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  490. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  491. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  493. } else {
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  495. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  496. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  497. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  498. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  499. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  500. }
  501. /* mid sh */
  502. if (rdev->flags & RADEON_IS_MOBILITY) {
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  504. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  505. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  506. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  507. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  509. } else {
  510. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  511. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  512. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  513. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  514. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  516. }
  517. /* high sh */
  518. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  519. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  520. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  521. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  522. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  523. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  524. /* low mh */
  525. if (rdev->flags & RADEON_IS_MOBILITY) {
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  527. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  528. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  529. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  530. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  531. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  532. } else {
  533. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  534. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  535. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  536. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  537. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  538. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  539. }
  540. /* mid mh */
  541. if (rdev->flags & RADEON_IS_MOBILITY) {
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  543. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  544. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  545. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  546. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  547. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  548. } else {
  549. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  550. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  551. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  552. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  553. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  554. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  555. }
  556. /* high mh */
  557. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  558. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  559. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  560. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  561. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  562. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  563. }
  564. }
  565. }
  566. void r600_pm_misc(struct radeon_device *rdev)
  567. {
  568. int req_ps_idx = rdev->pm.requested_power_state_index;
  569. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  570. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  571. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  572. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  573. /* 0xff01 is a flag rather then an actual voltage */
  574. if (voltage->voltage == 0xff01)
  575. return;
  576. if (voltage->voltage != rdev->pm.current_vddc) {
  577. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  578. rdev->pm.current_vddc = voltage->voltage;
  579. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  580. }
  581. }
  582. }
  583. bool r600_gui_idle(struct radeon_device *rdev)
  584. {
  585. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  586. return false;
  587. else
  588. return true;
  589. }
  590. /* hpd for digital panel detect/disconnect */
  591. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  592. {
  593. bool connected = false;
  594. if (ASIC_IS_DCE3(rdev)) {
  595. switch (hpd) {
  596. case RADEON_HPD_1:
  597. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  598. connected = true;
  599. break;
  600. case RADEON_HPD_2:
  601. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  602. connected = true;
  603. break;
  604. case RADEON_HPD_3:
  605. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  606. connected = true;
  607. break;
  608. case RADEON_HPD_4:
  609. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  610. connected = true;
  611. break;
  612. /* DCE 3.2 */
  613. case RADEON_HPD_5:
  614. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  615. connected = true;
  616. break;
  617. case RADEON_HPD_6:
  618. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  619. connected = true;
  620. break;
  621. default:
  622. break;
  623. }
  624. } else {
  625. switch (hpd) {
  626. case RADEON_HPD_1:
  627. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  628. connected = true;
  629. break;
  630. case RADEON_HPD_2:
  631. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  632. connected = true;
  633. break;
  634. case RADEON_HPD_3:
  635. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  636. connected = true;
  637. break;
  638. default:
  639. break;
  640. }
  641. }
  642. return connected;
  643. }
  644. void r600_hpd_set_polarity(struct radeon_device *rdev,
  645. enum radeon_hpd_id hpd)
  646. {
  647. u32 tmp;
  648. bool connected = r600_hpd_sense(rdev, hpd);
  649. if (ASIC_IS_DCE3(rdev)) {
  650. switch (hpd) {
  651. case RADEON_HPD_1:
  652. tmp = RREG32(DC_HPD1_INT_CONTROL);
  653. if (connected)
  654. tmp &= ~DC_HPDx_INT_POLARITY;
  655. else
  656. tmp |= DC_HPDx_INT_POLARITY;
  657. WREG32(DC_HPD1_INT_CONTROL, tmp);
  658. break;
  659. case RADEON_HPD_2:
  660. tmp = RREG32(DC_HPD2_INT_CONTROL);
  661. if (connected)
  662. tmp &= ~DC_HPDx_INT_POLARITY;
  663. else
  664. tmp |= DC_HPDx_INT_POLARITY;
  665. WREG32(DC_HPD2_INT_CONTROL, tmp);
  666. break;
  667. case RADEON_HPD_3:
  668. tmp = RREG32(DC_HPD3_INT_CONTROL);
  669. if (connected)
  670. tmp &= ~DC_HPDx_INT_POLARITY;
  671. else
  672. tmp |= DC_HPDx_INT_POLARITY;
  673. WREG32(DC_HPD3_INT_CONTROL, tmp);
  674. break;
  675. case RADEON_HPD_4:
  676. tmp = RREG32(DC_HPD4_INT_CONTROL);
  677. if (connected)
  678. tmp &= ~DC_HPDx_INT_POLARITY;
  679. else
  680. tmp |= DC_HPDx_INT_POLARITY;
  681. WREG32(DC_HPD4_INT_CONTROL, tmp);
  682. break;
  683. case RADEON_HPD_5:
  684. tmp = RREG32(DC_HPD5_INT_CONTROL);
  685. if (connected)
  686. tmp &= ~DC_HPDx_INT_POLARITY;
  687. else
  688. tmp |= DC_HPDx_INT_POLARITY;
  689. WREG32(DC_HPD5_INT_CONTROL, tmp);
  690. break;
  691. /* DCE 3.2 */
  692. case RADEON_HPD_6:
  693. tmp = RREG32(DC_HPD6_INT_CONTROL);
  694. if (connected)
  695. tmp &= ~DC_HPDx_INT_POLARITY;
  696. else
  697. tmp |= DC_HPDx_INT_POLARITY;
  698. WREG32(DC_HPD6_INT_CONTROL, tmp);
  699. break;
  700. default:
  701. break;
  702. }
  703. } else {
  704. switch (hpd) {
  705. case RADEON_HPD_1:
  706. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  707. if (connected)
  708. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  709. else
  710. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  711. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  712. break;
  713. case RADEON_HPD_2:
  714. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  715. if (connected)
  716. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  717. else
  718. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  719. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  720. break;
  721. case RADEON_HPD_3:
  722. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  723. if (connected)
  724. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  725. else
  726. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  727. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  728. break;
  729. default:
  730. break;
  731. }
  732. }
  733. }
  734. void r600_hpd_init(struct radeon_device *rdev)
  735. {
  736. struct drm_device *dev = rdev->ddev;
  737. struct drm_connector *connector;
  738. if (ASIC_IS_DCE3(rdev)) {
  739. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  740. if (ASIC_IS_DCE32(rdev))
  741. tmp |= DC_HPDx_EN;
  742. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  743. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  744. switch (radeon_connector->hpd.hpd) {
  745. case RADEON_HPD_1:
  746. WREG32(DC_HPD1_CONTROL, tmp);
  747. rdev->irq.hpd[0] = true;
  748. break;
  749. case RADEON_HPD_2:
  750. WREG32(DC_HPD2_CONTROL, tmp);
  751. rdev->irq.hpd[1] = true;
  752. break;
  753. case RADEON_HPD_3:
  754. WREG32(DC_HPD3_CONTROL, tmp);
  755. rdev->irq.hpd[2] = true;
  756. break;
  757. case RADEON_HPD_4:
  758. WREG32(DC_HPD4_CONTROL, tmp);
  759. rdev->irq.hpd[3] = true;
  760. break;
  761. /* DCE 3.2 */
  762. case RADEON_HPD_5:
  763. WREG32(DC_HPD5_CONTROL, tmp);
  764. rdev->irq.hpd[4] = true;
  765. break;
  766. case RADEON_HPD_6:
  767. WREG32(DC_HPD6_CONTROL, tmp);
  768. rdev->irq.hpd[5] = true;
  769. break;
  770. default:
  771. break;
  772. }
  773. }
  774. } else {
  775. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  776. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  777. switch (radeon_connector->hpd.hpd) {
  778. case RADEON_HPD_1:
  779. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  780. rdev->irq.hpd[0] = true;
  781. break;
  782. case RADEON_HPD_2:
  783. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  784. rdev->irq.hpd[1] = true;
  785. break;
  786. case RADEON_HPD_3:
  787. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  788. rdev->irq.hpd[2] = true;
  789. break;
  790. default:
  791. break;
  792. }
  793. }
  794. }
  795. if (rdev->irq.installed)
  796. r600_irq_set(rdev);
  797. }
  798. void r600_hpd_fini(struct radeon_device *rdev)
  799. {
  800. struct drm_device *dev = rdev->ddev;
  801. struct drm_connector *connector;
  802. if (ASIC_IS_DCE3(rdev)) {
  803. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  804. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  805. switch (radeon_connector->hpd.hpd) {
  806. case RADEON_HPD_1:
  807. WREG32(DC_HPD1_CONTROL, 0);
  808. rdev->irq.hpd[0] = false;
  809. break;
  810. case RADEON_HPD_2:
  811. WREG32(DC_HPD2_CONTROL, 0);
  812. rdev->irq.hpd[1] = false;
  813. break;
  814. case RADEON_HPD_3:
  815. WREG32(DC_HPD3_CONTROL, 0);
  816. rdev->irq.hpd[2] = false;
  817. break;
  818. case RADEON_HPD_4:
  819. WREG32(DC_HPD4_CONTROL, 0);
  820. rdev->irq.hpd[3] = false;
  821. break;
  822. /* DCE 3.2 */
  823. case RADEON_HPD_5:
  824. WREG32(DC_HPD5_CONTROL, 0);
  825. rdev->irq.hpd[4] = false;
  826. break;
  827. case RADEON_HPD_6:
  828. WREG32(DC_HPD6_CONTROL, 0);
  829. rdev->irq.hpd[5] = false;
  830. break;
  831. default:
  832. break;
  833. }
  834. }
  835. } else {
  836. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  837. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  838. switch (radeon_connector->hpd.hpd) {
  839. case RADEON_HPD_1:
  840. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  841. rdev->irq.hpd[0] = false;
  842. break;
  843. case RADEON_HPD_2:
  844. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  845. rdev->irq.hpd[1] = false;
  846. break;
  847. case RADEON_HPD_3:
  848. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  849. rdev->irq.hpd[2] = false;
  850. break;
  851. default:
  852. break;
  853. }
  854. }
  855. }
  856. }
  857. /*
  858. * R600 PCIE GART
  859. */
  860. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  861. {
  862. unsigned i;
  863. u32 tmp;
  864. /* flush hdp cache so updates hit vram */
  865. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  866. !(rdev->flags & RADEON_IS_AGP)) {
  867. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  868. u32 tmp;
  869. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  870. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  871. * This seems to cause problems on some AGP cards. Just use the old
  872. * method for them.
  873. */
  874. WREG32(HDP_DEBUG1, 0);
  875. tmp = readl((void __iomem *)ptr);
  876. } else
  877. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  878. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  879. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  880. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  881. for (i = 0; i < rdev->usec_timeout; i++) {
  882. /* read MC_STATUS */
  883. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  884. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  885. if (tmp == 2) {
  886. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  887. return;
  888. }
  889. if (tmp) {
  890. return;
  891. }
  892. udelay(1);
  893. }
  894. }
  895. int r600_pcie_gart_init(struct radeon_device *rdev)
  896. {
  897. int r;
  898. if (rdev->gart.table.vram.robj) {
  899. WARN(1, "R600 PCIE GART already initialized\n");
  900. return 0;
  901. }
  902. /* Initialize common gart structure */
  903. r = radeon_gart_init(rdev);
  904. if (r)
  905. return r;
  906. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  907. return radeon_gart_table_vram_alloc(rdev);
  908. }
  909. int r600_pcie_gart_enable(struct radeon_device *rdev)
  910. {
  911. u32 tmp;
  912. int r, i;
  913. if (rdev->gart.table.vram.robj == NULL) {
  914. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  915. return -EINVAL;
  916. }
  917. r = radeon_gart_table_vram_pin(rdev);
  918. if (r)
  919. return r;
  920. radeon_gart_restore(rdev);
  921. /* Setup L2 cache */
  922. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  923. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  924. EFFECTIVE_L2_QUEUE_SIZE(7));
  925. WREG32(VM_L2_CNTL2, 0);
  926. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  927. /* Setup TLB control */
  928. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  929. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  930. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  931. ENABLE_WAIT_L2_QUERY;
  932. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  935. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  945. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  946. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  947. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  948. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  949. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  950. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  951. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  952. (u32)(rdev->dummy_page.addr >> 12));
  953. for (i = 1; i < 7; i++)
  954. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  955. r600_pcie_gart_tlb_flush(rdev);
  956. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  957. (unsigned)(rdev->mc.gtt_size >> 20),
  958. (unsigned long long)rdev->gart.table_addr);
  959. rdev->gart.ready = true;
  960. return 0;
  961. }
  962. void r600_pcie_gart_disable(struct radeon_device *rdev)
  963. {
  964. u32 tmp;
  965. int i, r;
  966. /* Disable all tables */
  967. for (i = 0; i < 7; i++)
  968. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  969. /* Disable L2 cache */
  970. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  971. EFFECTIVE_L2_QUEUE_SIZE(7));
  972. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  973. /* Setup L1 TLB control */
  974. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  975. ENABLE_WAIT_L2_QUERY;
  976. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  981. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  982. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  983. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  986. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  987. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  988. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  989. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  990. if (rdev->gart.table.vram.robj) {
  991. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  992. if (likely(r == 0)) {
  993. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  994. radeon_bo_unpin(rdev->gart.table.vram.robj);
  995. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  996. }
  997. }
  998. }
  999. void r600_pcie_gart_fini(struct radeon_device *rdev)
  1000. {
  1001. radeon_gart_fini(rdev);
  1002. r600_pcie_gart_disable(rdev);
  1003. radeon_gart_table_vram_free(rdev);
  1004. }
  1005. void r600_agp_enable(struct radeon_device *rdev)
  1006. {
  1007. u32 tmp;
  1008. int i;
  1009. /* Setup L2 cache */
  1010. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1011. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1012. EFFECTIVE_L2_QUEUE_SIZE(7));
  1013. WREG32(VM_L2_CNTL2, 0);
  1014. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1015. /* Setup TLB control */
  1016. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1017. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1018. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1019. ENABLE_WAIT_L2_QUERY;
  1020. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1021. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1022. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1023. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1024. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1025. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1026. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1027. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1028. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1029. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1030. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1031. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1032. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1033. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1034. for (i = 0; i < 7; i++)
  1035. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1036. }
  1037. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1038. {
  1039. unsigned i;
  1040. u32 tmp;
  1041. for (i = 0; i < rdev->usec_timeout; i++) {
  1042. /* read MC_STATUS */
  1043. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1044. if (!tmp)
  1045. return 0;
  1046. udelay(1);
  1047. }
  1048. return -1;
  1049. }
  1050. static void r600_mc_program(struct radeon_device *rdev)
  1051. {
  1052. struct rv515_mc_save save;
  1053. u32 tmp;
  1054. int i, j;
  1055. /* Initialize HDP */
  1056. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1057. WREG32((0x2c14 + j), 0x00000000);
  1058. WREG32((0x2c18 + j), 0x00000000);
  1059. WREG32((0x2c1c + j), 0x00000000);
  1060. WREG32((0x2c20 + j), 0x00000000);
  1061. WREG32((0x2c24 + j), 0x00000000);
  1062. }
  1063. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1064. rv515_mc_stop(rdev, &save);
  1065. if (r600_mc_wait_for_idle(rdev)) {
  1066. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1067. }
  1068. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1069. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1070. /* Update configuration */
  1071. if (rdev->flags & RADEON_IS_AGP) {
  1072. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1073. /* VRAM before AGP */
  1074. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1075. rdev->mc.vram_start >> 12);
  1076. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1077. rdev->mc.gtt_end >> 12);
  1078. } else {
  1079. /* VRAM after AGP */
  1080. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1081. rdev->mc.gtt_start >> 12);
  1082. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1083. rdev->mc.vram_end >> 12);
  1084. }
  1085. } else {
  1086. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1087. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1088. }
  1089. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1090. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1091. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1092. WREG32(MC_VM_FB_LOCATION, tmp);
  1093. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1094. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1095. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1096. if (rdev->flags & RADEON_IS_AGP) {
  1097. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1098. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1099. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1100. } else {
  1101. WREG32(MC_VM_AGP_BASE, 0);
  1102. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1103. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1104. }
  1105. if (r600_mc_wait_for_idle(rdev)) {
  1106. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1107. }
  1108. rv515_mc_resume(rdev, &save);
  1109. /* we need to own VRAM, so turn off the VGA renderer here
  1110. * to stop it overwriting our objects */
  1111. rv515_vga_render_disable(rdev);
  1112. }
  1113. /**
  1114. * r600_vram_gtt_location - try to find VRAM & GTT location
  1115. * @rdev: radeon device structure holding all necessary informations
  1116. * @mc: memory controller structure holding memory informations
  1117. *
  1118. * Function will place try to place VRAM at same place as in CPU (PCI)
  1119. * address space as some GPU seems to have issue when we reprogram at
  1120. * different address space.
  1121. *
  1122. * If there is not enough space to fit the unvisible VRAM after the
  1123. * aperture then we limit the VRAM size to the aperture.
  1124. *
  1125. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1126. * them to be in one from GPU point of view so that we can program GPU to
  1127. * catch access outside them (weird GPU policy see ??).
  1128. *
  1129. * This function will never fails, worst case are limiting VRAM or GTT.
  1130. *
  1131. * Note: GTT start, end, size should be initialized before calling this
  1132. * function on AGP platform.
  1133. */
  1134. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1135. {
  1136. u64 size_bf, size_af;
  1137. if (mc->mc_vram_size > 0xE0000000) {
  1138. /* leave room for at least 512M GTT */
  1139. dev_warn(rdev->dev, "limiting VRAM\n");
  1140. mc->real_vram_size = 0xE0000000;
  1141. mc->mc_vram_size = 0xE0000000;
  1142. }
  1143. if (rdev->flags & RADEON_IS_AGP) {
  1144. size_bf = mc->gtt_start;
  1145. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1146. if (size_bf > size_af) {
  1147. if (mc->mc_vram_size > size_bf) {
  1148. dev_warn(rdev->dev, "limiting VRAM\n");
  1149. mc->real_vram_size = size_bf;
  1150. mc->mc_vram_size = size_bf;
  1151. }
  1152. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1153. } else {
  1154. if (mc->mc_vram_size > size_af) {
  1155. dev_warn(rdev->dev, "limiting VRAM\n");
  1156. mc->real_vram_size = size_af;
  1157. mc->mc_vram_size = size_af;
  1158. }
  1159. mc->vram_start = mc->gtt_end;
  1160. }
  1161. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1162. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1163. mc->mc_vram_size >> 20, mc->vram_start,
  1164. mc->vram_end, mc->real_vram_size >> 20);
  1165. } else {
  1166. u64 base = 0;
  1167. if (rdev->flags & RADEON_IS_IGP) {
  1168. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1169. base <<= 24;
  1170. }
  1171. radeon_vram_location(rdev, &rdev->mc, base);
  1172. rdev->mc.gtt_base_align = 0;
  1173. radeon_gtt_location(rdev, mc);
  1174. }
  1175. }
  1176. int r600_mc_init(struct radeon_device *rdev)
  1177. {
  1178. u32 tmp;
  1179. int chansize, numchan;
  1180. /* Get VRAM informations */
  1181. rdev->mc.vram_is_ddr = true;
  1182. tmp = RREG32(RAMCFG);
  1183. if (tmp & CHANSIZE_OVERRIDE) {
  1184. chansize = 16;
  1185. } else if (tmp & CHANSIZE_MASK) {
  1186. chansize = 64;
  1187. } else {
  1188. chansize = 32;
  1189. }
  1190. tmp = RREG32(CHMAP);
  1191. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1192. case 0:
  1193. default:
  1194. numchan = 1;
  1195. break;
  1196. case 1:
  1197. numchan = 2;
  1198. break;
  1199. case 2:
  1200. numchan = 4;
  1201. break;
  1202. case 3:
  1203. numchan = 8;
  1204. break;
  1205. }
  1206. rdev->mc.vram_width = numchan * chansize;
  1207. /* Could aper size report 0 ? */
  1208. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1209. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1210. /* Setup GPU memory space */
  1211. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1212. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1213. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1214. r600_vram_gtt_location(rdev, &rdev->mc);
  1215. if (rdev->flags & RADEON_IS_IGP) {
  1216. rs690_pm_info(rdev);
  1217. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1218. }
  1219. radeon_update_bandwidth_info(rdev);
  1220. return 0;
  1221. }
  1222. /* We doesn't check that the GPU really needs a reset we simply do the
  1223. * reset, it's up to the caller to determine if the GPU needs one. We
  1224. * might add an helper function to check that.
  1225. */
  1226. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1227. {
  1228. struct rv515_mc_save save;
  1229. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1230. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1231. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1232. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1233. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1234. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1235. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1236. S_008010_GUI_ACTIVE(1);
  1237. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1238. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1239. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1240. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1241. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1242. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1243. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1244. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1245. u32 tmp;
  1246. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1247. return 0;
  1248. dev_info(rdev->dev, "GPU softreset \n");
  1249. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1250. RREG32(R_008010_GRBM_STATUS));
  1251. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1252. RREG32(R_008014_GRBM_STATUS2));
  1253. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1254. RREG32(R_000E50_SRBM_STATUS));
  1255. rv515_mc_stop(rdev, &save);
  1256. if (r600_mc_wait_for_idle(rdev)) {
  1257. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1258. }
  1259. /* Disable CP parsing/prefetching */
  1260. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1261. /* Check if any of the rendering block is busy and reset it */
  1262. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1263. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1264. tmp = S_008020_SOFT_RESET_CR(1) |
  1265. S_008020_SOFT_RESET_DB(1) |
  1266. S_008020_SOFT_RESET_CB(1) |
  1267. S_008020_SOFT_RESET_PA(1) |
  1268. S_008020_SOFT_RESET_SC(1) |
  1269. S_008020_SOFT_RESET_SMX(1) |
  1270. S_008020_SOFT_RESET_SPI(1) |
  1271. S_008020_SOFT_RESET_SX(1) |
  1272. S_008020_SOFT_RESET_SH(1) |
  1273. S_008020_SOFT_RESET_TC(1) |
  1274. S_008020_SOFT_RESET_TA(1) |
  1275. S_008020_SOFT_RESET_VC(1) |
  1276. S_008020_SOFT_RESET_VGT(1);
  1277. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1278. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1279. RREG32(R_008020_GRBM_SOFT_RESET);
  1280. mdelay(15);
  1281. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1282. }
  1283. /* Reset CP (we always reset CP) */
  1284. tmp = S_008020_SOFT_RESET_CP(1);
  1285. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1286. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1287. RREG32(R_008020_GRBM_SOFT_RESET);
  1288. mdelay(15);
  1289. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1290. /* Wait a little for things to settle down */
  1291. mdelay(1);
  1292. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1293. RREG32(R_008010_GRBM_STATUS));
  1294. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1295. RREG32(R_008014_GRBM_STATUS2));
  1296. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1297. RREG32(R_000E50_SRBM_STATUS));
  1298. rv515_mc_resume(rdev, &save);
  1299. return 0;
  1300. }
  1301. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1302. {
  1303. u32 srbm_status;
  1304. u32 grbm_status;
  1305. u32 grbm_status2;
  1306. struct r100_gpu_lockup *lockup;
  1307. int r;
  1308. if (rdev->family >= CHIP_RV770)
  1309. lockup = &rdev->config.rv770.lockup;
  1310. else
  1311. lockup = &rdev->config.r600.lockup;
  1312. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1313. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1314. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1315. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1316. r100_gpu_lockup_update(lockup, &rdev->cp);
  1317. return false;
  1318. }
  1319. /* force CP activities */
  1320. r = radeon_ring_lock(rdev, 2);
  1321. if (!r) {
  1322. /* PACKET2 NOP */
  1323. radeon_ring_write(rdev, 0x80000000);
  1324. radeon_ring_write(rdev, 0x80000000);
  1325. radeon_ring_unlock_commit(rdev);
  1326. }
  1327. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1328. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1329. }
  1330. int r600_asic_reset(struct radeon_device *rdev)
  1331. {
  1332. return r600_gpu_soft_reset(rdev);
  1333. }
  1334. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1335. u32 num_backends,
  1336. u32 backend_disable_mask)
  1337. {
  1338. u32 backend_map = 0;
  1339. u32 enabled_backends_mask;
  1340. u32 enabled_backends_count;
  1341. u32 cur_pipe;
  1342. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1343. u32 cur_backend;
  1344. u32 i;
  1345. if (num_tile_pipes > R6XX_MAX_PIPES)
  1346. num_tile_pipes = R6XX_MAX_PIPES;
  1347. if (num_tile_pipes < 1)
  1348. num_tile_pipes = 1;
  1349. if (num_backends > R6XX_MAX_BACKENDS)
  1350. num_backends = R6XX_MAX_BACKENDS;
  1351. if (num_backends < 1)
  1352. num_backends = 1;
  1353. enabled_backends_mask = 0;
  1354. enabled_backends_count = 0;
  1355. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1356. if (((backend_disable_mask >> i) & 1) == 0) {
  1357. enabled_backends_mask |= (1 << i);
  1358. ++enabled_backends_count;
  1359. }
  1360. if (enabled_backends_count == num_backends)
  1361. break;
  1362. }
  1363. if (enabled_backends_count == 0) {
  1364. enabled_backends_mask = 1;
  1365. enabled_backends_count = 1;
  1366. }
  1367. if (enabled_backends_count != num_backends)
  1368. num_backends = enabled_backends_count;
  1369. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1370. switch (num_tile_pipes) {
  1371. case 1:
  1372. swizzle_pipe[0] = 0;
  1373. break;
  1374. case 2:
  1375. swizzle_pipe[0] = 0;
  1376. swizzle_pipe[1] = 1;
  1377. break;
  1378. case 3:
  1379. swizzle_pipe[0] = 0;
  1380. swizzle_pipe[1] = 1;
  1381. swizzle_pipe[2] = 2;
  1382. break;
  1383. case 4:
  1384. swizzle_pipe[0] = 0;
  1385. swizzle_pipe[1] = 1;
  1386. swizzle_pipe[2] = 2;
  1387. swizzle_pipe[3] = 3;
  1388. break;
  1389. case 5:
  1390. swizzle_pipe[0] = 0;
  1391. swizzle_pipe[1] = 1;
  1392. swizzle_pipe[2] = 2;
  1393. swizzle_pipe[3] = 3;
  1394. swizzle_pipe[4] = 4;
  1395. break;
  1396. case 6:
  1397. swizzle_pipe[0] = 0;
  1398. swizzle_pipe[1] = 2;
  1399. swizzle_pipe[2] = 4;
  1400. swizzle_pipe[3] = 5;
  1401. swizzle_pipe[4] = 1;
  1402. swizzle_pipe[5] = 3;
  1403. break;
  1404. case 7:
  1405. swizzle_pipe[0] = 0;
  1406. swizzle_pipe[1] = 2;
  1407. swizzle_pipe[2] = 4;
  1408. swizzle_pipe[3] = 6;
  1409. swizzle_pipe[4] = 1;
  1410. swizzle_pipe[5] = 3;
  1411. swizzle_pipe[6] = 5;
  1412. break;
  1413. case 8:
  1414. swizzle_pipe[0] = 0;
  1415. swizzle_pipe[1] = 2;
  1416. swizzle_pipe[2] = 4;
  1417. swizzle_pipe[3] = 6;
  1418. swizzle_pipe[4] = 1;
  1419. swizzle_pipe[5] = 3;
  1420. swizzle_pipe[6] = 5;
  1421. swizzle_pipe[7] = 7;
  1422. break;
  1423. }
  1424. cur_backend = 0;
  1425. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1426. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1427. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1428. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1429. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1430. }
  1431. return backend_map;
  1432. }
  1433. int r600_count_pipe_bits(uint32_t val)
  1434. {
  1435. int i, ret = 0;
  1436. for (i = 0; i < 32; i++) {
  1437. ret += val & 1;
  1438. val >>= 1;
  1439. }
  1440. return ret;
  1441. }
  1442. void r600_gpu_init(struct radeon_device *rdev)
  1443. {
  1444. u32 tiling_config;
  1445. u32 ramcfg;
  1446. u32 backend_map;
  1447. u32 cc_rb_backend_disable;
  1448. u32 cc_gc_shader_pipe_config;
  1449. u32 tmp;
  1450. int i, j;
  1451. u32 sq_config;
  1452. u32 sq_gpr_resource_mgmt_1 = 0;
  1453. u32 sq_gpr_resource_mgmt_2 = 0;
  1454. u32 sq_thread_resource_mgmt = 0;
  1455. u32 sq_stack_resource_mgmt_1 = 0;
  1456. u32 sq_stack_resource_mgmt_2 = 0;
  1457. /* FIXME: implement */
  1458. switch (rdev->family) {
  1459. case CHIP_R600:
  1460. rdev->config.r600.max_pipes = 4;
  1461. rdev->config.r600.max_tile_pipes = 8;
  1462. rdev->config.r600.max_simds = 4;
  1463. rdev->config.r600.max_backends = 4;
  1464. rdev->config.r600.max_gprs = 256;
  1465. rdev->config.r600.max_threads = 192;
  1466. rdev->config.r600.max_stack_entries = 256;
  1467. rdev->config.r600.max_hw_contexts = 8;
  1468. rdev->config.r600.max_gs_threads = 16;
  1469. rdev->config.r600.sx_max_export_size = 128;
  1470. rdev->config.r600.sx_max_export_pos_size = 16;
  1471. rdev->config.r600.sx_max_export_smx_size = 128;
  1472. rdev->config.r600.sq_num_cf_insts = 2;
  1473. break;
  1474. case CHIP_RV630:
  1475. case CHIP_RV635:
  1476. rdev->config.r600.max_pipes = 2;
  1477. rdev->config.r600.max_tile_pipes = 2;
  1478. rdev->config.r600.max_simds = 3;
  1479. rdev->config.r600.max_backends = 1;
  1480. rdev->config.r600.max_gprs = 128;
  1481. rdev->config.r600.max_threads = 192;
  1482. rdev->config.r600.max_stack_entries = 128;
  1483. rdev->config.r600.max_hw_contexts = 8;
  1484. rdev->config.r600.max_gs_threads = 4;
  1485. rdev->config.r600.sx_max_export_size = 128;
  1486. rdev->config.r600.sx_max_export_pos_size = 16;
  1487. rdev->config.r600.sx_max_export_smx_size = 128;
  1488. rdev->config.r600.sq_num_cf_insts = 2;
  1489. break;
  1490. case CHIP_RV610:
  1491. case CHIP_RV620:
  1492. case CHIP_RS780:
  1493. case CHIP_RS880:
  1494. rdev->config.r600.max_pipes = 1;
  1495. rdev->config.r600.max_tile_pipes = 1;
  1496. rdev->config.r600.max_simds = 2;
  1497. rdev->config.r600.max_backends = 1;
  1498. rdev->config.r600.max_gprs = 128;
  1499. rdev->config.r600.max_threads = 192;
  1500. rdev->config.r600.max_stack_entries = 128;
  1501. rdev->config.r600.max_hw_contexts = 4;
  1502. rdev->config.r600.max_gs_threads = 4;
  1503. rdev->config.r600.sx_max_export_size = 128;
  1504. rdev->config.r600.sx_max_export_pos_size = 16;
  1505. rdev->config.r600.sx_max_export_smx_size = 128;
  1506. rdev->config.r600.sq_num_cf_insts = 1;
  1507. break;
  1508. case CHIP_RV670:
  1509. rdev->config.r600.max_pipes = 4;
  1510. rdev->config.r600.max_tile_pipes = 4;
  1511. rdev->config.r600.max_simds = 4;
  1512. rdev->config.r600.max_backends = 4;
  1513. rdev->config.r600.max_gprs = 192;
  1514. rdev->config.r600.max_threads = 192;
  1515. rdev->config.r600.max_stack_entries = 256;
  1516. rdev->config.r600.max_hw_contexts = 8;
  1517. rdev->config.r600.max_gs_threads = 16;
  1518. rdev->config.r600.sx_max_export_size = 128;
  1519. rdev->config.r600.sx_max_export_pos_size = 16;
  1520. rdev->config.r600.sx_max_export_smx_size = 128;
  1521. rdev->config.r600.sq_num_cf_insts = 2;
  1522. break;
  1523. default:
  1524. break;
  1525. }
  1526. /* Initialize HDP */
  1527. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1528. WREG32((0x2c14 + j), 0x00000000);
  1529. WREG32((0x2c18 + j), 0x00000000);
  1530. WREG32((0x2c1c + j), 0x00000000);
  1531. WREG32((0x2c20 + j), 0x00000000);
  1532. WREG32((0x2c24 + j), 0x00000000);
  1533. }
  1534. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1535. /* Setup tiling */
  1536. tiling_config = 0;
  1537. ramcfg = RREG32(RAMCFG);
  1538. switch (rdev->config.r600.max_tile_pipes) {
  1539. case 1:
  1540. tiling_config |= PIPE_TILING(0);
  1541. break;
  1542. case 2:
  1543. tiling_config |= PIPE_TILING(1);
  1544. break;
  1545. case 4:
  1546. tiling_config |= PIPE_TILING(2);
  1547. break;
  1548. case 8:
  1549. tiling_config |= PIPE_TILING(3);
  1550. break;
  1551. default:
  1552. break;
  1553. }
  1554. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1555. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1556. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1557. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1558. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1559. rdev->config.r600.tiling_group_size = 512;
  1560. else
  1561. rdev->config.r600.tiling_group_size = 256;
  1562. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1563. if (tmp > 3) {
  1564. tiling_config |= ROW_TILING(3);
  1565. tiling_config |= SAMPLE_SPLIT(3);
  1566. } else {
  1567. tiling_config |= ROW_TILING(tmp);
  1568. tiling_config |= SAMPLE_SPLIT(tmp);
  1569. }
  1570. tiling_config |= BANK_SWAPS(1);
  1571. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1572. cc_rb_backend_disable |=
  1573. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1574. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1575. cc_gc_shader_pipe_config |=
  1576. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1577. cc_gc_shader_pipe_config |=
  1578. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1579. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1580. (R6XX_MAX_BACKENDS -
  1581. r600_count_pipe_bits((cc_rb_backend_disable &
  1582. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1583. (cc_rb_backend_disable >> 16));
  1584. rdev->config.r600.tile_config = tiling_config;
  1585. rdev->config.r600.backend_map = backend_map;
  1586. tiling_config |= BACKEND_MAP(backend_map);
  1587. WREG32(GB_TILING_CONFIG, tiling_config);
  1588. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1589. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1590. /* Setup pipes */
  1591. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1592. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1593. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1594. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1595. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1596. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1597. /* Setup some CP states */
  1598. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1599. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1600. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1601. SYNC_WALKER | SYNC_ALIGNER));
  1602. /* Setup various GPU states */
  1603. if (rdev->family == CHIP_RV670)
  1604. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1605. tmp = RREG32(SX_DEBUG_1);
  1606. tmp |= SMX_EVENT_RELEASE;
  1607. if ((rdev->family > CHIP_R600))
  1608. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1609. WREG32(SX_DEBUG_1, tmp);
  1610. if (((rdev->family) == CHIP_R600) ||
  1611. ((rdev->family) == CHIP_RV630) ||
  1612. ((rdev->family) == CHIP_RV610) ||
  1613. ((rdev->family) == CHIP_RV620) ||
  1614. ((rdev->family) == CHIP_RS780) ||
  1615. ((rdev->family) == CHIP_RS880)) {
  1616. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1617. } else {
  1618. WREG32(DB_DEBUG, 0);
  1619. }
  1620. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1621. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1622. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1623. WREG32(VGT_NUM_INSTANCES, 0);
  1624. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1625. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1626. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1627. if (((rdev->family) == CHIP_RV610) ||
  1628. ((rdev->family) == CHIP_RV620) ||
  1629. ((rdev->family) == CHIP_RS780) ||
  1630. ((rdev->family) == CHIP_RS880)) {
  1631. tmp = (CACHE_FIFO_SIZE(0xa) |
  1632. FETCH_FIFO_HIWATER(0xa) |
  1633. DONE_FIFO_HIWATER(0xe0) |
  1634. ALU_UPDATE_FIFO_HIWATER(0x8));
  1635. } else if (((rdev->family) == CHIP_R600) ||
  1636. ((rdev->family) == CHIP_RV630)) {
  1637. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1638. tmp |= DONE_FIFO_HIWATER(0x4);
  1639. }
  1640. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1641. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1642. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1643. */
  1644. sq_config = RREG32(SQ_CONFIG);
  1645. sq_config &= ~(PS_PRIO(3) |
  1646. VS_PRIO(3) |
  1647. GS_PRIO(3) |
  1648. ES_PRIO(3));
  1649. sq_config |= (DX9_CONSTS |
  1650. VC_ENABLE |
  1651. PS_PRIO(0) |
  1652. VS_PRIO(1) |
  1653. GS_PRIO(2) |
  1654. ES_PRIO(3));
  1655. if ((rdev->family) == CHIP_R600) {
  1656. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1657. NUM_VS_GPRS(124) |
  1658. NUM_CLAUSE_TEMP_GPRS(4));
  1659. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1660. NUM_ES_GPRS(0));
  1661. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1662. NUM_VS_THREADS(48) |
  1663. NUM_GS_THREADS(4) |
  1664. NUM_ES_THREADS(4));
  1665. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1666. NUM_VS_STACK_ENTRIES(128));
  1667. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1668. NUM_ES_STACK_ENTRIES(0));
  1669. } else if (((rdev->family) == CHIP_RV610) ||
  1670. ((rdev->family) == CHIP_RV620) ||
  1671. ((rdev->family) == CHIP_RS780) ||
  1672. ((rdev->family) == CHIP_RS880)) {
  1673. /* no vertex cache */
  1674. sq_config &= ~VC_ENABLE;
  1675. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1676. NUM_VS_GPRS(44) |
  1677. NUM_CLAUSE_TEMP_GPRS(2));
  1678. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1679. NUM_ES_GPRS(17));
  1680. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1681. NUM_VS_THREADS(78) |
  1682. NUM_GS_THREADS(4) |
  1683. NUM_ES_THREADS(31));
  1684. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1685. NUM_VS_STACK_ENTRIES(40));
  1686. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1687. NUM_ES_STACK_ENTRIES(16));
  1688. } else if (((rdev->family) == CHIP_RV630) ||
  1689. ((rdev->family) == CHIP_RV635)) {
  1690. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1691. NUM_VS_GPRS(44) |
  1692. NUM_CLAUSE_TEMP_GPRS(2));
  1693. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1694. NUM_ES_GPRS(18));
  1695. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1696. NUM_VS_THREADS(78) |
  1697. NUM_GS_THREADS(4) |
  1698. NUM_ES_THREADS(31));
  1699. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1700. NUM_VS_STACK_ENTRIES(40));
  1701. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1702. NUM_ES_STACK_ENTRIES(16));
  1703. } else if ((rdev->family) == CHIP_RV670) {
  1704. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1705. NUM_VS_GPRS(44) |
  1706. NUM_CLAUSE_TEMP_GPRS(2));
  1707. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1708. NUM_ES_GPRS(17));
  1709. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1710. NUM_VS_THREADS(78) |
  1711. NUM_GS_THREADS(4) |
  1712. NUM_ES_THREADS(31));
  1713. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1714. NUM_VS_STACK_ENTRIES(64));
  1715. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1716. NUM_ES_STACK_ENTRIES(64));
  1717. }
  1718. WREG32(SQ_CONFIG, sq_config);
  1719. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1720. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1721. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1722. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1723. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1724. if (((rdev->family) == CHIP_RV610) ||
  1725. ((rdev->family) == CHIP_RV620) ||
  1726. ((rdev->family) == CHIP_RS780) ||
  1727. ((rdev->family) == CHIP_RS880)) {
  1728. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1729. } else {
  1730. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1731. }
  1732. /* More default values. 2D/3D driver should adjust as needed */
  1733. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1734. S1_X(0x4) | S1_Y(0xc)));
  1735. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1736. S1_X(0x2) | S1_Y(0x2) |
  1737. S2_X(0xa) | S2_Y(0x6) |
  1738. S3_X(0x6) | S3_Y(0xa)));
  1739. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1740. S1_X(0x4) | S1_Y(0xc) |
  1741. S2_X(0x1) | S2_Y(0x6) |
  1742. S3_X(0xa) | S3_Y(0xe)));
  1743. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1744. S5_X(0x0) | S5_Y(0x0) |
  1745. S6_X(0xb) | S6_Y(0x4) |
  1746. S7_X(0x7) | S7_Y(0x8)));
  1747. WREG32(VGT_STRMOUT_EN, 0);
  1748. tmp = rdev->config.r600.max_pipes * 16;
  1749. switch (rdev->family) {
  1750. case CHIP_RV610:
  1751. case CHIP_RV620:
  1752. case CHIP_RS780:
  1753. case CHIP_RS880:
  1754. tmp += 32;
  1755. break;
  1756. case CHIP_RV670:
  1757. tmp += 128;
  1758. break;
  1759. default:
  1760. break;
  1761. }
  1762. if (tmp > 256) {
  1763. tmp = 256;
  1764. }
  1765. WREG32(VGT_ES_PER_GS, 128);
  1766. WREG32(VGT_GS_PER_ES, tmp);
  1767. WREG32(VGT_GS_PER_VS, 2);
  1768. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1769. /* more default values. 2D/3D driver should adjust as needed */
  1770. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1771. WREG32(VGT_STRMOUT_EN, 0);
  1772. WREG32(SX_MISC, 0);
  1773. WREG32(PA_SC_MODE_CNTL, 0);
  1774. WREG32(PA_SC_AA_CONFIG, 0);
  1775. WREG32(PA_SC_LINE_STIPPLE, 0);
  1776. WREG32(SPI_INPUT_Z, 0);
  1777. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1778. WREG32(CB_COLOR7_FRAG, 0);
  1779. /* Clear render buffer base addresses */
  1780. WREG32(CB_COLOR0_BASE, 0);
  1781. WREG32(CB_COLOR1_BASE, 0);
  1782. WREG32(CB_COLOR2_BASE, 0);
  1783. WREG32(CB_COLOR3_BASE, 0);
  1784. WREG32(CB_COLOR4_BASE, 0);
  1785. WREG32(CB_COLOR5_BASE, 0);
  1786. WREG32(CB_COLOR6_BASE, 0);
  1787. WREG32(CB_COLOR7_BASE, 0);
  1788. WREG32(CB_COLOR7_FRAG, 0);
  1789. switch (rdev->family) {
  1790. case CHIP_RV610:
  1791. case CHIP_RV620:
  1792. case CHIP_RS780:
  1793. case CHIP_RS880:
  1794. tmp = TC_L2_SIZE(8);
  1795. break;
  1796. case CHIP_RV630:
  1797. case CHIP_RV635:
  1798. tmp = TC_L2_SIZE(4);
  1799. break;
  1800. case CHIP_R600:
  1801. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1802. break;
  1803. default:
  1804. tmp = TC_L2_SIZE(0);
  1805. break;
  1806. }
  1807. WREG32(TC_CNTL, tmp);
  1808. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1809. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1810. tmp = RREG32(ARB_POP);
  1811. tmp |= ENABLE_TC128;
  1812. WREG32(ARB_POP, tmp);
  1813. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1814. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1815. NUM_CLIP_SEQ(3)));
  1816. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1817. }
  1818. /*
  1819. * Indirect registers accessor
  1820. */
  1821. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1822. {
  1823. u32 r;
  1824. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1825. (void)RREG32(PCIE_PORT_INDEX);
  1826. r = RREG32(PCIE_PORT_DATA);
  1827. return r;
  1828. }
  1829. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1830. {
  1831. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1832. (void)RREG32(PCIE_PORT_INDEX);
  1833. WREG32(PCIE_PORT_DATA, (v));
  1834. (void)RREG32(PCIE_PORT_DATA);
  1835. }
  1836. /*
  1837. * CP & Ring
  1838. */
  1839. void r600_cp_stop(struct radeon_device *rdev)
  1840. {
  1841. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1842. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1843. WREG32(SCRATCH_UMSK, 0);
  1844. }
  1845. int r600_init_microcode(struct radeon_device *rdev)
  1846. {
  1847. struct platform_device *pdev;
  1848. const char *chip_name;
  1849. const char *rlc_chip_name;
  1850. size_t pfp_req_size, me_req_size, rlc_req_size;
  1851. char fw_name[30];
  1852. int err;
  1853. DRM_DEBUG("\n");
  1854. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1855. err = IS_ERR(pdev);
  1856. if (err) {
  1857. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1858. return -EINVAL;
  1859. }
  1860. switch (rdev->family) {
  1861. case CHIP_R600:
  1862. chip_name = "R600";
  1863. rlc_chip_name = "R600";
  1864. break;
  1865. case CHIP_RV610:
  1866. chip_name = "RV610";
  1867. rlc_chip_name = "R600";
  1868. break;
  1869. case CHIP_RV630:
  1870. chip_name = "RV630";
  1871. rlc_chip_name = "R600";
  1872. break;
  1873. case CHIP_RV620:
  1874. chip_name = "RV620";
  1875. rlc_chip_name = "R600";
  1876. break;
  1877. case CHIP_RV635:
  1878. chip_name = "RV635";
  1879. rlc_chip_name = "R600";
  1880. break;
  1881. case CHIP_RV670:
  1882. chip_name = "RV670";
  1883. rlc_chip_name = "R600";
  1884. break;
  1885. case CHIP_RS780:
  1886. case CHIP_RS880:
  1887. chip_name = "RS780";
  1888. rlc_chip_name = "R600";
  1889. break;
  1890. case CHIP_RV770:
  1891. chip_name = "RV770";
  1892. rlc_chip_name = "R700";
  1893. break;
  1894. case CHIP_RV730:
  1895. case CHIP_RV740:
  1896. chip_name = "RV730";
  1897. rlc_chip_name = "R700";
  1898. break;
  1899. case CHIP_RV710:
  1900. chip_name = "RV710";
  1901. rlc_chip_name = "R700";
  1902. break;
  1903. case CHIP_CEDAR:
  1904. chip_name = "CEDAR";
  1905. rlc_chip_name = "CEDAR";
  1906. break;
  1907. case CHIP_REDWOOD:
  1908. chip_name = "REDWOOD";
  1909. rlc_chip_name = "REDWOOD";
  1910. break;
  1911. case CHIP_JUNIPER:
  1912. chip_name = "JUNIPER";
  1913. rlc_chip_name = "JUNIPER";
  1914. break;
  1915. case CHIP_CYPRESS:
  1916. case CHIP_HEMLOCK:
  1917. chip_name = "CYPRESS";
  1918. rlc_chip_name = "CYPRESS";
  1919. break;
  1920. case CHIP_PALM:
  1921. chip_name = "PALM";
  1922. rlc_chip_name = "SUMO";
  1923. break;
  1924. case CHIP_SUMO:
  1925. chip_name = "SUMO";
  1926. rlc_chip_name = "SUMO";
  1927. break;
  1928. case CHIP_SUMO2:
  1929. chip_name = "SUMO2";
  1930. rlc_chip_name = "SUMO";
  1931. break;
  1932. default: BUG();
  1933. }
  1934. if (rdev->family >= CHIP_CEDAR) {
  1935. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1936. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1937. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1938. } else if (rdev->family >= CHIP_RV770) {
  1939. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1940. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1941. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1942. } else {
  1943. pfp_req_size = PFP_UCODE_SIZE * 4;
  1944. me_req_size = PM4_UCODE_SIZE * 12;
  1945. rlc_req_size = RLC_UCODE_SIZE * 4;
  1946. }
  1947. DRM_INFO("Loading %s Microcode\n", chip_name);
  1948. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1949. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1950. if (err)
  1951. goto out;
  1952. if (rdev->pfp_fw->size != pfp_req_size) {
  1953. printk(KERN_ERR
  1954. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1955. rdev->pfp_fw->size, fw_name);
  1956. err = -EINVAL;
  1957. goto out;
  1958. }
  1959. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1960. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1961. if (err)
  1962. goto out;
  1963. if (rdev->me_fw->size != me_req_size) {
  1964. printk(KERN_ERR
  1965. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1966. rdev->me_fw->size, fw_name);
  1967. err = -EINVAL;
  1968. }
  1969. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1970. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1971. if (err)
  1972. goto out;
  1973. if (rdev->rlc_fw->size != rlc_req_size) {
  1974. printk(KERN_ERR
  1975. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1976. rdev->rlc_fw->size, fw_name);
  1977. err = -EINVAL;
  1978. }
  1979. out:
  1980. platform_device_unregister(pdev);
  1981. if (err) {
  1982. if (err != -EINVAL)
  1983. printk(KERN_ERR
  1984. "r600_cp: Failed to load firmware \"%s\"\n",
  1985. fw_name);
  1986. release_firmware(rdev->pfp_fw);
  1987. rdev->pfp_fw = NULL;
  1988. release_firmware(rdev->me_fw);
  1989. rdev->me_fw = NULL;
  1990. release_firmware(rdev->rlc_fw);
  1991. rdev->rlc_fw = NULL;
  1992. }
  1993. return err;
  1994. }
  1995. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1996. {
  1997. const __be32 *fw_data;
  1998. int i;
  1999. if (!rdev->me_fw || !rdev->pfp_fw)
  2000. return -EINVAL;
  2001. r600_cp_stop(rdev);
  2002. WREG32(CP_RB_CNTL,
  2003. #ifdef __BIG_ENDIAN
  2004. BUF_SWAP_32BIT |
  2005. #endif
  2006. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2007. /* Reset cp */
  2008. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2009. RREG32(GRBM_SOFT_RESET);
  2010. mdelay(15);
  2011. WREG32(GRBM_SOFT_RESET, 0);
  2012. WREG32(CP_ME_RAM_WADDR, 0);
  2013. fw_data = (const __be32 *)rdev->me_fw->data;
  2014. WREG32(CP_ME_RAM_WADDR, 0);
  2015. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  2016. WREG32(CP_ME_RAM_DATA,
  2017. be32_to_cpup(fw_data++));
  2018. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2019. WREG32(CP_PFP_UCODE_ADDR, 0);
  2020. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2021. WREG32(CP_PFP_UCODE_DATA,
  2022. be32_to_cpup(fw_data++));
  2023. WREG32(CP_PFP_UCODE_ADDR, 0);
  2024. WREG32(CP_ME_RAM_WADDR, 0);
  2025. WREG32(CP_ME_RAM_RADDR, 0);
  2026. return 0;
  2027. }
  2028. int r600_cp_start(struct radeon_device *rdev)
  2029. {
  2030. int r;
  2031. uint32_t cp_me;
  2032. r = radeon_ring_lock(rdev, 7);
  2033. if (r) {
  2034. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2035. return r;
  2036. }
  2037. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2038. radeon_ring_write(rdev, 0x1);
  2039. if (rdev->family >= CHIP_RV770) {
  2040. radeon_ring_write(rdev, 0x0);
  2041. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2042. } else {
  2043. radeon_ring_write(rdev, 0x3);
  2044. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2045. }
  2046. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2047. radeon_ring_write(rdev, 0);
  2048. radeon_ring_write(rdev, 0);
  2049. radeon_ring_unlock_commit(rdev);
  2050. cp_me = 0xff;
  2051. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2052. return 0;
  2053. }
  2054. int r600_cp_resume(struct radeon_device *rdev)
  2055. {
  2056. u32 tmp;
  2057. u32 rb_bufsz;
  2058. int r;
  2059. /* Reset cp */
  2060. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2061. RREG32(GRBM_SOFT_RESET);
  2062. mdelay(15);
  2063. WREG32(GRBM_SOFT_RESET, 0);
  2064. /* Set ring buffer size */
  2065. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2066. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2067. #ifdef __BIG_ENDIAN
  2068. tmp |= BUF_SWAP_32BIT;
  2069. #endif
  2070. WREG32(CP_RB_CNTL, tmp);
  2071. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2072. /* Set the write pointer delay */
  2073. WREG32(CP_RB_WPTR_DELAY, 0);
  2074. /* Initialize the ring buffer's read and write pointers */
  2075. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2076. WREG32(CP_RB_RPTR_WR, 0);
  2077. rdev->cp.wptr = 0;
  2078. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2079. /* set the wb address whether it's enabled or not */
  2080. WREG32(CP_RB_RPTR_ADDR,
  2081. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2082. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2083. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2084. if (rdev->wb.enabled)
  2085. WREG32(SCRATCH_UMSK, 0xff);
  2086. else {
  2087. tmp |= RB_NO_UPDATE;
  2088. WREG32(SCRATCH_UMSK, 0);
  2089. }
  2090. mdelay(1);
  2091. WREG32(CP_RB_CNTL, tmp);
  2092. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2093. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2094. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2095. r600_cp_start(rdev);
  2096. rdev->cp.ready = true;
  2097. r = radeon_ring_test(rdev);
  2098. if (r) {
  2099. rdev->cp.ready = false;
  2100. return r;
  2101. }
  2102. return 0;
  2103. }
  2104. void r600_cp_commit(struct radeon_device *rdev)
  2105. {
  2106. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2107. (void)RREG32(CP_RB_WPTR);
  2108. }
  2109. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2110. {
  2111. u32 rb_bufsz;
  2112. /* Align ring size */
  2113. rb_bufsz = drm_order(ring_size / 8);
  2114. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2115. rdev->cp.ring_size = ring_size;
  2116. rdev->cp.align_mask = 16 - 1;
  2117. }
  2118. void r600_cp_fini(struct radeon_device *rdev)
  2119. {
  2120. r600_cp_stop(rdev);
  2121. radeon_ring_fini(rdev);
  2122. }
  2123. /*
  2124. * GPU scratch registers helpers function.
  2125. */
  2126. void r600_scratch_init(struct radeon_device *rdev)
  2127. {
  2128. int i;
  2129. rdev->scratch.num_reg = 7;
  2130. rdev->scratch.reg_base = SCRATCH_REG0;
  2131. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2132. rdev->scratch.free[i] = true;
  2133. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2134. }
  2135. }
  2136. int r600_ring_test(struct radeon_device *rdev)
  2137. {
  2138. uint32_t scratch;
  2139. uint32_t tmp = 0;
  2140. unsigned i;
  2141. int r;
  2142. r = radeon_scratch_get(rdev, &scratch);
  2143. if (r) {
  2144. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2145. return r;
  2146. }
  2147. WREG32(scratch, 0xCAFEDEAD);
  2148. r = radeon_ring_lock(rdev, 3);
  2149. if (r) {
  2150. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2151. radeon_scratch_free(rdev, scratch);
  2152. return r;
  2153. }
  2154. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2155. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2156. radeon_ring_write(rdev, 0xDEADBEEF);
  2157. radeon_ring_unlock_commit(rdev);
  2158. for (i = 0; i < rdev->usec_timeout; i++) {
  2159. tmp = RREG32(scratch);
  2160. if (tmp == 0xDEADBEEF)
  2161. break;
  2162. DRM_UDELAY(1);
  2163. }
  2164. if (i < rdev->usec_timeout) {
  2165. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2166. } else {
  2167. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2168. scratch, tmp);
  2169. r = -EINVAL;
  2170. }
  2171. radeon_scratch_free(rdev, scratch);
  2172. return r;
  2173. }
  2174. void r600_fence_ring_emit(struct radeon_device *rdev,
  2175. struct radeon_fence *fence)
  2176. {
  2177. if (rdev->wb.use_event) {
  2178. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2179. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2180. /* EVENT_WRITE_EOP - flush caches, send int */
  2181. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2182. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2183. radeon_ring_write(rdev, addr & 0xffffffff);
  2184. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2185. radeon_ring_write(rdev, fence->seq);
  2186. radeon_ring_write(rdev, 0);
  2187. } else {
  2188. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2189. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2190. /* wait for 3D idle clean */
  2191. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2192. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2193. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2194. /* Emit fence sequence & fire IRQ */
  2195. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2196. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2197. radeon_ring_write(rdev, fence->seq);
  2198. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2199. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2200. radeon_ring_write(rdev, RB_INT_STAT);
  2201. }
  2202. }
  2203. int r600_copy_blit(struct radeon_device *rdev,
  2204. uint64_t src_offset,
  2205. uint64_t dst_offset,
  2206. unsigned num_gpu_pages,
  2207. struct radeon_fence *fence)
  2208. {
  2209. int r;
  2210. mutex_lock(&rdev->r600_blit.mutex);
  2211. rdev->r600_blit.vb_ib = NULL;
  2212. r = r600_blit_prepare_copy(rdev, num_gpu_pages);
  2213. if (r) {
  2214. if (rdev->r600_blit.vb_ib)
  2215. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2216. mutex_unlock(&rdev->r600_blit.mutex);
  2217. return r;
  2218. }
  2219. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages);
  2220. r600_blit_done_copy(rdev, fence);
  2221. mutex_unlock(&rdev->r600_blit.mutex);
  2222. return 0;
  2223. }
  2224. void r600_blit_suspend(struct radeon_device *rdev)
  2225. {
  2226. int r;
  2227. /* unpin shaders bo */
  2228. if (rdev->r600_blit.shader_obj) {
  2229. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2230. if (!r) {
  2231. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2232. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2233. }
  2234. }
  2235. }
  2236. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2237. uint32_t tiling_flags, uint32_t pitch,
  2238. uint32_t offset, uint32_t obj_size)
  2239. {
  2240. /* FIXME: implement */
  2241. return 0;
  2242. }
  2243. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2244. {
  2245. /* FIXME: implement */
  2246. }
  2247. int r600_startup(struct radeon_device *rdev)
  2248. {
  2249. int r;
  2250. /* enable pcie gen2 link */
  2251. r600_pcie_gen2_enable(rdev);
  2252. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2253. r = r600_init_microcode(rdev);
  2254. if (r) {
  2255. DRM_ERROR("Failed to load firmware!\n");
  2256. return r;
  2257. }
  2258. }
  2259. r600_mc_program(rdev);
  2260. if (rdev->flags & RADEON_IS_AGP) {
  2261. r600_agp_enable(rdev);
  2262. } else {
  2263. r = r600_pcie_gart_enable(rdev);
  2264. if (r)
  2265. return r;
  2266. }
  2267. r600_gpu_init(rdev);
  2268. r = r600_blit_init(rdev);
  2269. if (r) {
  2270. r600_blit_fini(rdev);
  2271. rdev->asic->copy = NULL;
  2272. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2273. }
  2274. /* allocate wb buffer */
  2275. r = radeon_wb_init(rdev);
  2276. if (r)
  2277. return r;
  2278. /* Enable IRQ */
  2279. r = r600_irq_init(rdev);
  2280. if (r) {
  2281. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2282. radeon_irq_kms_fini(rdev);
  2283. return r;
  2284. }
  2285. r600_irq_set(rdev);
  2286. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2287. if (r)
  2288. return r;
  2289. r = r600_cp_load_microcode(rdev);
  2290. if (r)
  2291. return r;
  2292. r = r600_cp_resume(rdev);
  2293. if (r)
  2294. return r;
  2295. return 0;
  2296. }
  2297. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2298. {
  2299. uint32_t temp;
  2300. temp = RREG32(CONFIG_CNTL);
  2301. if (state == false) {
  2302. temp &= ~(1<<0);
  2303. temp |= (1<<1);
  2304. } else {
  2305. temp &= ~(1<<1);
  2306. }
  2307. WREG32(CONFIG_CNTL, temp);
  2308. }
  2309. int r600_resume(struct radeon_device *rdev)
  2310. {
  2311. int r;
  2312. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2313. * posting will perform necessary task to bring back GPU into good
  2314. * shape.
  2315. */
  2316. /* post card */
  2317. atom_asic_init(rdev->mode_info.atom_context);
  2318. r = r600_startup(rdev);
  2319. if (r) {
  2320. DRM_ERROR("r600 startup failed on resume\n");
  2321. return r;
  2322. }
  2323. r = r600_ib_test(rdev);
  2324. if (r) {
  2325. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2326. return r;
  2327. }
  2328. r = r600_audio_init(rdev);
  2329. if (r) {
  2330. DRM_ERROR("radeon: audio resume failed\n");
  2331. return r;
  2332. }
  2333. return r;
  2334. }
  2335. int r600_suspend(struct radeon_device *rdev)
  2336. {
  2337. r600_audio_fini(rdev);
  2338. /* FIXME: we should wait for ring to be empty */
  2339. r600_cp_stop(rdev);
  2340. rdev->cp.ready = false;
  2341. r600_irq_suspend(rdev);
  2342. radeon_wb_disable(rdev);
  2343. r600_pcie_gart_disable(rdev);
  2344. r600_blit_suspend(rdev);
  2345. return 0;
  2346. }
  2347. /* Plan is to move initialization in that function and use
  2348. * helper function so that radeon_device_init pretty much
  2349. * do nothing more than calling asic specific function. This
  2350. * should also allow to remove a bunch of callback function
  2351. * like vram_info.
  2352. */
  2353. int r600_init(struct radeon_device *rdev)
  2354. {
  2355. int r;
  2356. if (r600_debugfs_mc_info_init(rdev)) {
  2357. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2358. }
  2359. /* This don't do much */
  2360. r = radeon_gem_init(rdev);
  2361. if (r)
  2362. return r;
  2363. /* Read BIOS */
  2364. if (!radeon_get_bios(rdev)) {
  2365. if (ASIC_IS_AVIVO(rdev))
  2366. return -EINVAL;
  2367. }
  2368. /* Must be an ATOMBIOS */
  2369. if (!rdev->is_atom_bios) {
  2370. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2371. return -EINVAL;
  2372. }
  2373. r = radeon_atombios_init(rdev);
  2374. if (r)
  2375. return r;
  2376. /* Post card if necessary */
  2377. if (!radeon_card_posted(rdev)) {
  2378. if (!rdev->bios) {
  2379. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2380. return -EINVAL;
  2381. }
  2382. DRM_INFO("GPU not posted. posting now...\n");
  2383. atom_asic_init(rdev->mode_info.atom_context);
  2384. }
  2385. /* Initialize scratch registers */
  2386. r600_scratch_init(rdev);
  2387. /* Initialize surface registers */
  2388. radeon_surface_init(rdev);
  2389. /* Initialize clocks */
  2390. radeon_get_clock_info(rdev->ddev);
  2391. /* Fence driver */
  2392. r = radeon_fence_driver_init(rdev);
  2393. if (r)
  2394. return r;
  2395. if (rdev->flags & RADEON_IS_AGP) {
  2396. r = radeon_agp_init(rdev);
  2397. if (r)
  2398. radeon_agp_disable(rdev);
  2399. }
  2400. r = r600_mc_init(rdev);
  2401. if (r)
  2402. return r;
  2403. /* Memory manager */
  2404. r = radeon_bo_init(rdev);
  2405. if (r)
  2406. return r;
  2407. r = radeon_irq_kms_init(rdev);
  2408. if (r)
  2409. return r;
  2410. rdev->cp.ring_obj = NULL;
  2411. r600_ring_init(rdev, 1024 * 1024);
  2412. rdev->ih.ring_obj = NULL;
  2413. r600_ih_ring_init(rdev, 64 * 1024);
  2414. r = r600_pcie_gart_init(rdev);
  2415. if (r)
  2416. return r;
  2417. rdev->accel_working = true;
  2418. r = r600_startup(rdev);
  2419. if (r) {
  2420. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2421. r600_cp_fini(rdev);
  2422. r600_irq_fini(rdev);
  2423. radeon_wb_fini(rdev);
  2424. radeon_irq_kms_fini(rdev);
  2425. r600_pcie_gart_fini(rdev);
  2426. rdev->accel_working = false;
  2427. }
  2428. if (rdev->accel_working) {
  2429. r = radeon_ib_pool_init(rdev);
  2430. if (r) {
  2431. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2432. rdev->accel_working = false;
  2433. } else {
  2434. r = r600_ib_test(rdev);
  2435. if (r) {
  2436. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2437. rdev->accel_working = false;
  2438. }
  2439. }
  2440. }
  2441. r = r600_audio_init(rdev);
  2442. if (r)
  2443. return r; /* TODO error handling */
  2444. return 0;
  2445. }
  2446. void r600_fini(struct radeon_device *rdev)
  2447. {
  2448. r600_audio_fini(rdev);
  2449. r600_blit_fini(rdev);
  2450. r600_cp_fini(rdev);
  2451. r600_irq_fini(rdev);
  2452. radeon_wb_fini(rdev);
  2453. radeon_ib_pool_fini(rdev);
  2454. radeon_irq_kms_fini(rdev);
  2455. r600_pcie_gart_fini(rdev);
  2456. radeon_agp_fini(rdev);
  2457. radeon_gem_fini(rdev);
  2458. radeon_fence_driver_fini(rdev);
  2459. radeon_bo_fini(rdev);
  2460. radeon_atombios_fini(rdev);
  2461. kfree(rdev->bios);
  2462. rdev->bios = NULL;
  2463. }
  2464. /*
  2465. * CS stuff
  2466. */
  2467. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2468. {
  2469. /* FIXME: implement */
  2470. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2471. radeon_ring_write(rdev,
  2472. #ifdef __BIG_ENDIAN
  2473. (2 << 0) |
  2474. #endif
  2475. (ib->gpu_addr & 0xFFFFFFFC));
  2476. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2477. radeon_ring_write(rdev, ib->length_dw);
  2478. }
  2479. int r600_ib_test(struct radeon_device *rdev)
  2480. {
  2481. struct radeon_ib *ib;
  2482. uint32_t scratch;
  2483. uint32_t tmp = 0;
  2484. unsigned i;
  2485. int r;
  2486. r = radeon_scratch_get(rdev, &scratch);
  2487. if (r) {
  2488. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2489. return r;
  2490. }
  2491. WREG32(scratch, 0xCAFEDEAD);
  2492. r = radeon_ib_get(rdev, &ib);
  2493. if (r) {
  2494. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2495. return r;
  2496. }
  2497. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2498. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2499. ib->ptr[2] = 0xDEADBEEF;
  2500. ib->ptr[3] = PACKET2(0);
  2501. ib->ptr[4] = PACKET2(0);
  2502. ib->ptr[5] = PACKET2(0);
  2503. ib->ptr[6] = PACKET2(0);
  2504. ib->ptr[7] = PACKET2(0);
  2505. ib->ptr[8] = PACKET2(0);
  2506. ib->ptr[9] = PACKET2(0);
  2507. ib->ptr[10] = PACKET2(0);
  2508. ib->ptr[11] = PACKET2(0);
  2509. ib->ptr[12] = PACKET2(0);
  2510. ib->ptr[13] = PACKET2(0);
  2511. ib->ptr[14] = PACKET2(0);
  2512. ib->ptr[15] = PACKET2(0);
  2513. ib->length_dw = 16;
  2514. r = radeon_ib_schedule(rdev, ib);
  2515. if (r) {
  2516. radeon_scratch_free(rdev, scratch);
  2517. radeon_ib_free(rdev, &ib);
  2518. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2519. return r;
  2520. }
  2521. r = radeon_fence_wait(ib->fence, false);
  2522. if (r) {
  2523. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2524. return r;
  2525. }
  2526. for (i = 0; i < rdev->usec_timeout; i++) {
  2527. tmp = RREG32(scratch);
  2528. if (tmp == 0xDEADBEEF)
  2529. break;
  2530. DRM_UDELAY(1);
  2531. }
  2532. if (i < rdev->usec_timeout) {
  2533. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2534. } else {
  2535. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2536. scratch, tmp);
  2537. r = -EINVAL;
  2538. }
  2539. radeon_scratch_free(rdev, scratch);
  2540. radeon_ib_free(rdev, &ib);
  2541. return r;
  2542. }
  2543. /*
  2544. * Interrupts
  2545. *
  2546. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2547. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2548. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2549. * and host consumes. As the host irq handler processes interrupts, it
  2550. * increments the rptr. When the rptr catches up with the wptr, all the
  2551. * current interrupts have been processed.
  2552. */
  2553. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2554. {
  2555. u32 rb_bufsz;
  2556. /* Align ring size */
  2557. rb_bufsz = drm_order(ring_size / 4);
  2558. ring_size = (1 << rb_bufsz) * 4;
  2559. rdev->ih.ring_size = ring_size;
  2560. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2561. rdev->ih.rptr = 0;
  2562. }
  2563. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2564. {
  2565. int r;
  2566. /* Allocate ring buffer */
  2567. if (rdev->ih.ring_obj == NULL) {
  2568. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2569. PAGE_SIZE, true,
  2570. RADEON_GEM_DOMAIN_GTT,
  2571. &rdev->ih.ring_obj);
  2572. if (r) {
  2573. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2574. return r;
  2575. }
  2576. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2577. if (unlikely(r != 0))
  2578. return r;
  2579. r = radeon_bo_pin(rdev->ih.ring_obj,
  2580. RADEON_GEM_DOMAIN_GTT,
  2581. &rdev->ih.gpu_addr);
  2582. if (r) {
  2583. radeon_bo_unreserve(rdev->ih.ring_obj);
  2584. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2585. return r;
  2586. }
  2587. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2588. (void **)&rdev->ih.ring);
  2589. radeon_bo_unreserve(rdev->ih.ring_obj);
  2590. if (r) {
  2591. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2592. return r;
  2593. }
  2594. }
  2595. return 0;
  2596. }
  2597. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2598. {
  2599. int r;
  2600. if (rdev->ih.ring_obj) {
  2601. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2602. if (likely(r == 0)) {
  2603. radeon_bo_kunmap(rdev->ih.ring_obj);
  2604. radeon_bo_unpin(rdev->ih.ring_obj);
  2605. radeon_bo_unreserve(rdev->ih.ring_obj);
  2606. }
  2607. radeon_bo_unref(&rdev->ih.ring_obj);
  2608. rdev->ih.ring = NULL;
  2609. rdev->ih.ring_obj = NULL;
  2610. }
  2611. }
  2612. void r600_rlc_stop(struct radeon_device *rdev)
  2613. {
  2614. if ((rdev->family >= CHIP_RV770) &&
  2615. (rdev->family <= CHIP_RV740)) {
  2616. /* r7xx asics need to soft reset RLC before halting */
  2617. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2618. RREG32(SRBM_SOFT_RESET);
  2619. udelay(15000);
  2620. WREG32(SRBM_SOFT_RESET, 0);
  2621. RREG32(SRBM_SOFT_RESET);
  2622. }
  2623. WREG32(RLC_CNTL, 0);
  2624. }
  2625. static void r600_rlc_start(struct radeon_device *rdev)
  2626. {
  2627. WREG32(RLC_CNTL, RLC_ENABLE);
  2628. }
  2629. static int r600_rlc_init(struct radeon_device *rdev)
  2630. {
  2631. u32 i;
  2632. const __be32 *fw_data;
  2633. if (!rdev->rlc_fw)
  2634. return -EINVAL;
  2635. r600_rlc_stop(rdev);
  2636. WREG32(RLC_HB_BASE, 0);
  2637. WREG32(RLC_HB_CNTL, 0);
  2638. WREG32(RLC_HB_RPTR, 0);
  2639. WREG32(RLC_HB_WPTR, 0);
  2640. if (rdev->family <= CHIP_CAICOS) {
  2641. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2642. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2643. }
  2644. WREG32(RLC_MC_CNTL, 0);
  2645. WREG32(RLC_UCODE_CNTL, 0);
  2646. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2647. if (rdev->family >= CHIP_CAYMAN) {
  2648. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2649. WREG32(RLC_UCODE_ADDR, i);
  2650. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2651. }
  2652. } else if (rdev->family >= CHIP_CEDAR) {
  2653. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2654. WREG32(RLC_UCODE_ADDR, i);
  2655. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2656. }
  2657. } else if (rdev->family >= CHIP_RV770) {
  2658. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2659. WREG32(RLC_UCODE_ADDR, i);
  2660. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2661. }
  2662. } else {
  2663. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2664. WREG32(RLC_UCODE_ADDR, i);
  2665. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2666. }
  2667. }
  2668. WREG32(RLC_UCODE_ADDR, 0);
  2669. r600_rlc_start(rdev);
  2670. return 0;
  2671. }
  2672. static void r600_enable_interrupts(struct radeon_device *rdev)
  2673. {
  2674. u32 ih_cntl = RREG32(IH_CNTL);
  2675. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2676. ih_cntl |= ENABLE_INTR;
  2677. ih_rb_cntl |= IH_RB_ENABLE;
  2678. WREG32(IH_CNTL, ih_cntl);
  2679. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2680. rdev->ih.enabled = true;
  2681. }
  2682. void r600_disable_interrupts(struct radeon_device *rdev)
  2683. {
  2684. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2685. u32 ih_cntl = RREG32(IH_CNTL);
  2686. ih_rb_cntl &= ~IH_RB_ENABLE;
  2687. ih_cntl &= ~ENABLE_INTR;
  2688. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2689. WREG32(IH_CNTL, ih_cntl);
  2690. /* set rptr, wptr to 0 */
  2691. WREG32(IH_RB_RPTR, 0);
  2692. WREG32(IH_RB_WPTR, 0);
  2693. rdev->ih.enabled = false;
  2694. rdev->ih.wptr = 0;
  2695. rdev->ih.rptr = 0;
  2696. }
  2697. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2698. {
  2699. u32 tmp;
  2700. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2701. WREG32(GRBM_INT_CNTL, 0);
  2702. WREG32(DxMODE_INT_MASK, 0);
  2703. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2704. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2705. if (ASIC_IS_DCE3(rdev)) {
  2706. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2707. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2708. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2709. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2710. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2711. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2712. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2713. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2714. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2715. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2716. if (ASIC_IS_DCE32(rdev)) {
  2717. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2718. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2719. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2720. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2721. }
  2722. } else {
  2723. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2724. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2725. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2726. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2727. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2728. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2729. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2730. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2731. }
  2732. }
  2733. int r600_irq_init(struct radeon_device *rdev)
  2734. {
  2735. int ret = 0;
  2736. int rb_bufsz;
  2737. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2738. /* allocate ring */
  2739. ret = r600_ih_ring_alloc(rdev);
  2740. if (ret)
  2741. return ret;
  2742. /* disable irqs */
  2743. r600_disable_interrupts(rdev);
  2744. /* init rlc */
  2745. ret = r600_rlc_init(rdev);
  2746. if (ret) {
  2747. r600_ih_ring_fini(rdev);
  2748. return ret;
  2749. }
  2750. /* setup interrupt control */
  2751. /* set dummy read address to ring address */
  2752. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2753. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2754. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2755. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2756. */
  2757. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2758. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2759. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2760. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2761. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2762. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2763. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2764. IH_WPTR_OVERFLOW_CLEAR |
  2765. (rb_bufsz << 1));
  2766. if (rdev->wb.enabled)
  2767. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2768. /* set the writeback address whether it's enabled or not */
  2769. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2770. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2771. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2772. /* set rptr, wptr to 0 */
  2773. WREG32(IH_RB_RPTR, 0);
  2774. WREG32(IH_RB_WPTR, 0);
  2775. /* Default settings for IH_CNTL (disabled at first) */
  2776. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2777. /* RPTR_REARM only works if msi's are enabled */
  2778. if (rdev->msi_enabled)
  2779. ih_cntl |= RPTR_REARM;
  2780. WREG32(IH_CNTL, ih_cntl);
  2781. /* force the active interrupt state to all disabled */
  2782. if (rdev->family >= CHIP_CEDAR)
  2783. evergreen_disable_interrupt_state(rdev);
  2784. else
  2785. r600_disable_interrupt_state(rdev);
  2786. /* enable irqs */
  2787. r600_enable_interrupts(rdev);
  2788. return ret;
  2789. }
  2790. void r600_irq_suspend(struct radeon_device *rdev)
  2791. {
  2792. r600_irq_disable(rdev);
  2793. r600_rlc_stop(rdev);
  2794. }
  2795. void r600_irq_fini(struct radeon_device *rdev)
  2796. {
  2797. r600_irq_suspend(rdev);
  2798. r600_ih_ring_fini(rdev);
  2799. }
  2800. int r600_irq_set(struct radeon_device *rdev)
  2801. {
  2802. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2803. u32 mode_int = 0;
  2804. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2805. u32 grbm_int_cntl = 0;
  2806. u32 hdmi1, hdmi2;
  2807. u32 d1grph = 0, d2grph = 0;
  2808. if (!rdev->irq.installed) {
  2809. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2810. return -EINVAL;
  2811. }
  2812. /* don't enable anything if the ih is disabled */
  2813. if (!rdev->ih.enabled) {
  2814. r600_disable_interrupts(rdev);
  2815. /* force the active interrupt state to all disabled */
  2816. r600_disable_interrupt_state(rdev);
  2817. return 0;
  2818. }
  2819. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2820. if (ASIC_IS_DCE3(rdev)) {
  2821. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2822. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2823. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2824. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2825. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2826. if (ASIC_IS_DCE32(rdev)) {
  2827. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2828. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2829. }
  2830. } else {
  2831. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2832. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2833. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2834. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2835. }
  2836. if (rdev->irq.sw_int) {
  2837. DRM_DEBUG("r600_irq_set: sw int\n");
  2838. cp_int_cntl |= RB_INT_ENABLE;
  2839. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2840. }
  2841. if (rdev->irq.crtc_vblank_int[0] ||
  2842. rdev->irq.pflip[0]) {
  2843. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2844. mode_int |= D1MODE_VBLANK_INT_MASK;
  2845. }
  2846. if (rdev->irq.crtc_vblank_int[1] ||
  2847. rdev->irq.pflip[1]) {
  2848. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2849. mode_int |= D2MODE_VBLANK_INT_MASK;
  2850. }
  2851. if (rdev->irq.hpd[0]) {
  2852. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2853. hpd1 |= DC_HPDx_INT_EN;
  2854. }
  2855. if (rdev->irq.hpd[1]) {
  2856. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2857. hpd2 |= DC_HPDx_INT_EN;
  2858. }
  2859. if (rdev->irq.hpd[2]) {
  2860. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2861. hpd3 |= DC_HPDx_INT_EN;
  2862. }
  2863. if (rdev->irq.hpd[3]) {
  2864. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2865. hpd4 |= DC_HPDx_INT_EN;
  2866. }
  2867. if (rdev->irq.hpd[4]) {
  2868. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2869. hpd5 |= DC_HPDx_INT_EN;
  2870. }
  2871. if (rdev->irq.hpd[5]) {
  2872. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2873. hpd6 |= DC_HPDx_INT_EN;
  2874. }
  2875. if (rdev->irq.hdmi[0]) {
  2876. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2877. hdmi1 |= R600_HDMI_INT_EN;
  2878. }
  2879. if (rdev->irq.hdmi[1]) {
  2880. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2881. hdmi2 |= R600_HDMI_INT_EN;
  2882. }
  2883. if (rdev->irq.gui_idle) {
  2884. DRM_DEBUG("gui idle\n");
  2885. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2886. }
  2887. WREG32(CP_INT_CNTL, cp_int_cntl);
  2888. WREG32(DxMODE_INT_MASK, mode_int);
  2889. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2890. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2891. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2892. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2893. if (ASIC_IS_DCE3(rdev)) {
  2894. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2895. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2896. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2897. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2898. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2899. if (ASIC_IS_DCE32(rdev)) {
  2900. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2901. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2902. }
  2903. } else {
  2904. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2905. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2906. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2907. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2908. }
  2909. return 0;
  2910. }
  2911. static void r600_irq_ack(struct radeon_device *rdev)
  2912. {
  2913. u32 tmp;
  2914. if (ASIC_IS_DCE3(rdev)) {
  2915. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2916. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2917. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2918. } else {
  2919. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2920. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2921. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2922. }
  2923. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2924. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2925. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2926. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2927. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2928. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2929. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2930. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2931. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2932. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2933. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2934. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2935. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2936. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2937. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2938. if (ASIC_IS_DCE3(rdev)) {
  2939. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2940. tmp |= DC_HPDx_INT_ACK;
  2941. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2942. } else {
  2943. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2944. tmp |= DC_HPDx_INT_ACK;
  2945. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2946. }
  2947. }
  2948. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2949. if (ASIC_IS_DCE3(rdev)) {
  2950. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2951. tmp |= DC_HPDx_INT_ACK;
  2952. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2953. } else {
  2954. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2955. tmp |= DC_HPDx_INT_ACK;
  2956. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2957. }
  2958. }
  2959. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2960. if (ASIC_IS_DCE3(rdev)) {
  2961. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2962. tmp |= DC_HPDx_INT_ACK;
  2963. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2964. } else {
  2965. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2966. tmp |= DC_HPDx_INT_ACK;
  2967. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2968. }
  2969. }
  2970. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2971. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2972. tmp |= DC_HPDx_INT_ACK;
  2973. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2974. }
  2975. if (ASIC_IS_DCE32(rdev)) {
  2976. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2977. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2978. tmp |= DC_HPDx_INT_ACK;
  2979. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2980. }
  2981. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2982. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2983. tmp |= DC_HPDx_INT_ACK;
  2984. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2985. }
  2986. }
  2987. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2988. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2989. }
  2990. if (ASIC_IS_DCE3(rdev)) {
  2991. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2992. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2993. }
  2994. } else {
  2995. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2996. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2997. }
  2998. }
  2999. }
  3000. void r600_irq_disable(struct radeon_device *rdev)
  3001. {
  3002. r600_disable_interrupts(rdev);
  3003. /* Wait and acknowledge irq */
  3004. mdelay(1);
  3005. r600_irq_ack(rdev);
  3006. r600_disable_interrupt_state(rdev);
  3007. }
  3008. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3009. {
  3010. u32 wptr, tmp;
  3011. if (rdev->wb.enabled)
  3012. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3013. else
  3014. wptr = RREG32(IH_RB_WPTR);
  3015. if (wptr & RB_OVERFLOW) {
  3016. /* When a ring buffer overflow happen start parsing interrupt
  3017. * from the last not overwritten vector (wptr + 16). Hopefully
  3018. * this should allow us to catchup.
  3019. */
  3020. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3021. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3022. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3023. tmp = RREG32(IH_RB_CNTL);
  3024. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3025. WREG32(IH_RB_CNTL, tmp);
  3026. }
  3027. return (wptr & rdev->ih.ptr_mask);
  3028. }
  3029. /* r600 IV Ring
  3030. * Each IV ring entry is 128 bits:
  3031. * [7:0] - interrupt source id
  3032. * [31:8] - reserved
  3033. * [59:32] - interrupt source data
  3034. * [127:60] - reserved
  3035. *
  3036. * The basic interrupt vector entries
  3037. * are decoded as follows:
  3038. * src_id src_data description
  3039. * 1 0 D1 Vblank
  3040. * 1 1 D1 Vline
  3041. * 5 0 D2 Vblank
  3042. * 5 1 D2 Vline
  3043. * 19 0 FP Hot plug detection A
  3044. * 19 1 FP Hot plug detection B
  3045. * 19 2 DAC A auto-detection
  3046. * 19 3 DAC B auto-detection
  3047. * 21 4 HDMI block A
  3048. * 21 5 HDMI block B
  3049. * 176 - CP_INT RB
  3050. * 177 - CP_INT IB1
  3051. * 178 - CP_INT IB2
  3052. * 181 - EOP Interrupt
  3053. * 233 - GUI Idle
  3054. *
  3055. * Note, these are based on r600 and may need to be
  3056. * adjusted or added to on newer asics
  3057. */
  3058. int r600_irq_process(struct radeon_device *rdev)
  3059. {
  3060. u32 wptr;
  3061. u32 rptr;
  3062. u32 src_id, src_data;
  3063. u32 ring_index;
  3064. unsigned long flags;
  3065. bool queue_hotplug = false;
  3066. if (!rdev->ih.enabled || rdev->shutdown)
  3067. return IRQ_NONE;
  3068. /* No MSIs, need a dummy read to flush PCI DMAs */
  3069. if (!rdev->msi_enabled)
  3070. RREG32(IH_RB_WPTR);
  3071. wptr = r600_get_ih_wptr(rdev);
  3072. rptr = rdev->ih.rptr;
  3073. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3074. spin_lock_irqsave(&rdev->ih.lock, flags);
  3075. if (rptr == wptr) {
  3076. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3077. return IRQ_NONE;
  3078. }
  3079. restart_ih:
  3080. /* Order reading of wptr vs. reading of IH ring data */
  3081. rmb();
  3082. /* display interrupts */
  3083. r600_irq_ack(rdev);
  3084. rdev->ih.wptr = wptr;
  3085. while (rptr != wptr) {
  3086. /* wptr/rptr are in bytes! */
  3087. ring_index = rptr / 4;
  3088. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3089. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3090. switch (src_id) {
  3091. case 1: /* D1 vblank/vline */
  3092. switch (src_data) {
  3093. case 0: /* D1 vblank */
  3094. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3095. if (rdev->irq.crtc_vblank_int[0]) {
  3096. drm_handle_vblank(rdev->ddev, 0);
  3097. rdev->pm.vblank_sync = true;
  3098. wake_up(&rdev->irq.vblank_queue);
  3099. }
  3100. if (rdev->irq.pflip[0])
  3101. radeon_crtc_handle_flip(rdev, 0);
  3102. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3103. DRM_DEBUG("IH: D1 vblank\n");
  3104. }
  3105. break;
  3106. case 1: /* D1 vline */
  3107. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3108. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3109. DRM_DEBUG("IH: D1 vline\n");
  3110. }
  3111. break;
  3112. default:
  3113. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3114. break;
  3115. }
  3116. break;
  3117. case 5: /* D2 vblank/vline */
  3118. switch (src_data) {
  3119. case 0: /* D2 vblank */
  3120. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3121. if (rdev->irq.crtc_vblank_int[1]) {
  3122. drm_handle_vblank(rdev->ddev, 1);
  3123. rdev->pm.vblank_sync = true;
  3124. wake_up(&rdev->irq.vblank_queue);
  3125. }
  3126. if (rdev->irq.pflip[1])
  3127. radeon_crtc_handle_flip(rdev, 1);
  3128. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3129. DRM_DEBUG("IH: D2 vblank\n");
  3130. }
  3131. break;
  3132. case 1: /* D1 vline */
  3133. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3134. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3135. DRM_DEBUG("IH: D2 vline\n");
  3136. }
  3137. break;
  3138. default:
  3139. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3140. break;
  3141. }
  3142. break;
  3143. case 19: /* HPD/DAC hotplug */
  3144. switch (src_data) {
  3145. case 0:
  3146. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3147. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3148. queue_hotplug = true;
  3149. DRM_DEBUG("IH: HPD1\n");
  3150. }
  3151. break;
  3152. case 1:
  3153. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3154. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3155. queue_hotplug = true;
  3156. DRM_DEBUG("IH: HPD2\n");
  3157. }
  3158. break;
  3159. case 4:
  3160. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3161. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3162. queue_hotplug = true;
  3163. DRM_DEBUG("IH: HPD3\n");
  3164. }
  3165. break;
  3166. case 5:
  3167. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3168. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3169. queue_hotplug = true;
  3170. DRM_DEBUG("IH: HPD4\n");
  3171. }
  3172. break;
  3173. case 10:
  3174. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3175. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3176. queue_hotplug = true;
  3177. DRM_DEBUG("IH: HPD5\n");
  3178. }
  3179. break;
  3180. case 12:
  3181. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3182. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3183. queue_hotplug = true;
  3184. DRM_DEBUG("IH: HPD6\n");
  3185. }
  3186. break;
  3187. default:
  3188. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3189. break;
  3190. }
  3191. break;
  3192. case 21: /* HDMI */
  3193. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3194. r600_audio_schedule_polling(rdev);
  3195. break;
  3196. case 176: /* CP_INT in ring buffer */
  3197. case 177: /* CP_INT in IB1 */
  3198. case 178: /* CP_INT in IB2 */
  3199. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3200. radeon_fence_process(rdev);
  3201. break;
  3202. case 181: /* CP EOP event */
  3203. DRM_DEBUG("IH: CP EOP\n");
  3204. radeon_fence_process(rdev);
  3205. break;
  3206. case 233: /* GUI IDLE */
  3207. DRM_DEBUG("IH: GUI idle\n");
  3208. rdev->pm.gui_idle = true;
  3209. wake_up(&rdev->irq.idle_queue);
  3210. break;
  3211. default:
  3212. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3213. break;
  3214. }
  3215. /* wptr/rptr are in bytes! */
  3216. rptr += 16;
  3217. rptr &= rdev->ih.ptr_mask;
  3218. }
  3219. /* make sure wptr hasn't changed while processing */
  3220. wptr = r600_get_ih_wptr(rdev);
  3221. if (wptr != rdev->ih.wptr)
  3222. goto restart_ih;
  3223. if (queue_hotplug)
  3224. schedule_work(&rdev->hotplug_work);
  3225. rdev->ih.rptr = rptr;
  3226. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3227. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3228. return IRQ_HANDLED;
  3229. }
  3230. /*
  3231. * Debugfs info
  3232. */
  3233. #if defined(CONFIG_DEBUG_FS)
  3234. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3235. {
  3236. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3237. struct drm_device *dev = node->minor->dev;
  3238. struct radeon_device *rdev = dev->dev_private;
  3239. unsigned count, i, j;
  3240. radeon_ring_free_size(rdev);
  3241. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3242. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3243. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3244. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3245. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3246. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3247. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3248. seq_printf(m, "%u dwords in ring\n", count);
  3249. i = rdev->cp.rptr;
  3250. for (j = 0; j <= count; j++) {
  3251. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3252. i = (i + 1) & rdev->cp.ptr_mask;
  3253. }
  3254. return 0;
  3255. }
  3256. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3257. {
  3258. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3259. struct drm_device *dev = node->minor->dev;
  3260. struct radeon_device *rdev = dev->dev_private;
  3261. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3262. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3263. return 0;
  3264. }
  3265. static struct drm_info_list r600_mc_info_list[] = {
  3266. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3267. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3268. };
  3269. #endif
  3270. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3271. {
  3272. #if defined(CONFIG_DEBUG_FS)
  3273. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3274. #else
  3275. return 0;
  3276. #endif
  3277. }
  3278. /**
  3279. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3280. * rdev: radeon device structure
  3281. * bo: buffer object struct which userspace is waiting for idle
  3282. *
  3283. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3284. * through ring buffer, this leads to corruption in rendering, see
  3285. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3286. * directly perform HDP flush by writing register through MMIO.
  3287. */
  3288. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3289. {
  3290. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3291. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3292. * This seems to cause problems on some AGP cards. Just use the old
  3293. * method for them.
  3294. */
  3295. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3296. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3297. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3298. u32 tmp;
  3299. WREG32(HDP_DEBUG1, 0);
  3300. tmp = readl((void __iomem *)ptr);
  3301. } else
  3302. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3303. }
  3304. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3305. {
  3306. u32 link_width_cntl, mask, target_reg;
  3307. if (rdev->flags & RADEON_IS_IGP)
  3308. return;
  3309. if (!(rdev->flags & RADEON_IS_PCIE))
  3310. return;
  3311. /* x2 cards have a special sequence */
  3312. if (ASIC_IS_X2(rdev))
  3313. return;
  3314. /* FIXME wait for idle */
  3315. switch (lanes) {
  3316. case 0:
  3317. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3318. break;
  3319. case 1:
  3320. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3321. break;
  3322. case 2:
  3323. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3324. break;
  3325. case 4:
  3326. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3327. break;
  3328. case 8:
  3329. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3330. break;
  3331. case 12:
  3332. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3333. break;
  3334. case 16:
  3335. default:
  3336. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3337. break;
  3338. }
  3339. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3340. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3341. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3342. return;
  3343. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3344. return;
  3345. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3346. RADEON_PCIE_LC_RECONFIG_NOW |
  3347. R600_PCIE_LC_RENEGOTIATE_EN |
  3348. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3349. link_width_cntl |= mask;
  3350. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3351. /* some northbridges can renegotiate the link rather than requiring
  3352. * a complete re-config.
  3353. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3354. */
  3355. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3356. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3357. else
  3358. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3359. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3360. RADEON_PCIE_LC_RECONFIG_NOW));
  3361. if (rdev->family >= CHIP_RV770)
  3362. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3363. else
  3364. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3365. /* wait for lane set to complete */
  3366. link_width_cntl = RREG32(target_reg);
  3367. while (link_width_cntl == 0xffffffff)
  3368. link_width_cntl = RREG32(target_reg);
  3369. }
  3370. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3371. {
  3372. u32 link_width_cntl;
  3373. if (rdev->flags & RADEON_IS_IGP)
  3374. return 0;
  3375. if (!(rdev->flags & RADEON_IS_PCIE))
  3376. return 0;
  3377. /* x2 cards have a special sequence */
  3378. if (ASIC_IS_X2(rdev))
  3379. return 0;
  3380. /* FIXME wait for idle */
  3381. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3382. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3383. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3384. return 0;
  3385. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3386. return 1;
  3387. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3388. return 2;
  3389. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3390. return 4;
  3391. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3392. return 8;
  3393. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3394. default:
  3395. return 16;
  3396. }
  3397. }
  3398. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3399. {
  3400. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3401. u16 link_cntl2;
  3402. if (radeon_pcie_gen2 == 0)
  3403. return;
  3404. if (rdev->flags & RADEON_IS_IGP)
  3405. return;
  3406. if (!(rdev->flags & RADEON_IS_PCIE))
  3407. return;
  3408. /* x2 cards have a special sequence */
  3409. if (ASIC_IS_X2(rdev))
  3410. return;
  3411. /* only RV6xx+ chips are supported */
  3412. if (rdev->family <= CHIP_R600)
  3413. return;
  3414. /* 55 nm r6xx asics */
  3415. if ((rdev->family == CHIP_RV670) ||
  3416. (rdev->family == CHIP_RV620) ||
  3417. (rdev->family == CHIP_RV635)) {
  3418. /* advertise upconfig capability */
  3419. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3420. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3421. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3422. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3423. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3424. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3425. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3426. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3427. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3428. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3429. } else {
  3430. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3431. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3432. }
  3433. }
  3434. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3435. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3436. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3437. /* 55 nm r6xx asics */
  3438. if ((rdev->family == CHIP_RV670) ||
  3439. (rdev->family == CHIP_RV620) ||
  3440. (rdev->family == CHIP_RV635)) {
  3441. WREG32(MM_CFGREGS_CNTL, 0x8);
  3442. link_cntl2 = RREG32(0x4088);
  3443. WREG32(MM_CFGREGS_CNTL, 0);
  3444. /* not supported yet */
  3445. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3446. return;
  3447. }
  3448. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3449. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3450. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3451. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3452. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3453. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3454. tmp = RREG32(0x541c);
  3455. WREG32(0x541c, tmp | 0x8);
  3456. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3457. link_cntl2 = RREG16(0x4088);
  3458. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3459. link_cntl2 |= 0x2;
  3460. WREG16(0x4088, link_cntl2);
  3461. WREG32(MM_CFGREGS_CNTL, 0);
  3462. if ((rdev->family == CHIP_RV670) ||
  3463. (rdev->family == CHIP_RV620) ||
  3464. (rdev->family == CHIP_RV635)) {
  3465. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3466. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3467. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3468. } else {
  3469. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3470. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3471. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3472. }
  3473. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3474. speed_cntl |= LC_GEN2_EN_STRAP;
  3475. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3476. } else {
  3477. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3478. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3479. if (1)
  3480. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3481. else
  3482. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3483. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3484. }
  3485. }