evergreen.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  42. {
  43. u16 ctl, v;
  44. int cap, err;
  45. cap = pci_pcie_cap(rdev->pdev);
  46. if (!cap)
  47. return;
  48. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  49. if (err)
  50. return;
  51. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  52. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  53. * to avoid hangs or perfomance issues
  54. */
  55. if ((v == 0) || (v == 6) || (v == 7)) {
  56. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  57. ctl |= (2 << 12);
  58. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  59. }
  60. }
  61. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  62. {
  63. /* enable the pflip int */
  64. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  65. }
  66. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  67. {
  68. /* disable the pflip int */
  69. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  70. }
  71. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  72. {
  73. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  74. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  75. /* Lock the graphics update lock */
  76. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  77. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  78. /* update the scanout addresses */
  79. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  80. upper_32_bits(crtc_base));
  81. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  82. (u32)crtc_base);
  83. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  84. upper_32_bits(crtc_base));
  85. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  86. (u32)crtc_base);
  87. /* Wait for update_pending to go high. */
  88. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  89. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  90. /* Unlock the lock, so double-buffering can take place inside vblank */
  91. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  92. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  93. /* Return current update_pending status: */
  94. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  95. }
  96. /* get temperature in millidegrees */
  97. int evergreen_get_temp(struct radeon_device *rdev)
  98. {
  99. u32 temp, toffset;
  100. int actual_temp = 0;
  101. if (rdev->family == CHIP_JUNIPER) {
  102. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  103. TOFFSET_SHIFT;
  104. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  105. TS0_ADC_DOUT_SHIFT;
  106. if (toffset & 0x100)
  107. actual_temp = temp / 2 - (0x200 - toffset);
  108. else
  109. actual_temp = temp / 2 + toffset;
  110. actual_temp = actual_temp * 1000;
  111. } else {
  112. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  113. ASIC_T_SHIFT;
  114. if (temp & 0x400)
  115. actual_temp = -256;
  116. else if (temp & 0x200)
  117. actual_temp = 255;
  118. else if (temp & 0x100) {
  119. actual_temp = temp & 0x1ff;
  120. actual_temp |= ~0x1ff;
  121. } else
  122. actual_temp = temp & 0xff;
  123. actual_temp = (actual_temp * 1000) / 2;
  124. }
  125. return actual_temp;
  126. }
  127. int sumo_get_temp(struct radeon_device *rdev)
  128. {
  129. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  130. int actual_temp = temp - 49;
  131. return actual_temp * 1000;
  132. }
  133. void evergreen_pm_misc(struct radeon_device *rdev)
  134. {
  135. int req_ps_idx = rdev->pm.requested_power_state_index;
  136. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  137. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  138. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  139. if (voltage->type == VOLTAGE_SW) {
  140. /* 0xff01 is a flag rather then an actual voltage */
  141. if (voltage->voltage == 0xff01)
  142. return;
  143. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  144. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  145. rdev->pm.current_vddc = voltage->voltage;
  146. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  147. }
  148. /* 0xff01 is a flag rather then an actual voltage */
  149. if (voltage->vddci == 0xff01)
  150. return;
  151. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  152. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  153. rdev->pm.current_vddci = voltage->vddci;
  154. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  155. }
  156. }
  157. }
  158. void evergreen_pm_prepare(struct radeon_device *rdev)
  159. {
  160. struct drm_device *ddev = rdev->ddev;
  161. struct drm_crtc *crtc;
  162. struct radeon_crtc *radeon_crtc;
  163. u32 tmp;
  164. /* disable any active CRTCs */
  165. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  166. radeon_crtc = to_radeon_crtc(crtc);
  167. if (radeon_crtc->enabled) {
  168. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  169. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  170. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  171. }
  172. }
  173. }
  174. void evergreen_pm_finish(struct radeon_device *rdev)
  175. {
  176. struct drm_device *ddev = rdev->ddev;
  177. struct drm_crtc *crtc;
  178. struct radeon_crtc *radeon_crtc;
  179. u32 tmp;
  180. /* enable any active CRTCs */
  181. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  182. radeon_crtc = to_radeon_crtc(crtc);
  183. if (radeon_crtc->enabled) {
  184. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  185. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  186. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  187. }
  188. }
  189. }
  190. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  191. {
  192. bool connected = false;
  193. switch (hpd) {
  194. case RADEON_HPD_1:
  195. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  196. connected = true;
  197. break;
  198. case RADEON_HPD_2:
  199. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  200. connected = true;
  201. break;
  202. case RADEON_HPD_3:
  203. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  204. connected = true;
  205. break;
  206. case RADEON_HPD_4:
  207. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  208. connected = true;
  209. break;
  210. case RADEON_HPD_5:
  211. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  212. connected = true;
  213. break;
  214. case RADEON_HPD_6:
  215. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  216. connected = true;
  217. break;
  218. default:
  219. break;
  220. }
  221. return connected;
  222. }
  223. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  224. enum radeon_hpd_id hpd)
  225. {
  226. u32 tmp;
  227. bool connected = evergreen_hpd_sense(rdev, hpd);
  228. switch (hpd) {
  229. case RADEON_HPD_1:
  230. tmp = RREG32(DC_HPD1_INT_CONTROL);
  231. if (connected)
  232. tmp &= ~DC_HPDx_INT_POLARITY;
  233. else
  234. tmp |= DC_HPDx_INT_POLARITY;
  235. WREG32(DC_HPD1_INT_CONTROL, tmp);
  236. break;
  237. case RADEON_HPD_2:
  238. tmp = RREG32(DC_HPD2_INT_CONTROL);
  239. if (connected)
  240. tmp &= ~DC_HPDx_INT_POLARITY;
  241. else
  242. tmp |= DC_HPDx_INT_POLARITY;
  243. WREG32(DC_HPD2_INT_CONTROL, tmp);
  244. break;
  245. case RADEON_HPD_3:
  246. tmp = RREG32(DC_HPD3_INT_CONTROL);
  247. if (connected)
  248. tmp &= ~DC_HPDx_INT_POLARITY;
  249. else
  250. tmp |= DC_HPDx_INT_POLARITY;
  251. WREG32(DC_HPD3_INT_CONTROL, tmp);
  252. break;
  253. case RADEON_HPD_4:
  254. tmp = RREG32(DC_HPD4_INT_CONTROL);
  255. if (connected)
  256. tmp &= ~DC_HPDx_INT_POLARITY;
  257. else
  258. tmp |= DC_HPDx_INT_POLARITY;
  259. WREG32(DC_HPD4_INT_CONTROL, tmp);
  260. break;
  261. case RADEON_HPD_5:
  262. tmp = RREG32(DC_HPD5_INT_CONTROL);
  263. if (connected)
  264. tmp &= ~DC_HPDx_INT_POLARITY;
  265. else
  266. tmp |= DC_HPDx_INT_POLARITY;
  267. WREG32(DC_HPD5_INT_CONTROL, tmp);
  268. break;
  269. case RADEON_HPD_6:
  270. tmp = RREG32(DC_HPD6_INT_CONTROL);
  271. if (connected)
  272. tmp &= ~DC_HPDx_INT_POLARITY;
  273. else
  274. tmp |= DC_HPDx_INT_POLARITY;
  275. WREG32(DC_HPD6_INT_CONTROL, tmp);
  276. break;
  277. default:
  278. break;
  279. }
  280. }
  281. void evergreen_hpd_init(struct radeon_device *rdev)
  282. {
  283. struct drm_device *dev = rdev->ddev;
  284. struct drm_connector *connector;
  285. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  286. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  287. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  288. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  289. switch (radeon_connector->hpd.hpd) {
  290. case RADEON_HPD_1:
  291. WREG32(DC_HPD1_CONTROL, tmp);
  292. rdev->irq.hpd[0] = true;
  293. break;
  294. case RADEON_HPD_2:
  295. WREG32(DC_HPD2_CONTROL, tmp);
  296. rdev->irq.hpd[1] = true;
  297. break;
  298. case RADEON_HPD_3:
  299. WREG32(DC_HPD3_CONTROL, tmp);
  300. rdev->irq.hpd[2] = true;
  301. break;
  302. case RADEON_HPD_4:
  303. WREG32(DC_HPD4_CONTROL, tmp);
  304. rdev->irq.hpd[3] = true;
  305. break;
  306. case RADEON_HPD_5:
  307. WREG32(DC_HPD5_CONTROL, tmp);
  308. rdev->irq.hpd[4] = true;
  309. break;
  310. case RADEON_HPD_6:
  311. WREG32(DC_HPD6_CONTROL, tmp);
  312. rdev->irq.hpd[5] = true;
  313. break;
  314. default:
  315. break;
  316. }
  317. }
  318. if (rdev->irq.installed)
  319. evergreen_irq_set(rdev);
  320. }
  321. void evergreen_hpd_fini(struct radeon_device *rdev)
  322. {
  323. struct drm_device *dev = rdev->ddev;
  324. struct drm_connector *connector;
  325. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  326. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  327. switch (radeon_connector->hpd.hpd) {
  328. case RADEON_HPD_1:
  329. WREG32(DC_HPD1_CONTROL, 0);
  330. rdev->irq.hpd[0] = false;
  331. break;
  332. case RADEON_HPD_2:
  333. WREG32(DC_HPD2_CONTROL, 0);
  334. rdev->irq.hpd[1] = false;
  335. break;
  336. case RADEON_HPD_3:
  337. WREG32(DC_HPD3_CONTROL, 0);
  338. rdev->irq.hpd[2] = false;
  339. break;
  340. case RADEON_HPD_4:
  341. WREG32(DC_HPD4_CONTROL, 0);
  342. rdev->irq.hpd[3] = false;
  343. break;
  344. case RADEON_HPD_5:
  345. WREG32(DC_HPD5_CONTROL, 0);
  346. rdev->irq.hpd[4] = false;
  347. break;
  348. case RADEON_HPD_6:
  349. WREG32(DC_HPD6_CONTROL, 0);
  350. rdev->irq.hpd[5] = false;
  351. break;
  352. default:
  353. break;
  354. }
  355. }
  356. }
  357. /* watermark setup */
  358. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  359. struct radeon_crtc *radeon_crtc,
  360. struct drm_display_mode *mode,
  361. struct drm_display_mode *other_mode)
  362. {
  363. u32 tmp;
  364. /*
  365. * Line Buffer Setup
  366. * There are 3 line buffers, each one shared by 2 display controllers.
  367. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  368. * the display controllers. The paritioning is done via one of four
  369. * preset allocations specified in bits 2:0:
  370. * first display controller
  371. * 0 - first half of lb (3840 * 2)
  372. * 1 - first 3/4 of lb (5760 * 2)
  373. * 2 - whole lb (7680 * 2), other crtc must be disabled
  374. * 3 - first 1/4 of lb (1920 * 2)
  375. * second display controller
  376. * 4 - second half of lb (3840 * 2)
  377. * 5 - second 3/4 of lb (5760 * 2)
  378. * 6 - whole lb (7680 * 2), other crtc must be disabled
  379. * 7 - last 1/4 of lb (1920 * 2)
  380. */
  381. /* this can get tricky if we have two large displays on a paired group
  382. * of crtcs. Ideally for multiple large displays we'd assign them to
  383. * non-linked crtcs for maximum line buffer allocation.
  384. */
  385. if (radeon_crtc->base.enabled && mode) {
  386. if (other_mode)
  387. tmp = 0; /* 1/2 */
  388. else
  389. tmp = 2; /* whole */
  390. } else
  391. tmp = 0;
  392. /* second controller of the pair uses second half of the lb */
  393. if (radeon_crtc->crtc_id % 2)
  394. tmp += 4;
  395. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  396. if (radeon_crtc->base.enabled && mode) {
  397. switch (tmp) {
  398. case 0:
  399. case 4:
  400. default:
  401. if (ASIC_IS_DCE5(rdev))
  402. return 4096 * 2;
  403. else
  404. return 3840 * 2;
  405. case 1:
  406. case 5:
  407. if (ASIC_IS_DCE5(rdev))
  408. return 6144 * 2;
  409. else
  410. return 5760 * 2;
  411. case 2:
  412. case 6:
  413. if (ASIC_IS_DCE5(rdev))
  414. return 8192 * 2;
  415. else
  416. return 7680 * 2;
  417. case 3:
  418. case 7:
  419. if (ASIC_IS_DCE5(rdev))
  420. return 2048 * 2;
  421. else
  422. return 1920 * 2;
  423. }
  424. }
  425. /* controller not enabled, so no lb used */
  426. return 0;
  427. }
  428. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  429. {
  430. u32 tmp = RREG32(MC_SHARED_CHMAP);
  431. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  432. case 0:
  433. default:
  434. return 1;
  435. case 1:
  436. return 2;
  437. case 2:
  438. return 4;
  439. case 3:
  440. return 8;
  441. }
  442. }
  443. struct evergreen_wm_params {
  444. u32 dram_channels; /* number of dram channels */
  445. u32 yclk; /* bandwidth per dram data pin in kHz */
  446. u32 sclk; /* engine clock in kHz */
  447. u32 disp_clk; /* display clock in kHz */
  448. u32 src_width; /* viewport width */
  449. u32 active_time; /* active display time in ns */
  450. u32 blank_time; /* blank time in ns */
  451. bool interlaced; /* mode is interlaced */
  452. fixed20_12 vsc; /* vertical scale ratio */
  453. u32 num_heads; /* number of active crtcs */
  454. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  455. u32 lb_size; /* line buffer allocated to pipe */
  456. u32 vtaps; /* vertical scaler taps */
  457. };
  458. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  459. {
  460. /* Calculate DRAM Bandwidth and the part allocated to display. */
  461. fixed20_12 dram_efficiency; /* 0.7 */
  462. fixed20_12 yclk, dram_channels, bandwidth;
  463. fixed20_12 a;
  464. a.full = dfixed_const(1000);
  465. yclk.full = dfixed_const(wm->yclk);
  466. yclk.full = dfixed_div(yclk, a);
  467. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  468. a.full = dfixed_const(10);
  469. dram_efficiency.full = dfixed_const(7);
  470. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  471. bandwidth.full = dfixed_mul(dram_channels, yclk);
  472. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  473. return dfixed_trunc(bandwidth);
  474. }
  475. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  476. {
  477. /* Calculate DRAM Bandwidth and the part allocated to display. */
  478. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  479. fixed20_12 yclk, dram_channels, bandwidth;
  480. fixed20_12 a;
  481. a.full = dfixed_const(1000);
  482. yclk.full = dfixed_const(wm->yclk);
  483. yclk.full = dfixed_div(yclk, a);
  484. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  485. a.full = dfixed_const(10);
  486. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  487. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  488. bandwidth.full = dfixed_mul(dram_channels, yclk);
  489. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  490. return dfixed_trunc(bandwidth);
  491. }
  492. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  493. {
  494. /* Calculate the display Data return Bandwidth */
  495. fixed20_12 return_efficiency; /* 0.8 */
  496. fixed20_12 sclk, bandwidth;
  497. fixed20_12 a;
  498. a.full = dfixed_const(1000);
  499. sclk.full = dfixed_const(wm->sclk);
  500. sclk.full = dfixed_div(sclk, a);
  501. a.full = dfixed_const(10);
  502. return_efficiency.full = dfixed_const(8);
  503. return_efficiency.full = dfixed_div(return_efficiency, a);
  504. a.full = dfixed_const(32);
  505. bandwidth.full = dfixed_mul(a, sclk);
  506. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  507. return dfixed_trunc(bandwidth);
  508. }
  509. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  510. {
  511. /* Calculate the DMIF Request Bandwidth */
  512. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  513. fixed20_12 disp_clk, bandwidth;
  514. fixed20_12 a;
  515. a.full = dfixed_const(1000);
  516. disp_clk.full = dfixed_const(wm->disp_clk);
  517. disp_clk.full = dfixed_div(disp_clk, a);
  518. a.full = dfixed_const(10);
  519. disp_clk_request_efficiency.full = dfixed_const(8);
  520. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  521. a.full = dfixed_const(32);
  522. bandwidth.full = dfixed_mul(a, disp_clk);
  523. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  524. return dfixed_trunc(bandwidth);
  525. }
  526. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  527. {
  528. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  529. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  530. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  531. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  532. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  533. }
  534. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  535. {
  536. /* Calculate the display mode Average Bandwidth
  537. * DisplayMode should contain the source and destination dimensions,
  538. * timing, etc.
  539. */
  540. fixed20_12 bpp;
  541. fixed20_12 line_time;
  542. fixed20_12 src_width;
  543. fixed20_12 bandwidth;
  544. fixed20_12 a;
  545. a.full = dfixed_const(1000);
  546. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  547. line_time.full = dfixed_div(line_time, a);
  548. bpp.full = dfixed_const(wm->bytes_per_pixel);
  549. src_width.full = dfixed_const(wm->src_width);
  550. bandwidth.full = dfixed_mul(src_width, bpp);
  551. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  552. bandwidth.full = dfixed_div(bandwidth, line_time);
  553. return dfixed_trunc(bandwidth);
  554. }
  555. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  556. {
  557. /* First calcualte the latency in ns */
  558. u32 mc_latency = 2000; /* 2000 ns. */
  559. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  560. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  561. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  562. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  563. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  564. (wm->num_heads * cursor_line_pair_return_time);
  565. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  566. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  567. fixed20_12 a, b, c;
  568. if (wm->num_heads == 0)
  569. return 0;
  570. a.full = dfixed_const(2);
  571. b.full = dfixed_const(1);
  572. if ((wm->vsc.full > a.full) ||
  573. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  574. (wm->vtaps >= 5) ||
  575. ((wm->vsc.full >= a.full) && wm->interlaced))
  576. max_src_lines_per_dst_line = 4;
  577. else
  578. max_src_lines_per_dst_line = 2;
  579. a.full = dfixed_const(available_bandwidth);
  580. b.full = dfixed_const(wm->num_heads);
  581. a.full = dfixed_div(a, b);
  582. b.full = dfixed_const(1000);
  583. c.full = dfixed_const(wm->disp_clk);
  584. b.full = dfixed_div(c, b);
  585. c.full = dfixed_const(wm->bytes_per_pixel);
  586. b.full = dfixed_mul(b, c);
  587. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  588. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  589. b.full = dfixed_const(1000);
  590. c.full = dfixed_const(lb_fill_bw);
  591. b.full = dfixed_div(c, b);
  592. a.full = dfixed_div(a, b);
  593. line_fill_time = dfixed_trunc(a);
  594. if (line_fill_time < wm->active_time)
  595. return latency;
  596. else
  597. return latency + (line_fill_time - wm->active_time);
  598. }
  599. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  600. {
  601. if (evergreen_average_bandwidth(wm) <=
  602. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  603. return true;
  604. else
  605. return false;
  606. };
  607. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  608. {
  609. if (evergreen_average_bandwidth(wm) <=
  610. (evergreen_available_bandwidth(wm) / wm->num_heads))
  611. return true;
  612. else
  613. return false;
  614. };
  615. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  616. {
  617. u32 lb_partitions = wm->lb_size / wm->src_width;
  618. u32 line_time = wm->active_time + wm->blank_time;
  619. u32 latency_tolerant_lines;
  620. u32 latency_hiding;
  621. fixed20_12 a;
  622. a.full = dfixed_const(1);
  623. if (wm->vsc.full > a.full)
  624. latency_tolerant_lines = 1;
  625. else {
  626. if (lb_partitions <= (wm->vtaps + 1))
  627. latency_tolerant_lines = 1;
  628. else
  629. latency_tolerant_lines = 2;
  630. }
  631. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  632. if (evergreen_latency_watermark(wm) <= latency_hiding)
  633. return true;
  634. else
  635. return false;
  636. }
  637. static void evergreen_program_watermarks(struct radeon_device *rdev,
  638. struct radeon_crtc *radeon_crtc,
  639. u32 lb_size, u32 num_heads)
  640. {
  641. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  642. struct evergreen_wm_params wm;
  643. u32 pixel_period;
  644. u32 line_time = 0;
  645. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  646. u32 priority_a_mark = 0, priority_b_mark = 0;
  647. u32 priority_a_cnt = PRIORITY_OFF;
  648. u32 priority_b_cnt = PRIORITY_OFF;
  649. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  650. u32 tmp, arb_control3;
  651. fixed20_12 a, b, c;
  652. if (radeon_crtc->base.enabled && num_heads && mode) {
  653. pixel_period = 1000000 / (u32)mode->clock;
  654. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  655. priority_a_cnt = 0;
  656. priority_b_cnt = 0;
  657. wm.yclk = rdev->pm.current_mclk * 10;
  658. wm.sclk = rdev->pm.current_sclk * 10;
  659. wm.disp_clk = mode->clock;
  660. wm.src_width = mode->crtc_hdisplay;
  661. wm.active_time = mode->crtc_hdisplay * pixel_period;
  662. wm.blank_time = line_time - wm.active_time;
  663. wm.interlaced = false;
  664. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  665. wm.interlaced = true;
  666. wm.vsc = radeon_crtc->vsc;
  667. wm.vtaps = 1;
  668. if (radeon_crtc->rmx_type != RMX_OFF)
  669. wm.vtaps = 2;
  670. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  671. wm.lb_size = lb_size;
  672. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  673. wm.num_heads = num_heads;
  674. /* set for high clocks */
  675. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  676. /* set for low clocks */
  677. /* wm.yclk = low clk; wm.sclk = low clk */
  678. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  679. /* possibly force display priority to high */
  680. /* should really do this at mode validation time... */
  681. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  682. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  683. !evergreen_check_latency_hiding(&wm) ||
  684. (rdev->disp_priority == 2)) {
  685. DRM_DEBUG_KMS("force priority to high\n");
  686. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  687. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  688. }
  689. a.full = dfixed_const(1000);
  690. b.full = dfixed_const(mode->clock);
  691. b.full = dfixed_div(b, a);
  692. c.full = dfixed_const(latency_watermark_a);
  693. c.full = dfixed_mul(c, b);
  694. c.full = dfixed_mul(c, radeon_crtc->hsc);
  695. c.full = dfixed_div(c, a);
  696. a.full = dfixed_const(16);
  697. c.full = dfixed_div(c, a);
  698. priority_a_mark = dfixed_trunc(c);
  699. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  700. a.full = dfixed_const(1000);
  701. b.full = dfixed_const(mode->clock);
  702. b.full = dfixed_div(b, a);
  703. c.full = dfixed_const(latency_watermark_b);
  704. c.full = dfixed_mul(c, b);
  705. c.full = dfixed_mul(c, radeon_crtc->hsc);
  706. c.full = dfixed_div(c, a);
  707. a.full = dfixed_const(16);
  708. c.full = dfixed_div(c, a);
  709. priority_b_mark = dfixed_trunc(c);
  710. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  711. }
  712. /* select wm A */
  713. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  714. tmp = arb_control3;
  715. tmp &= ~LATENCY_WATERMARK_MASK(3);
  716. tmp |= LATENCY_WATERMARK_MASK(1);
  717. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  718. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  719. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  720. LATENCY_HIGH_WATERMARK(line_time)));
  721. /* select wm B */
  722. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  723. tmp &= ~LATENCY_WATERMARK_MASK(3);
  724. tmp |= LATENCY_WATERMARK_MASK(2);
  725. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  726. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  727. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  728. LATENCY_HIGH_WATERMARK(line_time)));
  729. /* restore original selection */
  730. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  731. /* write the priority marks */
  732. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  733. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  734. }
  735. void evergreen_bandwidth_update(struct radeon_device *rdev)
  736. {
  737. struct drm_display_mode *mode0 = NULL;
  738. struct drm_display_mode *mode1 = NULL;
  739. u32 num_heads = 0, lb_size;
  740. int i;
  741. radeon_update_display_priority(rdev);
  742. for (i = 0; i < rdev->num_crtc; i++) {
  743. if (rdev->mode_info.crtcs[i]->base.enabled)
  744. num_heads++;
  745. }
  746. for (i = 0; i < rdev->num_crtc; i += 2) {
  747. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  748. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  749. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  750. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  751. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  752. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  753. }
  754. }
  755. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  756. {
  757. unsigned i;
  758. u32 tmp;
  759. for (i = 0; i < rdev->usec_timeout; i++) {
  760. /* read MC_STATUS */
  761. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  762. if (!tmp)
  763. return 0;
  764. udelay(1);
  765. }
  766. return -1;
  767. }
  768. /*
  769. * GART
  770. */
  771. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  772. {
  773. unsigned i;
  774. u32 tmp;
  775. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  776. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  777. for (i = 0; i < rdev->usec_timeout; i++) {
  778. /* read MC_STATUS */
  779. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  780. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  781. if (tmp == 2) {
  782. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  783. return;
  784. }
  785. if (tmp) {
  786. return;
  787. }
  788. udelay(1);
  789. }
  790. }
  791. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  792. {
  793. u32 tmp;
  794. int r;
  795. if (rdev->gart.table.vram.robj == NULL) {
  796. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  797. return -EINVAL;
  798. }
  799. r = radeon_gart_table_vram_pin(rdev);
  800. if (r)
  801. return r;
  802. radeon_gart_restore(rdev);
  803. /* Setup L2 cache */
  804. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  805. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  806. EFFECTIVE_L2_QUEUE_SIZE(7));
  807. WREG32(VM_L2_CNTL2, 0);
  808. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  809. /* Setup TLB control */
  810. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  811. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  812. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  813. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  814. if (rdev->flags & RADEON_IS_IGP) {
  815. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  816. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  817. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  818. } else {
  819. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  820. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  821. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  822. }
  823. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  824. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  825. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  826. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  827. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  828. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  829. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  830. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  831. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  832. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  833. (u32)(rdev->dummy_page.addr >> 12));
  834. WREG32(VM_CONTEXT1_CNTL, 0);
  835. evergreen_pcie_gart_tlb_flush(rdev);
  836. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  837. (unsigned)(rdev->mc.gtt_size >> 20),
  838. (unsigned long long)rdev->gart.table_addr);
  839. rdev->gart.ready = true;
  840. return 0;
  841. }
  842. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  843. {
  844. u32 tmp;
  845. int r;
  846. /* Disable all tables */
  847. WREG32(VM_CONTEXT0_CNTL, 0);
  848. WREG32(VM_CONTEXT1_CNTL, 0);
  849. /* Setup L2 cache */
  850. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  851. EFFECTIVE_L2_QUEUE_SIZE(7));
  852. WREG32(VM_L2_CNTL2, 0);
  853. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  854. /* Setup TLB control */
  855. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  856. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  857. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  858. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  859. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  860. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  861. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  862. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  863. if (rdev->gart.table.vram.robj) {
  864. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  865. if (likely(r == 0)) {
  866. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  867. radeon_bo_unpin(rdev->gart.table.vram.robj);
  868. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  869. }
  870. }
  871. }
  872. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  873. {
  874. evergreen_pcie_gart_disable(rdev);
  875. radeon_gart_table_vram_free(rdev);
  876. radeon_gart_fini(rdev);
  877. }
  878. void evergreen_agp_enable(struct radeon_device *rdev)
  879. {
  880. u32 tmp;
  881. /* Setup L2 cache */
  882. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  883. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  884. EFFECTIVE_L2_QUEUE_SIZE(7));
  885. WREG32(VM_L2_CNTL2, 0);
  886. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  887. /* Setup TLB control */
  888. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  889. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  890. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  891. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  892. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  893. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  894. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  895. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  896. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  897. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  898. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  899. WREG32(VM_CONTEXT0_CNTL, 0);
  900. WREG32(VM_CONTEXT1_CNTL, 0);
  901. }
  902. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  903. {
  904. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  905. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  906. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  907. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  908. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  909. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  910. if (rdev->num_crtc >= 4) {
  911. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  912. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  913. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  914. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  915. }
  916. if (rdev->num_crtc >= 6) {
  917. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  918. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  919. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  920. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  921. }
  922. /* Stop all video */
  923. WREG32(VGA_RENDER_CONTROL, 0);
  924. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  925. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  926. if (rdev->num_crtc >= 4) {
  927. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  928. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  929. }
  930. if (rdev->num_crtc >= 6) {
  931. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  932. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  933. }
  934. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  935. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  936. if (rdev->num_crtc >= 4) {
  937. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  938. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  939. }
  940. if (rdev->num_crtc >= 6) {
  941. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  942. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  943. }
  944. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  945. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  946. if (rdev->num_crtc >= 4) {
  947. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  948. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  949. }
  950. if (rdev->num_crtc >= 6) {
  951. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  952. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  953. }
  954. WREG32(D1VGA_CONTROL, 0);
  955. WREG32(D2VGA_CONTROL, 0);
  956. if (rdev->num_crtc >= 4) {
  957. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  958. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  959. }
  960. if (rdev->num_crtc >= 6) {
  961. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  962. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  963. }
  964. }
  965. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  966. {
  967. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  968. upper_32_bits(rdev->mc.vram_start));
  969. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  970. upper_32_bits(rdev->mc.vram_start));
  971. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  972. (u32)rdev->mc.vram_start);
  973. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  974. (u32)rdev->mc.vram_start);
  975. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  976. upper_32_bits(rdev->mc.vram_start));
  977. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  978. upper_32_bits(rdev->mc.vram_start));
  979. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  980. (u32)rdev->mc.vram_start);
  981. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  982. (u32)rdev->mc.vram_start);
  983. if (rdev->num_crtc >= 4) {
  984. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  985. upper_32_bits(rdev->mc.vram_start));
  986. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  987. upper_32_bits(rdev->mc.vram_start));
  988. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  989. (u32)rdev->mc.vram_start);
  990. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  991. (u32)rdev->mc.vram_start);
  992. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  993. upper_32_bits(rdev->mc.vram_start));
  994. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  995. upper_32_bits(rdev->mc.vram_start));
  996. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  997. (u32)rdev->mc.vram_start);
  998. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  999. (u32)rdev->mc.vram_start);
  1000. }
  1001. if (rdev->num_crtc >= 6) {
  1002. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1003. upper_32_bits(rdev->mc.vram_start));
  1004. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1005. upper_32_bits(rdev->mc.vram_start));
  1006. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1007. (u32)rdev->mc.vram_start);
  1008. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1009. (u32)rdev->mc.vram_start);
  1010. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1011. upper_32_bits(rdev->mc.vram_start));
  1012. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1013. upper_32_bits(rdev->mc.vram_start));
  1014. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1015. (u32)rdev->mc.vram_start);
  1016. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1017. (u32)rdev->mc.vram_start);
  1018. }
  1019. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1020. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1021. /* Unlock host access */
  1022. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1023. mdelay(1);
  1024. /* Restore video state */
  1025. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1026. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1027. if (rdev->num_crtc >= 4) {
  1028. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1029. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1030. }
  1031. if (rdev->num_crtc >= 6) {
  1032. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1033. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1034. }
  1035. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1036. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1037. if (rdev->num_crtc >= 4) {
  1038. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1039. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1040. }
  1041. if (rdev->num_crtc >= 6) {
  1042. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1043. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1044. }
  1045. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1046. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1047. if (rdev->num_crtc >= 4) {
  1048. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1049. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1050. }
  1051. if (rdev->num_crtc >= 6) {
  1052. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1053. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1054. }
  1055. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1056. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1057. if (rdev->num_crtc >= 4) {
  1058. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1059. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1060. }
  1061. if (rdev->num_crtc >= 6) {
  1062. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1063. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1064. }
  1065. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1066. }
  1067. void evergreen_mc_program(struct radeon_device *rdev)
  1068. {
  1069. struct evergreen_mc_save save;
  1070. u32 tmp;
  1071. int i, j;
  1072. /* Initialize HDP */
  1073. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1074. WREG32((0x2c14 + j), 0x00000000);
  1075. WREG32((0x2c18 + j), 0x00000000);
  1076. WREG32((0x2c1c + j), 0x00000000);
  1077. WREG32((0x2c20 + j), 0x00000000);
  1078. WREG32((0x2c24 + j), 0x00000000);
  1079. }
  1080. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1081. evergreen_mc_stop(rdev, &save);
  1082. if (evergreen_mc_wait_for_idle(rdev)) {
  1083. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1084. }
  1085. /* Lockout access through VGA aperture*/
  1086. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1087. /* Update configuration */
  1088. if (rdev->flags & RADEON_IS_AGP) {
  1089. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1090. /* VRAM before AGP */
  1091. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1092. rdev->mc.vram_start >> 12);
  1093. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1094. rdev->mc.gtt_end >> 12);
  1095. } else {
  1096. /* VRAM after AGP */
  1097. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1098. rdev->mc.gtt_start >> 12);
  1099. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1100. rdev->mc.vram_end >> 12);
  1101. }
  1102. } else {
  1103. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1104. rdev->mc.vram_start >> 12);
  1105. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1106. rdev->mc.vram_end >> 12);
  1107. }
  1108. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1109. if (rdev->flags & RADEON_IS_IGP) {
  1110. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1111. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1112. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1113. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1114. }
  1115. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1116. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1117. WREG32(MC_VM_FB_LOCATION, tmp);
  1118. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1119. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1120. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1121. if (rdev->flags & RADEON_IS_AGP) {
  1122. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1123. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1124. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1125. } else {
  1126. WREG32(MC_VM_AGP_BASE, 0);
  1127. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1128. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1129. }
  1130. if (evergreen_mc_wait_for_idle(rdev)) {
  1131. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1132. }
  1133. evergreen_mc_resume(rdev, &save);
  1134. /* we need to own VRAM, so turn off the VGA renderer here
  1135. * to stop it overwriting our objects */
  1136. rv515_vga_render_disable(rdev);
  1137. }
  1138. /*
  1139. * CP.
  1140. */
  1141. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1142. {
  1143. /* set to DX10/11 mode */
  1144. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1145. radeon_ring_write(rdev, 1);
  1146. /* FIXME: implement */
  1147. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1148. radeon_ring_write(rdev,
  1149. #ifdef __BIG_ENDIAN
  1150. (2 << 0) |
  1151. #endif
  1152. (ib->gpu_addr & 0xFFFFFFFC));
  1153. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1154. radeon_ring_write(rdev, ib->length_dw);
  1155. }
  1156. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1157. {
  1158. const __be32 *fw_data;
  1159. int i;
  1160. if (!rdev->me_fw || !rdev->pfp_fw)
  1161. return -EINVAL;
  1162. r700_cp_stop(rdev);
  1163. WREG32(CP_RB_CNTL,
  1164. #ifdef __BIG_ENDIAN
  1165. BUF_SWAP_32BIT |
  1166. #endif
  1167. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1168. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1169. WREG32(CP_PFP_UCODE_ADDR, 0);
  1170. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1171. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1172. WREG32(CP_PFP_UCODE_ADDR, 0);
  1173. fw_data = (const __be32 *)rdev->me_fw->data;
  1174. WREG32(CP_ME_RAM_WADDR, 0);
  1175. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1176. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1177. WREG32(CP_PFP_UCODE_ADDR, 0);
  1178. WREG32(CP_ME_RAM_WADDR, 0);
  1179. WREG32(CP_ME_RAM_RADDR, 0);
  1180. return 0;
  1181. }
  1182. static int evergreen_cp_start(struct radeon_device *rdev)
  1183. {
  1184. int r, i;
  1185. uint32_t cp_me;
  1186. r = radeon_ring_lock(rdev, 7);
  1187. if (r) {
  1188. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1189. return r;
  1190. }
  1191. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1192. radeon_ring_write(rdev, 0x1);
  1193. radeon_ring_write(rdev, 0x0);
  1194. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1195. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1196. radeon_ring_write(rdev, 0);
  1197. radeon_ring_write(rdev, 0);
  1198. radeon_ring_unlock_commit(rdev);
  1199. cp_me = 0xff;
  1200. WREG32(CP_ME_CNTL, cp_me);
  1201. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1202. if (r) {
  1203. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1204. return r;
  1205. }
  1206. /* setup clear context state */
  1207. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1208. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1209. for (i = 0; i < evergreen_default_size; i++)
  1210. radeon_ring_write(rdev, evergreen_default_state[i]);
  1211. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1212. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1213. /* set clear context state */
  1214. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1215. radeon_ring_write(rdev, 0);
  1216. /* SQ_VTX_BASE_VTX_LOC */
  1217. radeon_ring_write(rdev, 0xc0026f00);
  1218. radeon_ring_write(rdev, 0x00000000);
  1219. radeon_ring_write(rdev, 0x00000000);
  1220. radeon_ring_write(rdev, 0x00000000);
  1221. /* Clear consts */
  1222. radeon_ring_write(rdev, 0xc0036f00);
  1223. radeon_ring_write(rdev, 0x00000bc4);
  1224. radeon_ring_write(rdev, 0xffffffff);
  1225. radeon_ring_write(rdev, 0xffffffff);
  1226. radeon_ring_write(rdev, 0xffffffff);
  1227. radeon_ring_write(rdev, 0xc0026900);
  1228. radeon_ring_write(rdev, 0x00000316);
  1229. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1230. radeon_ring_write(rdev, 0x00000010); /* */
  1231. radeon_ring_unlock_commit(rdev);
  1232. return 0;
  1233. }
  1234. int evergreen_cp_resume(struct radeon_device *rdev)
  1235. {
  1236. u32 tmp;
  1237. u32 rb_bufsz;
  1238. int r;
  1239. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1240. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1241. SOFT_RESET_PA |
  1242. SOFT_RESET_SH |
  1243. SOFT_RESET_VGT |
  1244. SOFT_RESET_SPI |
  1245. SOFT_RESET_SX));
  1246. RREG32(GRBM_SOFT_RESET);
  1247. mdelay(15);
  1248. WREG32(GRBM_SOFT_RESET, 0);
  1249. RREG32(GRBM_SOFT_RESET);
  1250. /* Set ring buffer size */
  1251. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1252. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1253. #ifdef __BIG_ENDIAN
  1254. tmp |= BUF_SWAP_32BIT;
  1255. #endif
  1256. WREG32(CP_RB_CNTL, tmp);
  1257. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1258. /* Set the write pointer delay */
  1259. WREG32(CP_RB_WPTR_DELAY, 0);
  1260. /* Initialize the ring buffer's read and write pointers */
  1261. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1262. WREG32(CP_RB_RPTR_WR, 0);
  1263. rdev->cp.wptr = 0;
  1264. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1265. /* set the wb address wether it's enabled or not */
  1266. WREG32(CP_RB_RPTR_ADDR,
  1267. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1268. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1269. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1270. if (rdev->wb.enabled)
  1271. WREG32(SCRATCH_UMSK, 0xff);
  1272. else {
  1273. tmp |= RB_NO_UPDATE;
  1274. WREG32(SCRATCH_UMSK, 0);
  1275. }
  1276. mdelay(1);
  1277. WREG32(CP_RB_CNTL, tmp);
  1278. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1279. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1280. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1281. evergreen_cp_start(rdev);
  1282. rdev->cp.ready = true;
  1283. r = radeon_ring_test(rdev);
  1284. if (r) {
  1285. rdev->cp.ready = false;
  1286. return r;
  1287. }
  1288. return 0;
  1289. }
  1290. /*
  1291. * Core functions
  1292. */
  1293. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1294. u32 num_tile_pipes,
  1295. u32 num_backends,
  1296. u32 backend_disable_mask)
  1297. {
  1298. u32 backend_map = 0;
  1299. u32 enabled_backends_mask = 0;
  1300. u32 enabled_backends_count = 0;
  1301. u32 cur_pipe;
  1302. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1303. u32 cur_backend = 0;
  1304. u32 i;
  1305. bool force_no_swizzle;
  1306. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1307. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1308. if (num_tile_pipes < 1)
  1309. num_tile_pipes = 1;
  1310. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1311. num_backends = EVERGREEN_MAX_BACKENDS;
  1312. if (num_backends < 1)
  1313. num_backends = 1;
  1314. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1315. if (((backend_disable_mask >> i) & 1) == 0) {
  1316. enabled_backends_mask |= (1 << i);
  1317. ++enabled_backends_count;
  1318. }
  1319. if (enabled_backends_count == num_backends)
  1320. break;
  1321. }
  1322. if (enabled_backends_count == 0) {
  1323. enabled_backends_mask = 1;
  1324. enabled_backends_count = 1;
  1325. }
  1326. if (enabled_backends_count != num_backends)
  1327. num_backends = enabled_backends_count;
  1328. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1329. switch (rdev->family) {
  1330. case CHIP_CEDAR:
  1331. case CHIP_REDWOOD:
  1332. case CHIP_PALM:
  1333. case CHIP_SUMO:
  1334. case CHIP_SUMO2:
  1335. case CHIP_TURKS:
  1336. case CHIP_CAICOS:
  1337. force_no_swizzle = false;
  1338. break;
  1339. case CHIP_CYPRESS:
  1340. case CHIP_HEMLOCK:
  1341. case CHIP_JUNIPER:
  1342. case CHIP_BARTS:
  1343. default:
  1344. force_no_swizzle = true;
  1345. break;
  1346. }
  1347. if (force_no_swizzle) {
  1348. bool last_backend_enabled = false;
  1349. force_no_swizzle = false;
  1350. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1351. if (((enabled_backends_mask >> i) & 1) == 1) {
  1352. if (last_backend_enabled)
  1353. force_no_swizzle = true;
  1354. last_backend_enabled = true;
  1355. } else
  1356. last_backend_enabled = false;
  1357. }
  1358. }
  1359. switch (num_tile_pipes) {
  1360. case 1:
  1361. case 3:
  1362. case 5:
  1363. case 7:
  1364. DRM_ERROR("odd number of pipes!\n");
  1365. break;
  1366. case 2:
  1367. swizzle_pipe[0] = 0;
  1368. swizzle_pipe[1] = 1;
  1369. break;
  1370. case 4:
  1371. if (force_no_swizzle) {
  1372. swizzle_pipe[0] = 0;
  1373. swizzle_pipe[1] = 1;
  1374. swizzle_pipe[2] = 2;
  1375. swizzle_pipe[3] = 3;
  1376. } else {
  1377. swizzle_pipe[0] = 0;
  1378. swizzle_pipe[1] = 2;
  1379. swizzle_pipe[2] = 1;
  1380. swizzle_pipe[3] = 3;
  1381. }
  1382. break;
  1383. case 6:
  1384. if (force_no_swizzle) {
  1385. swizzle_pipe[0] = 0;
  1386. swizzle_pipe[1] = 1;
  1387. swizzle_pipe[2] = 2;
  1388. swizzle_pipe[3] = 3;
  1389. swizzle_pipe[4] = 4;
  1390. swizzle_pipe[5] = 5;
  1391. } else {
  1392. swizzle_pipe[0] = 0;
  1393. swizzle_pipe[1] = 2;
  1394. swizzle_pipe[2] = 4;
  1395. swizzle_pipe[3] = 1;
  1396. swizzle_pipe[4] = 3;
  1397. swizzle_pipe[5] = 5;
  1398. }
  1399. break;
  1400. case 8:
  1401. if (force_no_swizzle) {
  1402. swizzle_pipe[0] = 0;
  1403. swizzle_pipe[1] = 1;
  1404. swizzle_pipe[2] = 2;
  1405. swizzle_pipe[3] = 3;
  1406. swizzle_pipe[4] = 4;
  1407. swizzle_pipe[5] = 5;
  1408. swizzle_pipe[6] = 6;
  1409. swizzle_pipe[7] = 7;
  1410. } else {
  1411. swizzle_pipe[0] = 0;
  1412. swizzle_pipe[1] = 2;
  1413. swizzle_pipe[2] = 4;
  1414. swizzle_pipe[3] = 6;
  1415. swizzle_pipe[4] = 1;
  1416. swizzle_pipe[5] = 3;
  1417. swizzle_pipe[6] = 5;
  1418. swizzle_pipe[7] = 7;
  1419. }
  1420. break;
  1421. }
  1422. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1423. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1424. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1425. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1426. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1427. }
  1428. return backend_map;
  1429. }
  1430. static void evergreen_gpu_init(struct radeon_device *rdev)
  1431. {
  1432. u32 cc_rb_backend_disable = 0;
  1433. u32 cc_gc_shader_pipe_config;
  1434. u32 gb_addr_config = 0;
  1435. u32 mc_shared_chmap, mc_arb_ramcfg;
  1436. u32 gb_backend_map;
  1437. u32 grbm_gfx_index;
  1438. u32 sx_debug_1;
  1439. u32 smx_dc_ctl0;
  1440. u32 sq_config;
  1441. u32 sq_lds_resource_mgmt;
  1442. u32 sq_gpr_resource_mgmt_1;
  1443. u32 sq_gpr_resource_mgmt_2;
  1444. u32 sq_gpr_resource_mgmt_3;
  1445. u32 sq_thread_resource_mgmt;
  1446. u32 sq_thread_resource_mgmt_2;
  1447. u32 sq_stack_resource_mgmt_1;
  1448. u32 sq_stack_resource_mgmt_2;
  1449. u32 sq_stack_resource_mgmt_3;
  1450. u32 vgt_cache_invalidation;
  1451. u32 hdp_host_path_cntl, tmp;
  1452. int i, j, num_shader_engines, ps_thread_count;
  1453. switch (rdev->family) {
  1454. case CHIP_CYPRESS:
  1455. case CHIP_HEMLOCK:
  1456. rdev->config.evergreen.num_ses = 2;
  1457. rdev->config.evergreen.max_pipes = 4;
  1458. rdev->config.evergreen.max_tile_pipes = 8;
  1459. rdev->config.evergreen.max_simds = 10;
  1460. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1461. rdev->config.evergreen.max_gprs = 256;
  1462. rdev->config.evergreen.max_threads = 248;
  1463. rdev->config.evergreen.max_gs_threads = 32;
  1464. rdev->config.evergreen.max_stack_entries = 512;
  1465. rdev->config.evergreen.sx_num_of_sets = 4;
  1466. rdev->config.evergreen.sx_max_export_size = 256;
  1467. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1468. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1469. rdev->config.evergreen.max_hw_contexts = 8;
  1470. rdev->config.evergreen.sq_num_cf_insts = 2;
  1471. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1472. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1473. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1474. break;
  1475. case CHIP_JUNIPER:
  1476. rdev->config.evergreen.num_ses = 1;
  1477. rdev->config.evergreen.max_pipes = 4;
  1478. rdev->config.evergreen.max_tile_pipes = 4;
  1479. rdev->config.evergreen.max_simds = 10;
  1480. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1481. rdev->config.evergreen.max_gprs = 256;
  1482. rdev->config.evergreen.max_threads = 248;
  1483. rdev->config.evergreen.max_gs_threads = 32;
  1484. rdev->config.evergreen.max_stack_entries = 512;
  1485. rdev->config.evergreen.sx_num_of_sets = 4;
  1486. rdev->config.evergreen.sx_max_export_size = 256;
  1487. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1488. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1489. rdev->config.evergreen.max_hw_contexts = 8;
  1490. rdev->config.evergreen.sq_num_cf_insts = 2;
  1491. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1492. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1493. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1494. break;
  1495. case CHIP_REDWOOD:
  1496. rdev->config.evergreen.num_ses = 1;
  1497. rdev->config.evergreen.max_pipes = 4;
  1498. rdev->config.evergreen.max_tile_pipes = 4;
  1499. rdev->config.evergreen.max_simds = 5;
  1500. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1501. rdev->config.evergreen.max_gprs = 256;
  1502. rdev->config.evergreen.max_threads = 248;
  1503. rdev->config.evergreen.max_gs_threads = 32;
  1504. rdev->config.evergreen.max_stack_entries = 256;
  1505. rdev->config.evergreen.sx_num_of_sets = 4;
  1506. rdev->config.evergreen.sx_max_export_size = 256;
  1507. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1508. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1509. rdev->config.evergreen.max_hw_contexts = 8;
  1510. rdev->config.evergreen.sq_num_cf_insts = 2;
  1511. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1512. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1513. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1514. break;
  1515. case CHIP_CEDAR:
  1516. default:
  1517. rdev->config.evergreen.num_ses = 1;
  1518. rdev->config.evergreen.max_pipes = 2;
  1519. rdev->config.evergreen.max_tile_pipes = 2;
  1520. rdev->config.evergreen.max_simds = 2;
  1521. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1522. rdev->config.evergreen.max_gprs = 256;
  1523. rdev->config.evergreen.max_threads = 192;
  1524. rdev->config.evergreen.max_gs_threads = 16;
  1525. rdev->config.evergreen.max_stack_entries = 256;
  1526. rdev->config.evergreen.sx_num_of_sets = 4;
  1527. rdev->config.evergreen.sx_max_export_size = 128;
  1528. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1529. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1530. rdev->config.evergreen.max_hw_contexts = 4;
  1531. rdev->config.evergreen.sq_num_cf_insts = 1;
  1532. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1533. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1534. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1535. break;
  1536. case CHIP_PALM:
  1537. rdev->config.evergreen.num_ses = 1;
  1538. rdev->config.evergreen.max_pipes = 2;
  1539. rdev->config.evergreen.max_tile_pipes = 2;
  1540. rdev->config.evergreen.max_simds = 2;
  1541. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1542. rdev->config.evergreen.max_gprs = 256;
  1543. rdev->config.evergreen.max_threads = 192;
  1544. rdev->config.evergreen.max_gs_threads = 16;
  1545. rdev->config.evergreen.max_stack_entries = 256;
  1546. rdev->config.evergreen.sx_num_of_sets = 4;
  1547. rdev->config.evergreen.sx_max_export_size = 128;
  1548. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1549. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1550. rdev->config.evergreen.max_hw_contexts = 4;
  1551. rdev->config.evergreen.sq_num_cf_insts = 1;
  1552. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1553. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1554. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1555. break;
  1556. case CHIP_SUMO:
  1557. rdev->config.evergreen.num_ses = 1;
  1558. rdev->config.evergreen.max_pipes = 4;
  1559. rdev->config.evergreen.max_tile_pipes = 2;
  1560. if (rdev->pdev->device == 0x9648)
  1561. rdev->config.evergreen.max_simds = 3;
  1562. else if ((rdev->pdev->device == 0x9647) ||
  1563. (rdev->pdev->device == 0x964a))
  1564. rdev->config.evergreen.max_simds = 4;
  1565. else
  1566. rdev->config.evergreen.max_simds = 5;
  1567. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1568. rdev->config.evergreen.max_gprs = 256;
  1569. rdev->config.evergreen.max_threads = 248;
  1570. rdev->config.evergreen.max_gs_threads = 32;
  1571. rdev->config.evergreen.max_stack_entries = 256;
  1572. rdev->config.evergreen.sx_num_of_sets = 4;
  1573. rdev->config.evergreen.sx_max_export_size = 256;
  1574. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1575. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1576. rdev->config.evergreen.max_hw_contexts = 8;
  1577. rdev->config.evergreen.sq_num_cf_insts = 2;
  1578. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1579. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1580. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1581. break;
  1582. case CHIP_SUMO2:
  1583. rdev->config.evergreen.num_ses = 1;
  1584. rdev->config.evergreen.max_pipes = 4;
  1585. rdev->config.evergreen.max_tile_pipes = 4;
  1586. rdev->config.evergreen.max_simds = 2;
  1587. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1588. rdev->config.evergreen.max_gprs = 256;
  1589. rdev->config.evergreen.max_threads = 248;
  1590. rdev->config.evergreen.max_gs_threads = 32;
  1591. rdev->config.evergreen.max_stack_entries = 512;
  1592. rdev->config.evergreen.sx_num_of_sets = 4;
  1593. rdev->config.evergreen.sx_max_export_size = 256;
  1594. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1595. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1596. rdev->config.evergreen.max_hw_contexts = 8;
  1597. rdev->config.evergreen.sq_num_cf_insts = 2;
  1598. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1599. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1600. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1601. break;
  1602. case CHIP_BARTS:
  1603. rdev->config.evergreen.num_ses = 2;
  1604. rdev->config.evergreen.max_pipes = 4;
  1605. rdev->config.evergreen.max_tile_pipes = 8;
  1606. rdev->config.evergreen.max_simds = 7;
  1607. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1608. rdev->config.evergreen.max_gprs = 256;
  1609. rdev->config.evergreen.max_threads = 248;
  1610. rdev->config.evergreen.max_gs_threads = 32;
  1611. rdev->config.evergreen.max_stack_entries = 512;
  1612. rdev->config.evergreen.sx_num_of_sets = 4;
  1613. rdev->config.evergreen.sx_max_export_size = 256;
  1614. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1615. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1616. rdev->config.evergreen.max_hw_contexts = 8;
  1617. rdev->config.evergreen.sq_num_cf_insts = 2;
  1618. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1619. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1620. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1621. break;
  1622. case CHIP_TURKS:
  1623. rdev->config.evergreen.num_ses = 1;
  1624. rdev->config.evergreen.max_pipes = 4;
  1625. rdev->config.evergreen.max_tile_pipes = 4;
  1626. rdev->config.evergreen.max_simds = 6;
  1627. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1628. rdev->config.evergreen.max_gprs = 256;
  1629. rdev->config.evergreen.max_threads = 248;
  1630. rdev->config.evergreen.max_gs_threads = 32;
  1631. rdev->config.evergreen.max_stack_entries = 256;
  1632. rdev->config.evergreen.sx_num_of_sets = 4;
  1633. rdev->config.evergreen.sx_max_export_size = 256;
  1634. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1635. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1636. rdev->config.evergreen.max_hw_contexts = 8;
  1637. rdev->config.evergreen.sq_num_cf_insts = 2;
  1638. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1639. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1640. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1641. break;
  1642. case CHIP_CAICOS:
  1643. rdev->config.evergreen.num_ses = 1;
  1644. rdev->config.evergreen.max_pipes = 4;
  1645. rdev->config.evergreen.max_tile_pipes = 2;
  1646. rdev->config.evergreen.max_simds = 2;
  1647. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1648. rdev->config.evergreen.max_gprs = 256;
  1649. rdev->config.evergreen.max_threads = 192;
  1650. rdev->config.evergreen.max_gs_threads = 16;
  1651. rdev->config.evergreen.max_stack_entries = 256;
  1652. rdev->config.evergreen.sx_num_of_sets = 4;
  1653. rdev->config.evergreen.sx_max_export_size = 128;
  1654. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1655. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1656. rdev->config.evergreen.max_hw_contexts = 4;
  1657. rdev->config.evergreen.sq_num_cf_insts = 1;
  1658. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1659. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1660. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1661. break;
  1662. }
  1663. /* Initialize HDP */
  1664. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1665. WREG32((0x2c14 + j), 0x00000000);
  1666. WREG32((0x2c18 + j), 0x00000000);
  1667. WREG32((0x2c1c + j), 0x00000000);
  1668. WREG32((0x2c20 + j), 0x00000000);
  1669. WREG32((0x2c24 + j), 0x00000000);
  1670. }
  1671. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1672. evergreen_fix_pci_max_read_req_size(rdev);
  1673. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1674. cc_gc_shader_pipe_config |=
  1675. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1676. & EVERGREEN_MAX_PIPES_MASK);
  1677. cc_gc_shader_pipe_config |=
  1678. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1679. & EVERGREEN_MAX_SIMDS_MASK);
  1680. cc_rb_backend_disable =
  1681. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1682. & EVERGREEN_MAX_BACKENDS_MASK);
  1683. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1684. if (rdev->flags & RADEON_IS_IGP)
  1685. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1686. else
  1687. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1688. switch (rdev->config.evergreen.max_tile_pipes) {
  1689. case 1:
  1690. default:
  1691. gb_addr_config |= NUM_PIPES(0);
  1692. break;
  1693. case 2:
  1694. gb_addr_config |= NUM_PIPES(1);
  1695. break;
  1696. case 4:
  1697. gb_addr_config |= NUM_PIPES(2);
  1698. break;
  1699. case 8:
  1700. gb_addr_config |= NUM_PIPES(3);
  1701. break;
  1702. }
  1703. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1704. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1705. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1706. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1707. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1708. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1709. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1710. gb_addr_config |= ROW_SIZE(2);
  1711. else
  1712. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1713. if (rdev->ddev->pdev->device == 0x689e) {
  1714. u32 efuse_straps_4;
  1715. u32 efuse_straps_3;
  1716. u8 efuse_box_bit_131_124;
  1717. WREG32(RCU_IND_INDEX, 0x204);
  1718. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1719. WREG32(RCU_IND_INDEX, 0x203);
  1720. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1721. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1722. switch(efuse_box_bit_131_124) {
  1723. case 0x00:
  1724. gb_backend_map = 0x76543210;
  1725. break;
  1726. case 0x55:
  1727. gb_backend_map = 0x77553311;
  1728. break;
  1729. case 0x56:
  1730. gb_backend_map = 0x77553300;
  1731. break;
  1732. case 0x59:
  1733. gb_backend_map = 0x77552211;
  1734. break;
  1735. case 0x66:
  1736. gb_backend_map = 0x77443300;
  1737. break;
  1738. case 0x99:
  1739. gb_backend_map = 0x66552211;
  1740. break;
  1741. case 0x5a:
  1742. gb_backend_map = 0x77552200;
  1743. break;
  1744. case 0xaa:
  1745. gb_backend_map = 0x66442200;
  1746. break;
  1747. case 0x95:
  1748. gb_backend_map = 0x66553311;
  1749. break;
  1750. default:
  1751. DRM_ERROR("bad backend map, using default\n");
  1752. gb_backend_map =
  1753. evergreen_get_tile_pipe_to_backend_map(rdev,
  1754. rdev->config.evergreen.max_tile_pipes,
  1755. rdev->config.evergreen.max_backends,
  1756. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1757. rdev->config.evergreen.max_backends) &
  1758. EVERGREEN_MAX_BACKENDS_MASK));
  1759. break;
  1760. }
  1761. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1762. u32 efuse_straps_3;
  1763. u8 efuse_box_bit_127_124;
  1764. WREG32(RCU_IND_INDEX, 0x203);
  1765. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1766. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1767. switch(efuse_box_bit_127_124) {
  1768. case 0x0:
  1769. gb_backend_map = 0x00003210;
  1770. break;
  1771. case 0x5:
  1772. case 0x6:
  1773. case 0x9:
  1774. case 0xa:
  1775. gb_backend_map = 0x00003311;
  1776. break;
  1777. default:
  1778. DRM_ERROR("bad backend map, using default\n");
  1779. gb_backend_map =
  1780. evergreen_get_tile_pipe_to_backend_map(rdev,
  1781. rdev->config.evergreen.max_tile_pipes,
  1782. rdev->config.evergreen.max_backends,
  1783. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1784. rdev->config.evergreen.max_backends) &
  1785. EVERGREEN_MAX_BACKENDS_MASK));
  1786. break;
  1787. }
  1788. } else {
  1789. switch (rdev->family) {
  1790. case CHIP_CYPRESS:
  1791. case CHIP_HEMLOCK:
  1792. case CHIP_BARTS:
  1793. gb_backend_map = 0x66442200;
  1794. break;
  1795. case CHIP_JUNIPER:
  1796. gb_backend_map = 0x00002200;
  1797. break;
  1798. default:
  1799. gb_backend_map =
  1800. evergreen_get_tile_pipe_to_backend_map(rdev,
  1801. rdev->config.evergreen.max_tile_pipes,
  1802. rdev->config.evergreen.max_backends,
  1803. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1804. rdev->config.evergreen.max_backends) &
  1805. EVERGREEN_MAX_BACKENDS_MASK));
  1806. }
  1807. }
  1808. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1809. * not have bank info, so create a custom tiling dword.
  1810. * bits 3:0 num_pipes
  1811. * bits 7:4 num_banks
  1812. * bits 11:8 group_size
  1813. * bits 15:12 row_size
  1814. */
  1815. rdev->config.evergreen.tile_config = 0;
  1816. switch (rdev->config.evergreen.max_tile_pipes) {
  1817. case 1:
  1818. default:
  1819. rdev->config.evergreen.tile_config |= (0 << 0);
  1820. break;
  1821. case 2:
  1822. rdev->config.evergreen.tile_config |= (1 << 0);
  1823. break;
  1824. case 4:
  1825. rdev->config.evergreen.tile_config |= (2 << 0);
  1826. break;
  1827. case 8:
  1828. rdev->config.evergreen.tile_config |= (3 << 0);
  1829. break;
  1830. }
  1831. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1832. if (rdev->flags & RADEON_IS_IGP)
  1833. rdev->config.evergreen.tile_config |= 1 << 4;
  1834. else
  1835. rdev->config.evergreen.tile_config |=
  1836. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1837. rdev->config.evergreen.tile_config |=
  1838. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1839. rdev->config.evergreen.tile_config |=
  1840. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1841. rdev->config.evergreen.backend_map = gb_backend_map;
  1842. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1843. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1844. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1845. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1846. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1847. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1848. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1849. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1850. u32 sp = cc_gc_shader_pipe_config;
  1851. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1852. if (i == num_shader_engines) {
  1853. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1854. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1855. }
  1856. WREG32(GRBM_GFX_INDEX, gfx);
  1857. WREG32(RLC_GFX_INDEX, gfx);
  1858. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1859. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1860. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1861. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1862. }
  1863. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1864. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1865. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1866. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1867. WREG32(CGTS_TCC_DISABLE, 0);
  1868. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1869. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1870. /* set HW defaults for 3D engine */
  1871. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1872. ROQ_IB2_START(0x2b)));
  1873. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1874. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1875. SYNC_GRADIENT |
  1876. SYNC_WALKER |
  1877. SYNC_ALIGNER));
  1878. sx_debug_1 = RREG32(SX_DEBUG_1);
  1879. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1880. WREG32(SX_DEBUG_1, sx_debug_1);
  1881. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1882. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1883. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1884. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1885. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1886. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1887. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1888. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1889. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1890. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1891. WREG32(VGT_NUM_INSTANCES, 1);
  1892. WREG32(SPI_CONFIG_CNTL, 0);
  1893. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1894. WREG32(CP_PERFMON_CNTL, 0);
  1895. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1896. FETCH_FIFO_HIWATER(0x4) |
  1897. DONE_FIFO_HIWATER(0xe0) |
  1898. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1899. sq_config = RREG32(SQ_CONFIG);
  1900. sq_config &= ~(PS_PRIO(3) |
  1901. VS_PRIO(3) |
  1902. GS_PRIO(3) |
  1903. ES_PRIO(3));
  1904. sq_config |= (VC_ENABLE |
  1905. EXPORT_SRC_C |
  1906. PS_PRIO(0) |
  1907. VS_PRIO(1) |
  1908. GS_PRIO(2) |
  1909. ES_PRIO(3));
  1910. switch (rdev->family) {
  1911. case CHIP_CEDAR:
  1912. case CHIP_PALM:
  1913. case CHIP_SUMO:
  1914. case CHIP_SUMO2:
  1915. case CHIP_CAICOS:
  1916. /* no vertex cache */
  1917. sq_config &= ~VC_ENABLE;
  1918. break;
  1919. default:
  1920. break;
  1921. }
  1922. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1923. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1924. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1925. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1926. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1927. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1928. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1929. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1930. switch (rdev->family) {
  1931. case CHIP_CEDAR:
  1932. case CHIP_PALM:
  1933. case CHIP_SUMO:
  1934. case CHIP_SUMO2:
  1935. ps_thread_count = 96;
  1936. break;
  1937. default:
  1938. ps_thread_count = 128;
  1939. break;
  1940. }
  1941. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1942. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1943. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1944. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1945. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1946. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1947. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1948. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1949. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1950. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1951. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1952. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1953. WREG32(SQ_CONFIG, sq_config);
  1954. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1955. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1956. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1957. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1958. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1959. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1960. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1961. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1962. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1963. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1964. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1965. FORCE_EOV_MAX_REZ_CNT(255)));
  1966. switch (rdev->family) {
  1967. case CHIP_CEDAR:
  1968. case CHIP_PALM:
  1969. case CHIP_SUMO:
  1970. case CHIP_SUMO2:
  1971. case CHIP_CAICOS:
  1972. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1973. break;
  1974. default:
  1975. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1976. break;
  1977. }
  1978. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1979. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1980. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1981. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1982. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1983. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1984. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1985. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1986. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1987. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1988. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1989. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1990. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1991. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1992. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1993. /* clear render buffer base addresses */
  1994. WREG32(CB_COLOR0_BASE, 0);
  1995. WREG32(CB_COLOR1_BASE, 0);
  1996. WREG32(CB_COLOR2_BASE, 0);
  1997. WREG32(CB_COLOR3_BASE, 0);
  1998. WREG32(CB_COLOR4_BASE, 0);
  1999. WREG32(CB_COLOR5_BASE, 0);
  2000. WREG32(CB_COLOR6_BASE, 0);
  2001. WREG32(CB_COLOR7_BASE, 0);
  2002. WREG32(CB_COLOR8_BASE, 0);
  2003. WREG32(CB_COLOR9_BASE, 0);
  2004. WREG32(CB_COLOR10_BASE, 0);
  2005. WREG32(CB_COLOR11_BASE, 0);
  2006. /* set the shader const cache sizes to 0 */
  2007. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2008. WREG32(i, 0);
  2009. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2010. WREG32(i, 0);
  2011. tmp = RREG32(HDP_MISC_CNTL);
  2012. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2013. WREG32(HDP_MISC_CNTL, tmp);
  2014. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2015. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2016. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2017. udelay(50);
  2018. }
  2019. int evergreen_mc_init(struct radeon_device *rdev)
  2020. {
  2021. u32 tmp;
  2022. int chansize, numchan;
  2023. /* Get VRAM informations */
  2024. rdev->mc.vram_is_ddr = true;
  2025. if (rdev->flags & RADEON_IS_IGP)
  2026. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2027. else
  2028. tmp = RREG32(MC_ARB_RAMCFG);
  2029. if (tmp & CHANSIZE_OVERRIDE) {
  2030. chansize = 16;
  2031. } else if (tmp & CHANSIZE_MASK) {
  2032. chansize = 64;
  2033. } else {
  2034. chansize = 32;
  2035. }
  2036. tmp = RREG32(MC_SHARED_CHMAP);
  2037. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2038. case 0:
  2039. default:
  2040. numchan = 1;
  2041. break;
  2042. case 1:
  2043. numchan = 2;
  2044. break;
  2045. case 2:
  2046. numchan = 4;
  2047. break;
  2048. case 3:
  2049. numchan = 8;
  2050. break;
  2051. }
  2052. rdev->mc.vram_width = numchan * chansize;
  2053. /* Could aper size report 0 ? */
  2054. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2055. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2056. /* Setup GPU memory space */
  2057. if (rdev->flags & RADEON_IS_IGP) {
  2058. /* size in bytes on fusion */
  2059. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2060. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2061. } else {
  2062. /* size in MB on evergreen */
  2063. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2064. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2065. }
  2066. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2067. r700_vram_gtt_location(rdev, &rdev->mc);
  2068. radeon_update_bandwidth_info(rdev);
  2069. return 0;
  2070. }
  2071. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  2072. {
  2073. u32 srbm_status;
  2074. u32 grbm_status;
  2075. u32 grbm_status_se0, grbm_status_se1;
  2076. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2077. int r;
  2078. srbm_status = RREG32(SRBM_STATUS);
  2079. grbm_status = RREG32(GRBM_STATUS);
  2080. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2081. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2082. if (!(grbm_status & GUI_ACTIVE)) {
  2083. r100_gpu_lockup_update(lockup, &rdev->cp);
  2084. return false;
  2085. }
  2086. /* force CP activities */
  2087. r = radeon_ring_lock(rdev, 2);
  2088. if (!r) {
  2089. /* PACKET2 NOP */
  2090. radeon_ring_write(rdev, 0x80000000);
  2091. radeon_ring_write(rdev, 0x80000000);
  2092. radeon_ring_unlock_commit(rdev);
  2093. }
  2094. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2095. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  2096. }
  2097. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2098. {
  2099. struct evergreen_mc_save save;
  2100. u32 grbm_reset = 0;
  2101. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2102. return 0;
  2103. dev_info(rdev->dev, "GPU softreset \n");
  2104. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2105. RREG32(GRBM_STATUS));
  2106. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2107. RREG32(GRBM_STATUS_SE0));
  2108. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2109. RREG32(GRBM_STATUS_SE1));
  2110. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2111. RREG32(SRBM_STATUS));
  2112. evergreen_mc_stop(rdev, &save);
  2113. if (evergreen_mc_wait_for_idle(rdev)) {
  2114. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2115. }
  2116. /* Disable CP parsing/prefetching */
  2117. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2118. /* reset all the gfx blocks */
  2119. grbm_reset = (SOFT_RESET_CP |
  2120. SOFT_RESET_CB |
  2121. SOFT_RESET_DB |
  2122. SOFT_RESET_PA |
  2123. SOFT_RESET_SC |
  2124. SOFT_RESET_SPI |
  2125. SOFT_RESET_SH |
  2126. SOFT_RESET_SX |
  2127. SOFT_RESET_TC |
  2128. SOFT_RESET_TA |
  2129. SOFT_RESET_VC |
  2130. SOFT_RESET_VGT);
  2131. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2132. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2133. (void)RREG32(GRBM_SOFT_RESET);
  2134. udelay(50);
  2135. WREG32(GRBM_SOFT_RESET, 0);
  2136. (void)RREG32(GRBM_SOFT_RESET);
  2137. /* Wait a little for things to settle down */
  2138. udelay(50);
  2139. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2140. RREG32(GRBM_STATUS));
  2141. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2142. RREG32(GRBM_STATUS_SE0));
  2143. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2144. RREG32(GRBM_STATUS_SE1));
  2145. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2146. RREG32(SRBM_STATUS));
  2147. evergreen_mc_resume(rdev, &save);
  2148. return 0;
  2149. }
  2150. int evergreen_asic_reset(struct radeon_device *rdev)
  2151. {
  2152. return evergreen_gpu_soft_reset(rdev);
  2153. }
  2154. /* Interrupts */
  2155. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2156. {
  2157. switch (crtc) {
  2158. case 0:
  2159. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2160. case 1:
  2161. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2162. case 2:
  2163. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2164. case 3:
  2165. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2166. case 4:
  2167. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2168. case 5:
  2169. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2170. default:
  2171. return 0;
  2172. }
  2173. }
  2174. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2175. {
  2176. u32 tmp;
  2177. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2178. WREG32(GRBM_INT_CNTL, 0);
  2179. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2180. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2181. if (rdev->num_crtc >= 4) {
  2182. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2183. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2184. }
  2185. if (rdev->num_crtc >= 6) {
  2186. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2187. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2188. }
  2189. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2190. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2191. if (rdev->num_crtc >= 4) {
  2192. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2193. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2194. }
  2195. if (rdev->num_crtc >= 6) {
  2196. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2197. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2198. }
  2199. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2200. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2201. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2202. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2203. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2204. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2205. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2206. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2207. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2208. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2209. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2210. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2211. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2212. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2213. }
  2214. int evergreen_irq_set(struct radeon_device *rdev)
  2215. {
  2216. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2217. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2218. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2219. u32 grbm_int_cntl = 0;
  2220. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2221. if (!rdev->irq.installed) {
  2222. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2223. return -EINVAL;
  2224. }
  2225. /* don't enable anything if the ih is disabled */
  2226. if (!rdev->ih.enabled) {
  2227. r600_disable_interrupts(rdev);
  2228. /* force the active interrupt state to all disabled */
  2229. evergreen_disable_interrupt_state(rdev);
  2230. return 0;
  2231. }
  2232. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2233. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2234. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2235. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2236. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2237. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2238. if (rdev->irq.sw_int) {
  2239. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2240. cp_int_cntl |= RB_INT_ENABLE;
  2241. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2242. }
  2243. if (rdev->irq.crtc_vblank_int[0] ||
  2244. rdev->irq.pflip[0]) {
  2245. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2246. crtc1 |= VBLANK_INT_MASK;
  2247. }
  2248. if (rdev->irq.crtc_vblank_int[1] ||
  2249. rdev->irq.pflip[1]) {
  2250. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2251. crtc2 |= VBLANK_INT_MASK;
  2252. }
  2253. if (rdev->irq.crtc_vblank_int[2] ||
  2254. rdev->irq.pflip[2]) {
  2255. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2256. crtc3 |= VBLANK_INT_MASK;
  2257. }
  2258. if (rdev->irq.crtc_vblank_int[3] ||
  2259. rdev->irq.pflip[3]) {
  2260. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2261. crtc4 |= VBLANK_INT_MASK;
  2262. }
  2263. if (rdev->irq.crtc_vblank_int[4] ||
  2264. rdev->irq.pflip[4]) {
  2265. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2266. crtc5 |= VBLANK_INT_MASK;
  2267. }
  2268. if (rdev->irq.crtc_vblank_int[5] ||
  2269. rdev->irq.pflip[5]) {
  2270. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2271. crtc6 |= VBLANK_INT_MASK;
  2272. }
  2273. if (rdev->irq.hpd[0]) {
  2274. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2275. hpd1 |= DC_HPDx_INT_EN;
  2276. }
  2277. if (rdev->irq.hpd[1]) {
  2278. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2279. hpd2 |= DC_HPDx_INT_EN;
  2280. }
  2281. if (rdev->irq.hpd[2]) {
  2282. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2283. hpd3 |= DC_HPDx_INT_EN;
  2284. }
  2285. if (rdev->irq.hpd[3]) {
  2286. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2287. hpd4 |= DC_HPDx_INT_EN;
  2288. }
  2289. if (rdev->irq.hpd[4]) {
  2290. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2291. hpd5 |= DC_HPDx_INT_EN;
  2292. }
  2293. if (rdev->irq.hpd[5]) {
  2294. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2295. hpd6 |= DC_HPDx_INT_EN;
  2296. }
  2297. if (rdev->irq.gui_idle) {
  2298. DRM_DEBUG("gui idle\n");
  2299. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2300. }
  2301. WREG32(CP_INT_CNTL, cp_int_cntl);
  2302. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2303. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2304. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2305. if (rdev->num_crtc >= 4) {
  2306. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2307. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2308. }
  2309. if (rdev->num_crtc >= 6) {
  2310. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2311. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2312. }
  2313. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2314. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2315. if (rdev->num_crtc >= 4) {
  2316. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2317. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2318. }
  2319. if (rdev->num_crtc >= 6) {
  2320. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2321. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2322. }
  2323. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2324. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2325. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2326. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2327. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2328. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2329. return 0;
  2330. }
  2331. static void evergreen_irq_ack(struct radeon_device *rdev)
  2332. {
  2333. u32 tmp;
  2334. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2335. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2336. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2337. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2338. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2339. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2340. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2341. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2342. if (rdev->num_crtc >= 4) {
  2343. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2344. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2345. }
  2346. if (rdev->num_crtc >= 6) {
  2347. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2348. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2349. }
  2350. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2351. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2352. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2353. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2354. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2355. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2356. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2357. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2358. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2359. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2360. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2361. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2362. if (rdev->num_crtc >= 4) {
  2363. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2364. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2365. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2366. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2367. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2368. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2369. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2370. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2371. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2372. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2373. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2374. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2375. }
  2376. if (rdev->num_crtc >= 6) {
  2377. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2378. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2379. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2380. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2381. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2382. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2383. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2384. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2385. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2386. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2387. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2388. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2389. }
  2390. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2391. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2392. tmp |= DC_HPDx_INT_ACK;
  2393. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2394. }
  2395. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2396. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2397. tmp |= DC_HPDx_INT_ACK;
  2398. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2399. }
  2400. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2401. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2402. tmp |= DC_HPDx_INT_ACK;
  2403. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2404. }
  2405. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2406. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2407. tmp |= DC_HPDx_INT_ACK;
  2408. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2409. }
  2410. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2411. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2412. tmp |= DC_HPDx_INT_ACK;
  2413. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2414. }
  2415. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2416. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2417. tmp |= DC_HPDx_INT_ACK;
  2418. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2419. }
  2420. }
  2421. void evergreen_irq_disable(struct radeon_device *rdev)
  2422. {
  2423. r600_disable_interrupts(rdev);
  2424. /* Wait and acknowledge irq */
  2425. mdelay(1);
  2426. evergreen_irq_ack(rdev);
  2427. evergreen_disable_interrupt_state(rdev);
  2428. }
  2429. void evergreen_irq_suspend(struct radeon_device *rdev)
  2430. {
  2431. evergreen_irq_disable(rdev);
  2432. r600_rlc_stop(rdev);
  2433. }
  2434. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2435. {
  2436. u32 wptr, tmp;
  2437. if (rdev->wb.enabled)
  2438. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2439. else
  2440. wptr = RREG32(IH_RB_WPTR);
  2441. if (wptr & RB_OVERFLOW) {
  2442. /* When a ring buffer overflow happen start parsing interrupt
  2443. * from the last not overwritten vector (wptr + 16). Hopefully
  2444. * this should allow us to catchup.
  2445. */
  2446. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2447. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2448. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2449. tmp = RREG32(IH_RB_CNTL);
  2450. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2451. WREG32(IH_RB_CNTL, tmp);
  2452. }
  2453. return (wptr & rdev->ih.ptr_mask);
  2454. }
  2455. int evergreen_irq_process(struct radeon_device *rdev)
  2456. {
  2457. u32 wptr;
  2458. u32 rptr;
  2459. u32 src_id, src_data;
  2460. u32 ring_index;
  2461. unsigned long flags;
  2462. bool queue_hotplug = false;
  2463. if (!rdev->ih.enabled || rdev->shutdown)
  2464. return IRQ_NONE;
  2465. wptr = evergreen_get_ih_wptr(rdev);
  2466. rptr = rdev->ih.rptr;
  2467. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2468. spin_lock_irqsave(&rdev->ih.lock, flags);
  2469. if (rptr == wptr) {
  2470. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2471. return IRQ_NONE;
  2472. }
  2473. restart_ih:
  2474. /* Order reading of wptr vs. reading of IH ring data */
  2475. rmb();
  2476. /* display interrupts */
  2477. evergreen_irq_ack(rdev);
  2478. rdev->ih.wptr = wptr;
  2479. while (rptr != wptr) {
  2480. /* wptr/rptr are in bytes! */
  2481. ring_index = rptr / 4;
  2482. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2483. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2484. switch (src_id) {
  2485. case 1: /* D1 vblank/vline */
  2486. switch (src_data) {
  2487. case 0: /* D1 vblank */
  2488. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2489. if (rdev->irq.crtc_vblank_int[0]) {
  2490. drm_handle_vblank(rdev->ddev, 0);
  2491. rdev->pm.vblank_sync = true;
  2492. wake_up(&rdev->irq.vblank_queue);
  2493. }
  2494. if (rdev->irq.pflip[0])
  2495. radeon_crtc_handle_flip(rdev, 0);
  2496. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2497. DRM_DEBUG("IH: D1 vblank\n");
  2498. }
  2499. break;
  2500. case 1: /* D1 vline */
  2501. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2502. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2503. DRM_DEBUG("IH: D1 vline\n");
  2504. }
  2505. break;
  2506. default:
  2507. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2508. break;
  2509. }
  2510. break;
  2511. case 2: /* D2 vblank/vline */
  2512. switch (src_data) {
  2513. case 0: /* D2 vblank */
  2514. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2515. if (rdev->irq.crtc_vblank_int[1]) {
  2516. drm_handle_vblank(rdev->ddev, 1);
  2517. rdev->pm.vblank_sync = true;
  2518. wake_up(&rdev->irq.vblank_queue);
  2519. }
  2520. if (rdev->irq.pflip[1])
  2521. radeon_crtc_handle_flip(rdev, 1);
  2522. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2523. DRM_DEBUG("IH: D2 vblank\n");
  2524. }
  2525. break;
  2526. case 1: /* D2 vline */
  2527. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2528. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2529. DRM_DEBUG("IH: D2 vline\n");
  2530. }
  2531. break;
  2532. default:
  2533. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2534. break;
  2535. }
  2536. break;
  2537. case 3: /* D3 vblank/vline */
  2538. switch (src_data) {
  2539. case 0: /* D3 vblank */
  2540. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2541. if (rdev->irq.crtc_vblank_int[2]) {
  2542. drm_handle_vblank(rdev->ddev, 2);
  2543. rdev->pm.vblank_sync = true;
  2544. wake_up(&rdev->irq.vblank_queue);
  2545. }
  2546. if (rdev->irq.pflip[2])
  2547. radeon_crtc_handle_flip(rdev, 2);
  2548. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2549. DRM_DEBUG("IH: D3 vblank\n");
  2550. }
  2551. break;
  2552. case 1: /* D3 vline */
  2553. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2554. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2555. DRM_DEBUG("IH: D3 vline\n");
  2556. }
  2557. break;
  2558. default:
  2559. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2560. break;
  2561. }
  2562. break;
  2563. case 4: /* D4 vblank/vline */
  2564. switch (src_data) {
  2565. case 0: /* D4 vblank */
  2566. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2567. if (rdev->irq.crtc_vblank_int[3]) {
  2568. drm_handle_vblank(rdev->ddev, 3);
  2569. rdev->pm.vblank_sync = true;
  2570. wake_up(&rdev->irq.vblank_queue);
  2571. }
  2572. if (rdev->irq.pflip[3])
  2573. radeon_crtc_handle_flip(rdev, 3);
  2574. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2575. DRM_DEBUG("IH: D4 vblank\n");
  2576. }
  2577. break;
  2578. case 1: /* D4 vline */
  2579. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2580. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2581. DRM_DEBUG("IH: D4 vline\n");
  2582. }
  2583. break;
  2584. default:
  2585. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2586. break;
  2587. }
  2588. break;
  2589. case 5: /* D5 vblank/vline */
  2590. switch (src_data) {
  2591. case 0: /* D5 vblank */
  2592. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2593. if (rdev->irq.crtc_vblank_int[4]) {
  2594. drm_handle_vblank(rdev->ddev, 4);
  2595. rdev->pm.vblank_sync = true;
  2596. wake_up(&rdev->irq.vblank_queue);
  2597. }
  2598. if (rdev->irq.pflip[4])
  2599. radeon_crtc_handle_flip(rdev, 4);
  2600. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2601. DRM_DEBUG("IH: D5 vblank\n");
  2602. }
  2603. break;
  2604. case 1: /* D5 vline */
  2605. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2606. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2607. DRM_DEBUG("IH: D5 vline\n");
  2608. }
  2609. break;
  2610. default:
  2611. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2612. break;
  2613. }
  2614. break;
  2615. case 6: /* D6 vblank/vline */
  2616. switch (src_data) {
  2617. case 0: /* D6 vblank */
  2618. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2619. if (rdev->irq.crtc_vblank_int[5]) {
  2620. drm_handle_vblank(rdev->ddev, 5);
  2621. rdev->pm.vblank_sync = true;
  2622. wake_up(&rdev->irq.vblank_queue);
  2623. }
  2624. if (rdev->irq.pflip[5])
  2625. radeon_crtc_handle_flip(rdev, 5);
  2626. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2627. DRM_DEBUG("IH: D6 vblank\n");
  2628. }
  2629. break;
  2630. case 1: /* D6 vline */
  2631. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2632. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2633. DRM_DEBUG("IH: D6 vline\n");
  2634. }
  2635. break;
  2636. default:
  2637. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2638. break;
  2639. }
  2640. break;
  2641. case 42: /* HPD hotplug */
  2642. switch (src_data) {
  2643. case 0:
  2644. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2645. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2646. queue_hotplug = true;
  2647. DRM_DEBUG("IH: HPD1\n");
  2648. }
  2649. break;
  2650. case 1:
  2651. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2652. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2653. queue_hotplug = true;
  2654. DRM_DEBUG("IH: HPD2\n");
  2655. }
  2656. break;
  2657. case 2:
  2658. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2659. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2660. queue_hotplug = true;
  2661. DRM_DEBUG("IH: HPD3\n");
  2662. }
  2663. break;
  2664. case 3:
  2665. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2666. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2667. queue_hotplug = true;
  2668. DRM_DEBUG("IH: HPD4\n");
  2669. }
  2670. break;
  2671. case 4:
  2672. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2673. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2674. queue_hotplug = true;
  2675. DRM_DEBUG("IH: HPD5\n");
  2676. }
  2677. break;
  2678. case 5:
  2679. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2680. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2681. queue_hotplug = true;
  2682. DRM_DEBUG("IH: HPD6\n");
  2683. }
  2684. break;
  2685. default:
  2686. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2687. break;
  2688. }
  2689. break;
  2690. case 176: /* CP_INT in ring buffer */
  2691. case 177: /* CP_INT in IB1 */
  2692. case 178: /* CP_INT in IB2 */
  2693. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2694. radeon_fence_process(rdev);
  2695. break;
  2696. case 181: /* CP EOP event */
  2697. DRM_DEBUG("IH: CP EOP\n");
  2698. radeon_fence_process(rdev);
  2699. break;
  2700. case 233: /* GUI IDLE */
  2701. DRM_DEBUG("IH: GUI idle\n");
  2702. rdev->pm.gui_idle = true;
  2703. wake_up(&rdev->irq.idle_queue);
  2704. break;
  2705. default:
  2706. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2707. break;
  2708. }
  2709. /* wptr/rptr are in bytes! */
  2710. rptr += 16;
  2711. rptr &= rdev->ih.ptr_mask;
  2712. }
  2713. /* make sure wptr hasn't changed while processing */
  2714. wptr = evergreen_get_ih_wptr(rdev);
  2715. if (wptr != rdev->ih.wptr)
  2716. goto restart_ih;
  2717. if (queue_hotplug)
  2718. schedule_work(&rdev->hotplug_work);
  2719. rdev->ih.rptr = rptr;
  2720. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2721. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2722. return IRQ_HANDLED;
  2723. }
  2724. static int evergreen_startup(struct radeon_device *rdev)
  2725. {
  2726. int r;
  2727. /* enable pcie gen2 link */
  2728. evergreen_pcie_gen2_enable(rdev);
  2729. if (ASIC_IS_DCE5(rdev)) {
  2730. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2731. r = ni_init_microcode(rdev);
  2732. if (r) {
  2733. DRM_ERROR("Failed to load firmware!\n");
  2734. return r;
  2735. }
  2736. }
  2737. r = ni_mc_load_microcode(rdev);
  2738. if (r) {
  2739. DRM_ERROR("Failed to load MC firmware!\n");
  2740. return r;
  2741. }
  2742. } else {
  2743. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2744. r = r600_init_microcode(rdev);
  2745. if (r) {
  2746. DRM_ERROR("Failed to load firmware!\n");
  2747. return r;
  2748. }
  2749. }
  2750. }
  2751. evergreen_mc_program(rdev);
  2752. if (rdev->flags & RADEON_IS_AGP) {
  2753. evergreen_agp_enable(rdev);
  2754. } else {
  2755. r = evergreen_pcie_gart_enable(rdev);
  2756. if (r)
  2757. return r;
  2758. }
  2759. evergreen_gpu_init(rdev);
  2760. r = evergreen_blit_init(rdev);
  2761. if (r) {
  2762. r600_blit_fini(rdev);
  2763. rdev->asic->copy = NULL;
  2764. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2765. }
  2766. /* allocate wb buffer */
  2767. r = radeon_wb_init(rdev);
  2768. if (r)
  2769. return r;
  2770. /* Enable IRQ */
  2771. r = r600_irq_init(rdev);
  2772. if (r) {
  2773. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2774. radeon_irq_kms_fini(rdev);
  2775. return r;
  2776. }
  2777. evergreen_irq_set(rdev);
  2778. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2779. if (r)
  2780. return r;
  2781. r = evergreen_cp_load_microcode(rdev);
  2782. if (r)
  2783. return r;
  2784. r = evergreen_cp_resume(rdev);
  2785. if (r)
  2786. return r;
  2787. return 0;
  2788. }
  2789. int evergreen_resume(struct radeon_device *rdev)
  2790. {
  2791. int r;
  2792. /* reset the asic, the gfx blocks are often in a bad state
  2793. * after the driver is unloaded or after a resume
  2794. */
  2795. if (radeon_asic_reset(rdev))
  2796. dev_warn(rdev->dev, "GPU reset failed !\n");
  2797. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2798. * posting will perform necessary task to bring back GPU into good
  2799. * shape.
  2800. */
  2801. /* post card */
  2802. atom_asic_init(rdev->mode_info.atom_context);
  2803. r = evergreen_startup(rdev);
  2804. if (r) {
  2805. DRM_ERROR("evergreen startup failed on resume\n");
  2806. return r;
  2807. }
  2808. r = r600_ib_test(rdev);
  2809. if (r) {
  2810. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2811. return r;
  2812. }
  2813. return r;
  2814. }
  2815. int evergreen_suspend(struct radeon_device *rdev)
  2816. {
  2817. /* FIXME: we should wait for ring to be empty */
  2818. r700_cp_stop(rdev);
  2819. rdev->cp.ready = false;
  2820. evergreen_irq_suspend(rdev);
  2821. radeon_wb_disable(rdev);
  2822. evergreen_pcie_gart_disable(rdev);
  2823. r600_blit_suspend(rdev);
  2824. return 0;
  2825. }
  2826. /* Plan is to move initialization in that function and use
  2827. * helper function so that radeon_device_init pretty much
  2828. * do nothing more than calling asic specific function. This
  2829. * should also allow to remove a bunch of callback function
  2830. * like vram_info.
  2831. */
  2832. int evergreen_init(struct radeon_device *rdev)
  2833. {
  2834. int r;
  2835. /* This don't do much */
  2836. r = radeon_gem_init(rdev);
  2837. if (r)
  2838. return r;
  2839. /* Read BIOS */
  2840. if (!radeon_get_bios(rdev)) {
  2841. if (ASIC_IS_AVIVO(rdev))
  2842. return -EINVAL;
  2843. }
  2844. /* Must be an ATOMBIOS */
  2845. if (!rdev->is_atom_bios) {
  2846. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2847. return -EINVAL;
  2848. }
  2849. r = radeon_atombios_init(rdev);
  2850. if (r)
  2851. return r;
  2852. /* reset the asic, the gfx blocks are often in a bad state
  2853. * after the driver is unloaded or after a resume
  2854. */
  2855. if (radeon_asic_reset(rdev))
  2856. dev_warn(rdev->dev, "GPU reset failed !\n");
  2857. /* Post card if necessary */
  2858. if (!radeon_card_posted(rdev)) {
  2859. if (!rdev->bios) {
  2860. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2861. return -EINVAL;
  2862. }
  2863. DRM_INFO("GPU not posted. posting now...\n");
  2864. atom_asic_init(rdev->mode_info.atom_context);
  2865. }
  2866. /* Initialize scratch registers */
  2867. r600_scratch_init(rdev);
  2868. /* Initialize surface registers */
  2869. radeon_surface_init(rdev);
  2870. /* Initialize clocks */
  2871. radeon_get_clock_info(rdev->ddev);
  2872. /* Fence driver */
  2873. r = radeon_fence_driver_init(rdev);
  2874. if (r)
  2875. return r;
  2876. /* initialize AGP */
  2877. if (rdev->flags & RADEON_IS_AGP) {
  2878. r = radeon_agp_init(rdev);
  2879. if (r)
  2880. radeon_agp_disable(rdev);
  2881. }
  2882. /* initialize memory controller */
  2883. r = evergreen_mc_init(rdev);
  2884. if (r)
  2885. return r;
  2886. /* Memory manager */
  2887. r = radeon_bo_init(rdev);
  2888. if (r)
  2889. return r;
  2890. r = radeon_irq_kms_init(rdev);
  2891. if (r)
  2892. return r;
  2893. rdev->cp.ring_obj = NULL;
  2894. r600_ring_init(rdev, 1024 * 1024);
  2895. rdev->ih.ring_obj = NULL;
  2896. r600_ih_ring_init(rdev, 64 * 1024);
  2897. r = r600_pcie_gart_init(rdev);
  2898. if (r)
  2899. return r;
  2900. rdev->accel_working = true;
  2901. r = evergreen_startup(rdev);
  2902. if (r) {
  2903. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2904. r700_cp_fini(rdev);
  2905. r600_irq_fini(rdev);
  2906. radeon_wb_fini(rdev);
  2907. radeon_irq_kms_fini(rdev);
  2908. evergreen_pcie_gart_fini(rdev);
  2909. rdev->accel_working = false;
  2910. }
  2911. if (rdev->accel_working) {
  2912. r = radeon_ib_pool_init(rdev);
  2913. if (r) {
  2914. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2915. rdev->accel_working = false;
  2916. }
  2917. r = r600_ib_test(rdev);
  2918. if (r) {
  2919. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2920. rdev->accel_working = false;
  2921. }
  2922. }
  2923. return 0;
  2924. }
  2925. void evergreen_fini(struct radeon_device *rdev)
  2926. {
  2927. r600_blit_fini(rdev);
  2928. r700_cp_fini(rdev);
  2929. r600_irq_fini(rdev);
  2930. radeon_wb_fini(rdev);
  2931. radeon_ib_pool_fini(rdev);
  2932. radeon_irq_kms_fini(rdev);
  2933. evergreen_pcie_gart_fini(rdev);
  2934. radeon_gem_fini(rdev);
  2935. radeon_fence_driver_fini(rdev);
  2936. radeon_agp_fini(rdev);
  2937. radeon_bo_fini(rdev);
  2938. radeon_atombios_fini(rdev);
  2939. kfree(rdev->bios);
  2940. rdev->bios = NULL;
  2941. }
  2942. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2943. {
  2944. u32 link_width_cntl, speed_cntl;
  2945. if (radeon_pcie_gen2 == 0)
  2946. return;
  2947. if (rdev->flags & RADEON_IS_IGP)
  2948. return;
  2949. if (!(rdev->flags & RADEON_IS_PCIE))
  2950. return;
  2951. /* x2 cards have a special sequence */
  2952. if (ASIC_IS_X2(rdev))
  2953. return;
  2954. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2955. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2956. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2957. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2958. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2959. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2960. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2961. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2962. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2963. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2964. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2965. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2966. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2967. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2968. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2969. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2970. speed_cntl |= LC_GEN2_EN_STRAP;
  2971. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2972. } else {
  2973. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2974. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  2975. if (1)
  2976. link_width_cntl |= LC_UPCONFIGURE_DIS;
  2977. else
  2978. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2979. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2980. }
  2981. }