radeon_pm.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  65. mutex_lock(&rdev->pm.mutex);
  66. if (power_supply_is_system_supplied() > 0)
  67. rdev->pm.dpm.ac_power = true;
  68. else
  69. rdev->pm.dpm.ac_power = false;
  70. if (rdev->asic->dpm.enable_bapm)
  71. radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
  72. mutex_unlock(&rdev->pm.mutex);
  73. } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  74. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  75. mutex_lock(&rdev->pm.mutex);
  76. radeon_pm_update_profile(rdev);
  77. radeon_pm_set_clocks(rdev);
  78. mutex_unlock(&rdev->pm.mutex);
  79. }
  80. }
  81. }
  82. static void radeon_pm_update_profile(struct radeon_device *rdev)
  83. {
  84. switch (rdev->pm.profile) {
  85. case PM_PROFILE_DEFAULT:
  86. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  87. break;
  88. case PM_PROFILE_AUTO:
  89. if (power_supply_is_system_supplied() > 0) {
  90. if (rdev->pm.active_crtc_count > 1)
  91. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  92. else
  93. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  94. } else {
  95. if (rdev->pm.active_crtc_count > 1)
  96. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  97. else
  98. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  99. }
  100. break;
  101. case PM_PROFILE_LOW:
  102. if (rdev->pm.active_crtc_count > 1)
  103. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  104. else
  105. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  106. break;
  107. case PM_PROFILE_MID:
  108. if (rdev->pm.active_crtc_count > 1)
  109. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  110. else
  111. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  112. break;
  113. case PM_PROFILE_HIGH:
  114. if (rdev->pm.active_crtc_count > 1)
  115. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  116. else
  117. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  118. break;
  119. }
  120. if (rdev->pm.active_crtc_count == 0) {
  121. rdev->pm.requested_power_state_index =
  122. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  123. rdev->pm.requested_clock_mode_index =
  124. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  125. } else {
  126. rdev->pm.requested_power_state_index =
  127. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  128. rdev->pm.requested_clock_mode_index =
  129. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  130. }
  131. }
  132. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  133. {
  134. struct radeon_bo *bo, *n;
  135. if (list_empty(&rdev->gem.objects))
  136. return;
  137. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  138. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  139. ttm_bo_unmap_virtual(&bo->tbo);
  140. }
  141. }
  142. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  143. {
  144. if (rdev->pm.active_crtcs) {
  145. rdev->pm.vblank_sync = false;
  146. wait_event_timeout(
  147. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  148. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  149. }
  150. }
  151. static void radeon_set_power_state(struct radeon_device *rdev)
  152. {
  153. u32 sclk, mclk;
  154. bool misc_after = false;
  155. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  156. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  157. return;
  158. if (radeon_gui_idle(rdev)) {
  159. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  160. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  161. if (sclk > rdev->pm.default_sclk)
  162. sclk = rdev->pm.default_sclk;
  163. /* starting with BTC, there is one state that is used for both
  164. * MH and SH. Difference is that we always use the high clock index for
  165. * mclk and vddci.
  166. */
  167. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  168. (rdev->family >= CHIP_BARTS) &&
  169. rdev->pm.active_crtc_count &&
  170. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  171. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  172. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  173. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  174. else
  175. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  176. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  177. if (mclk > rdev->pm.default_mclk)
  178. mclk = rdev->pm.default_mclk;
  179. /* upvolt before raising clocks, downvolt after lowering clocks */
  180. if (sclk < rdev->pm.current_sclk)
  181. misc_after = true;
  182. radeon_sync_with_vblank(rdev);
  183. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  184. if (!radeon_pm_in_vbl(rdev))
  185. return;
  186. }
  187. radeon_pm_prepare(rdev);
  188. if (!misc_after)
  189. /* voltage, pcie lanes, etc.*/
  190. radeon_pm_misc(rdev);
  191. /* set engine clock */
  192. if (sclk != rdev->pm.current_sclk) {
  193. radeon_pm_debug_check_in_vbl(rdev, false);
  194. radeon_set_engine_clock(rdev, sclk);
  195. radeon_pm_debug_check_in_vbl(rdev, true);
  196. rdev->pm.current_sclk = sclk;
  197. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  198. }
  199. /* set memory clock */
  200. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  201. radeon_pm_debug_check_in_vbl(rdev, false);
  202. radeon_set_memory_clock(rdev, mclk);
  203. radeon_pm_debug_check_in_vbl(rdev, true);
  204. rdev->pm.current_mclk = mclk;
  205. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  206. }
  207. if (misc_after)
  208. /* voltage, pcie lanes, etc.*/
  209. radeon_pm_misc(rdev);
  210. radeon_pm_finish(rdev);
  211. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  212. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  213. } else
  214. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  215. }
  216. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  217. {
  218. int i, r;
  219. /* no need to take locks, etc. if nothing's going to change */
  220. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  221. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  222. return;
  223. mutex_lock(&rdev->ddev->struct_mutex);
  224. down_write(&rdev->pm.mclk_lock);
  225. mutex_lock(&rdev->ring_lock);
  226. /* wait for the rings to drain */
  227. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  228. struct radeon_ring *ring = &rdev->ring[i];
  229. if (!ring->ready) {
  230. continue;
  231. }
  232. r = radeon_fence_wait_empty_locked(rdev, i);
  233. if (r) {
  234. /* needs a GPU reset dont reset here */
  235. mutex_unlock(&rdev->ring_lock);
  236. up_write(&rdev->pm.mclk_lock);
  237. mutex_unlock(&rdev->ddev->struct_mutex);
  238. return;
  239. }
  240. }
  241. radeon_unmap_vram_bos(rdev);
  242. if (rdev->irq.installed) {
  243. for (i = 0; i < rdev->num_crtc; i++) {
  244. if (rdev->pm.active_crtcs & (1 << i)) {
  245. rdev->pm.req_vblank |= (1 << i);
  246. drm_vblank_get(rdev->ddev, i);
  247. }
  248. }
  249. }
  250. radeon_set_power_state(rdev);
  251. if (rdev->irq.installed) {
  252. for (i = 0; i < rdev->num_crtc; i++) {
  253. if (rdev->pm.req_vblank & (1 << i)) {
  254. rdev->pm.req_vblank &= ~(1 << i);
  255. drm_vblank_put(rdev->ddev, i);
  256. }
  257. }
  258. }
  259. /* update display watermarks based on new power state */
  260. radeon_update_bandwidth_info(rdev);
  261. if (rdev->pm.active_crtc_count)
  262. radeon_bandwidth_update(rdev);
  263. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  264. mutex_unlock(&rdev->ring_lock);
  265. up_write(&rdev->pm.mclk_lock);
  266. mutex_unlock(&rdev->ddev->struct_mutex);
  267. }
  268. static void radeon_pm_print_states(struct radeon_device *rdev)
  269. {
  270. int i, j;
  271. struct radeon_power_state *power_state;
  272. struct radeon_pm_clock_info *clock_info;
  273. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  274. for (i = 0; i < rdev->pm.num_power_states; i++) {
  275. power_state = &rdev->pm.power_state[i];
  276. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  277. radeon_pm_state_type_name[power_state->type]);
  278. if (i == rdev->pm.default_power_state_index)
  279. DRM_DEBUG_DRIVER("\tDefault");
  280. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  281. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  282. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  283. DRM_DEBUG_DRIVER("\tSingle display only\n");
  284. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  285. for (j = 0; j < power_state->num_clock_modes; j++) {
  286. clock_info = &(power_state->clock_info[j]);
  287. if (rdev->flags & RADEON_IS_IGP)
  288. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  289. j,
  290. clock_info->sclk * 10);
  291. else
  292. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  293. j,
  294. clock_info->sclk * 10,
  295. clock_info->mclk * 10,
  296. clock_info->voltage.voltage);
  297. }
  298. }
  299. }
  300. static ssize_t radeon_get_pm_profile(struct device *dev,
  301. struct device_attribute *attr,
  302. char *buf)
  303. {
  304. struct drm_device *ddev = dev_get_drvdata(dev);
  305. struct radeon_device *rdev = ddev->dev_private;
  306. int cp = rdev->pm.profile;
  307. return snprintf(buf, PAGE_SIZE, "%s\n",
  308. (cp == PM_PROFILE_AUTO) ? "auto" :
  309. (cp == PM_PROFILE_LOW) ? "low" :
  310. (cp == PM_PROFILE_MID) ? "mid" :
  311. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  312. }
  313. static ssize_t radeon_set_pm_profile(struct device *dev,
  314. struct device_attribute *attr,
  315. const char *buf,
  316. size_t count)
  317. {
  318. struct drm_device *ddev = dev_get_drvdata(dev);
  319. struct radeon_device *rdev = ddev->dev_private;
  320. mutex_lock(&rdev->pm.mutex);
  321. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  322. if (strncmp("default", buf, strlen("default")) == 0)
  323. rdev->pm.profile = PM_PROFILE_DEFAULT;
  324. else if (strncmp("auto", buf, strlen("auto")) == 0)
  325. rdev->pm.profile = PM_PROFILE_AUTO;
  326. else if (strncmp("low", buf, strlen("low")) == 0)
  327. rdev->pm.profile = PM_PROFILE_LOW;
  328. else if (strncmp("mid", buf, strlen("mid")) == 0)
  329. rdev->pm.profile = PM_PROFILE_MID;
  330. else if (strncmp("high", buf, strlen("high")) == 0)
  331. rdev->pm.profile = PM_PROFILE_HIGH;
  332. else {
  333. count = -EINVAL;
  334. goto fail;
  335. }
  336. radeon_pm_update_profile(rdev);
  337. radeon_pm_set_clocks(rdev);
  338. } else
  339. count = -EINVAL;
  340. fail:
  341. mutex_unlock(&rdev->pm.mutex);
  342. return count;
  343. }
  344. static ssize_t radeon_get_pm_method(struct device *dev,
  345. struct device_attribute *attr,
  346. char *buf)
  347. {
  348. struct drm_device *ddev = dev_get_drvdata(dev);
  349. struct radeon_device *rdev = ddev->dev_private;
  350. int pm = rdev->pm.pm_method;
  351. return snprintf(buf, PAGE_SIZE, "%s\n",
  352. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  353. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  354. }
  355. static ssize_t radeon_set_pm_method(struct device *dev,
  356. struct device_attribute *attr,
  357. const char *buf,
  358. size_t count)
  359. {
  360. struct drm_device *ddev = dev_get_drvdata(dev);
  361. struct radeon_device *rdev = ddev->dev_private;
  362. /* we don't support the legacy modes with dpm */
  363. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  364. count = -EINVAL;
  365. goto fail;
  366. }
  367. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  368. mutex_lock(&rdev->pm.mutex);
  369. rdev->pm.pm_method = PM_METHOD_DYNPM;
  370. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  371. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  372. mutex_unlock(&rdev->pm.mutex);
  373. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  374. mutex_lock(&rdev->pm.mutex);
  375. /* disable dynpm */
  376. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  377. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  378. rdev->pm.pm_method = PM_METHOD_PROFILE;
  379. mutex_unlock(&rdev->pm.mutex);
  380. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  381. } else {
  382. count = -EINVAL;
  383. goto fail;
  384. }
  385. radeon_pm_compute_clocks(rdev);
  386. fail:
  387. return count;
  388. }
  389. static ssize_t radeon_get_dpm_state(struct device *dev,
  390. struct device_attribute *attr,
  391. char *buf)
  392. {
  393. struct drm_device *ddev = dev_get_drvdata(dev);
  394. struct radeon_device *rdev = ddev->dev_private;
  395. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  396. return snprintf(buf, PAGE_SIZE, "%s\n",
  397. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  398. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  399. }
  400. static ssize_t radeon_set_dpm_state(struct device *dev,
  401. struct device_attribute *attr,
  402. const char *buf,
  403. size_t count)
  404. {
  405. struct drm_device *ddev = dev_get_drvdata(dev);
  406. struct radeon_device *rdev = ddev->dev_private;
  407. mutex_lock(&rdev->pm.mutex);
  408. if (strncmp("battery", buf, strlen("battery")) == 0)
  409. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  410. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  411. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  412. else if (strncmp("performance", buf, strlen("performance")) == 0)
  413. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  414. else {
  415. mutex_unlock(&rdev->pm.mutex);
  416. count = -EINVAL;
  417. goto fail;
  418. }
  419. mutex_unlock(&rdev->pm.mutex);
  420. radeon_pm_compute_clocks(rdev);
  421. fail:
  422. return count;
  423. }
  424. static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
  425. struct device_attribute *attr,
  426. char *buf)
  427. {
  428. struct drm_device *ddev = dev_get_drvdata(dev);
  429. struct radeon_device *rdev = ddev->dev_private;
  430. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  431. return snprintf(buf, PAGE_SIZE, "%s\n",
  432. (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  433. (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  434. }
  435. static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
  436. struct device_attribute *attr,
  437. const char *buf,
  438. size_t count)
  439. {
  440. struct drm_device *ddev = dev_get_drvdata(dev);
  441. struct radeon_device *rdev = ddev->dev_private;
  442. enum radeon_dpm_forced_level level;
  443. int ret = 0;
  444. mutex_lock(&rdev->pm.mutex);
  445. if (strncmp("low", buf, strlen("low")) == 0) {
  446. level = RADEON_DPM_FORCED_LEVEL_LOW;
  447. } else if (strncmp("high", buf, strlen("high")) == 0) {
  448. level = RADEON_DPM_FORCED_LEVEL_HIGH;
  449. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  450. level = RADEON_DPM_FORCED_LEVEL_AUTO;
  451. } else {
  452. count = -EINVAL;
  453. goto fail;
  454. }
  455. if (rdev->asic->dpm.force_performance_level) {
  456. if (rdev->pm.dpm.thermal_active) {
  457. count = -EINVAL;
  458. goto fail;
  459. }
  460. ret = radeon_dpm_force_performance_level(rdev, level);
  461. if (ret)
  462. count = -EINVAL;
  463. }
  464. fail:
  465. mutex_unlock(&rdev->pm.mutex);
  466. return count;
  467. }
  468. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  469. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  470. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  471. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  472. radeon_get_dpm_forced_performance_level,
  473. radeon_set_dpm_forced_performance_level);
  474. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  475. struct device_attribute *attr,
  476. char *buf)
  477. {
  478. struct radeon_device *rdev = dev_get_drvdata(dev);
  479. int temp;
  480. if (rdev->asic->pm.get_temperature)
  481. temp = radeon_get_temperature(rdev);
  482. else
  483. temp = 0;
  484. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  485. }
  486. static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
  487. struct device_attribute *attr,
  488. char *buf)
  489. {
  490. struct drm_device *ddev = dev_get_drvdata(dev);
  491. struct radeon_device *rdev = ddev->dev_private;
  492. int hyst = to_sensor_dev_attr(attr)->index;
  493. int temp;
  494. if (hyst)
  495. temp = rdev->pm.dpm.thermal.min_temp;
  496. else
  497. temp = rdev->pm.dpm.thermal.max_temp;
  498. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  499. }
  500. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  501. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
  502. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
  503. static struct attribute *hwmon_attributes[] = {
  504. &sensor_dev_attr_temp1_input.dev_attr.attr,
  505. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  506. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  507. NULL
  508. };
  509. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  510. struct attribute *attr, int index)
  511. {
  512. struct device *dev = container_of(kobj, struct device, kobj);
  513. struct drm_device *ddev = dev_get_drvdata(dev);
  514. struct radeon_device *rdev = ddev->dev_private;
  515. /* Skip limit attributes if DPM is not enabled */
  516. if (rdev->pm.pm_method != PM_METHOD_DPM &&
  517. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  518. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
  519. return 0;
  520. return attr->mode;
  521. }
  522. static const struct attribute_group hwmon_attrgroup = {
  523. .attrs = hwmon_attributes,
  524. .is_visible = hwmon_attributes_visible,
  525. };
  526. static const struct attribute_group *hwmon_groups[] = {
  527. &hwmon_attrgroup,
  528. NULL
  529. };
  530. static int radeon_hwmon_init(struct radeon_device *rdev)
  531. {
  532. int err = 0;
  533. struct device *hwmon_dev;
  534. switch (rdev->pm.int_thermal_type) {
  535. case THERMAL_TYPE_RV6XX:
  536. case THERMAL_TYPE_RV770:
  537. case THERMAL_TYPE_EVERGREEN:
  538. case THERMAL_TYPE_NI:
  539. case THERMAL_TYPE_SUMO:
  540. case THERMAL_TYPE_SI:
  541. case THERMAL_TYPE_CI:
  542. case THERMAL_TYPE_KV:
  543. if (rdev->asic->pm.get_temperature == NULL)
  544. return err;
  545. hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
  546. "radeon", rdev,
  547. hwmon_groups);
  548. if (IS_ERR(hwmon_dev)) {
  549. err = PTR_ERR(hwmon_dev);
  550. dev_err(rdev->dev,
  551. "Unable to register hwmon device: %d\n", err);
  552. }
  553. break;
  554. default:
  555. break;
  556. }
  557. return err;
  558. }
  559. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  560. {
  561. struct radeon_device *rdev =
  562. container_of(work, struct radeon_device,
  563. pm.dpm.thermal.work);
  564. /* switch to the thermal state */
  565. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  566. if (!rdev->pm.dpm_enabled)
  567. return;
  568. if (rdev->asic->pm.get_temperature) {
  569. int temp = radeon_get_temperature(rdev);
  570. if (temp < rdev->pm.dpm.thermal.min_temp)
  571. /* switch back the user state */
  572. dpm_state = rdev->pm.dpm.user_state;
  573. } else {
  574. if (rdev->pm.dpm.thermal.high_to_low)
  575. /* switch back the user state */
  576. dpm_state = rdev->pm.dpm.user_state;
  577. }
  578. mutex_lock(&rdev->pm.mutex);
  579. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  580. rdev->pm.dpm.thermal_active = true;
  581. else
  582. rdev->pm.dpm.thermal_active = false;
  583. rdev->pm.dpm.state = dpm_state;
  584. mutex_unlock(&rdev->pm.mutex);
  585. radeon_pm_compute_clocks(rdev);
  586. }
  587. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  588. enum radeon_pm_state_type dpm_state)
  589. {
  590. int i;
  591. struct radeon_ps *ps;
  592. u32 ui_class;
  593. bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
  594. true : false;
  595. /* check if the vblank period is too short to adjust the mclk */
  596. if (single_display && rdev->asic->dpm.vblank_too_short) {
  597. if (radeon_dpm_vblank_too_short(rdev))
  598. single_display = false;
  599. }
  600. /* certain older asics have a separare 3D performance state,
  601. * so try that first if the user selected performance
  602. */
  603. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  604. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  605. /* balanced states don't exist at the moment */
  606. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  607. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  608. restart_search:
  609. /* Pick the best power state based on current conditions */
  610. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  611. ps = &rdev->pm.dpm.ps[i];
  612. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  613. switch (dpm_state) {
  614. /* user states */
  615. case POWER_STATE_TYPE_BATTERY:
  616. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  617. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  618. if (single_display)
  619. return ps;
  620. } else
  621. return ps;
  622. }
  623. break;
  624. case POWER_STATE_TYPE_BALANCED:
  625. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  626. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  627. if (single_display)
  628. return ps;
  629. } else
  630. return ps;
  631. }
  632. break;
  633. case POWER_STATE_TYPE_PERFORMANCE:
  634. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  635. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  636. if (single_display)
  637. return ps;
  638. } else
  639. return ps;
  640. }
  641. break;
  642. /* internal states */
  643. case POWER_STATE_TYPE_INTERNAL_UVD:
  644. if (rdev->pm.dpm.uvd_ps)
  645. return rdev->pm.dpm.uvd_ps;
  646. else
  647. break;
  648. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  649. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  650. return ps;
  651. break;
  652. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  653. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  654. return ps;
  655. break;
  656. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  657. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  658. return ps;
  659. break;
  660. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  661. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  662. return ps;
  663. break;
  664. case POWER_STATE_TYPE_INTERNAL_BOOT:
  665. return rdev->pm.dpm.boot_ps;
  666. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  667. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  668. return ps;
  669. break;
  670. case POWER_STATE_TYPE_INTERNAL_ACPI:
  671. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  672. return ps;
  673. break;
  674. case POWER_STATE_TYPE_INTERNAL_ULV:
  675. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  676. return ps;
  677. break;
  678. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  679. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  680. return ps;
  681. break;
  682. default:
  683. break;
  684. }
  685. }
  686. /* use a fallback state if we didn't match */
  687. switch (dpm_state) {
  688. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  689. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  690. goto restart_search;
  691. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  692. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  693. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  694. if (rdev->pm.dpm.uvd_ps) {
  695. return rdev->pm.dpm.uvd_ps;
  696. } else {
  697. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  698. goto restart_search;
  699. }
  700. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  701. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  702. goto restart_search;
  703. case POWER_STATE_TYPE_INTERNAL_ACPI:
  704. dpm_state = POWER_STATE_TYPE_BATTERY;
  705. goto restart_search;
  706. case POWER_STATE_TYPE_BATTERY:
  707. case POWER_STATE_TYPE_BALANCED:
  708. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  709. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  710. goto restart_search;
  711. default:
  712. break;
  713. }
  714. return NULL;
  715. }
  716. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  717. {
  718. int i;
  719. struct radeon_ps *ps;
  720. enum radeon_pm_state_type dpm_state;
  721. int ret;
  722. /* if dpm init failed */
  723. if (!rdev->pm.dpm_enabled)
  724. return;
  725. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  726. /* add other state override checks here */
  727. if ((!rdev->pm.dpm.thermal_active) &&
  728. (!rdev->pm.dpm.uvd_active))
  729. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  730. }
  731. dpm_state = rdev->pm.dpm.state;
  732. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  733. if (ps)
  734. rdev->pm.dpm.requested_ps = ps;
  735. else
  736. return;
  737. /* no need to reprogram if nothing changed unless we are on BTC+ */
  738. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  739. if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
  740. /* for pre-BTC and APUs if the num crtcs changed but state is the same,
  741. * all we need to do is update the display configuration.
  742. */
  743. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  744. /* update display watermarks based on new power state */
  745. radeon_bandwidth_update(rdev);
  746. /* update displays */
  747. radeon_dpm_display_configuration_changed(rdev);
  748. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  749. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  750. }
  751. return;
  752. } else {
  753. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  754. * nothing to do, if the num crtcs is > 1 and state is the same,
  755. * update display configuration.
  756. */
  757. if (rdev->pm.dpm.new_active_crtcs ==
  758. rdev->pm.dpm.current_active_crtcs) {
  759. return;
  760. } else {
  761. if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
  762. (rdev->pm.dpm.new_active_crtc_count > 1)) {
  763. /* update display watermarks based on new power state */
  764. radeon_bandwidth_update(rdev);
  765. /* update displays */
  766. radeon_dpm_display_configuration_changed(rdev);
  767. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  768. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  769. return;
  770. }
  771. }
  772. }
  773. }
  774. if (radeon_dpm == 1) {
  775. printk("switching from power state:\n");
  776. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  777. printk("switching to power state:\n");
  778. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  779. }
  780. mutex_lock(&rdev->ddev->struct_mutex);
  781. down_write(&rdev->pm.mclk_lock);
  782. mutex_lock(&rdev->ring_lock);
  783. ret = radeon_dpm_pre_set_power_state(rdev);
  784. if (ret)
  785. goto done;
  786. /* update display watermarks based on new power state */
  787. radeon_bandwidth_update(rdev);
  788. /* update displays */
  789. radeon_dpm_display_configuration_changed(rdev);
  790. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  791. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  792. /* wait for the rings to drain */
  793. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  794. struct radeon_ring *ring = &rdev->ring[i];
  795. if (ring->ready)
  796. radeon_fence_wait_empty_locked(rdev, i);
  797. }
  798. /* program the new power state */
  799. radeon_dpm_set_power_state(rdev);
  800. /* update current power state */
  801. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  802. radeon_dpm_post_set_power_state(rdev);
  803. if (rdev->asic->dpm.force_performance_level) {
  804. if (rdev->pm.dpm.thermal_active) {
  805. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  806. /* force low perf level for thermal */
  807. radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
  808. /* save the user's level */
  809. rdev->pm.dpm.forced_level = level;
  810. } else {
  811. /* otherwise, user selected level */
  812. radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
  813. }
  814. }
  815. done:
  816. mutex_unlock(&rdev->ring_lock);
  817. up_write(&rdev->pm.mclk_lock);
  818. mutex_unlock(&rdev->ddev->struct_mutex);
  819. }
  820. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
  821. {
  822. enum radeon_pm_state_type dpm_state;
  823. if (rdev->asic->dpm.powergate_uvd) {
  824. mutex_lock(&rdev->pm.mutex);
  825. /* enable/disable UVD */
  826. radeon_dpm_powergate_uvd(rdev, !enable);
  827. mutex_unlock(&rdev->pm.mutex);
  828. } else {
  829. if (enable) {
  830. mutex_lock(&rdev->pm.mutex);
  831. rdev->pm.dpm.uvd_active = true;
  832. /* disable this for now */
  833. #if 0
  834. if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
  835. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
  836. else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
  837. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  838. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
  839. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  840. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
  841. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
  842. else
  843. #endif
  844. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
  845. rdev->pm.dpm.state = dpm_state;
  846. mutex_unlock(&rdev->pm.mutex);
  847. } else {
  848. mutex_lock(&rdev->pm.mutex);
  849. rdev->pm.dpm.uvd_active = false;
  850. mutex_unlock(&rdev->pm.mutex);
  851. }
  852. radeon_pm_compute_clocks(rdev);
  853. }
  854. }
  855. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  856. {
  857. mutex_lock(&rdev->pm.mutex);
  858. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  859. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  860. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  861. }
  862. mutex_unlock(&rdev->pm.mutex);
  863. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  864. }
  865. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  866. {
  867. mutex_lock(&rdev->pm.mutex);
  868. /* disable dpm */
  869. radeon_dpm_disable(rdev);
  870. /* reset the power state */
  871. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  872. rdev->pm.dpm_enabled = false;
  873. mutex_unlock(&rdev->pm.mutex);
  874. }
  875. void radeon_pm_suspend(struct radeon_device *rdev)
  876. {
  877. if (rdev->pm.pm_method == PM_METHOD_DPM)
  878. radeon_pm_suspend_dpm(rdev);
  879. else
  880. radeon_pm_suspend_old(rdev);
  881. }
  882. static void radeon_pm_resume_old(struct radeon_device *rdev)
  883. {
  884. /* set up the default clocks if the MC ucode is loaded */
  885. if ((rdev->family >= CHIP_BARTS) &&
  886. (rdev->family <= CHIP_CAYMAN) &&
  887. rdev->mc_fw) {
  888. if (rdev->pm.default_vddc)
  889. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  890. SET_VOLTAGE_TYPE_ASIC_VDDC);
  891. if (rdev->pm.default_vddci)
  892. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  893. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  894. if (rdev->pm.default_sclk)
  895. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  896. if (rdev->pm.default_mclk)
  897. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  898. }
  899. /* asic init will reset the default power state */
  900. mutex_lock(&rdev->pm.mutex);
  901. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  902. rdev->pm.current_clock_mode_index = 0;
  903. rdev->pm.current_sclk = rdev->pm.default_sclk;
  904. rdev->pm.current_mclk = rdev->pm.default_mclk;
  905. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  906. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  907. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  908. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  909. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  910. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  911. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  912. }
  913. mutex_unlock(&rdev->pm.mutex);
  914. radeon_pm_compute_clocks(rdev);
  915. }
  916. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  917. {
  918. int ret;
  919. /* asic init will reset to the boot state */
  920. mutex_lock(&rdev->pm.mutex);
  921. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  922. radeon_dpm_setup_asic(rdev);
  923. ret = radeon_dpm_enable(rdev);
  924. mutex_unlock(&rdev->pm.mutex);
  925. if (ret) {
  926. DRM_ERROR("radeon: dpm resume failed\n");
  927. if ((rdev->family >= CHIP_BARTS) &&
  928. (rdev->family <= CHIP_CAYMAN) &&
  929. rdev->mc_fw) {
  930. if (rdev->pm.default_vddc)
  931. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  932. SET_VOLTAGE_TYPE_ASIC_VDDC);
  933. if (rdev->pm.default_vddci)
  934. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  935. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  936. if (rdev->pm.default_sclk)
  937. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  938. if (rdev->pm.default_mclk)
  939. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  940. }
  941. } else {
  942. rdev->pm.dpm_enabled = true;
  943. radeon_pm_compute_clocks(rdev);
  944. }
  945. }
  946. void radeon_pm_resume(struct radeon_device *rdev)
  947. {
  948. if (rdev->pm.pm_method == PM_METHOD_DPM)
  949. radeon_pm_resume_dpm(rdev);
  950. else
  951. radeon_pm_resume_old(rdev);
  952. }
  953. static int radeon_pm_init_old(struct radeon_device *rdev)
  954. {
  955. int ret;
  956. rdev->pm.profile = PM_PROFILE_DEFAULT;
  957. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  958. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  959. rdev->pm.dynpm_can_upclock = true;
  960. rdev->pm.dynpm_can_downclock = true;
  961. rdev->pm.default_sclk = rdev->clock.default_sclk;
  962. rdev->pm.default_mclk = rdev->clock.default_mclk;
  963. rdev->pm.current_sclk = rdev->clock.default_sclk;
  964. rdev->pm.current_mclk = rdev->clock.default_mclk;
  965. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  966. if (rdev->bios) {
  967. if (rdev->is_atom_bios)
  968. radeon_atombios_get_power_modes(rdev);
  969. else
  970. radeon_combios_get_power_modes(rdev);
  971. radeon_pm_print_states(rdev);
  972. radeon_pm_init_profile(rdev);
  973. /* set up the default clocks if the MC ucode is loaded */
  974. if ((rdev->family >= CHIP_BARTS) &&
  975. (rdev->family <= CHIP_CAYMAN) &&
  976. rdev->mc_fw) {
  977. if (rdev->pm.default_vddc)
  978. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  979. SET_VOLTAGE_TYPE_ASIC_VDDC);
  980. if (rdev->pm.default_vddci)
  981. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  982. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  983. if (rdev->pm.default_sclk)
  984. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  985. if (rdev->pm.default_mclk)
  986. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  987. }
  988. }
  989. /* set up the internal thermal sensor if applicable */
  990. ret = radeon_hwmon_init(rdev);
  991. if (ret)
  992. return ret;
  993. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  994. if (rdev->pm.num_power_states > 1) {
  995. /* where's the best place to put these? */
  996. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  997. if (ret)
  998. DRM_ERROR("failed to create device file for power profile\n");
  999. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1000. if (ret)
  1001. DRM_ERROR("failed to create device file for power method\n");
  1002. if (radeon_debugfs_pm_init(rdev)) {
  1003. DRM_ERROR("Failed to register debugfs file for PM!\n");
  1004. }
  1005. DRM_INFO("radeon: power management initialized\n");
  1006. }
  1007. return 0;
  1008. }
  1009. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  1010. {
  1011. int i;
  1012. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1013. printk("== power state %d ==\n", i);
  1014. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  1015. }
  1016. }
  1017. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  1018. {
  1019. int ret;
  1020. /* default to balanced state */
  1021. rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  1022. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  1023. rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
  1024. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1025. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1026. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1027. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1028. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1029. if (rdev->bios && rdev->is_atom_bios)
  1030. radeon_atombios_get_power_modes(rdev);
  1031. else
  1032. return -EINVAL;
  1033. /* set up the internal thermal sensor if applicable */
  1034. ret = radeon_hwmon_init(rdev);
  1035. if (ret)
  1036. return ret;
  1037. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  1038. mutex_lock(&rdev->pm.mutex);
  1039. radeon_dpm_init(rdev);
  1040. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1041. if (radeon_dpm == 1)
  1042. radeon_dpm_print_power_states(rdev);
  1043. radeon_dpm_setup_asic(rdev);
  1044. ret = radeon_dpm_enable(rdev);
  1045. mutex_unlock(&rdev->pm.mutex);
  1046. if (ret) {
  1047. rdev->pm.dpm_enabled = false;
  1048. if ((rdev->family >= CHIP_BARTS) &&
  1049. (rdev->family <= CHIP_CAYMAN) &&
  1050. rdev->mc_fw) {
  1051. if (rdev->pm.default_vddc)
  1052. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1053. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1054. if (rdev->pm.default_vddci)
  1055. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1056. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1057. if (rdev->pm.default_sclk)
  1058. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1059. if (rdev->pm.default_mclk)
  1060. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1061. }
  1062. DRM_ERROR("radeon: dpm initialization failed\n");
  1063. return ret;
  1064. }
  1065. rdev->pm.dpm_enabled = true;
  1066. radeon_pm_compute_clocks(rdev);
  1067. if (rdev->pm.num_power_states > 1) {
  1068. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  1069. if (ret)
  1070. DRM_ERROR("failed to create device file for dpm state\n");
  1071. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1072. if (ret)
  1073. DRM_ERROR("failed to create device file for dpm state\n");
  1074. /* XXX: these are noops for dpm but are here for backwards compat */
  1075. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1076. if (ret)
  1077. DRM_ERROR("failed to create device file for power profile\n");
  1078. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1079. if (ret)
  1080. DRM_ERROR("failed to create device file for power method\n");
  1081. if (radeon_debugfs_pm_init(rdev)) {
  1082. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1083. }
  1084. DRM_INFO("radeon: dpm initialized\n");
  1085. }
  1086. return 0;
  1087. }
  1088. int radeon_pm_init(struct radeon_device *rdev)
  1089. {
  1090. /* enable dpm on rv6xx+ */
  1091. switch (rdev->family) {
  1092. case CHIP_RV610:
  1093. case CHIP_RV630:
  1094. case CHIP_RV620:
  1095. case CHIP_RV635:
  1096. case CHIP_RV670:
  1097. case CHIP_RS780:
  1098. case CHIP_RS880:
  1099. case CHIP_CAYMAN:
  1100. case CHIP_BONAIRE:
  1101. case CHIP_KABINI:
  1102. case CHIP_KAVERI:
  1103. case CHIP_HAWAII:
  1104. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1105. if (!rdev->rlc_fw)
  1106. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1107. else if ((rdev->family >= CHIP_RV770) &&
  1108. (!(rdev->flags & RADEON_IS_IGP)) &&
  1109. (!rdev->smc_fw))
  1110. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1111. else if (radeon_dpm == 1)
  1112. rdev->pm.pm_method = PM_METHOD_DPM;
  1113. else
  1114. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1115. break;
  1116. case CHIP_RV770:
  1117. case CHIP_RV730:
  1118. case CHIP_RV710:
  1119. case CHIP_RV740:
  1120. case CHIP_CEDAR:
  1121. case CHIP_REDWOOD:
  1122. case CHIP_JUNIPER:
  1123. case CHIP_CYPRESS:
  1124. case CHIP_HEMLOCK:
  1125. case CHIP_PALM:
  1126. case CHIP_SUMO:
  1127. case CHIP_SUMO2:
  1128. case CHIP_BARTS:
  1129. case CHIP_TURKS:
  1130. case CHIP_CAICOS:
  1131. case CHIP_ARUBA:
  1132. case CHIP_TAHITI:
  1133. case CHIP_PITCAIRN:
  1134. case CHIP_VERDE:
  1135. case CHIP_OLAND:
  1136. case CHIP_HAINAN:
  1137. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1138. if (!rdev->rlc_fw)
  1139. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1140. else if ((rdev->family >= CHIP_RV770) &&
  1141. (!(rdev->flags & RADEON_IS_IGP)) &&
  1142. (!rdev->smc_fw))
  1143. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1144. else if (radeon_dpm == 0)
  1145. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1146. else
  1147. rdev->pm.pm_method = PM_METHOD_DPM;
  1148. break;
  1149. default:
  1150. /* default to profile method */
  1151. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1152. break;
  1153. }
  1154. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1155. return radeon_pm_init_dpm(rdev);
  1156. else
  1157. return radeon_pm_init_old(rdev);
  1158. }
  1159. static void radeon_pm_fini_old(struct radeon_device *rdev)
  1160. {
  1161. if (rdev->pm.num_power_states > 1) {
  1162. mutex_lock(&rdev->pm.mutex);
  1163. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1164. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1165. radeon_pm_update_profile(rdev);
  1166. radeon_pm_set_clocks(rdev);
  1167. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1168. /* reset default clocks */
  1169. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1170. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1171. radeon_pm_set_clocks(rdev);
  1172. }
  1173. mutex_unlock(&rdev->pm.mutex);
  1174. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1175. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1176. device_remove_file(rdev->dev, &dev_attr_power_method);
  1177. }
  1178. if (rdev->pm.power_state)
  1179. kfree(rdev->pm.power_state);
  1180. }
  1181. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  1182. {
  1183. if (rdev->pm.num_power_states > 1) {
  1184. mutex_lock(&rdev->pm.mutex);
  1185. radeon_dpm_disable(rdev);
  1186. mutex_unlock(&rdev->pm.mutex);
  1187. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  1188. device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1189. /* XXX backwards compat */
  1190. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1191. device_remove_file(rdev->dev, &dev_attr_power_method);
  1192. }
  1193. radeon_dpm_fini(rdev);
  1194. if (rdev->pm.power_state)
  1195. kfree(rdev->pm.power_state);
  1196. }
  1197. void radeon_pm_fini(struct radeon_device *rdev)
  1198. {
  1199. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1200. radeon_pm_fini_dpm(rdev);
  1201. else
  1202. radeon_pm_fini_old(rdev);
  1203. }
  1204. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  1205. {
  1206. struct drm_device *ddev = rdev->ddev;
  1207. struct drm_crtc *crtc;
  1208. struct radeon_crtc *radeon_crtc;
  1209. if (rdev->pm.num_power_states < 2)
  1210. return;
  1211. mutex_lock(&rdev->pm.mutex);
  1212. rdev->pm.active_crtcs = 0;
  1213. rdev->pm.active_crtc_count = 0;
  1214. list_for_each_entry(crtc,
  1215. &ddev->mode_config.crtc_list, head) {
  1216. radeon_crtc = to_radeon_crtc(crtc);
  1217. if (radeon_crtc->enabled) {
  1218. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  1219. rdev->pm.active_crtc_count++;
  1220. }
  1221. }
  1222. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1223. radeon_pm_update_profile(rdev);
  1224. radeon_pm_set_clocks(rdev);
  1225. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1226. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1227. if (rdev->pm.active_crtc_count > 1) {
  1228. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1229. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1230. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1231. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1232. radeon_pm_get_dynpm_state(rdev);
  1233. radeon_pm_set_clocks(rdev);
  1234. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1235. }
  1236. } else if (rdev->pm.active_crtc_count == 1) {
  1237. /* TODO: Increase clocks if needed for current mode */
  1238. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1239. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1240. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1241. radeon_pm_get_dynpm_state(rdev);
  1242. radeon_pm_set_clocks(rdev);
  1243. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1244. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1245. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1246. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1247. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1248. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1249. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1250. }
  1251. } else { /* count == 0 */
  1252. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1253. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1254. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1255. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1256. radeon_pm_get_dynpm_state(rdev);
  1257. radeon_pm_set_clocks(rdev);
  1258. }
  1259. }
  1260. }
  1261. }
  1262. mutex_unlock(&rdev->pm.mutex);
  1263. }
  1264. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1265. {
  1266. struct drm_device *ddev = rdev->ddev;
  1267. struct drm_crtc *crtc;
  1268. struct radeon_crtc *radeon_crtc;
  1269. mutex_lock(&rdev->pm.mutex);
  1270. /* update active crtc counts */
  1271. rdev->pm.dpm.new_active_crtcs = 0;
  1272. rdev->pm.dpm.new_active_crtc_count = 0;
  1273. list_for_each_entry(crtc,
  1274. &ddev->mode_config.crtc_list, head) {
  1275. radeon_crtc = to_radeon_crtc(crtc);
  1276. if (crtc->enabled) {
  1277. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1278. rdev->pm.dpm.new_active_crtc_count++;
  1279. }
  1280. }
  1281. /* update battery/ac status */
  1282. if (power_supply_is_system_supplied() > 0)
  1283. rdev->pm.dpm.ac_power = true;
  1284. else
  1285. rdev->pm.dpm.ac_power = false;
  1286. radeon_dpm_change_power_state_locked(rdev);
  1287. mutex_unlock(&rdev->pm.mutex);
  1288. }
  1289. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1290. {
  1291. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1292. radeon_pm_compute_clocks_dpm(rdev);
  1293. else
  1294. radeon_pm_compute_clocks_old(rdev);
  1295. }
  1296. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1297. {
  1298. int crtc, vpos, hpos, vbl_status;
  1299. bool in_vbl = true;
  1300. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1301. * otherwise return in_vbl == false.
  1302. */
  1303. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1304. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1305. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos, NULL, NULL);
  1306. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1307. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  1308. in_vbl = false;
  1309. }
  1310. }
  1311. return in_vbl;
  1312. }
  1313. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1314. {
  1315. u32 stat_crtc = 0;
  1316. bool in_vbl = radeon_pm_in_vbl(rdev);
  1317. if (in_vbl == false)
  1318. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1319. finish ? "exit" : "entry");
  1320. return in_vbl;
  1321. }
  1322. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1323. {
  1324. struct radeon_device *rdev;
  1325. int resched;
  1326. rdev = container_of(work, struct radeon_device,
  1327. pm.dynpm_idle_work.work);
  1328. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1329. mutex_lock(&rdev->pm.mutex);
  1330. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1331. int not_processed = 0;
  1332. int i;
  1333. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1334. struct radeon_ring *ring = &rdev->ring[i];
  1335. if (ring->ready) {
  1336. not_processed += radeon_fence_count_emitted(rdev, i);
  1337. if (not_processed >= 3)
  1338. break;
  1339. }
  1340. }
  1341. if (not_processed >= 3) { /* should upclock */
  1342. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1343. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1344. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1345. rdev->pm.dynpm_can_upclock) {
  1346. rdev->pm.dynpm_planned_action =
  1347. DYNPM_ACTION_UPCLOCK;
  1348. rdev->pm.dynpm_action_timeout = jiffies +
  1349. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1350. }
  1351. } else if (not_processed == 0) { /* should downclock */
  1352. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1353. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1354. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1355. rdev->pm.dynpm_can_downclock) {
  1356. rdev->pm.dynpm_planned_action =
  1357. DYNPM_ACTION_DOWNCLOCK;
  1358. rdev->pm.dynpm_action_timeout = jiffies +
  1359. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1360. }
  1361. }
  1362. /* Note, radeon_pm_set_clocks is called with static_switch set
  1363. * to false since we want to wait for vbl to avoid flicker.
  1364. */
  1365. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1366. jiffies > rdev->pm.dynpm_action_timeout) {
  1367. radeon_pm_get_dynpm_state(rdev);
  1368. radeon_pm_set_clocks(rdev);
  1369. }
  1370. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1371. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1372. }
  1373. mutex_unlock(&rdev->pm.mutex);
  1374. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1375. }
  1376. /*
  1377. * Debugfs info
  1378. */
  1379. #if defined(CONFIG_DEBUG_FS)
  1380. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1381. {
  1382. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1383. struct drm_device *dev = node->minor->dev;
  1384. struct radeon_device *rdev = dev->dev_private;
  1385. if (rdev->pm.dpm_enabled) {
  1386. mutex_lock(&rdev->pm.mutex);
  1387. if (rdev->asic->dpm.debugfs_print_current_performance_level)
  1388. radeon_dpm_debugfs_print_current_performance_level(rdev, m);
  1389. else
  1390. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1391. mutex_unlock(&rdev->pm.mutex);
  1392. } else {
  1393. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1394. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1395. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1396. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1397. else
  1398. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1399. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1400. if (rdev->asic->pm.get_memory_clock)
  1401. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1402. if (rdev->pm.current_vddc)
  1403. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1404. if (rdev->asic->pm.get_pcie_lanes)
  1405. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1406. }
  1407. return 0;
  1408. }
  1409. static struct drm_info_list radeon_pm_info_list[] = {
  1410. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1411. };
  1412. #endif
  1413. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1414. {
  1415. #if defined(CONFIG_DEBUG_FS)
  1416. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1417. #else
  1418. return 0;
  1419. #endif
  1420. }