radeon_i2c.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <linux/export.h>
  27. #include "drmP.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int radeon_atom_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  32. struct i2c_msg *msgs, int num);
  33. extern u32 radeon_atom_hw_i2c_func(struct i2c_adapter *adap);
  34. /**
  35. * radeon_ddc_probe
  36. *
  37. */
  38. bool radeon_ddc_probe(struct radeon_connector *radeon_connector)
  39. {
  40. u8 out = 0x0;
  41. u8 buf[8];
  42. int ret;
  43. struct i2c_msg msgs[] = {
  44. {
  45. .addr = 0x50,
  46. .flags = 0,
  47. .len = 1,
  48. .buf = &out,
  49. },
  50. {
  51. .addr = 0x50,
  52. .flags = I2C_M_RD,
  53. .len = 8,
  54. .buf = buf,
  55. }
  56. };
  57. /* on hw with routers, select right port */
  58. if (radeon_connector->router.ddc_valid)
  59. radeon_router_select_ddc_port(radeon_connector);
  60. ret = i2c_transfer(&radeon_connector->ddc_bus->adapter, msgs, 2);
  61. if (ret != 2)
  62. /* Couldn't find an accessible DDC on this connector */
  63. return false;
  64. /* Probe also for valid EDID header
  65. * EDID header starts with:
  66. * 0x00,0xFF,0xFF,0xFF,0xFF,0xFF,0xFF,0x00.
  67. * Only the first 6 bytes must be valid as
  68. * drm_edid_block_valid() can fix the last 2 bytes */
  69. if (drm_edid_header_is_valid(buf) < 6) {
  70. /* Couldn't find an accessible EDID on this
  71. * connector */
  72. return false;
  73. }
  74. return true;
  75. }
  76. /* bit banging i2c */
  77. static int pre_xfer(struct i2c_adapter *i2c_adap)
  78. {
  79. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  80. struct radeon_device *rdev = i2c->dev->dev_private;
  81. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  82. uint32_t temp;
  83. /* RV410 appears to have a bug where the hw i2c in reset
  84. * holds the i2c port in a bad state - switch hw i2c away before
  85. * doing DDC - do this for all r200s/r300s/r400s for safety sake
  86. */
  87. if (rec->hw_capable) {
  88. if ((rdev->family >= CHIP_R200) && !ASIC_IS_AVIVO(rdev)) {
  89. u32 reg;
  90. if (rdev->family >= CHIP_RV350)
  91. reg = RADEON_GPIO_MONID;
  92. else if ((rdev->family == CHIP_R300) ||
  93. (rdev->family == CHIP_R350))
  94. reg = RADEON_GPIO_DVI_DDC;
  95. else
  96. reg = RADEON_GPIO_CRT2_DDC;
  97. mutex_lock(&rdev->dc_hw_i2c_mutex);
  98. if (rec->a_clk_reg == reg) {
  99. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  100. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1)));
  101. } else {
  102. WREG32(RADEON_DVI_I2C_CNTL_0, (RADEON_I2C_SOFT_RST |
  103. R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3)));
  104. }
  105. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  106. }
  107. }
  108. /* switch the pads to ddc mode */
  109. if (ASIC_IS_DCE3(rdev) && rec->hw_capable) {
  110. temp = RREG32(rec->mask_clk_reg);
  111. temp &= ~(1 << 16);
  112. WREG32(rec->mask_clk_reg, temp);
  113. }
  114. /* clear the output pin values */
  115. temp = RREG32(rec->a_clk_reg) & ~rec->a_clk_mask;
  116. WREG32(rec->a_clk_reg, temp);
  117. temp = RREG32(rec->a_data_reg) & ~rec->a_data_mask;
  118. WREG32(rec->a_data_reg, temp);
  119. /* set the pins to input */
  120. temp = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  121. WREG32(rec->en_clk_reg, temp);
  122. temp = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  123. WREG32(rec->en_data_reg, temp);
  124. /* mask the gpio pins for software use */
  125. temp = RREG32(rec->mask_clk_reg) | rec->mask_clk_mask;
  126. WREG32(rec->mask_clk_reg, temp);
  127. temp = RREG32(rec->mask_clk_reg);
  128. temp = RREG32(rec->mask_data_reg) | rec->mask_data_mask;
  129. WREG32(rec->mask_data_reg, temp);
  130. temp = RREG32(rec->mask_data_reg);
  131. return 0;
  132. }
  133. static void post_xfer(struct i2c_adapter *i2c_adap)
  134. {
  135. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  136. struct radeon_device *rdev = i2c->dev->dev_private;
  137. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  138. uint32_t temp;
  139. /* unmask the gpio pins for software use */
  140. temp = RREG32(rec->mask_clk_reg) & ~rec->mask_clk_mask;
  141. WREG32(rec->mask_clk_reg, temp);
  142. temp = RREG32(rec->mask_clk_reg);
  143. temp = RREG32(rec->mask_data_reg) & ~rec->mask_data_mask;
  144. WREG32(rec->mask_data_reg, temp);
  145. temp = RREG32(rec->mask_data_reg);
  146. }
  147. static int get_clock(void *i2c_priv)
  148. {
  149. struct radeon_i2c_chan *i2c = i2c_priv;
  150. struct radeon_device *rdev = i2c->dev->dev_private;
  151. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  152. uint32_t val;
  153. /* read the value off the pin */
  154. val = RREG32(rec->y_clk_reg);
  155. val &= rec->y_clk_mask;
  156. return (val != 0);
  157. }
  158. static int get_data(void *i2c_priv)
  159. {
  160. struct radeon_i2c_chan *i2c = i2c_priv;
  161. struct radeon_device *rdev = i2c->dev->dev_private;
  162. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  163. uint32_t val;
  164. /* read the value off the pin */
  165. val = RREG32(rec->y_data_reg);
  166. val &= rec->y_data_mask;
  167. return (val != 0);
  168. }
  169. static void set_clock(void *i2c_priv, int clock)
  170. {
  171. struct radeon_i2c_chan *i2c = i2c_priv;
  172. struct radeon_device *rdev = i2c->dev->dev_private;
  173. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  174. uint32_t val;
  175. /* set pin direction */
  176. val = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
  177. val |= clock ? 0 : rec->en_clk_mask;
  178. WREG32(rec->en_clk_reg, val);
  179. }
  180. static void set_data(void *i2c_priv, int data)
  181. {
  182. struct radeon_i2c_chan *i2c = i2c_priv;
  183. struct radeon_device *rdev = i2c->dev->dev_private;
  184. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  185. uint32_t val;
  186. /* set pin direction */
  187. val = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
  188. val |= data ? 0 : rec->en_data_mask;
  189. WREG32(rec->en_data_reg, val);
  190. }
  191. /* hw i2c */
  192. static u32 radeon_get_i2c_prescale(struct radeon_device *rdev)
  193. {
  194. u32 sclk = rdev->pm.current_sclk;
  195. u32 prescale = 0;
  196. u32 nm;
  197. u8 n, m, loop;
  198. int i2c_clock;
  199. switch (rdev->family) {
  200. case CHIP_R100:
  201. case CHIP_RV100:
  202. case CHIP_RS100:
  203. case CHIP_RV200:
  204. case CHIP_RS200:
  205. case CHIP_R200:
  206. case CHIP_RV250:
  207. case CHIP_RS300:
  208. case CHIP_RV280:
  209. case CHIP_R300:
  210. case CHIP_R350:
  211. case CHIP_RV350:
  212. i2c_clock = 60;
  213. nm = (sclk * 10) / (i2c_clock * 4);
  214. for (loop = 1; loop < 255; loop++) {
  215. if ((nm / loop) < loop)
  216. break;
  217. }
  218. n = loop - 1;
  219. m = loop - 2;
  220. prescale = m | (n << 8);
  221. break;
  222. case CHIP_RV380:
  223. case CHIP_RS400:
  224. case CHIP_RS480:
  225. case CHIP_R420:
  226. case CHIP_R423:
  227. case CHIP_RV410:
  228. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  229. break;
  230. case CHIP_RS600:
  231. case CHIP_RS690:
  232. case CHIP_RS740:
  233. /* todo */
  234. break;
  235. case CHIP_RV515:
  236. case CHIP_R520:
  237. case CHIP_RV530:
  238. case CHIP_RV560:
  239. case CHIP_RV570:
  240. case CHIP_R580:
  241. i2c_clock = 50;
  242. if (rdev->family == CHIP_R520)
  243. prescale = (127 << 8) + ((sclk * 10) / (4 * 127 * i2c_clock));
  244. else
  245. prescale = (((sclk * 10)/(4 * 128 * 100) + 1) << 8) + 128;
  246. break;
  247. case CHIP_R600:
  248. case CHIP_RV610:
  249. case CHIP_RV630:
  250. case CHIP_RV670:
  251. /* todo */
  252. break;
  253. case CHIP_RV620:
  254. case CHIP_RV635:
  255. case CHIP_RS780:
  256. case CHIP_RS880:
  257. case CHIP_RV770:
  258. case CHIP_RV730:
  259. case CHIP_RV710:
  260. case CHIP_RV740:
  261. /* todo */
  262. break;
  263. case CHIP_CEDAR:
  264. case CHIP_REDWOOD:
  265. case CHIP_JUNIPER:
  266. case CHIP_CYPRESS:
  267. case CHIP_HEMLOCK:
  268. /* todo */
  269. break;
  270. default:
  271. DRM_ERROR("i2c: unhandled radeon chip\n");
  272. break;
  273. }
  274. return prescale;
  275. }
  276. /* hw i2c engine for r1xx-4xx hardware
  277. * hw can buffer up to 15 bytes
  278. */
  279. static int r100_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  280. struct i2c_msg *msgs, int num)
  281. {
  282. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  283. struct radeon_device *rdev = i2c->dev->dev_private;
  284. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  285. struct i2c_msg *p;
  286. int i, j, k, ret = num;
  287. u32 prescale;
  288. u32 i2c_cntl_0, i2c_cntl_1, i2c_data;
  289. u32 tmp, reg;
  290. mutex_lock(&rdev->dc_hw_i2c_mutex);
  291. /* take the pm lock since we need a constant sclk */
  292. mutex_lock(&rdev->pm.mutex);
  293. prescale = radeon_get_i2c_prescale(rdev);
  294. reg = ((prescale << RADEON_I2C_PRESCALE_SHIFT) |
  295. RADEON_I2C_DRIVE_EN |
  296. RADEON_I2C_START |
  297. RADEON_I2C_STOP |
  298. RADEON_I2C_GO);
  299. if (rdev->is_atom_bios) {
  300. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  301. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  302. }
  303. if (rec->mm_i2c) {
  304. i2c_cntl_0 = RADEON_I2C_CNTL_0;
  305. i2c_cntl_1 = RADEON_I2C_CNTL_1;
  306. i2c_data = RADEON_I2C_DATA;
  307. } else {
  308. i2c_cntl_0 = RADEON_DVI_I2C_CNTL_0;
  309. i2c_cntl_1 = RADEON_DVI_I2C_CNTL_1;
  310. i2c_data = RADEON_DVI_I2C_DATA;
  311. switch (rdev->family) {
  312. case CHIP_R100:
  313. case CHIP_RV100:
  314. case CHIP_RS100:
  315. case CHIP_RV200:
  316. case CHIP_RS200:
  317. case CHIP_RS300:
  318. switch (rec->mask_clk_reg) {
  319. case RADEON_GPIO_DVI_DDC:
  320. /* no gpio select bit */
  321. break;
  322. default:
  323. DRM_ERROR("gpio not supported with hw i2c\n");
  324. ret = -EINVAL;
  325. goto done;
  326. }
  327. break;
  328. case CHIP_R200:
  329. /* only bit 4 on r200 */
  330. switch (rec->mask_clk_reg) {
  331. case RADEON_GPIO_DVI_DDC:
  332. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  333. break;
  334. case RADEON_GPIO_MONID:
  335. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  336. break;
  337. default:
  338. DRM_ERROR("gpio not supported with hw i2c\n");
  339. ret = -EINVAL;
  340. goto done;
  341. }
  342. break;
  343. case CHIP_RV250:
  344. case CHIP_RV280:
  345. /* bits 3 and 4 */
  346. switch (rec->mask_clk_reg) {
  347. case RADEON_GPIO_DVI_DDC:
  348. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  349. break;
  350. case RADEON_GPIO_VGA_DDC:
  351. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  352. break;
  353. case RADEON_GPIO_CRT2_DDC:
  354. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  355. break;
  356. default:
  357. DRM_ERROR("gpio not supported with hw i2c\n");
  358. ret = -EINVAL;
  359. goto done;
  360. }
  361. break;
  362. case CHIP_R300:
  363. case CHIP_R350:
  364. /* only bit 4 on r300/r350 */
  365. switch (rec->mask_clk_reg) {
  366. case RADEON_GPIO_VGA_DDC:
  367. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  368. break;
  369. case RADEON_GPIO_DVI_DDC:
  370. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  371. break;
  372. default:
  373. DRM_ERROR("gpio not supported with hw i2c\n");
  374. ret = -EINVAL;
  375. goto done;
  376. }
  377. break;
  378. case CHIP_RV350:
  379. case CHIP_RV380:
  380. case CHIP_R420:
  381. case CHIP_R423:
  382. case CHIP_RV410:
  383. case CHIP_RS400:
  384. case CHIP_RS480:
  385. /* bits 3 and 4 */
  386. switch (rec->mask_clk_reg) {
  387. case RADEON_GPIO_VGA_DDC:
  388. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC1);
  389. break;
  390. case RADEON_GPIO_DVI_DDC:
  391. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC2);
  392. break;
  393. case RADEON_GPIO_MONID:
  394. reg |= R200_DVI_I2C_PIN_SEL(R200_SEL_DDC3);
  395. break;
  396. default:
  397. DRM_ERROR("gpio not supported with hw i2c\n");
  398. ret = -EINVAL;
  399. goto done;
  400. }
  401. break;
  402. default:
  403. DRM_ERROR("unsupported asic\n");
  404. ret = -EINVAL;
  405. goto done;
  406. break;
  407. }
  408. }
  409. /* check for bus probe */
  410. p = &msgs[0];
  411. if ((num == 1) && (p->len == 0)) {
  412. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  413. RADEON_I2C_NACK |
  414. RADEON_I2C_HALT |
  415. RADEON_I2C_SOFT_RST));
  416. WREG32(i2c_data, (p->addr << 1) & 0xff);
  417. WREG32(i2c_data, 0);
  418. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  419. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  420. RADEON_I2C_EN |
  421. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  422. WREG32(i2c_cntl_0, reg);
  423. for (k = 0; k < 32; k++) {
  424. udelay(10);
  425. tmp = RREG32(i2c_cntl_0);
  426. if (tmp & RADEON_I2C_GO)
  427. continue;
  428. tmp = RREG32(i2c_cntl_0);
  429. if (tmp & RADEON_I2C_DONE)
  430. break;
  431. else {
  432. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  433. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  434. ret = -EIO;
  435. goto done;
  436. }
  437. }
  438. goto done;
  439. }
  440. for (i = 0; i < num; i++) {
  441. p = &msgs[i];
  442. for (j = 0; j < p->len; j++) {
  443. if (p->flags & I2C_M_RD) {
  444. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  445. RADEON_I2C_NACK |
  446. RADEON_I2C_HALT |
  447. RADEON_I2C_SOFT_RST));
  448. WREG32(i2c_data, ((p->addr << 1) & 0xff) | 0x1);
  449. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  450. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  451. RADEON_I2C_EN |
  452. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  453. WREG32(i2c_cntl_0, reg | RADEON_I2C_RECEIVE);
  454. for (k = 0; k < 32; k++) {
  455. udelay(10);
  456. tmp = RREG32(i2c_cntl_0);
  457. if (tmp & RADEON_I2C_GO)
  458. continue;
  459. tmp = RREG32(i2c_cntl_0);
  460. if (tmp & RADEON_I2C_DONE)
  461. break;
  462. else {
  463. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  464. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  465. ret = -EIO;
  466. goto done;
  467. }
  468. }
  469. p->buf[j] = RREG32(i2c_data) & 0xff;
  470. } else {
  471. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  472. RADEON_I2C_NACK |
  473. RADEON_I2C_HALT |
  474. RADEON_I2C_SOFT_RST));
  475. WREG32(i2c_data, (p->addr << 1) & 0xff);
  476. WREG32(i2c_data, p->buf[j]);
  477. WREG32(i2c_cntl_1, ((1 << RADEON_I2C_DATA_COUNT_SHIFT) |
  478. (1 << RADEON_I2C_ADDR_COUNT_SHIFT) |
  479. RADEON_I2C_EN |
  480. (48 << RADEON_I2C_TIME_LIMIT_SHIFT)));
  481. WREG32(i2c_cntl_0, reg);
  482. for (k = 0; k < 32; k++) {
  483. udelay(10);
  484. tmp = RREG32(i2c_cntl_0);
  485. if (tmp & RADEON_I2C_GO)
  486. continue;
  487. tmp = RREG32(i2c_cntl_0);
  488. if (tmp & RADEON_I2C_DONE)
  489. break;
  490. else {
  491. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  492. WREG32(i2c_cntl_0, tmp | RADEON_I2C_ABORT);
  493. ret = -EIO;
  494. goto done;
  495. }
  496. }
  497. }
  498. }
  499. }
  500. done:
  501. WREG32(i2c_cntl_0, 0);
  502. WREG32(i2c_cntl_1, 0);
  503. WREG32(i2c_cntl_0, (RADEON_I2C_DONE |
  504. RADEON_I2C_NACK |
  505. RADEON_I2C_HALT |
  506. RADEON_I2C_SOFT_RST));
  507. if (rdev->is_atom_bios) {
  508. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  509. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  510. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  511. }
  512. mutex_unlock(&rdev->pm.mutex);
  513. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  514. return ret;
  515. }
  516. /* hw i2c engine for r5xx hardware
  517. * hw can buffer up to 15 bytes
  518. */
  519. static int r500_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  520. struct i2c_msg *msgs, int num)
  521. {
  522. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  523. struct radeon_device *rdev = i2c->dev->dev_private;
  524. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  525. struct i2c_msg *p;
  526. int i, j, remaining, current_count, buffer_offset, ret = num;
  527. u32 prescale;
  528. u32 tmp, reg;
  529. u32 saved1, saved2;
  530. mutex_lock(&rdev->dc_hw_i2c_mutex);
  531. /* take the pm lock since we need a constant sclk */
  532. mutex_lock(&rdev->pm.mutex);
  533. prescale = radeon_get_i2c_prescale(rdev);
  534. /* clear gpio mask bits */
  535. tmp = RREG32(rec->mask_clk_reg);
  536. tmp &= ~rec->mask_clk_mask;
  537. WREG32(rec->mask_clk_reg, tmp);
  538. tmp = RREG32(rec->mask_clk_reg);
  539. tmp = RREG32(rec->mask_data_reg);
  540. tmp &= ~rec->mask_data_mask;
  541. WREG32(rec->mask_data_reg, tmp);
  542. tmp = RREG32(rec->mask_data_reg);
  543. /* clear pin values */
  544. tmp = RREG32(rec->a_clk_reg);
  545. tmp &= ~rec->a_clk_mask;
  546. WREG32(rec->a_clk_reg, tmp);
  547. tmp = RREG32(rec->a_clk_reg);
  548. tmp = RREG32(rec->a_data_reg);
  549. tmp &= ~rec->a_data_mask;
  550. WREG32(rec->a_data_reg, tmp);
  551. tmp = RREG32(rec->a_data_reg);
  552. /* set the pins to input */
  553. tmp = RREG32(rec->en_clk_reg);
  554. tmp &= ~rec->en_clk_mask;
  555. WREG32(rec->en_clk_reg, tmp);
  556. tmp = RREG32(rec->en_clk_reg);
  557. tmp = RREG32(rec->en_data_reg);
  558. tmp &= ~rec->en_data_mask;
  559. WREG32(rec->en_data_reg, tmp);
  560. tmp = RREG32(rec->en_data_reg);
  561. /* */
  562. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  563. WREG32(RADEON_BIOS_6_SCRATCH, tmp | ATOM_S6_HW_I2C_BUSY_STATE);
  564. saved1 = RREG32(AVIVO_DC_I2C_CONTROL1);
  565. saved2 = RREG32(0x494);
  566. WREG32(0x494, saved2 | 0x1);
  567. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_WANTS_TO_USE_I2C);
  568. for (i = 0; i < 50; i++) {
  569. udelay(1);
  570. if (RREG32(AVIVO_DC_I2C_ARBITRATION) & AVIVO_DC_I2C_SW_CAN_USE_I2C)
  571. break;
  572. }
  573. if (i == 50) {
  574. DRM_ERROR("failed to get i2c bus\n");
  575. ret = -EBUSY;
  576. goto done;
  577. }
  578. reg = AVIVO_DC_I2C_START | AVIVO_DC_I2C_STOP | AVIVO_DC_I2C_EN;
  579. switch (rec->mask_clk_reg) {
  580. case AVIVO_DC_GPIO_DDC1_MASK:
  581. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC1);
  582. break;
  583. case AVIVO_DC_GPIO_DDC2_MASK:
  584. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC2);
  585. break;
  586. case AVIVO_DC_GPIO_DDC3_MASK:
  587. reg |= AVIVO_DC_I2C_PIN_SELECT(AVIVO_SEL_DDC3);
  588. break;
  589. default:
  590. DRM_ERROR("gpio not supported with hw i2c\n");
  591. ret = -EINVAL;
  592. goto done;
  593. }
  594. /* check for bus probe */
  595. p = &msgs[0];
  596. if ((num == 1) && (p->len == 0)) {
  597. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  598. AVIVO_DC_I2C_NACK |
  599. AVIVO_DC_I2C_HALT));
  600. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  601. udelay(1);
  602. WREG32(AVIVO_DC_I2C_RESET, 0);
  603. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  604. WREG32(AVIVO_DC_I2C_DATA, 0);
  605. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  606. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  607. AVIVO_DC_I2C_DATA_COUNT(1) |
  608. (prescale << 16)));
  609. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  610. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  611. for (j = 0; j < 200; j++) {
  612. udelay(50);
  613. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  614. if (tmp & AVIVO_DC_I2C_GO)
  615. continue;
  616. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  617. if (tmp & AVIVO_DC_I2C_DONE)
  618. break;
  619. else {
  620. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  621. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  622. ret = -EIO;
  623. goto done;
  624. }
  625. }
  626. goto done;
  627. }
  628. for (i = 0; i < num; i++) {
  629. p = &msgs[i];
  630. remaining = p->len;
  631. buffer_offset = 0;
  632. if (p->flags & I2C_M_RD) {
  633. while (remaining) {
  634. if (remaining > 15)
  635. current_count = 15;
  636. else
  637. current_count = remaining;
  638. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  639. AVIVO_DC_I2C_NACK |
  640. AVIVO_DC_I2C_HALT));
  641. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  642. udelay(1);
  643. WREG32(AVIVO_DC_I2C_RESET, 0);
  644. WREG32(AVIVO_DC_I2C_DATA, ((p->addr << 1) & 0xff) | 0x1);
  645. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  646. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  647. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  648. (prescale << 16)));
  649. WREG32(AVIVO_DC_I2C_CONTROL1, reg | AVIVO_DC_I2C_RECEIVE);
  650. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  651. for (j = 0; j < 200; j++) {
  652. udelay(50);
  653. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  654. if (tmp & AVIVO_DC_I2C_GO)
  655. continue;
  656. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  657. if (tmp & AVIVO_DC_I2C_DONE)
  658. break;
  659. else {
  660. DRM_DEBUG("i2c read error 0x%08x\n", tmp);
  661. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  662. ret = -EIO;
  663. goto done;
  664. }
  665. }
  666. for (j = 0; j < current_count; j++)
  667. p->buf[buffer_offset + j] = RREG32(AVIVO_DC_I2C_DATA) & 0xff;
  668. remaining -= current_count;
  669. buffer_offset += current_count;
  670. }
  671. } else {
  672. while (remaining) {
  673. if (remaining > 15)
  674. current_count = 15;
  675. else
  676. current_count = remaining;
  677. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  678. AVIVO_DC_I2C_NACK |
  679. AVIVO_DC_I2C_HALT));
  680. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  681. udelay(1);
  682. WREG32(AVIVO_DC_I2C_RESET, 0);
  683. WREG32(AVIVO_DC_I2C_DATA, (p->addr << 1) & 0xff);
  684. for (j = 0; j < current_count; j++)
  685. WREG32(AVIVO_DC_I2C_DATA, p->buf[buffer_offset + j]);
  686. WREG32(AVIVO_DC_I2C_CONTROL3, AVIVO_DC_I2C_TIME_LIMIT(48));
  687. WREG32(AVIVO_DC_I2C_CONTROL2, (AVIVO_DC_I2C_ADDR_COUNT(1) |
  688. AVIVO_DC_I2C_DATA_COUNT(current_count) |
  689. (prescale << 16)));
  690. WREG32(AVIVO_DC_I2C_CONTROL1, reg);
  691. WREG32(AVIVO_DC_I2C_STATUS1, AVIVO_DC_I2C_GO);
  692. for (j = 0; j < 200; j++) {
  693. udelay(50);
  694. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  695. if (tmp & AVIVO_DC_I2C_GO)
  696. continue;
  697. tmp = RREG32(AVIVO_DC_I2C_STATUS1);
  698. if (tmp & AVIVO_DC_I2C_DONE)
  699. break;
  700. else {
  701. DRM_DEBUG("i2c write error 0x%08x\n", tmp);
  702. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_ABORT);
  703. ret = -EIO;
  704. goto done;
  705. }
  706. }
  707. remaining -= current_count;
  708. buffer_offset += current_count;
  709. }
  710. }
  711. }
  712. done:
  713. WREG32(AVIVO_DC_I2C_STATUS1, (AVIVO_DC_I2C_DONE |
  714. AVIVO_DC_I2C_NACK |
  715. AVIVO_DC_I2C_HALT));
  716. WREG32(AVIVO_DC_I2C_RESET, AVIVO_DC_I2C_SOFT_RESET);
  717. udelay(1);
  718. WREG32(AVIVO_DC_I2C_RESET, 0);
  719. WREG32(AVIVO_DC_I2C_ARBITRATION, AVIVO_DC_I2C_SW_DONE_USING_I2C);
  720. WREG32(AVIVO_DC_I2C_CONTROL1, saved1);
  721. WREG32(0x494, saved2);
  722. tmp = RREG32(RADEON_BIOS_6_SCRATCH);
  723. tmp &= ~ATOM_S6_HW_I2C_BUSY_STATE;
  724. WREG32(RADEON_BIOS_6_SCRATCH, tmp);
  725. mutex_unlock(&rdev->pm.mutex);
  726. mutex_unlock(&rdev->dc_hw_i2c_mutex);
  727. return ret;
  728. }
  729. static int radeon_hw_i2c_xfer(struct i2c_adapter *i2c_adap,
  730. struct i2c_msg *msgs, int num)
  731. {
  732. struct radeon_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
  733. struct radeon_device *rdev = i2c->dev->dev_private;
  734. struct radeon_i2c_bus_rec *rec = &i2c->rec;
  735. int ret = 0;
  736. switch (rdev->family) {
  737. case CHIP_R100:
  738. case CHIP_RV100:
  739. case CHIP_RS100:
  740. case CHIP_RV200:
  741. case CHIP_RS200:
  742. case CHIP_R200:
  743. case CHIP_RV250:
  744. case CHIP_RS300:
  745. case CHIP_RV280:
  746. case CHIP_R300:
  747. case CHIP_R350:
  748. case CHIP_RV350:
  749. case CHIP_RV380:
  750. case CHIP_R420:
  751. case CHIP_R423:
  752. case CHIP_RV410:
  753. case CHIP_RS400:
  754. case CHIP_RS480:
  755. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  756. break;
  757. case CHIP_RS600:
  758. case CHIP_RS690:
  759. case CHIP_RS740:
  760. /* XXX fill in hw i2c implementation */
  761. break;
  762. case CHIP_RV515:
  763. case CHIP_R520:
  764. case CHIP_RV530:
  765. case CHIP_RV560:
  766. case CHIP_RV570:
  767. case CHIP_R580:
  768. if (rec->mm_i2c)
  769. ret = r100_hw_i2c_xfer(i2c_adap, msgs, num);
  770. else
  771. ret = r500_hw_i2c_xfer(i2c_adap, msgs, num);
  772. break;
  773. case CHIP_R600:
  774. case CHIP_RV610:
  775. case CHIP_RV630:
  776. case CHIP_RV670:
  777. /* XXX fill in hw i2c implementation */
  778. break;
  779. case CHIP_RV620:
  780. case CHIP_RV635:
  781. case CHIP_RS780:
  782. case CHIP_RS880:
  783. case CHIP_RV770:
  784. case CHIP_RV730:
  785. case CHIP_RV710:
  786. case CHIP_RV740:
  787. /* XXX fill in hw i2c implementation */
  788. break;
  789. case CHIP_CEDAR:
  790. case CHIP_REDWOOD:
  791. case CHIP_JUNIPER:
  792. case CHIP_CYPRESS:
  793. case CHIP_HEMLOCK:
  794. /* XXX fill in hw i2c implementation */
  795. break;
  796. default:
  797. DRM_ERROR("i2c: unhandled radeon chip\n");
  798. ret = -EIO;
  799. break;
  800. }
  801. return ret;
  802. }
  803. static u32 radeon_hw_i2c_func(struct i2c_adapter *adap)
  804. {
  805. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  806. }
  807. static const struct i2c_algorithm radeon_i2c_algo = {
  808. .master_xfer = radeon_hw_i2c_xfer,
  809. .functionality = radeon_hw_i2c_func,
  810. };
  811. static const struct i2c_algorithm radeon_atom_i2c_algo = {
  812. .master_xfer = radeon_atom_hw_i2c_xfer,
  813. .functionality = radeon_atom_hw_i2c_func,
  814. };
  815. struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  816. struct radeon_i2c_bus_rec *rec,
  817. const char *name)
  818. {
  819. struct radeon_device *rdev = dev->dev_private;
  820. struct radeon_i2c_chan *i2c;
  821. int ret;
  822. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  823. if (i2c == NULL)
  824. return NULL;
  825. i2c->rec = *rec;
  826. i2c->adapter.owner = THIS_MODULE;
  827. i2c->adapter.class = I2C_CLASS_DDC;
  828. i2c->adapter.dev.parent = &dev->pdev->dev;
  829. i2c->dev = dev;
  830. i2c_set_adapdata(&i2c->adapter, i2c);
  831. if (rec->mm_i2c ||
  832. (rec->hw_capable &&
  833. radeon_hw_i2c &&
  834. ((rdev->family <= CHIP_RS480) ||
  835. ((rdev->family >= CHIP_RV515) && (rdev->family <= CHIP_R580))))) {
  836. /* set the radeon hw i2c adapter */
  837. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  838. "Radeon i2c hw bus %s", name);
  839. i2c->adapter.algo = &radeon_i2c_algo;
  840. ret = i2c_add_adapter(&i2c->adapter);
  841. if (ret) {
  842. DRM_ERROR("Failed to register hw i2c %s\n", name);
  843. goto out_free;
  844. }
  845. } else if (rec->hw_capable &&
  846. radeon_hw_i2c &&
  847. ASIC_IS_DCE3(rdev)) {
  848. /* hw i2c using atom */
  849. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  850. "Radeon i2c hw bus %s", name);
  851. i2c->adapter.algo = &radeon_atom_i2c_algo;
  852. ret = i2c_add_adapter(&i2c->adapter);
  853. if (ret) {
  854. DRM_ERROR("Failed to register hw i2c %s\n", name);
  855. goto out_free;
  856. }
  857. } else {
  858. /* set the radeon bit adapter */
  859. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  860. "Radeon i2c bit bus %s", name);
  861. i2c->adapter.algo_data = &i2c->algo.bit;
  862. i2c->algo.bit.pre_xfer = pre_xfer;
  863. i2c->algo.bit.post_xfer = post_xfer;
  864. i2c->algo.bit.setsda = set_data;
  865. i2c->algo.bit.setscl = set_clock;
  866. i2c->algo.bit.getsda = get_data;
  867. i2c->algo.bit.getscl = get_clock;
  868. i2c->algo.bit.udelay = 10;
  869. i2c->algo.bit.timeout = usecs_to_jiffies(2200); /* from VESA */
  870. i2c->algo.bit.data = i2c;
  871. ret = i2c_bit_add_bus(&i2c->adapter);
  872. if (ret) {
  873. DRM_ERROR("Failed to register bit i2c %s\n", name);
  874. goto out_free;
  875. }
  876. }
  877. return i2c;
  878. out_free:
  879. kfree(i2c);
  880. return NULL;
  881. }
  882. struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  883. struct radeon_i2c_bus_rec *rec,
  884. const char *name)
  885. {
  886. struct radeon_i2c_chan *i2c;
  887. int ret;
  888. i2c = kzalloc(sizeof(struct radeon_i2c_chan), GFP_KERNEL);
  889. if (i2c == NULL)
  890. return NULL;
  891. i2c->rec = *rec;
  892. i2c->adapter.owner = THIS_MODULE;
  893. i2c->adapter.class = I2C_CLASS_DDC;
  894. i2c->adapter.dev.parent = &dev->pdev->dev;
  895. i2c->dev = dev;
  896. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  897. "Radeon aux bus %s", name);
  898. i2c_set_adapdata(&i2c->adapter, i2c);
  899. i2c->adapter.algo_data = &i2c->algo.dp;
  900. i2c->algo.dp.aux_ch = radeon_dp_i2c_aux_ch;
  901. i2c->algo.dp.address = 0;
  902. ret = i2c_dp_aux_add_bus(&i2c->adapter);
  903. if (ret) {
  904. DRM_INFO("Failed to register i2c %s\n", name);
  905. goto out_free;
  906. }
  907. return i2c;
  908. out_free:
  909. kfree(i2c);
  910. return NULL;
  911. }
  912. void radeon_i2c_destroy(struct radeon_i2c_chan *i2c)
  913. {
  914. if (!i2c)
  915. return;
  916. i2c_del_adapter(&i2c->adapter);
  917. kfree(i2c);
  918. }
  919. /* Add the default buses */
  920. void radeon_i2c_init(struct radeon_device *rdev)
  921. {
  922. if (rdev->is_atom_bios)
  923. radeon_atombios_i2c_init(rdev);
  924. else
  925. radeon_combios_i2c_init(rdev);
  926. }
  927. /* remove all the buses */
  928. void radeon_i2c_fini(struct radeon_device *rdev)
  929. {
  930. int i;
  931. for (i = 0; i < RADEON_MAX_I2C_BUS; i++) {
  932. if (rdev->i2c_bus[i]) {
  933. radeon_i2c_destroy(rdev->i2c_bus[i]);
  934. rdev->i2c_bus[i] = NULL;
  935. }
  936. }
  937. }
  938. /* Add additional buses */
  939. void radeon_i2c_add(struct radeon_device *rdev,
  940. struct radeon_i2c_bus_rec *rec,
  941. const char *name)
  942. {
  943. struct drm_device *dev = rdev->ddev;
  944. int i;
  945. for (i = 0; i < RADEON_MAX_I2C_BUS; i++) {
  946. if (!rdev->i2c_bus[i]) {
  947. rdev->i2c_bus[i] = radeon_i2c_create(dev, rec, name);
  948. return;
  949. }
  950. }
  951. }
  952. /* looks up bus based on id */
  953. struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  954. struct radeon_i2c_bus_rec *i2c_bus)
  955. {
  956. int i;
  957. for (i = 0; i < RADEON_MAX_I2C_BUS; i++) {
  958. if (rdev->i2c_bus[i] &&
  959. (rdev->i2c_bus[i]->rec.i2c_id == i2c_bus->i2c_id)) {
  960. return rdev->i2c_bus[i];
  961. }
  962. }
  963. return NULL;
  964. }
  965. struct drm_encoder *radeon_best_encoder(struct drm_connector *connector)
  966. {
  967. return NULL;
  968. }
  969. void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  970. u8 slave_addr,
  971. u8 addr,
  972. u8 *val)
  973. {
  974. u8 out_buf[2];
  975. u8 in_buf[2];
  976. struct i2c_msg msgs[] = {
  977. {
  978. .addr = slave_addr,
  979. .flags = 0,
  980. .len = 1,
  981. .buf = out_buf,
  982. },
  983. {
  984. .addr = slave_addr,
  985. .flags = I2C_M_RD,
  986. .len = 1,
  987. .buf = in_buf,
  988. }
  989. };
  990. out_buf[0] = addr;
  991. out_buf[1] = 0;
  992. if (i2c_transfer(&i2c_bus->adapter, msgs, 2) == 2) {
  993. *val = in_buf[0];
  994. DRM_DEBUG("val = 0x%02x\n", *val);
  995. } else {
  996. DRM_DEBUG("i2c 0x%02x 0x%02x read failed\n",
  997. addr, *val);
  998. }
  999. }
  1000. void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c_bus,
  1001. u8 slave_addr,
  1002. u8 addr,
  1003. u8 val)
  1004. {
  1005. uint8_t out_buf[2];
  1006. struct i2c_msg msg = {
  1007. .addr = slave_addr,
  1008. .flags = 0,
  1009. .len = 2,
  1010. .buf = out_buf,
  1011. };
  1012. out_buf[0] = addr;
  1013. out_buf[1] = val;
  1014. if (i2c_transfer(&i2c_bus->adapter, &msg, 1) != 1)
  1015. DRM_DEBUG("i2c 0x%02x 0x%02x write failed\n",
  1016. addr, val);
  1017. }
  1018. /* ddc router switching */
  1019. void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector)
  1020. {
  1021. u8 val;
  1022. if (!radeon_connector->router.ddc_valid)
  1023. return;
  1024. if (!radeon_connector->router_bus)
  1025. return;
  1026. radeon_i2c_get_byte(radeon_connector->router_bus,
  1027. radeon_connector->router.i2c_addr,
  1028. 0x3, &val);
  1029. val &= ~radeon_connector->router.ddc_mux_control_pin;
  1030. radeon_i2c_put_byte(radeon_connector->router_bus,
  1031. radeon_connector->router.i2c_addr,
  1032. 0x3, val);
  1033. radeon_i2c_get_byte(radeon_connector->router_bus,
  1034. radeon_connector->router.i2c_addr,
  1035. 0x1, &val);
  1036. val &= ~radeon_connector->router.ddc_mux_control_pin;
  1037. val |= radeon_connector->router.ddc_mux_state;
  1038. radeon_i2c_put_byte(radeon_connector->router_bus,
  1039. radeon_connector->router.i2c_addr,
  1040. 0x1, val);
  1041. }
  1042. /* clock/data router switching */
  1043. void radeon_router_select_cd_port(struct radeon_connector *radeon_connector)
  1044. {
  1045. u8 val;
  1046. if (!radeon_connector->router.cd_valid)
  1047. return;
  1048. if (!radeon_connector->router_bus)
  1049. return;
  1050. radeon_i2c_get_byte(radeon_connector->router_bus,
  1051. radeon_connector->router.i2c_addr,
  1052. 0x3, &val);
  1053. val &= ~radeon_connector->router.cd_mux_control_pin;
  1054. radeon_i2c_put_byte(radeon_connector->router_bus,
  1055. radeon_connector->router.i2c_addr,
  1056. 0x3, val);
  1057. radeon_i2c_get_byte(radeon_connector->router_bus,
  1058. radeon_connector->router.i2c_addr,
  1059. 0x1, &val);
  1060. val &= ~radeon_connector->router.cd_mux_control_pin;
  1061. val |= radeon_connector->router.cd_mux_state;
  1062. radeon_i2c_put_byte(radeon_connector->router_bus,
  1063. radeon_connector->router.i2c_addr,
  1064. 0x1, val);
  1065. }