evergreen.c 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  42. int ring, u32 cp_int_cntl);
  43. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  44. unsigned *bankh, unsigned *mtaspect,
  45. unsigned *tile_split)
  46. {
  47. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  48. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  49. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  50. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  51. switch (*bankw) {
  52. default:
  53. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  54. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  55. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  56. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  57. }
  58. switch (*bankh) {
  59. default:
  60. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  61. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  62. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  63. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  64. }
  65. switch (*mtaspect) {
  66. default:
  67. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  68. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  69. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  70. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  71. }
  72. }
  73. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  74. {
  75. u16 ctl, v;
  76. int cap, err;
  77. cap = pci_pcie_cap(rdev->pdev);
  78. if (!cap)
  79. return;
  80. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  81. if (err)
  82. return;
  83. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  84. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  85. * to avoid hangs or perfomance issues
  86. */
  87. if ((v == 0) || (v == 6) || (v == 7)) {
  88. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  89. ctl |= (2 << 12);
  90. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  91. }
  92. }
  93. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  94. {
  95. /* enable the pflip int */
  96. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  97. }
  98. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  99. {
  100. /* disable the pflip int */
  101. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  102. }
  103. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  104. {
  105. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  106. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  107. int i;
  108. /* Lock the graphics update lock */
  109. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  110. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  111. /* update the scanout addresses */
  112. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  113. upper_32_bits(crtc_base));
  114. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  115. (u32)crtc_base);
  116. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  117. upper_32_bits(crtc_base));
  118. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  119. (u32)crtc_base);
  120. /* Wait for update_pending to go high. */
  121. for (i = 0; i < rdev->usec_timeout; i++) {
  122. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  123. break;
  124. udelay(1);
  125. }
  126. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  127. /* Unlock the lock, so double-buffering can take place inside vblank */
  128. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  129. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  130. /* Return current update_pending status: */
  131. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  132. }
  133. /* get temperature in millidegrees */
  134. int evergreen_get_temp(struct radeon_device *rdev)
  135. {
  136. u32 temp, toffset;
  137. int actual_temp = 0;
  138. if (rdev->family == CHIP_JUNIPER) {
  139. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  140. TOFFSET_SHIFT;
  141. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  142. TS0_ADC_DOUT_SHIFT;
  143. if (toffset & 0x100)
  144. actual_temp = temp / 2 - (0x200 - toffset);
  145. else
  146. actual_temp = temp / 2 + toffset;
  147. actual_temp = actual_temp * 1000;
  148. } else {
  149. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  150. ASIC_T_SHIFT;
  151. if (temp & 0x400)
  152. actual_temp = -256;
  153. else if (temp & 0x200)
  154. actual_temp = 255;
  155. else if (temp & 0x100) {
  156. actual_temp = temp & 0x1ff;
  157. actual_temp |= ~0x1ff;
  158. } else
  159. actual_temp = temp & 0xff;
  160. actual_temp = (actual_temp * 1000) / 2;
  161. }
  162. return actual_temp;
  163. }
  164. int sumo_get_temp(struct radeon_device *rdev)
  165. {
  166. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  167. int actual_temp = temp - 49;
  168. return actual_temp * 1000;
  169. }
  170. void sumo_pm_init_profile(struct radeon_device *rdev)
  171. {
  172. int idx;
  173. /* default */
  174. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  175. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  176. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  177. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  178. /* low,mid sh/mh */
  179. if (rdev->flags & RADEON_IS_MOBILITY)
  180. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  181. else
  182. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  183. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  184. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  185. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  186. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  187. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  188. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  189. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  190. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  191. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  192. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  193. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  194. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  195. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  196. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  197. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  198. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  199. /* high sh/mh */
  200. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  201. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  202. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  203. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  204. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  205. rdev->pm.power_state[idx].num_clock_modes - 1;
  206. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  207. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  208. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  209. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  210. rdev->pm.power_state[idx].num_clock_modes - 1;
  211. }
  212. void evergreen_pm_misc(struct radeon_device *rdev)
  213. {
  214. int req_ps_idx = rdev->pm.requested_power_state_index;
  215. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  216. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  217. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  218. if (voltage->type == VOLTAGE_SW) {
  219. /* 0xff01 is a flag rather then an actual voltage */
  220. if (voltage->voltage == 0xff01)
  221. return;
  222. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  223. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  224. rdev->pm.current_vddc = voltage->voltage;
  225. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  226. }
  227. /* 0xff01 is a flag rather then an actual voltage */
  228. if (voltage->vddci == 0xff01)
  229. return;
  230. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  231. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  232. rdev->pm.current_vddci = voltage->vddci;
  233. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  234. }
  235. }
  236. }
  237. void evergreen_pm_prepare(struct radeon_device *rdev)
  238. {
  239. struct drm_device *ddev = rdev->ddev;
  240. struct drm_crtc *crtc;
  241. struct radeon_crtc *radeon_crtc;
  242. u32 tmp;
  243. /* disable any active CRTCs */
  244. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  245. radeon_crtc = to_radeon_crtc(crtc);
  246. if (radeon_crtc->enabled) {
  247. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  248. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  249. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  250. }
  251. }
  252. }
  253. void evergreen_pm_finish(struct radeon_device *rdev)
  254. {
  255. struct drm_device *ddev = rdev->ddev;
  256. struct drm_crtc *crtc;
  257. struct radeon_crtc *radeon_crtc;
  258. u32 tmp;
  259. /* enable any active CRTCs */
  260. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  261. radeon_crtc = to_radeon_crtc(crtc);
  262. if (radeon_crtc->enabled) {
  263. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  264. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  265. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  266. }
  267. }
  268. }
  269. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  270. {
  271. bool connected = false;
  272. switch (hpd) {
  273. case RADEON_HPD_1:
  274. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  275. connected = true;
  276. break;
  277. case RADEON_HPD_2:
  278. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  279. connected = true;
  280. break;
  281. case RADEON_HPD_3:
  282. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  283. connected = true;
  284. break;
  285. case RADEON_HPD_4:
  286. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  287. connected = true;
  288. break;
  289. case RADEON_HPD_5:
  290. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  291. connected = true;
  292. break;
  293. case RADEON_HPD_6:
  294. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  295. connected = true;
  296. break;
  297. default:
  298. break;
  299. }
  300. return connected;
  301. }
  302. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  303. enum radeon_hpd_id hpd)
  304. {
  305. u32 tmp;
  306. bool connected = evergreen_hpd_sense(rdev, hpd);
  307. switch (hpd) {
  308. case RADEON_HPD_1:
  309. tmp = RREG32(DC_HPD1_INT_CONTROL);
  310. if (connected)
  311. tmp &= ~DC_HPDx_INT_POLARITY;
  312. else
  313. tmp |= DC_HPDx_INT_POLARITY;
  314. WREG32(DC_HPD1_INT_CONTROL, tmp);
  315. break;
  316. case RADEON_HPD_2:
  317. tmp = RREG32(DC_HPD2_INT_CONTROL);
  318. if (connected)
  319. tmp &= ~DC_HPDx_INT_POLARITY;
  320. else
  321. tmp |= DC_HPDx_INT_POLARITY;
  322. WREG32(DC_HPD2_INT_CONTROL, tmp);
  323. break;
  324. case RADEON_HPD_3:
  325. tmp = RREG32(DC_HPD3_INT_CONTROL);
  326. if (connected)
  327. tmp &= ~DC_HPDx_INT_POLARITY;
  328. else
  329. tmp |= DC_HPDx_INT_POLARITY;
  330. WREG32(DC_HPD3_INT_CONTROL, tmp);
  331. break;
  332. case RADEON_HPD_4:
  333. tmp = RREG32(DC_HPD4_INT_CONTROL);
  334. if (connected)
  335. tmp &= ~DC_HPDx_INT_POLARITY;
  336. else
  337. tmp |= DC_HPDx_INT_POLARITY;
  338. WREG32(DC_HPD4_INT_CONTROL, tmp);
  339. break;
  340. case RADEON_HPD_5:
  341. tmp = RREG32(DC_HPD5_INT_CONTROL);
  342. if (connected)
  343. tmp &= ~DC_HPDx_INT_POLARITY;
  344. else
  345. tmp |= DC_HPDx_INT_POLARITY;
  346. WREG32(DC_HPD5_INT_CONTROL, tmp);
  347. break;
  348. case RADEON_HPD_6:
  349. tmp = RREG32(DC_HPD6_INT_CONTROL);
  350. if (connected)
  351. tmp &= ~DC_HPDx_INT_POLARITY;
  352. else
  353. tmp |= DC_HPDx_INT_POLARITY;
  354. WREG32(DC_HPD6_INT_CONTROL, tmp);
  355. break;
  356. default:
  357. break;
  358. }
  359. }
  360. void evergreen_hpd_init(struct radeon_device *rdev)
  361. {
  362. struct drm_device *dev = rdev->ddev;
  363. struct drm_connector *connector;
  364. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  365. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  366. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  367. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  368. switch (radeon_connector->hpd.hpd) {
  369. case RADEON_HPD_1:
  370. WREG32(DC_HPD1_CONTROL, tmp);
  371. rdev->irq.hpd[0] = true;
  372. break;
  373. case RADEON_HPD_2:
  374. WREG32(DC_HPD2_CONTROL, tmp);
  375. rdev->irq.hpd[1] = true;
  376. break;
  377. case RADEON_HPD_3:
  378. WREG32(DC_HPD3_CONTROL, tmp);
  379. rdev->irq.hpd[2] = true;
  380. break;
  381. case RADEON_HPD_4:
  382. WREG32(DC_HPD4_CONTROL, tmp);
  383. rdev->irq.hpd[3] = true;
  384. break;
  385. case RADEON_HPD_5:
  386. WREG32(DC_HPD5_CONTROL, tmp);
  387. rdev->irq.hpd[4] = true;
  388. break;
  389. case RADEON_HPD_6:
  390. WREG32(DC_HPD6_CONTROL, tmp);
  391. rdev->irq.hpd[5] = true;
  392. break;
  393. default:
  394. break;
  395. }
  396. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  397. }
  398. if (rdev->irq.installed)
  399. evergreen_irq_set(rdev);
  400. }
  401. void evergreen_hpd_fini(struct radeon_device *rdev)
  402. {
  403. struct drm_device *dev = rdev->ddev;
  404. struct drm_connector *connector;
  405. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  406. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  407. switch (radeon_connector->hpd.hpd) {
  408. case RADEON_HPD_1:
  409. WREG32(DC_HPD1_CONTROL, 0);
  410. rdev->irq.hpd[0] = false;
  411. break;
  412. case RADEON_HPD_2:
  413. WREG32(DC_HPD2_CONTROL, 0);
  414. rdev->irq.hpd[1] = false;
  415. break;
  416. case RADEON_HPD_3:
  417. WREG32(DC_HPD3_CONTROL, 0);
  418. rdev->irq.hpd[2] = false;
  419. break;
  420. case RADEON_HPD_4:
  421. WREG32(DC_HPD4_CONTROL, 0);
  422. rdev->irq.hpd[3] = false;
  423. break;
  424. case RADEON_HPD_5:
  425. WREG32(DC_HPD5_CONTROL, 0);
  426. rdev->irq.hpd[4] = false;
  427. break;
  428. case RADEON_HPD_6:
  429. WREG32(DC_HPD6_CONTROL, 0);
  430. rdev->irq.hpd[5] = false;
  431. break;
  432. default:
  433. break;
  434. }
  435. }
  436. }
  437. /* watermark setup */
  438. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  439. struct radeon_crtc *radeon_crtc,
  440. struct drm_display_mode *mode,
  441. struct drm_display_mode *other_mode)
  442. {
  443. u32 tmp;
  444. /*
  445. * Line Buffer Setup
  446. * There are 3 line buffers, each one shared by 2 display controllers.
  447. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  448. * the display controllers. The paritioning is done via one of four
  449. * preset allocations specified in bits 2:0:
  450. * first display controller
  451. * 0 - first half of lb (3840 * 2)
  452. * 1 - first 3/4 of lb (5760 * 2)
  453. * 2 - whole lb (7680 * 2), other crtc must be disabled
  454. * 3 - first 1/4 of lb (1920 * 2)
  455. * second display controller
  456. * 4 - second half of lb (3840 * 2)
  457. * 5 - second 3/4 of lb (5760 * 2)
  458. * 6 - whole lb (7680 * 2), other crtc must be disabled
  459. * 7 - last 1/4 of lb (1920 * 2)
  460. */
  461. /* this can get tricky if we have two large displays on a paired group
  462. * of crtcs. Ideally for multiple large displays we'd assign them to
  463. * non-linked crtcs for maximum line buffer allocation.
  464. */
  465. if (radeon_crtc->base.enabled && mode) {
  466. if (other_mode)
  467. tmp = 0; /* 1/2 */
  468. else
  469. tmp = 2; /* whole */
  470. } else
  471. tmp = 0;
  472. /* second controller of the pair uses second half of the lb */
  473. if (radeon_crtc->crtc_id % 2)
  474. tmp += 4;
  475. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  476. if (radeon_crtc->base.enabled && mode) {
  477. switch (tmp) {
  478. case 0:
  479. case 4:
  480. default:
  481. if (ASIC_IS_DCE5(rdev))
  482. return 4096 * 2;
  483. else
  484. return 3840 * 2;
  485. case 1:
  486. case 5:
  487. if (ASIC_IS_DCE5(rdev))
  488. return 6144 * 2;
  489. else
  490. return 5760 * 2;
  491. case 2:
  492. case 6:
  493. if (ASIC_IS_DCE5(rdev))
  494. return 8192 * 2;
  495. else
  496. return 7680 * 2;
  497. case 3:
  498. case 7:
  499. if (ASIC_IS_DCE5(rdev))
  500. return 2048 * 2;
  501. else
  502. return 1920 * 2;
  503. }
  504. }
  505. /* controller not enabled, so no lb used */
  506. return 0;
  507. }
  508. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  509. {
  510. u32 tmp = RREG32(MC_SHARED_CHMAP);
  511. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  512. case 0:
  513. default:
  514. return 1;
  515. case 1:
  516. return 2;
  517. case 2:
  518. return 4;
  519. case 3:
  520. return 8;
  521. }
  522. }
  523. struct evergreen_wm_params {
  524. u32 dram_channels; /* number of dram channels */
  525. u32 yclk; /* bandwidth per dram data pin in kHz */
  526. u32 sclk; /* engine clock in kHz */
  527. u32 disp_clk; /* display clock in kHz */
  528. u32 src_width; /* viewport width */
  529. u32 active_time; /* active display time in ns */
  530. u32 blank_time; /* blank time in ns */
  531. bool interlaced; /* mode is interlaced */
  532. fixed20_12 vsc; /* vertical scale ratio */
  533. u32 num_heads; /* number of active crtcs */
  534. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  535. u32 lb_size; /* line buffer allocated to pipe */
  536. u32 vtaps; /* vertical scaler taps */
  537. };
  538. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  539. {
  540. /* Calculate DRAM Bandwidth and the part allocated to display. */
  541. fixed20_12 dram_efficiency; /* 0.7 */
  542. fixed20_12 yclk, dram_channels, bandwidth;
  543. fixed20_12 a;
  544. a.full = dfixed_const(1000);
  545. yclk.full = dfixed_const(wm->yclk);
  546. yclk.full = dfixed_div(yclk, a);
  547. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  548. a.full = dfixed_const(10);
  549. dram_efficiency.full = dfixed_const(7);
  550. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  551. bandwidth.full = dfixed_mul(dram_channels, yclk);
  552. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  553. return dfixed_trunc(bandwidth);
  554. }
  555. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  556. {
  557. /* Calculate DRAM Bandwidth and the part allocated to display. */
  558. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  559. fixed20_12 yclk, dram_channels, bandwidth;
  560. fixed20_12 a;
  561. a.full = dfixed_const(1000);
  562. yclk.full = dfixed_const(wm->yclk);
  563. yclk.full = dfixed_div(yclk, a);
  564. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  565. a.full = dfixed_const(10);
  566. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  567. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  568. bandwidth.full = dfixed_mul(dram_channels, yclk);
  569. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  570. return dfixed_trunc(bandwidth);
  571. }
  572. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  573. {
  574. /* Calculate the display Data return Bandwidth */
  575. fixed20_12 return_efficiency; /* 0.8 */
  576. fixed20_12 sclk, bandwidth;
  577. fixed20_12 a;
  578. a.full = dfixed_const(1000);
  579. sclk.full = dfixed_const(wm->sclk);
  580. sclk.full = dfixed_div(sclk, a);
  581. a.full = dfixed_const(10);
  582. return_efficiency.full = dfixed_const(8);
  583. return_efficiency.full = dfixed_div(return_efficiency, a);
  584. a.full = dfixed_const(32);
  585. bandwidth.full = dfixed_mul(a, sclk);
  586. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  587. return dfixed_trunc(bandwidth);
  588. }
  589. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  590. {
  591. /* Calculate the DMIF Request Bandwidth */
  592. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  593. fixed20_12 disp_clk, bandwidth;
  594. fixed20_12 a;
  595. a.full = dfixed_const(1000);
  596. disp_clk.full = dfixed_const(wm->disp_clk);
  597. disp_clk.full = dfixed_div(disp_clk, a);
  598. a.full = dfixed_const(10);
  599. disp_clk_request_efficiency.full = dfixed_const(8);
  600. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  601. a.full = dfixed_const(32);
  602. bandwidth.full = dfixed_mul(a, disp_clk);
  603. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  604. return dfixed_trunc(bandwidth);
  605. }
  606. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  607. {
  608. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  609. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  610. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  611. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  612. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  613. }
  614. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  615. {
  616. /* Calculate the display mode Average Bandwidth
  617. * DisplayMode should contain the source and destination dimensions,
  618. * timing, etc.
  619. */
  620. fixed20_12 bpp;
  621. fixed20_12 line_time;
  622. fixed20_12 src_width;
  623. fixed20_12 bandwidth;
  624. fixed20_12 a;
  625. a.full = dfixed_const(1000);
  626. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  627. line_time.full = dfixed_div(line_time, a);
  628. bpp.full = dfixed_const(wm->bytes_per_pixel);
  629. src_width.full = dfixed_const(wm->src_width);
  630. bandwidth.full = dfixed_mul(src_width, bpp);
  631. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  632. bandwidth.full = dfixed_div(bandwidth, line_time);
  633. return dfixed_trunc(bandwidth);
  634. }
  635. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  636. {
  637. /* First calcualte the latency in ns */
  638. u32 mc_latency = 2000; /* 2000 ns. */
  639. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  640. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  641. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  642. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  643. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  644. (wm->num_heads * cursor_line_pair_return_time);
  645. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  646. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  647. fixed20_12 a, b, c;
  648. if (wm->num_heads == 0)
  649. return 0;
  650. a.full = dfixed_const(2);
  651. b.full = dfixed_const(1);
  652. if ((wm->vsc.full > a.full) ||
  653. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  654. (wm->vtaps >= 5) ||
  655. ((wm->vsc.full >= a.full) && wm->interlaced))
  656. max_src_lines_per_dst_line = 4;
  657. else
  658. max_src_lines_per_dst_line = 2;
  659. a.full = dfixed_const(available_bandwidth);
  660. b.full = dfixed_const(wm->num_heads);
  661. a.full = dfixed_div(a, b);
  662. b.full = dfixed_const(1000);
  663. c.full = dfixed_const(wm->disp_clk);
  664. b.full = dfixed_div(c, b);
  665. c.full = dfixed_const(wm->bytes_per_pixel);
  666. b.full = dfixed_mul(b, c);
  667. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  668. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  669. b.full = dfixed_const(1000);
  670. c.full = dfixed_const(lb_fill_bw);
  671. b.full = dfixed_div(c, b);
  672. a.full = dfixed_div(a, b);
  673. line_fill_time = dfixed_trunc(a);
  674. if (line_fill_time < wm->active_time)
  675. return latency;
  676. else
  677. return latency + (line_fill_time - wm->active_time);
  678. }
  679. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  680. {
  681. if (evergreen_average_bandwidth(wm) <=
  682. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  683. return true;
  684. else
  685. return false;
  686. };
  687. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  688. {
  689. if (evergreen_average_bandwidth(wm) <=
  690. (evergreen_available_bandwidth(wm) / wm->num_heads))
  691. return true;
  692. else
  693. return false;
  694. };
  695. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  696. {
  697. u32 lb_partitions = wm->lb_size / wm->src_width;
  698. u32 line_time = wm->active_time + wm->blank_time;
  699. u32 latency_tolerant_lines;
  700. u32 latency_hiding;
  701. fixed20_12 a;
  702. a.full = dfixed_const(1);
  703. if (wm->vsc.full > a.full)
  704. latency_tolerant_lines = 1;
  705. else {
  706. if (lb_partitions <= (wm->vtaps + 1))
  707. latency_tolerant_lines = 1;
  708. else
  709. latency_tolerant_lines = 2;
  710. }
  711. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  712. if (evergreen_latency_watermark(wm) <= latency_hiding)
  713. return true;
  714. else
  715. return false;
  716. }
  717. static void evergreen_program_watermarks(struct radeon_device *rdev,
  718. struct radeon_crtc *radeon_crtc,
  719. u32 lb_size, u32 num_heads)
  720. {
  721. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  722. struct evergreen_wm_params wm;
  723. u32 pixel_period;
  724. u32 line_time = 0;
  725. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  726. u32 priority_a_mark = 0, priority_b_mark = 0;
  727. u32 priority_a_cnt = PRIORITY_OFF;
  728. u32 priority_b_cnt = PRIORITY_OFF;
  729. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  730. u32 tmp, arb_control3;
  731. fixed20_12 a, b, c;
  732. if (radeon_crtc->base.enabled && num_heads && mode) {
  733. pixel_period = 1000000 / (u32)mode->clock;
  734. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  735. priority_a_cnt = 0;
  736. priority_b_cnt = 0;
  737. wm.yclk = rdev->pm.current_mclk * 10;
  738. wm.sclk = rdev->pm.current_sclk * 10;
  739. wm.disp_clk = mode->clock;
  740. wm.src_width = mode->crtc_hdisplay;
  741. wm.active_time = mode->crtc_hdisplay * pixel_period;
  742. wm.blank_time = line_time - wm.active_time;
  743. wm.interlaced = false;
  744. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  745. wm.interlaced = true;
  746. wm.vsc = radeon_crtc->vsc;
  747. wm.vtaps = 1;
  748. if (radeon_crtc->rmx_type != RMX_OFF)
  749. wm.vtaps = 2;
  750. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  751. wm.lb_size = lb_size;
  752. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  753. wm.num_heads = num_heads;
  754. /* set for high clocks */
  755. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  756. /* set for low clocks */
  757. /* wm.yclk = low clk; wm.sclk = low clk */
  758. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  759. /* possibly force display priority to high */
  760. /* should really do this at mode validation time... */
  761. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  762. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  763. !evergreen_check_latency_hiding(&wm) ||
  764. (rdev->disp_priority == 2)) {
  765. DRM_DEBUG_KMS("force priority to high\n");
  766. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  767. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  768. }
  769. a.full = dfixed_const(1000);
  770. b.full = dfixed_const(mode->clock);
  771. b.full = dfixed_div(b, a);
  772. c.full = dfixed_const(latency_watermark_a);
  773. c.full = dfixed_mul(c, b);
  774. c.full = dfixed_mul(c, radeon_crtc->hsc);
  775. c.full = dfixed_div(c, a);
  776. a.full = dfixed_const(16);
  777. c.full = dfixed_div(c, a);
  778. priority_a_mark = dfixed_trunc(c);
  779. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  780. a.full = dfixed_const(1000);
  781. b.full = dfixed_const(mode->clock);
  782. b.full = dfixed_div(b, a);
  783. c.full = dfixed_const(latency_watermark_b);
  784. c.full = dfixed_mul(c, b);
  785. c.full = dfixed_mul(c, radeon_crtc->hsc);
  786. c.full = dfixed_div(c, a);
  787. a.full = dfixed_const(16);
  788. c.full = dfixed_div(c, a);
  789. priority_b_mark = dfixed_trunc(c);
  790. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  791. }
  792. /* select wm A */
  793. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  794. tmp = arb_control3;
  795. tmp &= ~LATENCY_WATERMARK_MASK(3);
  796. tmp |= LATENCY_WATERMARK_MASK(1);
  797. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  798. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  799. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  800. LATENCY_HIGH_WATERMARK(line_time)));
  801. /* select wm B */
  802. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  803. tmp &= ~LATENCY_WATERMARK_MASK(3);
  804. tmp |= LATENCY_WATERMARK_MASK(2);
  805. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  806. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  807. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  808. LATENCY_HIGH_WATERMARK(line_time)));
  809. /* restore original selection */
  810. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  811. /* write the priority marks */
  812. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  813. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  814. }
  815. void evergreen_bandwidth_update(struct radeon_device *rdev)
  816. {
  817. struct drm_display_mode *mode0 = NULL;
  818. struct drm_display_mode *mode1 = NULL;
  819. u32 num_heads = 0, lb_size;
  820. int i;
  821. radeon_update_display_priority(rdev);
  822. for (i = 0; i < rdev->num_crtc; i++) {
  823. if (rdev->mode_info.crtcs[i]->base.enabled)
  824. num_heads++;
  825. }
  826. for (i = 0; i < rdev->num_crtc; i += 2) {
  827. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  828. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  829. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  830. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  831. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  832. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  833. }
  834. }
  835. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  836. {
  837. unsigned i;
  838. u32 tmp;
  839. for (i = 0; i < rdev->usec_timeout; i++) {
  840. /* read MC_STATUS */
  841. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  842. if (!tmp)
  843. return 0;
  844. udelay(1);
  845. }
  846. return -1;
  847. }
  848. /*
  849. * GART
  850. */
  851. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  852. {
  853. unsigned i;
  854. u32 tmp;
  855. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  856. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  857. for (i = 0; i < rdev->usec_timeout; i++) {
  858. /* read MC_STATUS */
  859. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  860. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  861. if (tmp == 2) {
  862. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  863. return;
  864. }
  865. if (tmp) {
  866. return;
  867. }
  868. udelay(1);
  869. }
  870. }
  871. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  872. {
  873. u32 tmp;
  874. int r;
  875. if (rdev->gart.robj == NULL) {
  876. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  877. return -EINVAL;
  878. }
  879. r = radeon_gart_table_vram_pin(rdev);
  880. if (r)
  881. return r;
  882. radeon_gart_restore(rdev);
  883. /* Setup L2 cache */
  884. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  885. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  886. EFFECTIVE_L2_QUEUE_SIZE(7));
  887. WREG32(VM_L2_CNTL2, 0);
  888. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  889. /* Setup TLB control */
  890. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  891. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  892. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  893. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  894. if (rdev->flags & RADEON_IS_IGP) {
  895. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  896. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  897. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  898. } else {
  899. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  900. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  901. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  902. }
  903. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  904. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  905. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  906. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  907. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  908. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  909. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  910. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  911. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  912. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  913. (u32)(rdev->dummy_page.addr >> 12));
  914. WREG32(VM_CONTEXT1_CNTL, 0);
  915. evergreen_pcie_gart_tlb_flush(rdev);
  916. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  917. (unsigned)(rdev->mc.gtt_size >> 20),
  918. (unsigned long long)rdev->gart.table_addr);
  919. rdev->gart.ready = true;
  920. return 0;
  921. }
  922. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  923. {
  924. u32 tmp;
  925. /* Disable all tables */
  926. WREG32(VM_CONTEXT0_CNTL, 0);
  927. WREG32(VM_CONTEXT1_CNTL, 0);
  928. /* Setup L2 cache */
  929. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  930. EFFECTIVE_L2_QUEUE_SIZE(7));
  931. WREG32(VM_L2_CNTL2, 0);
  932. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  933. /* Setup TLB control */
  934. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  935. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  936. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  937. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  938. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  939. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  940. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  941. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  942. radeon_gart_table_vram_unpin(rdev);
  943. }
  944. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  945. {
  946. evergreen_pcie_gart_disable(rdev);
  947. radeon_gart_table_vram_free(rdev);
  948. radeon_gart_fini(rdev);
  949. }
  950. void evergreen_agp_enable(struct radeon_device *rdev)
  951. {
  952. u32 tmp;
  953. /* Setup L2 cache */
  954. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  955. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  956. EFFECTIVE_L2_QUEUE_SIZE(7));
  957. WREG32(VM_L2_CNTL2, 0);
  958. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  959. /* Setup TLB control */
  960. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  961. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  962. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  963. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  964. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  965. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  966. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  967. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  968. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  969. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  970. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  971. WREG32(VM_CONTEXT0_CNTL, 0);
  972. WREG32(VM_CONTEXT1_CNTL, 0);
  973. }
  974. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  975. {
  976. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  977. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  978. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  979. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  980. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  981. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  982. if (rdev->num_crtc >= 4) {
  983. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  984. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  985. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  986. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  987. }
  988. if (rdev->num_crtc >= 6) {
  989. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  990. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  991. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  992. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  993. }
  994. /* Stop all video */
  995. WREG32(VGA_RENDER_CONTROL, 0);
  996. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  997. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  998. if (rdev->num_crtc >= 4) {
  999. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1000. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1001. }
  1002. if (rdev->num_crtc >= 6) {
  1003. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1004. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1005. }
  1006. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1007. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1008. if (rdev->num_crtc >= 4) {
  1009. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1010. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1011. }
  1012. if (rdev->num_crtc >= 6) {
  1013. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1014. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1015. }
  1016. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1017. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1018. if (rdev->num_crtc >= 4) {
  1019. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1020. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1021. }
  1022. if (rdev->num_crtc >= 6) {
  1023. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1024. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1025. }
  1026. WREG32(D1VGA_CONTROL, 0);
  1027. WREG32(D2VGA_CONTROL, 0);
  1028. if (rdev->num_crtc >= 4) {
  1029. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1030. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1031. }
  1032. if (rdev->num_crtc >= 6) {
  1033. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1034. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1035. }
  1036. }
  1037. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1038. {
  1039. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1040. upper_32_bits(rdev->mc.vram_start));
  1041. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1042. upper_32_bits(rdev->mc.vram_start));
  1043. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1044. (u32)rdev->mc.vram_start);
  1045. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1046. (u32)rdev->mc.vram_start);
  1047. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1048. upper_32_bits(rdev->mc.vram_start));
  1049. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1050. upper_32_bits(rdev->mc.vram_start));
  1051. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1052. (u32)rdev->mc.vram_start);
  1053. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1054. (u32)rdev->mc.vram_start);
  1055. if (rdev->num_crtc >= 4) {
  1056. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1057. upper_32_bits(rdev->mc.vram_start));
  1058. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1059. upper_32_bits(rdev->mc.vram_start));
  1060. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1061. (u32)rdev->mc.vram_start);
  1062. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1063. (u32)rdev->mc.vram_start);
  1064. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1065. upper_32_bits(rdev->mc.vram_start));
  1066. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1067. upper_32_bits(rdev->mc.vram_start));
  1068. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1069. (u32)rdev->mc.vram_start);
  1070. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1071. (u32)rdev->mc.vram_start);
  1072. }
  1073. if (rdev->num_crtc >= 6) {
  1074. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1075. upper_32_bits(rdev->mc.vram_start));
  1076. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1077. upper_32_bits(rdev->mc.vram_start));
  1078. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1079. (u32)rdev->mc.vram_start);
  1080. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1081. (u32)rdev->mc.vram_start);
  1082. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1083. upper_32_bits(rdev->mc.vram_start));
  1084. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1085. upper_32_bits(rdev->mc.vram_start));
  1086. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1087. (u32)rdev->mc.vram_start);
  1088. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1089. (u32)rdev->mc.vram_start);
  1090. }
  1091. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1092. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1093. /* Unlock host access */
  1094. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1095. mdelay(1);
  1096. /* Restore video state */
  1097. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1098. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1099. if (rdev->num_crtc >= 4) {
  1100. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1101. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1102. }
  1103. if (rdev->num_crtc >= 6) {
  1104. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1105. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1106. }
  1107. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1108. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1109. if (rdev->num_crtc >= 4) {
  1110. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1111. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1112. }
  1113. if (rdev->num_crtc >= 6) {
  1114. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1115. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1116. }
  1117. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1118. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1119. if (rdev->num_crtc >= 4) {
  1120. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1121. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1122. }
  1123. if (rdev->num_crtc >= 6) {
  1124. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1125. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1126. }
  1127. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1128. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1129. if (rdev->num_crtc >= 4) {
  1130. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1131. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1132. }
  1133. if (rdev->num_crtc >= 6) {
  1134. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1135. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1136. }
  1137. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1138. }
  1139. void evergreen_mc_program(struct radeon_device *rdev)
  1140. {
  1141. struct evergreen_mc_save save;
  1142. u32 tmp;
  1143. int i, j;
  1144. /* Initialize HDP */
  1145. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1146. WREG32((0x2c14 + j), 0x00000000);
  1147. WREG32((0x2c18 + j), 0x00000000);
  1148. WREG32((0x2c1c + j), 0x00000000);
  1149. WREG32((0x2c20 + j), 0x00000000);
  1150. WREG32((0x2c24 + j), 0x00000000);
  1151. }
  1152. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1153. evergreen_mc_stop(rdev, &save);
  1154. if (evergreen_mc_wait_for_idle(rdev)) {
  1155. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1156. }
  1157. /* Lockout access through VGA aperture*/
  1158. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1159. /* Update configuration */
  1160. if (rdev->flags & RADEON_IS_AGP) {
  1161. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1162. /* VRAM before AGP */
  1163. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1164. rdev->mc.vram_start >> 12);
  1165. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1166. rdev->mc.gtt_end >> 12);
  1167. } else {
  1168. /* VRAM after AGP */
  1169. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1170. rdev->mc.gtt_start >> 12);
  1171. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1172. rdev->mc.vram_end >> 12);
  1173. }
  1174. } else {
  1175. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1176. rdev->mc.vram_start >> 12);
  1177. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1178. rdev->mc.vram_end >> 12);
  1179. }
  1180. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1181. if (rdev->flags & RADEON_IS_IGP) {
  1182. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1183. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1184. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1185. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1186. }
  1187. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1188. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1189. WREG32(MC_VM_FB_LOCATION, tmp);
  1190. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1191. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1192. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1193. if (rdev->flags & RADEON_IS_AGP) {
  1194. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1195. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1196. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1197. } else {
  1198. WREG32(MC_VM_AGP_BASE, 0);
  1199. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1200. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1201. }
  1202. if (evergreen_mc_wait_for_idle(rdev)) {
  1203. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1204. }
  1205. evergreen_mc_resume(rdev, &save);
  1206. /* we need to own VRAM, so turn off the VGA renderer here
  1207. * to stop it overwriting our objects */
  1208. rv515_vga_render_disable(rdev);
  1209. }
  1210. /*
  1211. * CP.
  1212. */
  1213. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1214. {
  1215. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  1216. /* set to DX10/11 mode */
  1217. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1218. radeon_ring_write(ring, 1);
  1219. /* FIXME: implement */
  1220. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1221. radeon_ring_write(ring,
  1222. #ifdef __BIG_ENDIAN
  1223. (2 << 0) |
  1224. #endif
  1225. (ib->gpu_addr & 0xFFFFFFFC));
  1226. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1227. radeon_ring_write(ring, ib->length_dw);
  1228. }
  1229. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1230. {
  1231. const __be32 *fw_data;
  1232. int i;
  1233. if (!rdev->me_fw || !rdev->pfp_fw)
  1234. return -EINVAL;
  1235. r700_cp_stop(rdev);
  1236. WREG32(CP_RB_CNTL,
  1237. #ifdef __BIG_ENDIAN
  1238. BUF_SWAP_32BIT |
  1239. #endif
  1240. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1241. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1242. WREG32(CP_PFP_UCODE_ADDR, 0);
  1243. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1244. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1245. WREG32(CP_PFP_UCODE_ADDR, 0);
  1246. fw_data = (const __be32 *)rdev->me_fw->data;
  1247. WREG32(CP_ME_RAM_WADDR, 0);
  1248. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1249. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1250. WREG32(CP_PFP_UCODE_ADDR, 0);
  1251. WREG32(CP_ME_RAM_WADDR, 0);
  1252. WREG32(CP_ME_RAM_RADDR, 0);
  1253. return 0;
  1254. }
  1255. static int evergreen_cp_start(struct radeon_device *rdev)
  1256. {
  1257. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1258. int r, i;
  1259. uint32_t cp_me;
  1260. r = radeon_ring_lock(rdev, ring, 7);
  1261. if (r) {
  1262. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1263. return r;
  1264. }
  1265. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1266. radeon_ring_write(ring, 0x1);
  1267. radeon_ring_write(ring, 0x0);
  1268. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1269. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1270. radeon_ring_write(ring, 0);
  1271. radeon_ring_write(ring, 0);
  1272. radeon_ring_unlock_commit(rdev, ring);
  1273. cp_me = 0xff;
  1274. WREG32(CP_ME_CNTL, cp_me);
  1275. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1276. if (r) {
  1277. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1278. return r;
  1279. }
  1280. /* setup clear context state */
  1281. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1282. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1283. for (i = 0; i < evergreen_default_size; i++)
  1284. radeon_ring_write(ring, evergreen_default_state[i]);
  1285. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1286. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1287. /* set clear context state */
  1288. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1289. radeon_ring_write(ring, 0);
  1290. /* SQ_VTX_BASE_VTX_LOC */
  1291. radeon_ring_write(ring, 0xc0026f00);
  1292. radeon_ring_write(ring, 0x00000000);
  1293. radeon_ring_write(ring, 0x00000000);
  1294. radeon_ring_write(ring, 0x00000000);
  1295. /* Clear consts */
  1296. radeon_ring_write(ring, 0xc0036f00);
  1297. radeon_ring_write(ring, 0x00000bc4);
  1298. radeon_ring_write(ring, 0xffffffff);
  1299. radeon_ring_write(ring, 0xffffffff);
  1300. radeon_ring_write(ring, 0xffffffff);
  1301. radeon_ring_write(ring, 0xc0026900);
  1302. radeon_ring_write(ring, 0x00000316);
  1303. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1304. radeon_ring_write(ring, 0x00000010); /* */
  1305. radeon_ring_unlock_commit(rdev, ring);
  1306. return 0;
  1307. }
  1308. int evergreen_cp_resume(struct radeon_device *rdev)
  1309. {
  1310. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1311. u32 tmp;
  1312. u32 rb_bufsz;
  1313. int r;
  1314. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1315. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1316. SOFT_RESET_PA |
  1317. SOFT_RESET_SH |
  1318. SOFT_RESET_VGT |
  1319. SOFT_RESET_SPI |
  1320. SOFT_RESET_SX));
  1321. RREG32(GRBM_SOFT_RESET);
  1322. mdelay(15);
  1323. WREG32(GRBM_SOFT_RESET, 0);
  1324. RREG32(GRBM_SOFT_RESET);
  1325. /* Set ring buffer size */
  1326. rb_bufsz = drm_order(ring->ring_size / 8);
  1327. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1328. #ifdef __BIG_ENDIAN
  1329. tmp |= BUF_SWAP_32BIT;
  1330. #endif
  1331. WREG32(CP_RB_CNTL, tmp);
  1332. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1333. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1334. /* Set the write pointer delay */
  1335. WREG32(CP_RB_WPTR_DELAY, 0);
  1336. /* Initialize the ring buffer's read and write pointers */
  1337. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1338. WREG32(CP_RB_RPTR_WR, 0);
  1339. ring->wptr = 0;
  1340. WREG32(CP_RB_WPTR, ring->wptr);
  1341. /* set the wb address wether it's enabled or not */
  1342. WREG32(CP_RB_RPTR_ADDR,
  1343. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1344. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1345. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1346. if (rdev->wb.enabled)
  1347. WREG32(SCRATCH_UMSK, 0xff);
  1348. else {
  1349. tmp |= RB_NO_UPDATE;
  1350. WREG32(SCRATCH_UMSK, 0);
  1351. }
  1352. mdelay(1);
  1353. WREG32(CP_RB_CNTL, tmp);
  1354. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1355. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1356. ring->rptr = RREG32(CP_RB_RPTR);
  1357. evergreen_cp_start(rdev);
  1358. ring->ready = true;
  1359. r = radeon_ring_test(rdev, ring);
  1360. if (r) {
  1361. ring->ready = false;
  1362. return r;
  1363. }
  1364. return 0;
  1365. }
  1366. /*
  1367. * Core functions
  1368. */
  1369. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1370. u32 num_tile_pipes,
  1371. u32 num_backends,
  1372. u32 backend_disable_mask)
  1373. {
  1374. u32 backend_map = 0;
  1375. u32 enabled_backends_mask = 0;
  1376. u32 enabled_backends_count = 0;
  1377. u32 cur_pipe;
  1378. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1379. u32 cur_backend = 0;
  1380. u32 i;
  1381. bool force_no_swizzle;
  1382. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1383. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1384. if (num_tile_pipes < 1)
  1385. num_tile_pipes = 1;
  1386. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1387. num_backends = EVERGREEN_MAX_BACKENDS;
  1388. if (num_backends < 1)
  1389. num_backends = 1;
  1390. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1391. if (((backend_disable_mask >> i) & 1) == 0) {
  1392. enabled_backends_mask |= (1 << i);
  1393. ++enabled_backends_count;
  1394. }
  1395. if (enabled_backends_count == num_backends)
  1396. break;
  1397. }
  1398. if (enabled_backends_count == 0) {
  1399. enabled_backends_mask = 1;
  1400. enabled_backends_count = 1;
  1401. }
  1402. if (enabled_backends_count != num_backends)
  1403. num_backends = enabled_backends_count;
  1404. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1405. switch (rdev->family) {
  1406. case CHIP_CEDAR:
  1407. case CHIP_REDWOOD:
  1408. case CHIP_PALM:
  1409. case CHIP_SUMO:
  1410. case CHIP_SUMO2:
  1411. case CHIP_TURKS:
  1412. case CHIP_CAICOS:
  1413. force_no_swizzle = false;
  1414. break;
  1415. case CHIP_CYPRESS:
  1416. case CHIP_HEMLOCK:
  1417. case CHIP_JUNIPER:
  1418. case CHIP_BARTS:
  1419. default:
  1420. force_no_swizzle = true;
  1421. break;
  1422. }
  1423. if (force_no_swizzle) {
  1424. bool last_backend_enabled = false;
  1425. force_no_swizzle = false;
  1426. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1427. if (((enabled_backends_mask >> i) & 1) == 1) {
  1428. if (last_backend_enabled)
  1429. force_no_swizzle = true;
  1430. last_backend_enabled = true;
  1431. } else
  1432. last_backend_enabled = false;
  1433. }
  1434. }
  1435. switch (num_tile_pipes) {
  1436. case 1:
  1437. case 3:
  1438. case 5:
  1439. case 7:
  1440. DRM_ERROR("odd number of pipes!\n");
  1441. break;
  1442. case 2:
  1443. swizzle_pipe[0] = 0;
  1444. swizzle_pipe[1] = 1;
  1445. break;
  1446. case 4:
  1447. if (force_no_swizzle) {
  1448. swizzle_pipe[0] = 0;
  1449. swizzle_pipe[1] = 1;
  1450. swizzle_pipe[2] = 2;
  1451. swizzle_pipe[3] = 3;
  1452. } else {
  1453. swizzle_pipe[0] = 0;
  1454. swizzle_pipe[1] = 2;
  1455. swizzle_pipe[2] = 1;
  1456. swizzle_pipe[3] = 3;
  1457. }
  1458. break;
  1459. case 6:
  1460. if (force_no_swizzle) {
  1461. swizzle_pipe[0] = 0;
  1462. swizzle_pipe[1] = 1;
  1463. swizzle_pipe[2] = 2;
  1464. swizzle_pipe[3] = 3;
  1465. swizzle_pipe[4] = 4;
  1466. swizzle_pipe[5] = 5;
  1467. } else {
  1468. swizzle_pipe[0] = 0;
  1469. swizzle_pipe[1] = 2;
  1470. swizzle_pipe[2] = 4;
  1471. swizzle_pipe[3] = 1;
  1472. swizzle_pipe[4] = 3;
  1473. swizzle_pipe[5] = 5;
  1474. }
  1475. break;
  1476. case 8:
  1477. if (force_no_swizzle) {
  1478. swizzle_pipe[0] = 0;
  1479. swizzle_pipe[1] = 1;
  1480. swizzle_pipe[2] = 2;
  1481. swizzle_pipe[3] = 3;
  1482. swizzle_pipe[4] = 4;
  1483. swizzle_pipe[5] = 5;
  1484. swizzle_pipe[6] = 6;
  1485. swizzle_pipe[7] = 7;
  1486. } else {
  1487. swizzle_pipe[0] = 0;
  1488. swizzle_pipe[1] = 2;
  1489. swizzle_pipe[2] = 4;
  1490. swizzle_pipe[3] = 6;
  1491. swizzle_pipe[4] = 1;
  1492. swizzle_pipe[5] = 3;
  1493. swizzle_pipe[6] = 5;
  1494. swizzle_pipe[7] = 7;
  1495. }
  1496. break;
  1497. }
  1498. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1499. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1500. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1501. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1502. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1503. }
  1504. return backend_map;
  1505. }
  1506. static void evergreen_gpu_init(struct radeon_device *rdev)
  1507. {
  1508. u32 cc_rb_backend_disable = 0;
  1509. u32 cc_gc_shader_pipe_config;
  1510. u32 gb_addr_config = 0;
  1511. u32 mc_shared_chmap, mc_arb_ramcfg;
  1512. u32 gb_backend_map;
  1513. u32 grbm_gfx_index;
  1514. u32 sx_debug_1;
  1515. u32 smx_dc_ctl0;
  1516. u32 sq_config;
  1517. u32 sq_lds_resource_mgmt;
  1518. u32 sq_gpr_resource_mgmt_1;
  1519. u32 sq_gpr_resource_mgmt_2;
  1520. u32 sq_gpr_resource_mgmt_3;
  1521. u32 sq_thread_resource_mgmt;
  1522. u32 sq_thread_resource_mgmt_2;
  1523. u32 sq_stack_resource_mgmt_1;
  1524. u32 sq_stack_resource_mgmt_2;
  1525. u32 sq_stack_resource_mgmt_3;
  1526. u32 vgt_cache_invalidation;
  1527. u32 hdp_host_path_cntl, tmp;
  1528. int i, j, num_shader_engines, ps_thread_count;
  1529. switch (rdev->family) {
  1530. case CHIP_CYPRESS:
  1531. case CHIP_HEMLOCK:
  1532. rdev->config.evergreen.num_ses = 2;
  1533. rdev->config.evergreen.max_pipes = 4;
  1534. rdev->config.evergreen.max_tile_pipes = 8;
  1535. rdev->config.evergreen.max_simds = 10;
  1536. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1537. rdev->config.evergreen.max_gprs = 256;
  1538. rdev->config.evergreen.max_threads = 248;
  1539. rdev->config.evergreen.max_gs_threads = 32;
  1540. rdev->config.evergreen.max_stack_entries = 512;
  1541. rdev->config.evergreen.sx_num_of_sets = 4;
  1542. rdev->config.evergreen.sx_max_export_size = 256;
  1543. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1544. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1545. rdev->config.evergreen.max_hw_contexts = 8;
  1546. rdev->config.evergreen.sq_num_cf_insts = 2;
  1547. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1548. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1549. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1550. break;
  1551. case CHIP_JUNIPER:
  1552. rdev->config.evergreen.num_ses = 1;
  1553. rdev->config.evergreen.max_pipes = 4;
  1554. rdev->config.evergreen.max_tile_pipes = 4;
  1555. rdev->config.evergreen.max_simds = 10;
  1556. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1557. rdev->config.evergreen.max_gprs = 256;
  1558. rdev->config.evergreen.max_threads = 248;
  1559. rdev->config.evergreen.max_gs_threads = 32;
  1560. rdev->config.evergreen.max_stack_entries = 512;
  1561. rdev->config.evergreen.sx_num_of_sets = 4;
  1562. rdev->config.evergreen.sx_max_export_size = 256;
  1563. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1564. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1565. rdev->config.evergreen.max_hw_contexts = 8;
  1566. rdev->config.evergreen.sq_num_cf_insts = 2;
  1567. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1568. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1569. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1570. break;
  1571. case CHIP_REDWOOD:
  1572. rdev->config.evergreen.num_ses = 1;
  1573. rdev->config.evergreen.max_pipes = 4;
  1574. rdev->config.evergreen.max_tile_pipes = 4;
  1575. rdev->config.evergreen.max_simds = 5;
  1576. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1577. rdev->config.evergreen.max_gprs = 256;
  1578. rdev->config.evergreen.max_threads = 248;
  1579. rdev->config.evergreen.max_gs_threads = 32;
  1580. rdev->config.evergreen.max_stack_entries = 256;
  1581. rdev->config.evergreen.sx_num_of_sets = 4;
  1582. rdev->config.evergreen.sx_max_export_size = 256;
  1583. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1584. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1585. rdev->config.evergreen.max_hw_contexts = 8;
  1586. rdev->config.evergreen.sq_num_cf_insts = 2;
  1587. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1588. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1589. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1590. break;
  1591. case CHIP_CEDAR:
  1592. default:
  1593. rdev->config.evergreen.num_ses = 1;
  1594. rdev->config.evergreen.max_pipes = 2;
  1595. rdev->config.evergreen.max_tile_pipes = 2;
  1596. rdev->config.evergreen.max_simds = 2;
  1597. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1598. rdev->config.evergreen.max_gprs = 256;
  1599. rdev->config.evergreen.max_threads = 192;
  1600. rdev->config.evergreen.max_gs_threads = 16;
  1601. rdev->config.evergreen.max_stack_entries = 256;
  1602. rdev->config.evergreen.sx_num_of_sets = 4;
  1603. rdev->config.evergreen.sx_max_export_size = 128;
  1604. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1605. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1606. rdev->config.evergreen.max_hw_contexts = 4;
  1607. rdev->config.evergreen.sq_num_cf_insts = 1;
  1608. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1609. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1610. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1611. break;
  1612. case CHIP_PALM:
  1613. rdev->config.evergreen.num_ses = 1;
  1614. rdev->config.evergreen.max_pipes = 2;
  1615. rdev->config.evergreen.max_tile_pipes = 2;
  1616. rdev->config.evergreen.max_simds = 2;
  1617. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1618. rdev->config.evergreen.max_gprs = 256;
  1619. rdev->config.evergreen.max_threads = 192;
  1620. rdev->config.evergreen.max_gs_threads = 16;
  1621. rdev->config.evergreen.max_stack_entries = 256;
  1622. rdev->config.evergreen.sx_num_of_sets = 4;
  1623. rdev->config.evergreen.sx_max_export_size = 128;
  1624. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1625. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1626. rdev->config.evergreen.max_hw_contexts = 4;
  1627. rdev->config.evergreen.sq_num_cf_insts = 1;
  1628. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1629. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1630. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1631. break;
  1632. case CHIP_SUMO:
  1633. rdev->config.evergreen.num_ses = 1;
  1634. rdev->config.evergreen.max_pipes = 4;
  1635. rdev->config.evergreen.max_tile_pipes = 2;
  1636. if (rdev->pdev->device == 0x9648)
  1637. rdev->config.evergreen.max_simds = 3;
  1638. else if ((rdev->pdev->device == 0x9647) ||
  1639. (rdev->pdev->device == 0x964a))
  1640. rdev->config.evergreen.max_simds = 4;
  1641. else
  1642. rdev->config.evergreen.max_simds = 5;
  1643. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1644. rdev->config.evergreen.max_gprs = 256;
  1645. rdev->config.evergreen.max_threads = 248;
  1646. rdev->config.evergreen.max_gs_threads = 32;
  1647. rdev->config.evergreen.max_stack_entries = 256;
  1648. rdev->config.evergreen.sx_num_of_sets = 4;
  1649. rdev->config.evergreen.sx_max_export_size = 256;
  1650. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1651. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1652. rdev->config.evergreen.max_hw_contexts = 8;
  1653. rdev->config.evergreen.sq_num_cf_insts = 2;
  1654. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1655. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1656. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1657. break;
  1658. case CHIP_SUMO2:
  1659. rdev->config.evergreen.num_ses = 1;
  1660. rdev->config.evergreen.max_pipes = 4;
  1661. rdev->config.evergreen.max_tile_pipes = 4;
  1662. rdev->config.evergreen.max_simds = 2;
  1663. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1664. rdev->config.evergreen.max_gprs = 256;
  1665. rdev->config.evergreen.max_threads = 248;
  1666. rdev->config.evergreen.max_gs_threads = 32;
  1667. rdev->config.evergreen.max_stack_entries = 512;
  1668. rdev->config.evergreen.sx_num_of_sets = 4;
  1669. rdev->config.evergreen.sx_max_export_size = 256;
  1670. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1671. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1672. rdev->config.evergreen.max_hw_contexts = 8;
  1673. rdev->config.evergreen.sq_num_cf_insts = 2;
  1674. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1675. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1676. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1677. break;
  1678. case CHIP_BARTS:
  1679. rdev->config.evergreen.num_ses = 2;
  1680. rdev->config.evergreen.max_pipes = 4;
  1681. rdev->config.evergreen.max_tile_pipes = 8;
  1682. rdev->config.evergreen.max_simds = 7;
  1683. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1684. rdev->config.evergreen.max_gprs = 256;
  1685. rdev->config.evergreen.max_threads = 248;
  1686. rdev->config.evergreen.max_gs_threads = 32;
  1687. rdev->config.evergreen.max_stack_entries = 512;
  1688. rdev->config.evergreen.sx_num_of_sets = 4;
  1689. rdev->config.evergreen.sx_max_export_size = 256;
  1690. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1691. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1692. rdev->config.evergreen.max_hw_contexts = 8;
  1693. rdev->config.evergreen.sq_num_cf_insts = 2;
  1694. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1695. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1696. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1697. break;
  1698. case CHIP_TURKS:
  1699. rdev->config.evergreen.num_ses = 1;
  1700. rdev->config.evergreen.max_pipes = 4;
  1701. rdev->config.evergreen.max_tile_pipes = 4;
  1702. rdev->config.evergreen.max_simds = 6;
  1703. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1704. rdev->config.evergreen.max_gprs = 256;
  1705. rdev->config.evergreen.max_threads = 248;
  1706. rdev->config.evergreen.max_gs_threads = 32;
  1707. rdev->config.evergreen.max_stack_entries = 256;
  1708. rdev->config.evergreen.sx_num_of_sets = 4;
  1709. rdev->config.evergreen.sx_max_export_size = 256;
  1710. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1711. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1712. rdev->config.evergreen.max_hw_contexts = 8;
  1713. rdev->config.evergreen.sq_num_cf_insts = 2;
  1714. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1715. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1716. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1717. break;
  1718. case CHIP_CAICOS:
  1719. rdev->config.evergreen.num_ses = 1;
  1720. rdev->config.evergreen.max_pipes = 4;
  1721. rdev->config.evergreen.max_tile_pipes = 2;
  1722. rdev->config.evergreen.max_simds = 2;
  1723. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1724. rdev->config.evergreen.max_gprs = 256;
  1725. rdev->config.evergreen.max_threads = 192;
  1726. rdev->config.evergreen.max_gs_threads = 16;
  1727. rdev->config.evergreen.max_stack_entries = 256;
  1728. rdev->config.evergreen.sx_num_of_sets = 4;
  1729. rdev->config.evergreen.sx_max_export_size = 128;
  1730. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1731. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1732. rdev->config.evergreen.max_hw_contexts = 4;
  1733. rdev->config.evergreen.sq_num_cf_insts = 1;
  1734. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1735. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1736. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1737. break;
  1738. }
  1739. /* Initialize HDP */
  1740. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1741. WREG32((0x2c14 + j), 0x00000000);
  1742. WREG32((0x2c18 + j), 0x00000000);
  1743. WREG32((0x2c1c + j), 0x00000000);
  1744. WREG32((0x2c20 + j), 0x00000000);
  1745. WREG32((0x2c24 + j), 0x00000000);
  1746. }
  1747. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1748. evergreen_fix_pci_max_read_req_size(rdev);
  1749. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1750. cc_gc_shader_pipe_config |=
  1751. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1752. & EVERGREEN_MAX_PIPES_MASK);
  1753. cc_gc_shader_pipe_config |=
  1754. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1755. & EVERGREEN_MAX_SIMDS_MASK);
  1756. cc_rb_backend_disable =
  1757. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1758. & EVERGREEN_MAX_BACKENDS_MASK);
  1759. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1760. if (rdev->flags & RADEON_IS_IGP)
  1761. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1762. else
  1763. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1764. switch (rdev->config.evergreen.max_tile_pipes) {
  1765. case 1:
  1766. default:
  1767. gb_addr_config |= NUM_PIPES(0);
  1768. break;
  1769. case 2:
  1770. gb_addr_config |= NUM_PIPES(1);
  1771. break;
  1772. case 4:
  1773. gb_addr_config |= NUM_PIPES(2);
  1774. break;
  1775. case 8:
  1776. gb_addr_config |= NUM_PIPES(3);
  1777. break;
  1778. }
  1779. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1780. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1781. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1782. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1783. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1784. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1785. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1786. gb_addr_config |= ROW_SIZE(2);
  1787. else
  1788. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1789. if (rdev->ddev->pdev->device == 0x689e) {
  1790. u32 efuse_straps_4;
  1791. u32 efuse_straps_3;
  1792. u8 efuse_box_bit_131_124;
  1793. WREG32(RCU_IND_INDEX, 0x204);
  1794. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1795. WREG32(RCU_IND_INDEX, 0x203);
  1796. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1797. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1798. switch(efuse_box_bit_131_124) {
  1799. case 0x00:
  1800. gb_backend_map = 0x76543210;
  1801. break;
  1802. case 0x55:
  1803. gb_backend_map = 0x77553311;
  1804. break;
  1805. case 0x56:
  1806. gb_backend_map = 0x77553300;
  1807. break;
  1808. case 0x59:
  1809. gb_backend_map = 0x77552211;
  1810. break;
  1811. case 0x66:
  1812. gb_backend_map = 0x77443300;
  1813. break;
  1814. case 0x99:
  1815. gb_backend_map = 0x66552211;
  1816. break;
  1817. case 0x5a:
  1818. gb_backend_map = 0x77552200;
  1819. break;
  1820. case 0xaa:
  1821. gb_backend_map = 0x66442200;
  1822. break;
  1823. case 0x95:
  1824. gb_backend_map = 0x66553311;
  1825. break;
  1826. default:
  1827. DRM_ERROR("bad backend map, using default\n");
  1828. gb_backend_map =
  1829. evergreen_get_tile_pipe_to_backend_map(rdev,
  1830. rdev->config.evergreen.max_tile_pipes,
  1831. rdev->config.evergreen.max_backends,
  1832. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1833. rdev->config.evergreen.max_backends) &
  1834. EVERGREEN_MAX_BACKENDS_MASK));
  1835. break;
  1836. }
  1837. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1838. u32 efuse_straps_3;
  1839. u8 efuse_box_bit_127_124;
  1840. WREG32(RCU_IND_INDEX, 0x203);
  1841. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1842. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1843. switch(efuse_box_bit_127_124) {
  1844. case 0x0:
  1845. gb_backend_map = 0x00003210;
  1846. break;
  1847. case 0x5:
  1848. case 0x6:
  1849. case 0x9:
  1850. case 0xa:
  1851. gb_backend_map = 0x00003311;
  1852. break;
  1853. default:
  1854. DRM_ERROR("bad backend map, using default\n");
  1855. gb_backend_map =
  1856. evergreen_get_tile_pipe_to_backend_map(rdev,
  1857. rdev->config.evergreen.max_tile_pipes,
  1858. rdev->config.evergreen.max_backends,
  1859. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1860. rdev->config.evergreen.max_backends) &
  1861. EVERGREEN_MAX_BACKENDS_MASK));
  1862. break;
  1863. }
  1864. } else {
  1865. switch (rdev->family) {
  1866. case CHIP_CYPRESS:
  1867. case CHIP_HEMLOCK:
  1868. case CHIP_BARTS:
  1869. gb_backend_map = 0x66442200;
  1870. break;
  1871. case CHIP_JUNIPER:
  1872. gb_backend_map = 0x00002200;
  1873. break;
  1874. default:
  1875. gb_backend_map =
  1876. evergreen_get_tile_pipe_to_backend_map(rdev,
  1877. rdev->config.evergreen.max_tile_pipes,
  1878. rdev->config.evergreen.max_backends,
  1879. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1880. rdev->config.evergreen.max_backends) &
  1881. EVERGREEN_MAX_BACKENDS_MASK));
  1882. }
  1883. }
  1884. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1885. * not have bank info, so create a custom tiling dword.
  1886. * bits 3:0 num_pipes
  1887. * bits 7:4 num_banks
  1888. * bits 11:8 group_size
  1889. * bits 15:12 row_size
  1890. */
  1891. rdev->config.evergreen.tile_config = 0;
  1892. switch (rdev->config.evergreen.max_tile_pipes) {
  1893. case 1:
  1894. default:
  1895. rdev->config.evergreen.tile_config |= (0 << 0);
  1896. break;
  1897. case 2:
  1898. rdev->config.evergreen.tile_config |= (1 << 0);
  1899. break;
  1900. case 4:
  1901. rdev->config.evergreen.tile_config |= (2 << 0);
  1902. break;
  1903. case 8:
  1904. rdev->config.evergreen.tile_config |= (3 << 0);
  1905. break;
  1906. }
  1907. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1908. if (rdev->flags & RADEON_IS_IGP)
  1909. rdev->config.evergreen.tile_config |= 1 << 4;
  1910. else
  1911. rdev->config.evergreen.tile_config |=
  1912. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1913. rdev->config.evergreen.tile_config |=
  1914. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1915. rdev->config.evergreen.tile_config |=
  1916. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1917. rdev->config.evergreen.backend_map = gb_backend_map;
  1918. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1919. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1920. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1921. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1922. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1923. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1924. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1925. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1926. u32 sp = cc_gc_shader_pipe_config;
  1927. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1928. if (i == num_shader_engines) {
  1929. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1930. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1931. }
  1932. WREG32(GRBM_GFX_INDEX, gfx);
  1933. WREG32(RLC_GFX_INDEX, gfx);
  1934. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1935. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1936. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1937. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1938. }
  1939. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1940. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1941. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1942. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1943. WREG32(CGTS_TCC_DISABLE, 0);
  1944. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1945. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1946. /* set HW defaults for 3D engine */
  1947. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1948. ROQ_IB2_START(0x2b)));
  1949. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1950. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1951. SYNC_GRADIENT |
  1952. SYNC_WALKER |
  1953. SYNC_ALIGNER));
  1954. sx_debug_1 = RREG32(SX_DEBUG_1);
  1955. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1956. WREG32(SX_DEBUG_1, sx_debug_1);
  1957. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1958. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1959. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1960. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1961. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1962. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1963. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1964. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1965. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1966. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1967. WREG32(VGT_NUM_INSTANCES, 1);
  1968. WREG32(SPI_CONFIG_CNTL, 0);
  1969. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1970. WREG32(CP_PERFMON_CNTL, 0);
  1971. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1972. FETCH_FIFO_HIWATER(0x4) |
  1973. DONE_FIFO_HIWATER(0xe0) |
  1974. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1975. sq_config = RREG32(SQ_CONFIG);
  1976. sq_config &= ~(PS_PRIO(3) |
  1977. VS_PRIO(3) |
  1978. GS_PRIO(3) |
  1979. ES_PRIO(3));
  1980. sq_config |= (VC_ENABLE |
  1981. EXPORT_SRC_C |
  1982. PS_PRIO(0) |
  1983. VS_PRIO(1) |
  1984. GS_PRIO(2) |
  1985. ES_PRIO(3));
  1986. switch (rdev->family) {
  1987. case CHIP_CEDAR:
  1988. case CHIP_PALM:
  1989. case CHIP_SUMO:
  1990. case CHIP_SUMO2:
  1991. case CHIP_CAICOS:
  1992. /* no vertex cache */
  1993. sq_config &= ~VC_ENABLE;
  1994. break;
  1995. default:
  1996. break;
  1997. }
  1998. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1999. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  2000. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  2001. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  2002. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2003. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2004. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2005. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2006. switch (rdev->family) {
  2007. case CHIP_CEDAR:
  2008. case CHIP_PALM:
  2009. case CHIP_SUMO:
  2010. case CHIP_SUMO2:
  2011. ps_thread_count = 96;
  2012. break;
  2013. default:
  2014. ps_thread_count = 128;
  2015. break;
  2016. }
  2017. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  2018. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2019. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2020. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2021. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2022. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2023. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2024. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2025. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2026. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2027. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2028. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2029. WREG32(SQ_CONFIG, sq_config);
  2030. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  2031. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  2032. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  2033. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  2034. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  2035. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2036. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2037. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  2038. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  2039. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  2040. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2041. FORCE_EOV_MAX_REZ_CNT(255)));
  2042. switch (rdev->family) {
  2043. case CHIP_CEDAR:
  2044. case CHIP_PALM:
  2045. case CHIP_SUMO:
  2046. case CHIP_SUMO2:
  2047. case CHIP_CAICOS:
  2048. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2049. break;
  2050. default:
  2051. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2052. break;
  2053. }
  2054. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2055. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2056. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2057. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2058. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2059. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2060. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2061. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2062. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2063. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2064. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2065. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2066. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2067. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2068. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2069. /* clear render buffer base addresses */
  2070. WREG32(CB_COLOR0_BASE, 0);
  2071. WREG32(CB_COLOR1_BASE, 0);
  2072. WREG32(CB_COLOR2_BASE, 0);
  2073. WREG32(CB_COLOR3_BASE, 0);
  2074. WREG32(CB_COLOR4_BASE, 0);
  2075. WREG32(CB_COLOR5_BASE, 0);
  2076. WREG32(CB_COLOR6_BASE, 0);
  2077. WREG32(CB_COLOR7_BASE, 0);
  2078. WREG32(CB_COLOR8_BASE, 0);
  2079. WREG32(CB_COLOR9_BASE, 0);
  2080. WREG32(CB_COLOR10_BASE, 0);
  2081. WREG32(CB_COLOR11_BASE, 0);
  2082. /* set the shader const cache sizes to 0 */
  2083. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2084. WREG32(i, 0);
  2085. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2086. WREG32(i, 0);
  2087. tmp = RREG32(HDP_MISC_CNTL);
  2088. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2089. WREG32(HDP_MISC_CNTL, tmp);
  2090. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2091. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2092. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2093. udelay(50);
  2094. }
  2095. int evergreen_mc_init(struct radeon_device *rdev)
  2096. {
  2097. u32 tmp;
  2098. int chansize, numchan;
  2099. /* Get VRAM informations */
  2100. rdev->mc.vram_is_ddr = true;
  2101. if (rdev->flags & RADEON_IS_IGP)
  2102. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2103. else
  2104. tmp = RREG32(MC_ARB_RAMCFG);
  2105. if (tmp & CHANSIZE_OVERRIDE) {
  2106. chansize = 16;
  2107. } else if (tmp & CHANSIZE_MASK) {
  2108. chansize = 64;
  2109. } else {
  2110. chansize = 32;
  2111. }
  2112. tmp = RREG32(MC_SHARED_CHMAP);
  2113. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2114. case 0:
  2115. default:
  2116. numchan = 1;
  2117. break;
  2118. case 1:
  2119. numchan = 2;
  2120. break;
  2121. case 2:
  2122. numchan = 4;
  2123. break;
  2124. case 3:
  2125. numchan = 8;
  2126. break;
  2127. }
  2128. rdev->mc.vram_width = numchan * chansize;
  2129. /* Could aper size report 0 ? */
  2130. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2131. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2132. /* Setup GPU memory space */
  2133. if (rdev->flags & RADEON_IS_IGP) {
  2134. /* size in bytes on fusion */
  2135. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2136. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2137. } else {
  2138. /* size in MB on evergreen */
  2139. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2140. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2141. }
  2142. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2143. r700_vram_gtt_location(rdev, &rdev->mc);
  2144. radeon_update_bandwidth_info(rdev);
  2145. return 0;
  2146. }
  2147. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2148. {
  2149. u32 srbm_status;
  2150. u32 grbm_status;
  2151. u32 grbm_status_se0, grbm_status_se1;
  2152. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2153. int r;
  2154. srbm_status = RREG32(SRBM_STATUS);
  2155. grbm_status = RREG32(GRBM_STATUS);
  2156. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2157. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2158. if (!(grbm_status & GUI_ACTIVE)) {
  2159. r100_gpu_lockup_update(lockup, ring);
  2160. return false;
  2161. }
  2162. /* force CP activities */
  2163. r = radeon_ring_lock(rdev, ring, 2);
  2164. if (!r) {
  2165. /* PACKET2 NOP */
  2166. radeon_ring_write(ring, 0x80000000);
  2167. radeon_ring_write(ring, 0x80000000);
  2168. radeon_ring_unlock_commit(rdev, ring);
  2169. }
  2170. ring->rptr = RREG32(CP_RB_RPTR);
  2171. return r100_gpu_cp_is_lockup(rdev, lockup, ring);
  2172. }
  2173. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2174. {
  2175. struct evergreen_mc_save save;
  2176. u32 grbm_reset = 0;
  2177. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2178. return 0;
  2179. dev_info(rdev->dev, "GPU softreset \n");
  2180. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2181. RREG32(GRBM_STATUS));
  2182. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2183. RREG32(GRBM_STATUS_SE0));
  2184. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2185. RREG32(GRBM_STATUS_SE1));
  2186. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2187. RREG32(SRBM_STATUS));
  2188. evergreen_mc_stop(rdev, &save);
  2189. if (evergreen_mc_wait_for_idle(rdev)) {
  2190. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2191. }
  2192. /* Disable CP parsing/prefetching */
  2193. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2194. /* reset all the gfx blocks */
  2195. grbm_reset = (SOFT_RESET_CP |
  2196. SOFT_RESET_CB |
  2197. SOFT_RESET_DB |
  2198. SOFT_RESET_PA |
  2199. SOFT_RESET_SC |
  2200. SOFT_RESET_SPI |
  2201. SOFT_RESET_SH |
  2202. SOFT_RESET_SX |
  2203. SOFT_RESET_TC |
  2204. SOFT_RESET_TA |
  2205. SOFT_RESET_VC |
  2206. SOFT_RESET_VGT);
  2207. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2208. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2209. (void)RREG32(GRBM_SOFT_RESET);
  2210. udelay(50);
  2211. WREG32(GRBM_SOFT_RESET, 0);
  2212. (void)RREG32(GRBM_SOFT_RESET);
  2213. /* Wait a little for things to settle down */
  2214. udelay(50);
  2215. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2216. RREG32(GRBM_STATUS));
  2217. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2218. RREG32(GRBM_STATUS_SE0));
  2219. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2220. RREG32(GRBM_STATUS_SE1));
  2221. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2222. RREG32(SRBM_STATUS));
  2223. evergreen_mc_resume(rdev, &save);
  2224. return 0;
  2225. }
  2226. int evergreen_asic_reset(struct radeon_device *rdev)
  2227. {
  2228. return evergreen_gpu_soft_reset(rdev);
  2229. }
  2230. /* Interrupts */
  2231. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2232. {
  2233. switch (crtc) {
  2234. case 0:
  2235. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2236. case 1:
  2237. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2238. case 2:
  2239. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2240. case 3:
  2241. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2242. case 4:
  2243. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2244. case 5:
  2245. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2246. default:
  2247. return 0;
  2248. }
  2249. }
  2250. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2251. {
  2252. u32 tmp;
  2253. if (rdev->family >= CHIP_CAYMAN) {
  2254. cayman_cp_int_cntl_setup(rdev, 0,
  2255. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2256. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2257. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2258. } else
  2259. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2260. WREG32(GRBM_INT_CNTL, 0);
  2261. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2262. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2263. if (rdev->num_crtc >= 4) {
  2264. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2265. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2266. }
  2267. if (rdev->num_crtc >= 6) {
  2268. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2269. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2270. }
  2271. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2272. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2273. if (rdev->num_crtc >= 4) {
  2274. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2275. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2276. }
  2277. if (rdev->num_crtc >= 6) {
  2278. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2279. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2280. }
  2281. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2282. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2283. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2284. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2285. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2286. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2287. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2288. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2289. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2290. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2291. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2292. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2293. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2294. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2295. }
  2296. int evergreen_irq_set(struct radeon_device *rdev)
  2297. {
  2298. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2299. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2300. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2301. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2302. u32 grbm_int_cntl = 0;
  2303. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2304. if (!rdev->irq.installed) {
  2305. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2306. return -EINVAL;
  2307. }
  2308. /* don't enable anything if the ih is disabled */
  2309. if (!rdev->ih.enabled) {
  2310. r600_disable_interrupts(rdev);
  2311. /* force the active interrupt state to all disabled */
  2312. evergreen_disable_interrupt_state(rdev);
  2313. return 0;
  2314. }
  2315. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2316. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2317. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2318. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2319. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2320. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2321. if (rdev->family >= CHIP_CAYMAN) {
  2322. /* enable CP interrupts on all rings */
  2323. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2324. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2325. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2326. }
  2327. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP1_INDEX]) {
  2328. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2329. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2330. }
  2331. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP2_INDEX]) {
  2332. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2333. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2334. }
  2335. } else {
  2336. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2337. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2338. cp_int_cntl |= RB_INT_ENABLE;
  2339. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2340. }
  2341. }
  2342. if (rdev->irq.crtc_vblank_int[0] ||
  2343. rdev->irq.pflip[0]) {
  2344. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2345. crtc1 |= VBLANK_INT_MASK;
  2346. }
  2347. if (rdev->irq.crtc_vblank_int[1] ||
  2348. rdev->irq.pflip[1]) {
  2349. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2350. crtc2 |= VBLANK_INT_MASK;
  2351. }
  2352. if (rdev->irq.crtc_vblank_int[2] ||
  2353. rdev->irq.pflip[2]) {
  2354. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2355. crtc3 |= VBLANK_INT_MASK;
  2356. }
  2357. if (rdev->irq.crtc_vblank_int[3] ||
  2358. rdev->irq.pflip[3]) {
  2359. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2360. crtc4 |= VBLANK_INT_MASK;
  2361. }
  2362. if (rdev->irq.crtc_vblank_int[4] ||
  2363. rdev->irq.pflip[4]) {
  2364. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2365. crtc5 |= VBLANK_INT_MASK;
  2366. }
  2367. if (rdev->irq.crtc_vblank_int[5] ||
  2368. rdev->irq.pflip[5]) {
  2369. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2370. crtc6 |= VBLANK_INT_MASK;
  2371. }
  2372. if (rdev->irq.hpd[0]) {
  2373. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2374. hpd1 |= DC_HPDx_INT_EN;
  2375. }
  2376. if (rdev->irq.hpd[1]) {
  2377. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2378. hpd2 |= DC_HPDx_INT_EN;
  2379. }
  2380. if (rdev->irq.hpd[2]) {
  2381. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2382. hpd3 |= DC_HPDx_INT_EN;
  2383. }
  2384. if (rdev->irq.hpd[3]) {
  2385. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2386. hpd4 |= DC_HPDx_INT_EN;
  2387. }
  2388. if (rdev->irq.hpd[4]) {
  2389. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2390. hpd5 |= DC_HPDx_INT_EN;
  2391. }
  2392. if (rdev->irq.hpd[5]) {
  2393. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2394. hpd6 |= DC_HPDx_INT_EN;
  2395. }
  2396. if (rdev->irq.gui_idle) {
  2397. DRM_DEBUG("gui idle\n");
  2398. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2399. }
  2400. if (rdev->family >= CHIP_CAYMAN) {
  2401. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2402. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2403. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2404. } else
  2405. WREG32(CP_INT_CNTL, cp_int_cntl);
  2406. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2407. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2408. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2409. if (rdev->num_crtc >= 4) {
  2410. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2411. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2412. }
  2413. if (rdev->num_crtc >= 6) {
  2414. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2415. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2416. }
  2417. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2418. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2419. if (rdev->num_crtc >= 4) {
  2420. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2421. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2422. }
  2423. if (rdev->num_crtc >= 6) {
  2424. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2425. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2426. }
  2427. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2428. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2429. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2430. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2431. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2432. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2433. return 0;
  2434. }
  2435. static void evergreen_irq_ack(struct radeon_device *rdev)
  2436. {
  2437. u32 tmp;
  2438. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2439. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2440. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2441. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2442. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2443. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2444. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2445. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2446. if (rdev->num_crtc >= 4) {
  2447. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2448. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2449. }
  2450. if (rdev->num_crtc >= 6) {
  2451. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2452. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2453. }
  2454. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2455. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2456. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2457. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2458. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2459. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2460. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2461. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2462. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2463. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2464. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2465. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2466. if (rdev->num_crtc >= 4) {
  2467. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2468. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2469. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2470. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2471. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2472. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2473. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2474. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2475. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2476. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2477. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2478. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2479. }
  2480. if (rdev->num_crtc >= 6) {
  2481. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2482. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2483. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2484. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2485. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2486. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2487. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2488. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2489. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2490. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2491. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2492. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2493. }
  2494. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2495. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2496. tmp |= DC_HPDx_INT_ACK;
  2497. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2498. }
  2499. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2500. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2501. tmp |= DC_HPDx_INT_ACK;
  2502. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2503. }
  2504. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2505. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2506. tmp |= DC_HPDx_INT_ACK;
  2507. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2508. }
  2509. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2510. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2511. tmp |= DC_HPDx_INT_ACK;
  2512. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2513. }
  2514. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2515. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2516. tmp |= DC_HPDx_INT_ACK;
  2517. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2518. }
  2519. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2520. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2521. tmp |= DC_HPDx_INT_ACK;
  2522. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2523. }
  2524. }
  2525. void evergreen_irq_disable(struct radeon_device *rdev)
  2526. {
  2527. r600_disable_interrupts(rdev);
  2528. /* Wait and acknowledge irq */
  2529. mdelay(1);
  2530. evergreen_irq_ack(rdev);
  2531. evergreen_disable_interrupt_state(rdev);
  2532. }
  2533. void evergreen_irq_suspend(struct radeon_device *rdev)
  2534. {
  2535. evergreen_irq_disable(rdev);
  2536. r600_rlc_stop(rdev);
  2537. }
  2538. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2539. {
  2540. u32 wptr, tmp;
  2541. if (rdev->wb.enabled)
  2542. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2543. else
  2544. wptr = RREG32(IH_RB_WPTR);
  2545. if (wptr & RB_OVERFLOW) {
  2546. /* When a ring buffer overflow happen start parsing interrupt
  2547. * from the last not overwritten vector (wptr + 16). Hopefully
  2548. * this should allow us to catchup.
  2549. */
  2550. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2551. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2552. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2553. tmp = RREG32(IH_RB_CNTL);
  2554. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2555. WREG32(IH_RB_CNTL, tmp);
  2556. }
  2557. return (wptr & rdev->ih.ptr_mask);
  2558. }
  2559. int evergreen_irq_process(struct radeon_device *rdev)
  2560. {
  2561. u32 wptr;
  2562. u32 rptr;
  2563. u32 src_id, src_data;
  2564. u32 ring_index;
  2565. unsigned long flags;
  2566. bool queue_hotplug = false;
  2567. if (!rdev->ih.enabled || rdev->shutdown)
  2568. return IRQ_NONE;
  2569. wptr = evergreen_get_ih_wptr(rdev);
  2570. rptr = rdev->ih.rptr;
  2571. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2572. spin_lock_irqsave(&rdev->ih.lock, flags);
  2573. if (rptr == wptr) {
  2574. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2575. return IRQ_NONE;
  2576. }
  2577. restart_ih:
  2578. /* Order reading of wptr vs. reading of IH ring data */
  2579. rmb();
  2580. /* display interrupts */
  2581. evergreen_irq_ack(rdev);
  2582. rdev->ih.wptr = wptr;
  2583. while (rptr != wptr) {
  2584. /* wptr/rptr are in bytes! */
  2585. ring_index = rptr / 4;
  2586. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2587. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2588. switch (src_id) {
  2589. case 1: /* D1 vblank/vline */
  2590. switch (src_data) {
  2591. case 0: /* D1 vblank */
  2592. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2593. if (rdev->irq.crtc_vblank_int[0]) {
  2594. drm_handle_vblank(rdev->ddev, 0);
  2595. rdev->pm.vblank_sync = true;
  2596. wake_up(&rdev->irq.vblank_queue);
  2597. }
  2598. if (rdev->irq.pflip[0])
  2599. radeon_crtc_handle_flip(rdev, 0);
  2600. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2601. DRM_DEBUG("IH: D1 vblank\n");
  2602. }
  2603. break;
  2604. case 1: /* D1 vline */
  2605. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2606. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2607. DRM_DEBUG("IH: D1 vline\n");
  2608. }
  2609. break;
  2610. default:
  2611. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2612. break;
  2613. }
  2614. break;
  2615. case 2: /* D2 vblank/vline */
  2616. switch (src_data) {
  2617. case 0: /* D2 vblank */
  2618. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2619. if (rdev->irq.crtc_vblank_int[1]) {
  2620. drm_handle_vblank(rdev->ddev, 1);
  2621. rdev->pm.vblank_sync = true;
  2622. wake_up(&rdev->irq.vblank_queue);
  2623. }
  2624. if (rdev->irq.pflip[1])
  2625. radeon_crtc_handle_flip(rdev, 1);
  2626. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2627. DRM_DEBUG("IH: D2 vblank\n");
  2628. }
  2629. break;
  2630. case 1: /* D2 vline */
  2631. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2632. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2633. DRM_DEBUG("IH: D2 vline\n");
  2634. }
  2635. break;
  2636. default:
  2637. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2638. break;
  2639. }
  2640. break;
  2641. case 3: /* D3 vblank/vline */
  2642. switch (src_data) {
  2643. case 0: /* D3 vblank */
  2644. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2645. if (rdev->irq.crtc_vblank_int[2]) {
  2646. drm_handle_vblank(rdev->ddev, 2);
  2647. rdev->pm.vblank_sync = true;
  2648. wake_up(&rdev->irq.vblank_queue);
  2649. }
  2650. if (rdev->irq.pflip[2])
  2651. radeon_crtc_handle_flip(rdev, 2);
  2652. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2653. DRM_DEBUG("IH: D3 vblank\n");
  2654. }
  2655. break;
  2656. case 1: /* D3 vline */
  2657. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2658. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2659. DRM_DEBUG("IH: D3 vline\n");
  2660. }
  2661. break;
  2662. default:
  2663. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2664. break;
  2665. }
  2666. break;
  2667. case 4: /* D4 vblank/vline */
  2668. switch (src_data) {
  2669. case 0: /* D4 vblank */
  2670. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2671. if (rdev->irq.crtc_vblank_int[3]) {
  2672. drm_handle_vblank(rdev->ddev, 3);
  2673. rdev->pm.vblank_sync = true;
  2674. wake_up(&rdev->irq.vblank_queue);
  2675. }
  2676. if (rdev->irq.pflip[3])
  2677. radeon_crtc_handle_flip(rdev, 3);
  2678. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2679. DRM_DEBUG("IH: D4 vblank\n");
  2680. }
  2681. break;
  2682. case 1: /* D4 vline */
  2683. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2684. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2685. DRM_DEBUG("IH: D4 vline\n");
  2686. }
  2687. break;
  2688. default:
  2689. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2690. break;
  2691. }
  2692. break;
  2693. case 5: /* D5 vblank/vline */
  2694. switch (src_data) {
  2695. case 0: /* D5 vblank */
  2696. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2697. if (rdev->irq.crtc_vblank_int[4]) {
  2698. drm_handle_vblank(rdev->ddev, 4);
  2699. rdev->pm.vblank_sync = true;
  2700. wake_up(&rdev->irq.vblank_queue);
  2701. }
  2702. if (rdev->irq.pflip[4])
  2703. radeon_crtc_handle_flip(rdev, 4);
  2704. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2705. DRM_DEBUG("IH: D5 vblank\n");
  2706. }
  2707. break;
  2708. case 1: /* D5 vline */
  2709. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2710. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2711. DRM_DEBUG("IH: D5 vline\n");
  2712. }
  2713. break;
  2714. default:
  2715. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2716. break;
  2717. }
  2718. break;
  2719. case 6: /* D6 vblank/vline */
  2720. switch (src_data) {
  2721. case 0: /* D6 vblank */
  2722. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2723. if (rdev->irq.crtc_vblank_int[5]) {
  2724. drm_handle_vblank(rdev->ddev, 5);
  2725. rdev->pm.vblank_sync = true;
  2726. wake_up(&rdev->irq.vblank_queue);
  2727. }
  2728. if (rdev->irq.pflip[5])
  2729. radeon_crtc_handle_flip(rdev, 5);
  2730. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2731. DRM_DEBUG("IH: D6 vblank\n");
  2732. }
  2733. break;
  2734. case 1: /* D6 vline */
  2735. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2736. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2737. DRM_DEBUG("IH: D6 vline\n");
  2738. }
  2739. break;
  2740. default:
  2741. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2742. break;
  2743. }
  2744. break;
  2745. case 42: /* HPD hotplug */
  2746. switch (src_data) {
  2747. case 0:
  2748. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2749. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2750. queue_hotplug = true;
  2751. DRM_DEBUG("IH: HPD1\n");
  2752. }
  2753. break;
  2754. case 1:
  2755. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2756. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2757. queue_hotplug = true;
  2758. DRM_DEBUG("IH: HPD2\n");
  2759. }
  2760. break;
  2761. case 2:
  2762. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2763. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2764. queue_hotplug = true;
  2765. DRM_DEBUG("IH: HPD3\n");
  2766. }
  2767. break;
  2768. case 3:
  2769. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2770. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2771. queue_hotplug = true;
  2772. DRM_DEBUG("IH: HPD4\n");
  2773. }
  2774. break;
  2775. case 4:
  2776. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2777. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2778. queue_hotplug = true;
  2779. DRM_DEBUG("IH: HPD5\n");
  2780. }
  2781. break;
  2782. case 5:
  2783. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2784. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2785. queue_hotplug = true;
  2786. DRM_DEBUG("IH: HPD6\n");
  2787. }
  2788. break;
  2789. default:
  2790. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2791. break;
  2792. }
  2793. break;
  2794. case 176: /* CP_INT in ring buffer */
  2795. case 177: /* CP_INT in IB1 */
  2796. case 178: /* CP_INT in IB2 */
  2797. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2798. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2799. break;
  2800. case 181: /* CP EOP event */
  2801. DRM_DEBUG("IH: CP EOP\n");
  2802. if (rdev->family >= CHIP_CAYMAN) {
  2803. switch (src_data) {
  2804. case 0:
  2805. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2806. break;
  2807. case 1:
  2808. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  2809. break;
  2810. case 2:
  2811. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  2812. break;
  2813. }
  2814. } else
  2815. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2816. break;
  2817. case 233: /* GUI IDLE */
  2818. DRM_DEBUG("IH: GUI idle\n");
  2819. rdev->pm.gui_idle = true;
  2820. wake_up(&rdev->irq.idle_queue);
  2821. break;
  2822. default:
  2823. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2824. break;
  2825. }
  2826. /* wptr/rptr are in bytes! */
  2827. rptr += 16;
  2828. rptr &= rdev->ih.ptr_mask;
  2829. }
  2830. /* make sure wptr hasn't changed while processing */
  2831. wptr = evergreen_get_ih_wptr(rdev);
  2832. if (wptr != rdev->ih.wptr)
  2833. goto restart_ih;
  2834. if (queue_hotplug)
  2835. schedule_work(&rdev->hotplug_work);
  2836. rdev->ih.rptr = rptr;
  2837. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2838. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2839. return IRQ_HANDLED;
  2840. }
  2841. static int evergreen_startup(struct radeon_device *rdev)
  2842. {
  2843. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2844. int r;
  2845. /* enable pcie gen2 link */
  2846. evergreen_pcie_gen2_enable(rdev);
  2847. if (ASIC_IS_DCE5(rdev)) {
  2848. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2849. r = ni_init_microcode(rdev);
  2850. if (r) {
  2851. DRM_ERROR("Failed to load firmware!\n");
  2852. return r;
  2853. }
  2854. }
  2855. r = ni_mc_load_microcode(rdev);
  2856. if (r) {
  2857. DRM_ERROR("Failed to load MC firmware!\n");
  2858. return r;
  2859. }
  2860. } else {
  2861. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2862. r = r600_init_microcode(rdev);
  2863. if (r) {
  2864. DRM_ERROR("Failed to load firmware!\n");
  2865. return r;
  2866. }
  2867. }
  2868. }
  2869. r = r600_vram_scratch_init(rdev);
  2870. if (r)
  2871. return r;
  2872. evergreen_mc_program(rdev);
  2873. if (rdev->flags & RADEON_IS_AGP) {
  2874. evergreen_agp_enable(rdev);
  2875. } else {
  2876. r = evergreen_pcie_gart_enable(rdev);
  2877. if (r)
  2878. return r;
  2879. }
  2880. evergreen_gpu_init(rdev);
  2881. r = evergreen_blit_init(rdev);
  2882. if (r) {
  2883. r600_blit_fini(rdev);
  2884. rdev->asic->copy = NULL;
  2885. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2886. }
  2887. /* allocate wb buffer */
  2888. r = radeon_wb_init(rdev);
  2889. if (r)
  2890. return r;
  2891. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2892. if (r) {
  2893. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2894. return r;
  2895. }
  2896. /* Enable IRQ */
  2897. r = r600_irq_init(rdev);
  2898. if (r) {
  2899. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2900. radeon_irq_kms_fini(rdev);
  2901. return r;
  2902. }
  2903. evergreen_irq_set(rdev);
  2904. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2905. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2906. 0, 0xfffff, RADEON_CP_PACKET2);
  2907. if (r)
  2908. return r;
  2909. r = evergreen_cp_load_microcode(rdev);
  2910. if (r)
  2911. return r;
  2912. r = evergreen_cp_resume(rdev);
  2913. if (r)
  2914. return r;
  2915. r = radeon_ib_pool_start(rdev);
  2916. if (r)
  2917. return r;
  2918. r = r600_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2919. if (r) {
  2920. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2921. rdev->accel_working = false;
  2922. return r;
  2923. }
  2924. r = r600_audio_init(rdev);
  2925. if (r) {
  2926. DRM_ERROR("radeon: audio init failed\n");
  2927. return r;
  2928. }
  2929. return 0;
  2930. }
  2931. int evergreen_resume(struct radeon_device *rdev)
  2932. {
  2933. int r;
  2934. /* reset the asic, the gfx blocks are often in a bad state
  2935. * after the driver is unloaded or after a resume
  2936. */
  2937. if (radeon_asic_reset(rdev))
  2938. dev_warn(rdev->dev, "GPU reset failed !\n");
  2939. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2940. * posting will perform necessary task to bring back GPU into good
  2941. * shape.
  2942. */
  2943. /* post card */
  2944. atom_asic_init(rdev->mode_info.atom_context);
  2945. rdev->accel_working = true;
  2946. r = evergreen_startup(rdev);
  2947. if (r) {
  2948. DRM_ERROR("evergreen startup failed on resume\n");
  2949. return r;
  2950. }
  2951. return r;
  2952. }
  2953. int evergreen_suspend(struct radeon_device *rdev)
  2954. {
  2955. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2956. r600_audio_fini(rdev);
  2957. /* FIXME: we should wait for ring to be empty */
  2958. radeon_ib_pool_suspend(rdev);
  2959. r600_blit_suspend(rdev);
  2960. r700_cp_stop(rdev);
  2961. ring->ready = false;
  2962. evergreen_irq_suspend(rdev);
  2963. radeon_wb_disable(rdev);
  2964. evergreen_pcie_gart_disable(rdev);
  2965. return 0;
  2966. }
  2967. /* Plan is to move initialization in that function and use
  2968. * helper function so that radeon_device_init pretty much
  2969. * do nothing more than calling asic specific function. This
  2970. * should also allow to remove a bunch of callback function
  2971. * like vram_info.
  2972. */
  2973. int evergreen_init(struct radeon_device *rdev)
  2974. {
  2975. int r;
  2976. /* This don't do much */
  2977. r = radeon_gem_init(rdev);
  2978. if (r)
  2979. return r;
  2980. /* Read BIOS */
  2981. if (!radeon_get_bios(rdev)) {
  2982. if (ASIC_IS_AVIVO(rdev))
  2983. return -EINVAL;
  2984. }
  2985. /* Must be an ATOMBIOS */
  2986. if (!rdev->is_atom_bios) {
  2987. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2988. return -EINVAL;
  2989. }
  2990. r = radeon_atombios_init(rdev);
  2991. if (r)
  2992. return r;
  2993. /* reset the asic, the gfx blocks are often in a bad state
  2994. * after the driver is unloaded or after a resume
  2995. */
  2996. if (radeon_asic_reset(rdev))
  2997. dev_warn(rdev->dev, "GPU reset failed !\n");
  2998. /* Post card if necessary */
  2999. if (!radeon_card_posted(rdev)) {
  3000. if (!rdev->bios) {
  3001. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3002. return -EINVAL;
  3003. }
  3004. DRM_INFO("GPU not posted. posting now...\n");
  3005. atom_asic_init(rdev->mode_info.atom_context);
  3006. }
  3007. /* Initialize scratch registers */
  3008. r600_scratch_init(rdev);
  3009. /* Initialize surface registers */
  3010. radeon_surface_init(rdev);
  3011. /* Initialize clocks */
  3012. radeon_get_clock_info(rdev->ddev);
  3013. /* Fence driver */
  3014. r = radeon_fence_driver_init(rdev);
  3015. if (r)
  3016. return r;
  3017. /* initialize AGP */
  3018. if (rdev->flags & RADEON_IS_AGP) {
  3019. r = radeon_agp_init(rdev);
  3020. if (r)
  3021. radeon_agp_disable(rdev);
  3022. }
  3023. /* initialize memory controller */
  3024. r = evergreen_mc_init(rdev);
  3025. if (r)
  3026. return r;
  3027. /* Memory manager */
  3028. r = radeon_bo_init(rdev);
  3029. if (r)
  3030. return r;
  3031. r = radeon_irq_kms_init(rdev);
  3032. if (r)
  3033. return r;
  3034. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3035. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3036. rdev->ih.ring_obj = NULL;
  3037. r600_ih_ring_init(rdev, 64 * 1024);
  3038. r = r600_pcie_gart_init(rdev);
  3039. if (r)
  3040. return r;
  3041. r = radeon_ib_pool_init(rdev);
  3042. rdev->accel_working = true;
  3043. if (r) {
  3044. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3045. rdev->accel_working = false;
  3046. }
  3047. r = evergreen_startup(rdev);
  3048. if (r) {
  3049. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3050. r700_cp_fini(rdev);
  3051. r600_irq_fini(rdev);
  3052. radeon_wb_fini(rdev);
  3053. r100_ib_fini(rdev);
  3054. radeon_irq_kms_fini(rdev);
  3055. evergreen_pcie_gart_fini(rdev);
  3056. rdev->accel_working = false;
  3057. }
  3058. /* Don't start up if the MC ucode is missing on BTC parts.
  3059. * The default clocks and voltages before the MC ucode
  3060. * is loaded are not suffient for advanced operations.
  3061. */
  3062. if (ASIC_IS_DCE5(rdev)) {
  3063. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3064. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3065. return -EINVAL;
  3066. }
  3067. }
  3068. return 0;
  3069. }
  3070. void evergreen_fini(struct radeon_device *rdev)
  3071. {
  3072. r600_audio_fini(rdev);
  3073. r600_blit_fini(rdev);
  3074. r700_cp_fini(rdev);
  3075. r600_irq_fini(rdev);
  3076. radeon_wb_fini(rdev);
  3077. r100_ib_fini(rdev);
  3078. radeon_irq_kms_fini(rdev);
  3079. evergreen_pcie_gart_fini(rdev);
  3080. r600_vram_scratch_fini(rdev);
  3081. radeon_gem_fini(rdev);
  3082. radeon_semaphore_driver_fini(rdev);
  3083. radeon_fence_driver_fini(rdev);
  3084. radeon_agp_fini(rdev);
  3085. radeon_bo_fini(rdev);
  3086. radeon_atombios_fini(rdev);
  3087. kfree(rdev->bios);
  3088. rdev->bios = NULL;
  3089. }
  3090. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3091. {
  3092. u32 link_width_cntl, speed_cntl;
  3093. if (radeon_pcie_gen2 == 0)
  3094. return;
  3095. if (rdev->flags & RADEON_IS_IGP)
  3096. return;
  3097. if (!(rdev->flags & RADEON_IS_PCIE))
  3098. return;
  3099. /* x2 cards have a special sequence */
  3100. if (ASIC_IS_X2(rdev))
  3101. return;
  3102. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3103. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3104. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3105. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3106. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3107. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3108. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3109. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3110. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3111. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3112. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3113. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3114. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3115. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3116. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3117. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3118. speed_cntl |= LC_GEN2_EN_STRAP;
  3119. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3120. } else {
  3121. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3122. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3123. if (1)
  3124. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3125. else
  3126. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3127. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3128. }
  3129. }